Skip to content

Commit 6810ed3

Browse files
nbd168paulburton
authored andcommitted
MIPS: ath79: export switch MDIO reference clock
On AR934x, the MDIO reference clock can be configured to a fixed 100 MHz clock. If that feature is not used, it defaults to the main reference clock, like on all other SoC. Signed-off-by: Felix Fietkau <nbd@nbd.name> Signed-off-by: John Crispin <john@phrozen.org> Acked-by: Rob Herring <robh@kernel.org> Signed-off-by: Paul Burton <paul.burton@mips.com> Cc: Ralf Baechle <ralf@linux-mips.org> Cc: James Hogan <jhogan@kernel.org> Cc: Rob Herring <robh+dt@kernel.org> Cc: Pengutronix Kernel Team <kernel@pengutronix.de> Cc: linux-mips@vger.kernel.org Cc: linux-kernel@vger.kernel.org Cc: devicetree@vger.kernel.org
1 parent e7eea04 commit 6810ed3

File tree

2 files changed

+10
-1
lines changed

2 files changed

+10
-1
lines changed

arch/mips/ath79/clock.c

Lines changed: 8 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -42,6 +42,7 @@ static const char * const clk_names[ATH79_CLK_END] = {
4242
[ATH79_CLK_DDR] = "ddr",
4343
[ATH79_CLK_AHB] = "ahb",
4444
[ATH79_CLK_REF] = "ref",
45+
[ATH79_CLK_MDIO] = "mdio",
4546
};
4647

4748
static const char * __init ath79_clk_name(int type)
@@ -342,6 +343,10 @@ static void __init ar934x_clocks_init(void __iomem *pll_base)
342343
ath79_set_clk(ATH79_CLK_DDR, ddr_rate);
343344
ath79_set_clk(ATH79_CLK_AHB, ahb_rate);
344345

346+
clk_ctrl = __raw_readl(pll_base + AR934X_PLL_SWITCH_CLOCK_CONTROL_REG);
347+
if (clk_ctrl & AR934X_PLL_SWITCH_CLOCK_CONTROL_MDIO_CLK_SEL)
348+
ath79_set_clk(ATH79_CLK_MDIO, 100 * 1000 * 1000);
349+
345350
iounmap(dpll_base);
346351
}
347352

@@ -698,6 +703,9 @@ static void __init ath79_clocks_init_dt(struct device_node *np)
698703
else if (of_device_is_compatible(np, "qca,qca9560-pll"))
699704
qca956x_clocks_init(pll_base);
700705

706+
if (!clks[ATH79_CLK_MDIO])
707+
clks[ATH79_CLK_MDIO] = clks[ATH79_CLK_REF];
708+
701709
if (of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data)) {
702710
pr_err("%pOF: could not register clk provider\n", np);
703711
goto err_iounmap;

include/dt-bindings/clock/ath79-clk.h

Lines changed: 2 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -14,7 +14,8 @@
1414
#define ATH79_CLK_DDR 1
1515
#define ATH79_CLK_AHB 2
1616
#define ATH79_CLK_REF 3
17+
#define ATH79_CLK_MDIO 4
1718

18-
#define ATH79_CLK_END 4
19+
#define ATH79_CLK_END 5
1920

2021
#endif /* __DT_BINDINGS_ATH79_CLK_H */

0 commit comments

Comments
 (0)