Skip to content

Commit 17fe102

Browse files
vsyrjaladanvet
authored andcommitted
drm/i915: Reduce CHV DPLL min vco frequency to 4.8 GHz
The current minimum vco frequency leaves us with a gap in our supported frequencies at 233-243 MHz. Your typical 2560x1440@60 display wants a pixel clock of 241.5 MHz, which is just withing that gap. Reduce the allowed vco min frequency to 4.8GHz to reduce the gap to 233-240 MHz, and thus allow such displays to work. 4.8 GHz is actually the documented (at least in some docs) limit of the PLL, and we just picked 4.86 GHz originally because that was the lowest value produced by the PLL spreadsheet, which obviously didn't consider 2560x1440 displays. Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com> Reviewed-by: Vijay Purushothaman <vijay.a.purushothaman@linux.intel.com> Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
1 parent 063e4e6 commit 17fe102

File tree

1 file changed

+1
-1
lines changed

1 file changed

+1
-1
lines changed

drivers/gpu/drm/i915/intel_display.c

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -390,7 +390,7 @@ static const intel_limit_t intel_limits_chv = {
390390
* them would make no difference.
391391
*/
392392
.dot = { .min = 25000 * 5, .max = 540000 * 5},
393-
.vco = { .min = 4860000, .max = 6480000 },
393+
.vco = { .min = 4800000, .max = 6480000 },
394394
.n = { .min = 1, .max = 1 },
395395
.m1 = { .min = 2, .max = 2 },
396396
.m2 = { .min = 24 << 22, .max = 175 << 22 },

0 commit comments

Comments
 (0)