Skip to content

Commit 1865af2

Browse files
yongli3linusw
authored andcommitted
pinctrl: aspeed: Fix ast2500 strap register write logic
On AST2500, the hardware strap register(SCU70) only accepts write ‘1’, to clear it to ‘0’, must set bits(write ‘1’) to SCU7C Signed-off-by: Yong Li <sdliyong@gmail.com> Reviewed-by: Andrew Jeffery <andrew@aj.id.au> Tested-by: Andrew Jeffery <andrew@aj.id.au> Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
1 parent 1899ccc commit 1865af2

File tree

2 files changed

+18
-2
lines changed

2 files changed

+18
-2
lines changed

drivers/pinctrl/aspeed/pinctrl-aspeed.c

Lines changed: 17 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -183,6 +183,7 @@ static int aspeed_sig_expr_set(const struct aspeed_sig_expr *expr,
183183
{
184184
int ret;
185185
int i;
186+
unsigned int rev_id;
186187

187188
for (i = 0; i < expr->ndescs; i++) {
188189
const struct aspeed_sig_desc *desc = &expr->descs[i];
@@ -213,8 +214,22 @@ static int aspeed_sig_expr_set(const struct aspeed_sig_expr *expr,
213214
if (desc->ip == ASPEED_IP_SCU && desc->reg == HW_STRAP2)
214215
continue;
215216

216-
ret = regmap_update_bits(maps[desc->ip], desc->reg,
217-
desc->mask, val);
217+
/* On AST2500, Set bits in SCU7C are cleared from SCU70 */
218+
if (desc->ip == ASPEED_IP_SCU && desc->reg == HW_STRAP1) {
219+
ret = regmap_read(maps[ASPEED_IP_SCU],
220+
HW_REVISION_ID, &rev_id);
221+
if (ret < 0)
222+
return ret;
223+
224+
if (0x04 == ((rev_id >> 24) & 0xff))
225+
ret = regmap_write(maps[desc->ip],
226+
HW_REVISION_ID, (~val & desc->mask));
227+
else
228+
ret = regmap_update_bits(maps[desc->ip],
229+
desc->reg, desc->mask, val);
230+
} else
231+
ret = regmap_update_bits(maps[desc->ip], desc->reg,
232+
desc->mask, val);
218233

219234
if (ret)
220235
return ret;

drivers/pinctrl/aspeed/pinctrl-aspeed.h

Lines changed: 1 addition & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -251,6 +251,7 @@
251251
#define SCU3C 0x3C /* System Reset Control/Status Register */
252252
#define SCU48 0x48 /* MAC Interface Clock Delay Setting */
253253
#define HW_STRAP1 0x70 /* AST2400 strapping is 33 bits, is split */
254+
#define HW_REVISION_ID 0x7C /* Silicon revision ID register */
254255
#define SCU80 0x80 /* Multi-function Pin Control #1 */
255256
#define SCU84 0x84 /* Multi-function Pin Control #2 */
256257
#define SCU88 0x88 /* Multi-function Pin Control #3 */

0 commit comments

Comments
 (0)