Skip to content

Commit 546dd36

Browse files
zlimwildea01
authored andcommitted
arm64: introduce aarch64_insn_gen_data1()
Introduce function to generate data-processing (1 source) instructions. Signed-off-by: Zi Shen Lim <zlim.lnx@gmail.com> Acked-by: Will Deacon <will.deacon@arm.com> Signed-off-by: Will Deacon <will.deacon@arm.com>
1 parent 5fdc639 commit 546dd36

File tree

2 files changed

+50
-0
lines changed

2 files changed

+50
-0
lines changed

arch/arm64/include/asm/insn.h

Lines changed: 13 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -185,6 +185,12 @@ enum aarch64_insn_bitfield_type {
185185
AARCH64_INSN_BITFIELD_MOVE_SIGNED
186186
};
187187

188+
enum aarch64_insn_data1_type {
189+
AARCH64_INSN_DATA1_REVERSE_16,
190+
AARCH64_INSN_DATA1_REVERSE_32,
191+
AARCH64_INSN_DATA1_REVERSE_64,
192+
};
193+
188194
#define __AARCH64_INSN_FUNCS(abbr, mask, val) \
189195
static __always_inline bool aarch64_insn_is_##abbr(u32 code) \
190196
{ return (code & (mask)) == (val); } \
@@ -211,6 +217,9 @@ __AARCH64_INSN_FUNCS(add, 0x7F200000, 0x0B000000)
211217
__AARCH64_INSN_FUNCS(adds, 0x7F200000, 0x2B000000)
212218
__AARCH64_INSN_FUNCS(sub, 0x7F200000, 0x4B000000)
213219
__AARCH64_INSN_FUNCS(subs, 0x7F200000, 0x6B000000)
220+
__AARCH64_INSN_FUNCS(rev16, 0x7FFFFC00, 0x5AC00400)
221+
__AARCH64_INSN_FUNCS(rev32, 0x7FFFFC00, 0x5AC00800)
222+
__AARCH64_INSN_FUNCS(rev64, 0x7FFFFC00, 0x5AC00C00)
214223
__AARCH64_INSN_FUNCS(b, 0xFC000000, 0x14000000)
215224
__AARCH64_INSN_FUNCS(bl, 0xFC000000, 0x94000000)
216225
__AARCH64_INSN_FUNCS(cbz, 0xFE000000, 0x34000000)
@@ -276,6 +285,10 @@ u32 aarch64_insn_gen_add_sub_shifted_reg(enum aarch64_insn_register dst,
276285
int shift,
277286
enum aarch64_insn_variant variant,
278287
enum aarch64_insn_adsb_type type);
288+
u32 aarch64_insn_gen_data1(enum aarch64_insn_register dst,
289+
enum aarch64_insn_register src,
290+
enum aarch64_insn_variant variant,
291+
enum aarch64_insn_data1_type type);
279292

280293
bool aarch64_insn_hotpatch_safe(u32 old_insn, u32 new_insn);
281294

arch/arm64/kernel/insn.c

Lines changed: 37 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -747,3 +747,40 @@ u32 aarch64_insn_gen_add_sub_shifted_reg(enum aarch64_insn_register dst,
747747

748748
return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_6, insn, shift);
749749
}
750+
751+
u32 aarch64_insn_gen_data1(enum aarch64_insn_register dst,
752+
enum aarch64_insn_register src,
753+
enum aarch64_insn_variant variant,
754+
enum aarch64_insn_data1_type type)
755+
{
756+
u32 insn;
757+
758+
switch (type) {
759+
case AARCH64_INSN_DATA1_REVERSE_16:
760+
insn = aarch64_insn_get_rev16_value();
761+
break;
762+
case AARCH64_INSN_DATA1_REVERSE_32:
763+
insn = aarch64_insn_get_rev32_value();
764+
break;
765+
case AARCH64_INSN_DATA1_REVERSE_64:
766+
BUG_ON(variant != AARCH64_INSN_VARIANT_64BIT);
767+
insn = aarch64_insn_get_rev64_value();
768+
break;
769+
default:
770+
BUG_ON(1);
771+
}
772+
773+
switch (variant) {
774+
case AARCH64_INSN_VARIANT_32BIT:
775+
break;
776+
case AARCH64_INSN_VARIANT_64BIT:
777+
insn |= AARCH64_INSN_SF_BIT;
778+
break;
779+
default:
780+
BUG_ON(1);
781+
}
782+
783+
insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RD, insn, dst);
784+
785+
return aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn, src);
786+
}

0 commit comments

Comments
 (0)