Skip to content

Commit 6098f2d

Browse files
zlimwildea01
authored andcommitted
arm64: introduce aarch64_insn_gen_movewide()
Introduce function to generate move wide (immediate) instructions. Signed-off-by: Zi Shen Lim <zlim.lnx@gmail.com> Acked-by: Will Deacon <will.deacon@arm.com> Signed-off-by: Will Deacon <will.deacon@arm.com>
1 parent 4a89d2c commit 6098f2d

File tree

2 files changed

+56
-0
lines changed

2 files changed

+56
-0
lines changed

arch/arm64/include/asm/insn.h

Lines changed: 13 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -172,6 +172,12 @@ enum aarch64_insn_adsb_type {
172172
AARCH64_INSN_ADSB_SUB_SETFLAGS
173173
};
174174

175+
enum aarch64_insn_movewide_type {
176+
AARCH64_INSN_MOVEWIDE_ZERO,
177+
AARCH64_INSN_MOVEWIDE_KEEP,
178+
AARCH64_INSN_MOVEWIDE_INVERSE
179+
};
180+
175181
enum aarch64_insn_bitfield_type {
176182
AARCH64_INSN_BITFIELD_MOVE,
177183
AARCH64_INSN_BITFIELD_MOVE_UNSIGNED,
@@ -194,9 +200,12 @@ __AARCH64_INSN_FUNCS(add_imm, 0x7F000000, 0x11000000)
194200
__AARCH64_INSN_FUNCS(adds_imm, 0x7F000000, 0x31000000)
195201
__AARCH64_INSN_FUNCS(sub_imm, 0x7F000000, 0x51000000)
196202
__AARCH64_INSN_FUNCS(subs_imm, 0x7F000000, 0x71000000)
203+
__AARCH64_INSN_FUNCS(movn, 0x7F800000, 0x12800000)
197204
__AARCH64_INSN_FUNCS(sbfm, 0x7F800000, 0x13000000)
198205
__AARCH64_INSN_FUNCS(bfm, 0x7F800000, 0x33000000)
206+
__AARCH64_INSN_FUNCS(movz, 0x7F800000, 0x52800000)
199207
__AARCH64_INSN_FUNCS(ubfm, 0x7F800000, 0x53000000)
208+
__AARCH64_INSN_FUNCS(movk, 0x7F800000, 0x72800000)
200209
__AARCH64_INSN_FUNCS(b, 0xFC000000, 0x14000000)
201210
__AARCH64_INSN_FUNCS(bl, 0xFC000000, 0x94000000)
202211
__AARCH64_INSN_FUNCS(cbz, 0xFE000000, 0x34000000)
@@ -252,6 +261,10 @@ u32 aarch64_insn_gen_bitfield(enum aarch64_insn_register dst,
252261
int immr, int imms,
253262
enum aarch64_insn_variant variant,
254263
enum aarch64_insn_bitfield_type type);
264+
u32 aarch64_insn_gen_movewide(enum aarch64_insn_register dst,
265+
int imm, int shift,
266+
enum aarch64_insn_variant variant,
267+
enum aarch64_insn_movewide_type type);
255268

256269
bool aarch64_insn_hotpatch_safe(u32 old_insn, u32 new_insn);
257270

arch/arm64/kernel/insn.c

Lines changed: 43 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -655,3 +655,46 @@ u32 aarch64_insn_gen_bitfield(enum aarch64_insn_register dst,
655655

656656
return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_S, insn, imms);
657657
}
658+
659+
u32 aarch64_insn_gen_movewide(enum aarch64_insn_register dst,
660+
int imm, int shift,
661+
enum aarch64_insn_variant variant,
662+
enum aarch64_insn_movewide_type type)
663+
{
664+
u32 insn;
665+
666+
switch (type) {
667+
case AARCH64_INSN_MOVEWIDE_ZERO:
668+
insn = aarch64_insn_get_movz_value();
669+
break;
670+
case AARCH64_INSN_MOVEWIDE_KEEP:
671+
insn = aarch64_insn_get_movk_value();
672+
break;
673+
case AARCH64_INSN_MOVEWIDE_INVERSE:
674+
insn = aarch64_insn_get_movn_value();
675+
break;
676+
default:
677+
BUG_ON(1);
678+
}
679+
680+
BUG_ON(imm & ~(SZ_64K - 1));
681+
682+
switch (variant) {
683+
case AARCH64_INSN_VARIANT_32BIT:
684+
BUG_ON(shift != 0 && shift != 16);
685+
break;
686+
case AARCH64_INSN_VARIANT_64BIT:
687+
insn |= AARCH64_INSN_SF_BIT;
688+
BUG_ON(shift != 0 && shift != 16 && shift != 32 &&
689+
shift != 48);
690+
break;
691+
default:
692+
BUG_ON(1);
693+
}
694+
695+
insn |= (shift >> 4) << 21;
696+
697+
insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RD, insn, dst);
698+
699+
return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_16, insn, imm);
700+
}

0 commit comments

Comments
 (0)