Skip to content

Commit 79765e9

Browse files
committed
Merge tag 'v4.14-rockchip-clkfixes-1' of git://git.kernel.org/pub/scm/linux/kernel/git/mmind/linux-rockchip into clk-fixes
Pull Rockchip clk driver fixes from Heiko Stuebner: Some smallish fixes for the rk3128 clock support including some register errors and some clocks that should be critical for safe usage. * tag 'v4.14-rockchip-clkfixes-1' of git://git.kernel.org/pub/scm/linux/kernel/git/mmind/linux-rockchip: clk: rockchip: add sclk_timer5 as critical clock on rk3128 clk: rockchip: fix up rk3128 pvtm and mipi_24m gate regs error clk: rockchip: add pclk_pmu as critical clock on rk3128
2 parents 9792bf5 + 00e6751 commit 79765e9

File tree

1 file changed

+7
-5
lines changed

1 file changed

+7
-5
lines changed

drivers/clk/rockchip/clk-rk3128.c

Lines changed: 7 additions & 5 deletions
Original file line numberDiff line numberDiff line change
@@ -315,13 +315,13 @@ static struct rockchip_clk_branch common_clk_branches[] __initdata = {
315315
RK2928_CLKGATE_CON(10), 8, GFLAGS),
316316

317317
GATE(SCLK_PVTM_CORE, "clk_pvtm_core", "xin24m", 0,
318-
RK2928_CLKGATE_CON(10), 8, GFLAGS),
318+
RK2928_CLKGATE_CON(10), 0, GFLAGS),
319319
GATE(SCLK_PVTM_GPU, "clk_pvtm_gpu", "xin24m", 0,
320-
RK2928_CLKGATE_CON(10), 8, GFLAGS),
320+
RK2928_CLKGATE_CON(10), 1, GFLAGS),
321321
GATE(SCLK_PVTM_FUNC, "clk_pvtm_func", "xin24m", 0,
322-
RK2928_CLKGATE_CON(10), 8, GFLAGS),
322+
RK2928_CLKGATE_CON(10), 2, GFLAGS),
323323
GATE(SCLK_MIPI_24M, "clk_mipi_24m", "xin24m", CLK_IGNORE_UNUSED,
324-
RK2928_CLKGATE_CON(10), 8, GFLAGS),
324+
RK2928_CLKGATE_CON(2), 15, GFLAGS),
325325

326326
COMPOSITE(SCLK_SDMMC, "sclk_sdmmc0", mux_mmc_src_p, 0,
327327
RK2928_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 6, DFLAGS,
@@ -541,7 +541,7 @@ static struct rockchip_clk_branch common_clk_branches[] __initdata = {
541541
GATE(0, "pclk_grf", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 4, GFLAGS),
542542
GATE(0, "pclk_mipiphy", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 0, GFLAGS),
543543

544-
GATE(0, "pclk_pmu", "pclk_pmu_pre", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 2, GFLAGS),
544+
GATE(0, "pclk_pmu", "pclk_pmu_pre", 0, RK2928_CLKGATE_CON(9), 2, GFLAGS),
545545
GATE(0, "pclk_pmu_niu", "pclk_pmu_pre", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 3, GFLAGS),
546546

547547
/* PD_MMC */
@@ -577,6 +577,8 @@ static const char *const rk3128_critical_clocks[] __initconst = {
577577
"aclk_peri",
578578
"hclk_peri",
579579
"pclk_peri",
580+
"pclk_pmu",
581+
"sclk_timer5",
580582
};
581583

582584
static struct rockchip_clk_provider *__init rk3128_common_clk_init(struct device_node *np)

0 commit comments

Comments
 (0)