Skip to content

Commit 8c4fe70

Browse files
Andi KleenIngo Molnar
authored andcommitted
perf/x86/intel: Use 0x11 as extra reg test value
The next patch adds a new perf extra register where 0x1ff is not a valid value. Use 0x11 instead. Signed-off-by: Andi Kleen <ak@linux.intel.com> Signed-off-by: Peter Zijlstra (Intel) <peterz@infradead.org> Cc: Linus Torvalds <torvalds@linux-foundation.org> Cc: Peter Zijlstra <peterz@infradead.org> Cc: Thomas Gleixner <tglx@linutronix.de> Link: http://lkml.kernel.org/r/1435707205-6676-3-git-send-email-andi@firstfloor.org Signed-off-by: Ingo Molnar <mingo@kernel.org>
1 parent 47732d8 commit 8c4fe70

File tree

1 file changed

+1
-1
lines changed

1 file changed

+1
-1
lines changed

arch/x86/kernel/cpu/perf_event_intel.c

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -3579,7 +3579,7 @@ __init int intel_pmu_init(void)
35793579
*/
35803580
if (x86_pmu.extra_regs) {
35813581
for (er = x86_pmu.extra_regs; er->msr; er++) {
3582-
er->extra_msr_access = check_msr(er->msr, 0x1ffUL);
3582+
er->extra_msr_access = check_msr(er->msr, 0x11UL);
35833583
/* Disable LBR select mapping */
35843584
if ((er->idx == EXTRA_REG_LBR) && !er->extra_msr_access)
35853585
x86_pmu.lbr_sel_map = NULL;

0 commit comments

Comments
 (0)