Skip to content

Commit 97f55ca

Browse files
Madhav Chauhanjnikula
authored andcommitted
drm/i915/glk: limit pixel clock to 99% of cdclk workaround
As per BSPEC, valid cdclk values for glk are 79.2, 158.4, 316.8 Mhz. Practically we can achive only 99% of these cdclk values (HW team checking on this). So cdclk should be calculated for the given pixclk as per that otherwise it may lead to screen corruption, explained below: 1. For DSI AUO panel(1920x1200 @60) required pixclk is 157100 KHZ 2. glk_calc_cdclk returns 79200 KHZ for this pixclk, For 2PPC it will be 158400 KHZ 3. Practically 100% of the cdclk can’t be achieved, so 99% of 158400 KHZ = 156816 which is less than the desired pixlclk and causes panel corruption. v2: Rebased to new CDLCK code framework v3: Addressed review comments from Ander/Jani - Add comment in code about 99% usage of CDCLK - Calculate max dot clock as well with 99% limit v4 by Jani: - drop superfluous whitespace change - rewrite code comments to clarify v5: Added details of non-working scenario in commit message Cc: Ander Conselvan de Oliveira <ander.conselvan.de.oliveira@intel.com> Cc: Ville Syrjälä <ville.syrjala@linux.intel.com> Signed-off-by: Madhav Chauhan <madhav.chauhan@intel.com> Signed-off-by: Jani Nikula <jani.nikula@intel.com> Reviewed-by: Ander Conselvan de Oliveira <conselvan2@gmail.com> Link: http://patchwork.freedesktop.org/patch/msgid/1491397463-13637-1-git-send-email-madhav.chauhan@intel.com
1 parent 68f357c commit 97f55ca

File tree

1 file changed

+13
-3
lines changed

1 file changed

+13
-3
lines changed

drivers/gpu/drm/i915/intel_cdclk.c

Lines changed: 13 additions & 3 deletions
Original file line numberDiff line numberDiff line change
@@ -1071,9 +1071,15 @@ static int bxt_calc_cdclk(int max_pixclk)
10711071

10721072
static int glk_calc_cdclk(int max_pixclk)
10731073
{
1074-
if (max_pixclk > 2 * 158400)
1074+
/*
1075+
* FIXME: Avoid using a pixel clock that is more than 99% of the cdclk
1076+
* as a temporary workaround. Use a higher cdclk instead. (Note that
1077+
* intel_compute_max_dotclk() limits the max pixel clock to 99% of max
1078+
* cdclk.)
1079+
*/
1080+
if (max_pixclk > DIV_ROUND_UP(2 * 158400 * 99, 100))
10751081
return 316800;
1076-
else if (max_pixclk > 2 * 79200)
1082+
else if (max_pixclk > DIV_ROUND_UP(2 * 79200 * 99, 100))
10771083
return 158400;
10781084
else
10791085
return 79200;
@@ -1664,7 +1670,11 @@ static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
16641670
int max_cdclk_freq = dev_priv->max_cdclk_freq;
16651671

16661672
if (IS_GEMINILAKE(dev_priv))
1667-
return 2 * max_cdclk_freq;
1673+
/*
1674+
* FIXME: Limiting to 99% as a temporary workaround. See
1675+
* glk_calc_cdclk() for details.
1676+
*/
1677+
return 2 * max_cdclk_freq * 99 / 100;
16681678
else if (INTEL_INFO(dev_priv)->gen >= 9 ||
16691679
IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
16701680
return max_cdclk_freq;

0 commit comments

Comments
 (0)