Skip to content

Commit a49ba41

Browse files
committed
Merge tag 'v5.1-rockchip-clk1' of git://git.kernel.org/pub/scm/linux/kernel/git/mmind/linux-rockchip into clk-rockchip
Pull Rockchip clk driver updates from Heiko Stuebner: Fix for PLL rate calculation on rk3328 and SET_RATE_PARENT flag for the display clock on rk3066. * tag 'v5.1-rockchip-clk1' of git://git.kernel.org/pub/scm/linux/kernel/git/mmind/linux-rockchip: clk: rockchip: add CLK_SET_RATE_PARENT for rk3066 lcdc dclks clk: rockchip: fix frac settings of GPLL clock for rk3328
2 parents bfeffd1 + 491b00f commit a49ba41

File tree

2 files changed

+8
-8
lines changed

2 files changed

+8
-8
lines changed

drivers/clk/rockchip/clk-rk3188.c

Lines changed: 2 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -586,12 +586,12 @@ static struct rockchip_clk_branch rk3066a_clk_branches[] __initdata = {
586586
COMPOSITE(0, "dclk_lcdc0_src", mux_pll_src_cpll_gpll_p, 0,
587587
RK2928_CLKSEL_CON(27), 0, 1, MFLAGS, 8, 8, DFLAGS,
588588
RK2928_CLKGATE_CON(3), 1, GFLAGS),
589-
MUX(DCLK_LCDC0, "dclk_lcdc0", mux_rk3066_lcdc0_p, 0,
589+
MUX(DCLK_LCDC0, "dclk_lcdc0", mux_rk3066_lcdc0_p, CLK_SET_RATE_PARENT,
590590
RK2928_CLKSEL_CON(27), 4, 1, MFLAGS),
591591
COMPOSITE(0, "dclk_lcdc1_src", mux_pll_src_cpll_gpll_p, 0,
592592
RK2928_CLKSEL_CON(28), 0, 1, MFLAGS, 8, 8, DFLAGS,
593593
RK2928_CLKGATE_CON(3), 2, GFLAGS),
594-
MUX(DCLK_LCDC1, "dclk_lcdc1", mux_rk3066_lcdc1_p, 0,
594+
MUX(DCLK_LCDC1, "dclk_lcdc1", mux_rk3066_lcdc1_p, CLK_SET_RATE_PARENT,
595595
RK2928_CLKSEL_CON(28), 4, 1, MFLAGS),
596596

597597
COMPOSITE_NOMUX(0, "cif1_pre", "cif_src", 0,

drivers/clk/rockchip/clk-rk3328.c

Lines changed: 6 additions & 6 deletions
Original file line numberDiff line numberDiff line change
@@ -78,17 +78,17 @@ static struct rockchip_pll_rate_table rk3328_pll_rates[] = {
7878

7979
static struct rockchip_pll_rate_table rk3328_pll_frac_rates[] = {
8080
/* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
81-
RK3036_PLL_RATE(1016064000, 3, 127, 1, 1, 0, 134217),
81+
RK3036_PLL_RATE(1016064000, 3, 127, 1, 1, 0, 134218),
8282
/* vco = 1016064000 */
83-
RK3036_PLL_RATE(983040000, 24, 983, 1, 1, 0, 671088),
83+
RK3036_PLL_RATE(983040000, 24, 983, 1, 1, 0, 671089),
8484
/* vco = 983040000 */
85-
RK3036_PLL_RATE(491520000, 24, 983, 2, 1, 0, 671088),
85+
RK3036_PLL_RATE(491520000, 24, 983, 2, 1, 0, 671089),
8686
/* vco = 983040000 */
87-
RK3036_PLL_RATE(61440000, 6, 215, 7, 2, 0, 671088),
87+
RK3036_PLL_RATE(61440000, 6, 215, 7, 2, 0, 671089),
8888
/* vco = 860156000 */
89-
RK3036_PLL_RATE(56448000, 12, 451, 4, 4, 0, 9797894),
89+
RK3036_PLL_RATE(56448000, 12, 451, 4, 4, 0, 9797895),
9090
/* vco = 903168000 */
91-
RK3036_PLL_RATE(40960000, 12, 409, 4, 5, 0, 10066329),
91+
RK3036_PLL_RATE(40960000, 12, 409, 4, 5, 0, 10066330),
9292
/* vco = 819200000 */
9393
{ /* sentinel */ },
9494
};

0 commit comments

Comments
 (0)