Compal La 5892p Schematics
Compal La 5892p Schematics
Compal La 5892p Schematics
Compal Confidential
2
2010-06-09
REV:1.0
2009/5/12
Issued Date
Security Classification
2010/04/15
Deciphered Date
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
SCHEMATICS,MB A5892
Rev
C
401826
Date:
Sheet
of
49
Compal Confidential
ZZZ
DAZ0C900200
46@
ZZZ1
RO0000003HM
HDMI+HDCP LOGO
Memory BUS(DDRIII)
204pin DDRIII-SO-DIMM X2
Dual Channel
Intel
Arrandale (UMA)
Fan Control
page 26
Processor
rPGA988A
6.4G/8.5G/10.6G
100M/133M/166M(CFD)
page 4,5,6,7,8,9
FDI x8
(UMA)
page 22
CRT Conn.
Level Shift
HDMI Conn.
page 24
page 24
page 23
100MHz
100MHz
2.7GT/s
1GB/s x4
Intel
Ibex Peak-M
CRT(UMA)
HDMI(UMA)
port 2,4
page 13,14,15,16,17
18,19,20,21
port 1
MINI Card x2
LAN(GbE)
WLAN, 3G
BCM57780
Bluetooth
Conn
CMOS
Camera
USB port 11
USB port 8
page 39
page 29
USBx14
3.3V 48MHz
HD Audio
3.3V 24MHz
Card
Reader
Mini card
USB port 12
USB port 13
page 22
USB port 9
page 39
page 39
2
HDA Codec
ALC888
SPI
page 33
SPI ROM x2
page 27
page 13
port 1
SATA HDD
Conn.
SATA ODD
Conn.
page 25
page 25
Audio AMP
APA2051
page 34
LPC BUS
page 28
RTC CKT.
port 0
RJ45
USB conn x3
PCH
page 26
DMI x4
LVDS(UMA)
LVDS Conn.
page 10,11
BANK 0, 1, 2, 3
1.5V DDRIII 800/1066/1333
33MHz
Int. Speaker
ENE KB926
LS-5891P
page 34
page 30
LS-5892P
Touch Pad
LS-5893P
LS-5894P
Int.KBD
page 31
Clock Generator
page 31
IDT: 9LRS3199AKLFT
SILEGO: SLG8SP587
133/120/100/96/14.318MHZ to PCH
BIOS ROM
page 31
48MHZ to CardReader
page 12
LS-5895P
2009/5/12
Issued Date
Security Classification
2010/04/15
Deciphered Date
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date:
SCHEMATICS,MB A5892
Document Number
Rev
C
401826
Sheet
of
49
SIGNAL
STATE
Voltage Rails
+VALW
+V
+VS
Clock
HIGH
HIGH
HIGH
HIGH
ON
ON
ON
ON
Power Plane
Description
S1
S3
S5
S1(Power On Suspend)
LOW
HIGH
HIGH
HIGH
ON
ON
ON
LOW
VIN
N/A
N/A
N/A
S3 (Suspend to RAM)
LOW
LOW
HIGH
HIGH
ON
ON
OFF
OFF
B+
N/A
N/A
N/A
+CPU_CORE
ON
ON
OFF
S4 (Suspend to Disk)
LOW
LOW
LOW
HIGH
ON
OFF
OFF
OFF
+0.75VS
ON
OFF
OFF
S5 (Soft OFF)
LOW
LOW
LOW
LOW
ON
OFF
OFF
OFF
+1.05VS
ON
OFF
OFF
+1.05VS_VTT
ON
OFF
OFF
Full ON
+1.5V
ON
ON
OFF
+1.5VS
ON
OFF
OFF
+1.8VS
ON
OFF
OFF
+3VALW
ON
ON
ON*
+3V_LAN
ON
ON
ON*
+3VS
ON
OFF
OFF
+5VALW
ON
ON
ON*
+5VS
ON
OFF
OFF
+5V
ON
ON
ON
+VSB
ON
ON
ON*
+RTCVCC
RTC power
ON
ON
ON
3.3V +/- 5%
100K +/- 5%
Rb / Rd
0
8.2K +/- 5%
18K +/- 5%
33K +/- 5%
56K +/- 5%
100K +/- 5%
200K +/- 5%
NC
V AD_BID min
0 V
0.216 V
0.436 V
0.712 V
1.036 V
1.453 V
1.935 V
2.500 V
VAD_BID typ
0 V
0.250 V
0.503 V
0.819 V
1.185 V
1.650 V
2.200 V
3.300 V
V AD_BID max
0 V
0.289 V
0.538 V
0.875 V
1.264 V
1.759 V
2.341 V
3.300 V
Board ID
0.1
0.2
0.3
1.0
Project ID
NEWX0
PEW51
BTO Item
HDMI
3G
9050@
7080@
For NEWX0 ID
For PEW51 ID
IDSEL#
REQ#/GNT#
EC SM Bus1 address
Device
Address
Smart Battery
0001 011X b
Interrupts
EC SM Bus2 address
Device
Device
Address
Clock Generator
(9LRS3199AKLFT, SLG8SP587)
1101 0010b
DDR DIMM0
1001 000Xb
DDR DIMM2
1001 010Xb
BOM Structure
HDMI@
3G@
NEW90 / NEW50
NEW70 / NEW80
NEWX0@
PEW51@
Address
BOM Config
Note : ON* means that this power plane is ON only with AC power available, otherwise it is OFF.
0
1
2
4 External
USB Port
Ext1 USB
Ext3 HS USB
Ext2 USB
3 External
USB Port
Ext1 USB
Ext3 HS USB
Ext2 USB
Camera
Card Reader
SIM CARD
Blue Tooth
1st Min-Card
2st Min-Card
Camera
Card Reader
SIM CARD
Blue Tooth
1st Min-Card
2st Min-Card
UHCI1
EHCI1
UHCI2
UHCI3
UHCI4
EHCI2
UHCI5
UHCI6
7
8
9
10
11
12
13
Security Classification
2009/08/01
Issued Date
3
4
5
6
Deciphered Date
2010/08/01
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date:
SCHEMATICS,MB A5892
Document Number
Rev
C
401826
Sheet
of
49
JCPU1E
JCPU1A
DMI_PTX_HRX_P0
DMI_PTX_HRX_P1
DMI_PTX_HRX_P2
DMI_PTX_HRX_P3
B24
D23
B23
A22
DMI_RX[0]
DMI_RX[1]
DMI_RX[2]
DMI_RX[3]
DMI_HTX_PRX_N0
DMI_HTX_PRX_N1
DMI_HTX_PRX_N2
DMI_HTX_PRX_N3
D24
G24
F23
H23
DMI_TX#[0]
DMI_TX#[1]
DMI_TX#[2]
DMI_TX#[3]
DMI_HTX_PRX_P0
DMI_HTX_PRX_P1
DMI_HTX_PRX_P2
DMI_HTX_PRX_P3
D25
F24
E23
G23
DMI_TX[0]
DMI_TX[1]
DMI_TX[2]
DMI_TX[3]
E22
D21
D19
D18
G21
E19
F21
G18
FDI_TX#[0]
FDI_TX#[1]
FDI_TX#[2]
FDI_TX#[3]
FDI_TX#[4]
FDI_TX#[5]
FDI_TX#[6]
FDI_TX#[7]
H_FDI_TXP0
H_FDI_TXP1
H_FDI_TXP2
H_FDI_TXP3
H_FDI_TXP4
H_FDI_TXP5
H_FDI_TXP6
H_FDI_TXP7
D22
C21
D20
C18
G22
E20
F20
G19
FDI_TX[0]
FDI_TX[1]
FDI_TX[2]
FDI_TX[3]
FDI_TX[4]
FDI_TX[5]
FDI_TX[6]
FDI_TX[7]
<15> H_FDI_FSYNC0
<15> H_FDI_FSYNC1
F17
E17
FDI_FSYNC[0]
FDI_FSYNC[1]
<15> H_FDI_INT
C17
FDI_INT
<15> H_FDI_LSYNC0
<15> H_FDI_LSYNC1
F18
D17
FDI_LSYNC[0]
FDI_LSYNC[1]
Intel(R) FDI
H_FDI_TXN0
H_FDI_TXN1
H_FDI_TXN2
H_FDI_TXN3
H_FDI_TXN4
H_FDI_TXN5
H_FDI_TXN6
H_FDI_TXN7
PEG_ICOMPI
PEG_ICOMPO
PEG_RCOMPO
PEG_RBIAS
B26
A26
B27
A25
PEG_RX#[0]
PEG_RX#[1]
PEG_RX#[2]
PEG_RX#[3]
PEG_RX#[4]
PEG_RX#[5]
PEG_RX#[6]
PEG_RX#[7]
PEG_RX#[8]
PEG_RX#[9]
PEG_RX#[10]
PEG_RX#[11]
PEG_RX#[12]
PEG_RX#[13]
PEG_RX#[14]
PEG_RX#[15]
K35
J34
J33
G35
G32
F34
F31
D35
E33
C33
D32
B32
C31
B28
B30
A31
PEG_RX[0]
PEG_RX[1]
PEG_RX[2]
PEG_RX[3]
PEG_RX[4]
PEG_RX[5]
PEG_RX[6]
PEG_RX[7]
PEG_RX[8]
PEG_RX[9]
PEG_RX[10]
PEG_RX[11]
PEG_RX[12]
PEG_RX[13]
PEG_RX[14]
PEG_RX[15]
J35
H34
H33
F35
G33
E34
F32
D34
F33
B33
D31
A32
C30
A28
B29
A30
PEG_TX#[0]
PEG_TX#[1]
PEG_TX#[2]
PEG_TX#[3]
PEG_TX#[4]
PEG_TX#[5]
PEG_TX#[6]
PEG_TX#[7]
PEG_TX#[8]
PEG_TX#[9]
PEG_TX#[10]
PEG_TX#[11]
PEG_TX#[12]
PEG_TX#[13]
PEG_TX#[14]
PEG_TX#[15]
L33
M35
M33
M30
L31
K32
M29
J31
K29
H30
H29
F29
E28
D29
D27
C26
PEG_TX[0]
PEG_TX[1]
PEG_TX[2]
PEG_TX[3]
PEG_TX[4]
PEG_TX[5]
PEG_TX[6]
PEG_TX[7]
PEG_TX[8]
PEG_TX[9]
PEG_TX[10]
PEG_TX[11]
PEG_TX[12]
PEG_TX[13]
PEG_TX[14]
PEG_TX[15]
L34
M34
M32
L30
M31
K31
M28
H31
K28
G30
G29
F28
E27
D28
C27
C25
PEG_IRCOMP
1
R1
2
49.9_0402_1%
EXP_RBIAS
1
R3
2
750_0402_1%
AP25
AL25
AL24
AL22
AJ33
AG9
M27
L28
J17
H17
G25
G17
E31
E30
R5
3.01K_0402_1%
1 @
CFG0
R6
3.01K_0402_1%
R7
3.01K_0402_1%
1 @
1 @
2
2
CFG3
CFG4
R8
3.01K_0402_1%
1 @
CFG7
R11
0_0402_5%
@
1
2
@
1
2
H_RSVD17_R
H_RSVD18_R
R12
0_0402_5%
DMI_PTX_HRX_N[0..3] <15>
DMI_PTX_HRX_P[0..3] <15>
<15>
<15>
CFG[0]
CFG[1]
CFG[2]
CFG[3]
CFG[4]
CFG[5]
CFG[6]
CFG[7]
CFG[8]
CFG[9]
CFG[10]
CFG[11]
CFG[12]
CFG[13]
CFG[14]
CFG[15]
CFG[16]
CFG[17]
RSVD_TP_86
B19
A19
RSVD15
RSVD16
A20
B20
RSVD17
RSVD18
U9
T9
RSVD19
RSVD20
AC9
AB9
RSVD21
RSVD22
C1
A3
DMI_HTX_PRX_N[0..3] <15>
DMI_HTX_PRX_P[0..3] <15>
H_FDI_TXN[0..7]
H_FDI_TXP[0..7]
AM30
AM28
AP31
AL32
AL30
AM31
AN29
AM32
AK32
AK31
AK28
AJ28
AN30
AN32
AJ32
AJ29
AJ30
AK30
H16
RSVD1
RSVD2
RSVD3
RSVD4
RSVD5
RSVD6
RSVD7
RSVD8
SA_DIMM_VREF (CFD Only)
SB_DIMM_VREF (CFD Only)
RSVD11
RSVD12
RSVD13
RSVD14
RESERVED
DMI_RX#[0]
DMI_RX#[1]
DMI_RX#[2]
DMI_RX#[3]
A24
C23
B22
A21
DMI
DMI_PTX_HRX_N0
DMI_PTX_HRX_N1
DMI_PTX_HRX_N2
DMI_PTX_HRX_N3
RSVD32
RSVD33
AJ13
AJ12
RSVD34
RSVD35
AH25
AK26
RSVD36
RSVD_NCTF_37
AL26
AR2
RSVD38
RSVD39
AJ26
AJ27
RSVD_NCTF_40
RSVD_NCTF_41
AP1
AT2
RSVD_NCTF_42
RSVD_NCTF_43
AT3
AR1
RSVD45
RSVD46
RSVD47
RSVD48
RSVD49
RSVD50
RSVD51
RSVD52
RSVD53
RSVD_NCTF_54
RSVD_NCTF_55
RSVD_NCTF_56
RSVD_NCTF_57
RSVD58
AL28
AL29
AP30
AP32
AL27
AT31
AT32
AP33
AR33
AT33
AT34
AP35
AR35
AR32
RSVD_TP_59
RSVD_TP_60
KEY
RSVD62
RSVD63
RSVD64
RSVD65
E15
F15
A2
D15
C15
AJ15
AH15
RSVD_TP_66
RSVD_TP_67
RSVD_TP_68
RSVD_TP_69
RSVD_TP_70
RSVD_TP_71
RSVD_TP_72
RSVD_TP_73
RSVD_TP_74
RSVD_TP_75
AA5
AA4
R8
AD3
AD2
AA2
AA1
R9
AG7
AE3
RSVD_TP_76
RSVD_TP_77
RSVD_TP_78
RSVD_TP_79
RSVD_TP_80
RSVD_TP_81
RSVD_TP_82
RSVD_TP_83
RSVD_TP_84
RSVD_TP_85
V4
V5
N2
AD5
AD7
W3
W2
N3
AE5
AD9
RSVD_NCTF_23
RSVD_NCTF_24
J29
J28
RSVD26
RSVD27
A34
A33
RSVD_NCTF_28
RSVD_NCTF_29
C35
B35
RSVD_NCTF_30
RSVD_NCTF_31
IC,AUB_CFD_rPGA,R1P0
CONN@
VSS
R9
0_0402_5%
RSVD64_R 2
@
@
RSVD65_R 2
R10
0_0402_5%
1
1
AP34
IC,AUB_CFD_rPGA,R1P0
CONN@
Lane Reversal
PEG_HTX_C_GRX_P0
PEG_HTX_C_GRX_N0
PEG_HTX_C_GRX_P1
PEG_HTX_C_GRX_N1
PEG_HTX_C_GRX_P2
PEG_HTX_C_GRX_N2
PEG_HTX_C_GRX_P3
PEG_HTX_C_GRX_N3
PEG_GTX_C_HRX_P2
PEG_GTX_C_HRX_N2
PEG_GTX_C_HRX_P3
*1:Single PEG
0:Bifurcation enabled
*:Default
*1 :Normal Operation
0 :Lane Numbers Reversed
15 -> 0, 14 -> 1, ...
Security Classification
2009/08/01
Issued Date
Deciphered Date
2010/08/01
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date:
SCHEMATICS,MB A5892
Document Number
Rev
C
401826
Tuesday, June 22, 2010
Sheet
1
of
49
JCPU1B
1 20_0402_1%
H_COMP2
AT24
COMP2
R20
1 49.9_0402_1%
H_COMP1
G16
COMP1
R21
1 49.9_0402_1%
H_COMP0
AT26
COMP0
SKTOCC#_R
AH24
SKTOCC#
T24 PAD
D
H_CATERR#
H_PECI_R
H_PROCHOT#
<45> H_PROCHOT#
R36 1
0_0402_5%
<18> H_THERMTRIP#
H_CPURST#
AP26
RESET_OBS#
H_PM_SYNC_R
AL15
PM_SYNC
R44 1
0_0402_5%
H_CPUPWRGD_1
AN14
VCCPWRGOOD_1
H_CPUPWRGD_0
2
2
PM_DRAM_PWRGD_R
2 H_VTTPWRGD_R
0_0402_5%
R55 1
0_0402_5%
R56
1
1.5K_0402_1%
2
2
AN27
VCCPWRGOOD_0
AK13
SM_DRAMPWROK
AM15
VTTPWRGOOD
H_PWRGD_XDP_R
AM26
TAPPWRGOOD
PLT_RST#_R
AL14
RSTIN#
A16
B16
CLK_CPU_BCLK <18>
CLK_CPU_BCLK# <18>
CLK_CPU_XDP
CLK_CPU_XDP#
BCLK_ITP
BCLK_ITP#
AR30
AT30
PEG_CLK
PEG_CLK#
E16
D16
CLK_CPU_DMI <14>
CLK_CPU_DMI# <14>
DPLL_REF_SSCLK
DPLL_REF_SSCLK#
A18
A17
CLK_CPU_DP <14>
CLK_CPU_DP# <14>
2009/2/4
#414044 DG
Update Rev1.11
R57
750_0402_1%
+1.05VS_VTT
SM_DRAMRST#
F6
2009/08/14 #425302
CP_S3PowerReduction
WhitePaper_Rev0.9
SM_DRAMRST# <10>
SM_RCOMP[0]
SM_RCOMP[1]
SM_RCOMP[2]
AL1
AM1
AN1
SM_RCOMP_0
SM_RCOMP_1
SM_RCOMP_2
PM_EXT_TS#[0]
PM_EXT_TS#[1]
AN15
AP15
PM_EXTTS#0
PM_EXTTS#1_R
PRDY#
PREQ#
AT28
AP27
XDP_PRDY#
XDP_PREQ#
TCK
TMS
TRST#
AN28
AP28
AT27
XDP_TCLK
XDP_TMS
XDP_TRST#
TDI
TDO
TDI_M
TDO_M
AT29
AR27
AR29
AP29
XDP_TDI_R
XDP_TDO_R
XDP_TDI_M
XDP_TDO_M
DBR#
AN25
XDP_DBR#_R
BPM#[0]
BPM#[1]
BPM#[2]
BPM#[3]
BPM#[4]
BPM#[5]
BPM#[6]
BPM#[7]
AJ22
AK22
AK24
AJ24
AJ25
AH22
AK23
AH23
1
R28
2
100K_0402_5%
R32
R34
R35
1
1
1
SM_RCOMP_0 R38
SM_RCOMP_1 R39
SM_RCOMP_2 R40
+1.05VS_VTT
2 10K_0402_5%
2 10K_0402_5%
2 0_0402_5%
R27
R29
R30
R31
R33
1
1
1
1
1
@
@
@
@
@
XDP_TRST#
R37
2 51_0402_5%
XDP_TDI_R
XDP_TDO_M
R41
R43
1
1 @
2 0_0402_5%
2 0_0402_5%
2
2
2
2
2
51_0402_5%
51_0402_5%
51_0402_5%
51_0402_5%
51_0402_5%
1
2 100_0402_1%
1
2 24.9_0402_1%
1<BOM Structure>
2 130_0402_1%
R46
XDP_TDI
XDP_TDO
R45
0_0402_5%
2 0_0402_5% XDP_DBRESET#
XDP_DBRESET# <15,21>
XDP_TDI_M
XDP_TDO_R
1 @
1
R48
R49
2
2 0_0402_5%
0_0402_5%
JTAG MAPPING
2009/2/4
Delete dampling resistor for
power noise and Layout space
issue
Scan Chain
(Default)
CPU Only
GMCH Only
IC,AUB_CFD_rPGA,R1P0
CONN@
XDP_PRDY#
XDP_TMS
XDP_TDI_R
XDP_PREQ#
XDP_TCLK
PM_EXTTS#0_1 <10,11>
XDP_OBS0
XDP_OBS1
XDP_OBS2
XDP_OBS3
XDP_OBS4
XDP_OBS5
XDP_OBS6
XDP_OBS7
<17,21,27,30> PLT_RST#
THERMTRIP#
H_VTTPWRGD 1 @
R52
H_PWRGD_XDP
AK15
PROCHOT#
R42 1
0_0402_5%
R50 1
0_0402_5%
<15> PM_DRAM_PWRGD
H_THERMTRIP#_R
R47 1
0_0402_5%
<18> H_CPUPWRGD
AN26
PECI
PWR MANAGEMENT
<15> H_PM_SYNC
AT15
CATERR#
THERMAL
R26 1
0_0402_5%
<18> H_PECI
AK14
BCLK
BCLK#
COMP3
R19
AT23
CLOCKS
H_COMP3
DDR3
MISC
1 20_0402_1%
MISC
R18
+1.05VS_VTT
R58
R59
R60
1 49.9_0402_1%
1 68_0402_5%
@ 1 68_0402_5%
2
2
2
H_CATERR#
H_PROCHOT#
H_CPURST#
JP5
2009/8/14
change back to 2K
U1
H_VTTPWRGD 2
+3VALW
NC7SZ08P5X_NL_SC70-5
1K_0402_1%
XDP_OBS4
XDP_OBS5
#425302
CP_S3PowerReduction
WhitePaper_Rev0.7
+3VALW
R68
@
1.1K_0402_1%
U2
+1.5V_1
XDP_OBS2
XDP_OBS3
R62
U1 / U2
change to SA00000OH00
R69
H_VTTPWRGD
R65
1K_0402_5%
H_CPUPWRGD 1
1
<15,21,30> PBTN_OUT#
R66
+1.05VS_VTT
XDP_OBS6
XDP_OBS7
2 H_PWRGOOD_R
2 PBTN_OUT#_XDP
0_0402_5%
H_PWRGD_XDP
C65
1
0.1U_0402_16V4Z
@
NC7SZ08P5X_NL_SC70-5
<21> SMB_DATA_S3
<21> SMB_CLK_S3
1.5K_0402_1%
XDP_TCLK
H_VTTPWRGD_R
XDP_OBS0
XDP_OBS1
R61
2K_0402_1%
1
2
<43> H_VTTPWRGD
XDP_PREQ#
XDP_PRDY#
1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
53
55
57
59
XDP Connector
GND0
OBSFN_A0
OBSFN_A1
GND2
OBSDATA_A0
OBSDATA_A1
GND4
OBSDATA_A2
OBSDATA_A3
GND6
OBSFN_B0
OBSFN_B1
GND8
OBSDATA_B0
OBSDATA_B1
GND10
OBSDATA_B2
OBSDATA_B3
GND12
PWRGOOD/HOOK0
HOOK1
VCC_OBS_AB
HOOK2
HOOK3
GND14
SDA
SCL
TCK1
TCK0
GND16
CONN@
H_RESET#_R
R63
1K_0402_5%
1
2 H_CPURST#
1
2 PLT_RST#
R64
@
0_0402_5%
CLK_CPU_XDP
CLK_CPU_XDP#
H_RESET#_R
XDP_DBRESET#
XDP_TDO
XDP_TRST#
XDP_TDI
XDP_TMS
+1.05VS_VTT
1
R67
1
R70
2
1K_0402_5%
2
51_0402_5%
+3VS
+1.05VS_VTT
SAMTE_BSH-030-01-L-D-A
PM_DRAM_PWRGD_R
2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
54
56
58
60
GND1
OBSFN_C0
OBSFN_C1
GND3
OBSDATA_C0
OBSDATA_C1
GND5
OBSDATA_C2
OBSDATA_C3
GND7
OBSFN_D0
OBSFN_D1
GND9
OBSDATA_D0
OBSDATA_D1
GND11
OBSDATA_D2
OBSDATA_D3
GND13
ITPCLK/HOOK4
ITPCLK#/HOOK5
VCC_OBS_CD
RESET#/HOOK6
DBR#/HOOK7
GND15
TD0
TRST#
TDI
TMS
GND17
R72
2009/04/23
Intel CRB 1.55 Update
Change R292 to 1.1K_1%, R302 to 3.01K_1%
Security Classification
750_0402_1%
R71
@
3.01K_0402_1%
2009/08/01
Issued Date
Deciphered Date
2010/08/01
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date:
SCHEMATICS,MB A5892
Document Number
Rev
C
401826
Tuesday, June 22, 2010
Sheet
1
of
49
<10> DDR_A_BS0
<10> DDR_A_BS1
<10> DDR_A_BS2
<10> DDR_A_CAS#
<10> DDR_A_RAS#
<10> DDR_A_WE#
A10
C10
C7
A7
B10
D10
E10
A8
D8
F10
E6
F7
E9
B7
E7
C6
H10
G8
K7
J8
G7
G10
J7
J10
L7
M6
M8
L9
L6
K8
N8
P9
AH5
AF5
AK6
AK7
AF6
AG5
AJ7
AJ6
AJ10
AJ9
AL10
AK12
AK8
AL7
AK11
AL8
AN8
AM10
AR11
AL11
AM9
AN9
AT11
AP12
AM12
AN12
AM13
AT14
AT12
AL13
AR14
AP14
DDR_A_BS0
DDR_A_BS1
DDR_A_BS2
AC3
AB2
U7
DDR_A_CAS#
DDR_A_RAS#
DDR_A_WE#
AE1
AB3
AE9
SA_CK[0]
SA_CK#[0]
SA_CKE[0]
SA_DQ[0]
SA_DQ[1]
SA_DQ[2]
SA_DQ[3]
SA_DQ[4]
SA_DQ[5]
SA_DQ[6]
SA_DQ[7]
SA_DQ[8]
SA_DQ[9]
SA_DQ[10]
SA_DQ[11]
SA_DQ[12]
SA_DQ[13]
SA_DQ[14]
SA_DQ[15]
SA_DQ[16]
SA_DQ[17]
SA_DQ[18]
SA_DQ[19]
SA_DQ[20]
SA_DQ[21]
SA_DQ[22]
SA_DQ[23]
SA_DQ[24]
SA_DQ[25]
SA_DQ[26]
SA_DQ[27]
SA_DQ[28]
SA_DQ[29]
SA_DQ[30]
SA_DQ[31]
SA_DQ[32]
SA_DQ[33]
SA_DQ[34]
SA_DQ[35]
SA_DQ[36]
SA_DQ[37]
SA_DQ[38]
SA_DQ[39]
SA_DQ[40]
SA_DQ[41]
SA_DQ[42]
SA_DQ[43]
SA_DQ[44]
SA_DQ[45]
SA_DQ[46]
SA_DQ[47]
SA_DQ[48]
SA_DQ[49]
SA_DQ[50]
SA_DQ[51]
SA_DQ[52]
SA_DQ[53]
SA_DQ[54]
SA_DQ[55]
SA_DQ[56]
SA_DQ[57]
SA_DQ[58]
SA_DQ[59]
SA_DQ[60]
SA_DQ[61]
SA_DQ[62]
SA_DQ[63]
SA_BS[0]
SA_BS[1]
SA_BS[2]
SA_CAS#
SA_RAS#
SA_WE#
AA6
AA7
P7
Y6
Y5
P6
DDR_A_CLK1 <10>
DDR_A_CLK1# <10>
DDR_A_CKE1 <10>
SA_CS#[0]
SA_CS#[1]
AE2
AE8
DDR_A_CS0# <10>
DDR_A_CS1# <10>
SA_ODT[0]
SA_ODT[1]
AD8
AF9
DDR_A_ODT0 <10>
DDR_A_ODT1 <10>
B9
D7
H7
M7
AG6
AM7
AN10
AN13
DDR_B_D0
DDR_B_D1
DDR_B_D2
DDR_B_D3
DDR_B_D4
DDR_B_D5
DDR_B_D6
DDR_B_D7
DDR_B_D8
DDR_B_D9
DDR_B_D10
DDR_B_D11
DDR_B_D12
DDR_B_D13
DDR_B_D14
DDR_B_D15
DDR_B_D16
DDR_B_D17
DDR_B_D18
DDR_B_D19
DDR_B_D20
DDR_B_D21
DDR_B_D22
DDR_B_D23
DDR_B_D24
DDR_B_D25
DDR_B_D26
DDR_B_D27
DDR_B_D28
DDR_B_D29
DDR_B_D30
DDR_B_D31
DDR_B_D32
DDR_B_D33
DDR_B_D34
DDR_B_D35
DDR_B_D36
DDR_B_D37
DDR_B_D38
DDR_B_D39
DDR_B_D40
DDR_B_D41
DDR_B_D42
DDR_B_D43
DDR_B_D44
DDR_B_D45
DDR_B_D46
DDR_B_D47
DDR_B_D48
DDR_B_D49
DDR_B_D50
DDR_B_D51
DDR_B_D52
DDR_B_D53
DDR_B_D54
DDR_B_D55
DDR_B_D56
DDR_B_D57
DDR_B_D58
DDR_B_D59
DDR_B_D60
DDR_B_D61
DDR_B_D62
DDR_B_D63
DDR_A_CLK0 <10>
DDR_A_CLK0# <10>
DDR_A_CKE0 <10>
SA_CK[1]
SA_CK#[1]
SA_CKE[1]
SA_DM[0]
SA_DM[1]
SA_DM[2]
SA_DM[3]
SA_DM[4]
SA_DM[5]
SA_DM[6]
SA_DM[7]
DDR_A_D0
DDR_A_D1
DDR_A_D2
DDR_A_D3
DDR_A_D4
DDR_A_D5
DDR_A_D6
DDR_A_D7
DDR_A_D8
DDR_A_D9
DDR_A_D10
DDR_A_D11
DDR_A_D12
DDR_A_D13
DDR_A_D14
DDR_A_D15
DDR_A_D16
DDR_A_D17
DDR_A_D18
DDR_A_D19
DDR_A_D20
DDR_A_D21
DDR_A_D22
DDR_A_D23
DDR_A_D24
DDR_A_D25
DDR_A_D26
DDR_A_D27
DDR_A_D28
DDR_A_D29
DDR_A_D30
DDR_A_D31
DDR_A_D32
DDR_A_D33
DDR_A_D34
DDR_A_D35
DDR_A_D36
DDR_A_D37
DDR_A_D38
DDR_A_D39
DDR_A_D40
DDR_A_D41
DDR_A_D42
DDR_A_D43
DDR_A_D44
DDR_A_D45
DDR_A_D46
DDR_A_D47
DDR_A_D48
DDR_A_D49
DDR_A_D50
DDR_A_D51
DDR_A_D52
DDR_A_D53
DDR_A_D54
DDR_A_D55
DDR_A_D56
DDR_A_D57
DDR_A_D58
DDR_A_D59
DDR_A_D60
DDR_A_D61
DDR_A_D62
DDR_A_D63
DDR_A_DM0
DDR_A_DM1
DDR_A_DM2
DDR_A_DM3
DDR_A_DM4
DDR_A_DM5
DDR_A_DM6
DDR_A_DM7
SA_DQS#[0]
SA_DQS#[1]
SA_DQS#[2]
SA_DQS#[3]
SA_DQS#[4]
SA_DQS#[5]
SA_DQS#[6]
SA_DQS#[7]
C9
F8
J9
N9
AH7
AK9
AP11
AT13
DDR_A_DQS#0
DDR_A_DQS#1
DDR_A_DQS#2
DDR_A_DQS#3
DDR_A_DQS#4
DDR_A_DQS#5
DDR_A_DQS#6
DDR_A_DQS#7
SA_DQS[0]
SA_DQS[1]
SA_DQS[2]
SA_DQS[3]
SA_DQS[4]
SA_DQS[5]
SA_DQS[6]
SA_DQS[7]
C8
F9
H9
M9
AH8
AK10
AN11
AR13
DDR_A_DQS0
DDR_A_DQS1
DDR_A_DQS2
DDR_A_DQS3
DDR_A_DQS4
DDR_A_DQS5
DDR_A_DQS6
DDR_A_DQS7
SA_MA[0]
SA_MA[1]
SA_MA[2]
SA_MA[3]
SA_MA[4]
SA_MA[5]
SA_MA[6]
SA_MA[7]
SA_MA[8]
SA_MA[9]
SA_MA[10]
SA_MA[11]
SA_MA[12]
SA_MA[13]
SA_MA[14]
SA_MA[15]
Y3
W1
AA8
AA3
V1
AA9
V8
T1
Y9
U6
AD4
T2
U3
AG8
T3
V9
DDR_A_MA0
DDR_A_MA1
DDR_A_MA2
DDR_A_MA3
DDR_A_MA4
DDR_A_MA5
DDR_A_MA6
DDR_A_MA7
DDR_A_MA8
DDR_A_MA9
DDR_A_MA10
DDR_A_MA11
DDR_A_MA12
DDR_A_MA13
DDR_A_MA14
DDR_A_MA15
<11> DDR_B_BS0
<11> DDR_B_BS1
<11> DDR_B_BS2
<11> DDR_B_CAS#
<11> DDR_B_RAS#
<11> DDR_B_WE#
JCPU1D
<11> DDR_B_D[0..63]
<11> DDR_B_DM[0..7]
<11> DDR_B_DQS#[0..7]
<11> DDR_B_DQS[0..7]
<11> DDR_B_MA[0..15]
JCPU1C
<10> DDR_A_D[0..63]
<10> DDR_A_DM[0..7]
<10> DDR_A_DQS#[0..7]
<10> DDR_A_DQS[0..7]
<10> DDR_A_MA[0..15]
B5
A5
C3
B3
E4
A6
A4
C4
D1
D2
F2
F1
C2
F5
F3
G4
H6
G2
J6
J3
G1
G5
J2
J1
J5
K2
L3
M1
K5
K4
M4
N5
AF3
AG1
AJ3
AK1
AG4
AG3
AJ4
AH4
AK3
AK4
AM6
AN2
AK5
AK2
AM4
AM3
AP3
AN5
AT4
AN6
AN4
AN3
AT5
AT6
AN7
AP6
AP8
AT9
AT7
AP9
AR10
AT10
SB_DQ[0]
SB_DQ[1]
SB_DQ[2]
SB_DQ[3]
SB_DQ[4]
SB_DQ[5]
SB_DQ[6]
SB_DQ[7]
SB_DQ[8]
SB_DQ[9]
SB_DQ[10]
SB_DQ[11]
SB_DQ[12]
SB_DQ[13]
SB_DQ[14]
SB_DQ[15]
SB_DQ[16]
SB_DQ[17]
SB_DQ[18]
SB_DQ[19]
SB_DQ[20]
SB_DQ[21]
SB_DQ[22]
SB_DQ[23]
SB_DQ[24]
SB_DQ[25]
SB_DQ[26]
SB_DQ[27]
SB_DQ[28]
SB_DQ[29]
SB_DQ[30]
SB_DQ[31]
SB_DQ[32]
SB_DQ[33]
SB_DQ[34]
SB_DQ[35]
SB_DQ[36]
SB_DQ[37]
SB_DQ[38]
SB_DQ[39]
SB_DQ[40]
SB_DQ[41]
SB_DQ[42]
SB_DQ[43]
SB_DQ[44]
SB_DQ[45]
SB_DQ[46]
SB_DQ[47]
SB_DQ[48]
SB_DQ[49]
SB_DQ[50]
SB_DQ[51]
SB_DQ[52]
SB_DQ[53]
SB_DQ[54]
SB_DQ[55]
SB_DQ[56]
SB_DQ[57]
SB_DQ[58]
SB_DQ[59]
SB_DQ[60]
SB_DQ[61]
SB_DQ[62]
SB_DQ[63]
DDR_B_BS0
DDR_B_BS1
DDR_B_BS2
AB1
W5
R7
SB_BS[0]
SB_BS[1]
SB_BS[2]
DDR_B_CAS#
DDR_B_RAS#
DDR_B_WE#
AC5
Y7
AC6
SB_CAS#
SB_RAS#
SB_WE#
SB_CK[0]
SB_CK#[0]
SB_CKE[0]
W8
W9
M3
DDR_B_CLK0 <11>
DDR_B_CLK0# <11>
DDR_B_CKE0 <11>
SB_CK[1]
SB_CK#[1]
SB_CKE[1]
V7
V6
M2
DDR_B_CLK1 <11>
DDR_B_CLK1# <11>
DDR_B_CKE1 <11>
SB_CS#[0]
SB_CS#[1]
AB8
AD6
DDR_B_CS0# <11>
DDR_B_CS1# <11>
SB_ODT[0]
SB_ODT[1]
AC7
AD1
DDR_B_ODT0 <11>
DDR_B_ODT1 <11>
SB_DM[0]
SB_DM[1]
SB_DM[2]
SB_DM[3]
SB_DM[4]
SB_DM[5]
SB_DM[6]
SB_DM[7]
D4
E1
H3
K1
AH1
AL2
AR4
AT8
DDR_B_DM0
DDR_B_DM1
DDR_B_DM2
DDR_B_DM3
DDR_B_DM4
DDR_B_DM5
DDR_B_DM6
DDR_B_DM7
SB_DQS#[0]
SB_DQS#[1]
SB_DQS#[2]
SB_DQS#[3]
SB_DQS#[4]
SB_DQS#[5]
SB_DQS#[6]
SB_DQS#[7]
D5
F4
J4
L4
AH2
AL4
AR5
AR8
DDR_B_DQS#0
DDR_B_DQS#1
DDR_B_DQS#2
DDR_B_DQS#3
DDR_B_DQS#4
DDR_B_DQS#5
DDR_B_DQS#6
DDR_B_DQS#7
SB_DQS[0]
SB_DQS[1]
SB_DQS[2]
SB_DQS[3]
SB_DQS[4]
SB_DQS[5]
SB_DQS[6]
SB_DQS[7]
C5
E3
H4
M5
AG2
AL5
AP5
AR7
DDR_B_DQS0
DDR_B_DQS1
DDR_B_DQS2
DDR_B_DQS3
DDR_B_DQS4
DDR_B_DQS5
DDR_B_DQS6
DDR_B_DQS7
SB_MA[0]
SB_MA[1]
SB_MA[2]
SB_MA[3]
SB_MA[4]
SB_MA[5]
SB_MA[6]
SB_MA[7]
SB_MA[8]
SB_MA[9]
SB_MA[10]
SB_MA[11]
SB_MA[12]
SB_MA[13]
SB_MA[14]
SB_MA[15]
U5
V2
T5
V3
R1
T8
R2
R6
R4
R5
AB5
P3
R3
AF7
P5
N1
DDR_B_MA0
DDR_B_MA1
DDR_B_MA2
DDR_B_MA3
DDR_B_MA4
DDR_B_MA5
DDR_B_MA6
DDR_B_MA7
DDR_B_MA8
DDR_B_MA9
DDR_B_MA10
DDR_B_MA11
DDR_B_MA12
DDR_B_MA13
DDR_B_MA14
DDR_B_MA15
IC,AUB_CFD_rPGA,R1P0
CONN@
IC,AUB_CFD_rPGA,R1P0
CONN@
Security Classification
2009/08/01
Issued Date
Deciphered Date
2010/08/01
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date:
SCHEMATICS,MB A5892
Document Number
Rev
C
401826
Tuesday, June 22, 2010
Sheet
1
of
49
JCPU1F
WW15 MOW
+CPU_CORE
Peak 21A
POWER
+1.05VS_VTT
10U_0805_6.3V6M
VTT0_1
VTT0_2
VTT0_3
VTT0_4
VTT0_5
VTT0_6
VTT0_7
VTT0_8
VTT0_9
VTT0_10
VTT0_11
VTT0_12
VTT0_13
VTT0_14
VTT0_15
VTT0_16
VTT0_17
VTT0_18
VTT0_19
VTT0_20
VTT0_21
VTT0_22
VTT0_23
VTT0_24
VTT0_25
VTT0_26
VTT0_27
VTT0_28
VTT0_29
VTT0_30
VTT0_31
VTT0_32
AH14
AH12
AH11
AH10
J14
J13
H14
H12
G14
G13
G12
G11
F14
F13
F12
F11
E14
E12
D14
D13
D12
D11
C14
C13
C12
C11
B14
B12
A14
A13
A12
A11
VTT0_33
VTT0_34
VTT0_35
VTT0_36
VTT0_37
VTT0_38
VTT0_39
VTT0_40
VTT0_41
VTT0_42
VTT0_43
VTT0_44
AF10
AE10
AC10
AB10
Y10
W10
U10
T10
J12
J11
J16
J15
10U_0805_6.3V6M
10U_0805_6.3V6M
+CPU_CORE
C66
C67
C68
C69
10U_0805_6.3V6M
C70
C71
10U_0805_6.3V6M
C72
10U_0805_6.3V6M
1
2
10U_0805_6.3V6M
10U_0805_6.3V6M
1
C73
10U_0805_6.3V6M
C74
10U_0805_6.3V6M
1
C75
C76
10U_0805_6.3V6M
10U_0805_6.3V6M
1
C77
C78
10U_0805_6.3V6M
10U_0805_6.3V6M
1
C79
C80
10U_0805_6.3V6M
C81
10U_0805_6.3V6M
C82
10U_0805_6.3V6M
1
+ C83
C84
10U_0805_6.3V6M
1
C85
C86
10U_0805_6.3V6M
1
C87
C88
C89
330U_D2E_2.5VM_R6M
330U_D2E_2.5VM_R6M
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
C91
C92
2
2
22U_0805_6.3V6M
PSI#
AN33
H_PSI# <45>
VID[0]
VID[1]
VID[2]
VID[3]
VID[4]
VID[5]
VID[6]
PROC_DPRSLPVR
AK35
AK33
AK34
AL35
AL33
AM33
AM35
AM34
CPU_VID0 <45>
CPU_VID1 <45>
CPU_VID2 <45>
CPU_VID3 <45>
CPU_VID4 <45>
CPU_VID5 <45>
CPU_VID6 <45>
H_DPRSLPVR <45>
VTT_SELECT
G15
H_VTTVID1
PAD T14
VTT_SENSE
VSS_SENSE_VTT
AN35
AJ34
AJ35
B15
A15
1
1 @
2 1K_0402_1%
2 1K_0402_1%
R75
R76
1
1 @
2 1K_0402_1%
2 1K_0402_1%
CPU_VID2
R77
R78
1
1 @
2 1K_0402_1%
2 1K_0402_1%
CPU_VID3
R79
R80
1 @
1
2 1K_0402_1%
2 1K_0402_1%
CPU_VID4
R81
R82
1 @
1
2 1K_0402_1%
2 1K_0402_1%
CPU_VID5
R83
R84
1
1 @
2 1K_0402_1%
2 1K_0402_1%
CPU_VID6
R85
R86
1 @
1
2 1K_0402_1%
2 1K_0402_1%
H_DPRSLPVR R87
R88
1
1 @
2 1K_0402_1%
2 1K_0402_1%
H_PSI#
1 @
1
2 1K_0402_1%
2 1K_0402_1%
R89
R90
+CPU_CORE
22U_0805_6.3V6M
C98
R95
C96
C97
22U_0805_6.3V6M
22U_0805_6.3V6M
+CPU_CORE
22U_0805_6.3V6M
C99
C100
22U_0805_6.3V6M
C101
C102
22U_0805_6.3V6M
C103
C104
22U_0805_6.3V6M
22U_0805_6.3V6M
+CPU_CORE
4 x 470uF(4.5mohm@100kHz; 4.0mohm@SRF)
R94
2
100_0402_1%
+CPU_CORE
VCCSENSE <45>
VSSSENSE <45>
2
100_0402_1%
C105
C106
@
330U_D2E_2.5VM_R6M
2
+
2
1
C272
C273
2
330U_D2E_2.5VM_R6M
330U_D2E_2.5VM_R6M
2 0_0402_5%
+
2
C275
2
330U_D2E_2.5VM_R6M
330U_D2E_2.5VM_R6M
+CPU-CORE
Decoupling
SPCAP,Polymer
2009/08/01
Issued Date
C,uF
ESR, mohm
4X470uF
4m ohm/4
16X22uF
3m ohm/12
16X10uF
3m ohm/16
Stuffing Option
2X470uF
Security Classification
IC,AUB_CFD_rPGA,R1P0
CONN@
C95
1
R91
VCCSENSE
VSSSENSE
VTT_SENSE <43>
VSS_SENSE_VTT
22U_0805_6.3V6M
Auburndale +1.1VS_VTT=1.05V
Clarksfield +1.1VS_VTT=1.1V
2 0_0402_5%
2 0_0402_5%
1
1
C94
22U_0805_6.3V6M
IMVP_IMON <45>
VCCSENSE_R R92
VSSSENSE_R R93
22U_0805_6.3V6M
VTT Rail
VCC_SENSE
VSS_SENSE
R73
R74
CPU_VID1
20090915 Modify
ISENSE
CPU_VID0
22U_0805_6.3V6M
2010/08/01
Deciphered Date
Title
SCHEMATICS,MB A5892
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Rev
C
401826
Date:
+1.05VS_VTT
CPU VIDS
VCC1
VCC2
VCC3
VCC4
VCC5
VCC6
VCC7
VCC8
VCC9
VCC10
VCC11
VCC12
VCC13
VCC14
VCC15
VCC16
VCC17
VCC18
VCC19
VCC20
VCC21
VCC22
VCC23
VCC24
VCC25
VCC26
VCC27
VCC28
VCC29
VCC30
VCC31
VCC32
VCC33
VCC34
VCC35
VCC36
VCC37
VCC38
VCC39
VCC40
VCC41
VCC42
VCC43
VCC44
VCC45
VCC46
VCC47
VCC48
VCC49
VCC50
VCC51
VCC52
VCC53
VCC54
VCC55
VCC56
VCC57
VCC58
VCC59
VCC60
VCC61
VCC62
VCC63
VCC64
VCC65
VCC66
VCC67
VCC68
VCC69
VCC70
VCC71
VCC72
VCC73
VCC74
VCC75
VCC76
VCC77
VCC78
VCC79
VCC80
VCC81
VCC82
VCC83
VCC84
VCC85
VCC86
VCC87
VCC88
VCC89
VCC90
VCC91
VCC92
VCC93
VCC94
VCC95
VCC96
VCC97
VCC98
VCC99
VCC100
SENSE LINES
AG35
AG34
AG33
AG32
AG31
AG30
AG29
AG28
AG27
AG26
AF35
AF34
AF33
AF32
AF31
AF30
AF29
AF28
AF27
AF26
AD35
AD34
AD33
AD32
AD31
AD30
AD29
AD28
AD27
AD26
AC35
AC34
AC33
AC32
AC31
AC30
AC29
AC28
AC27
AC26
AA35
AA34
AA33
AA32
AA31
AA30
AA29
AA28
AA27
AA26
Y35
Y34
Y33
Y32
Y31
Y30
Y29
Y28
Y27
Y26
V35
V34
V33
V32
V31
V30
V29
V28
V27
V26
U35
U34
U33
U32
U31
U30
U29
U28
U27
U26
R35
R34
R33
R32
R31
R30
R29
R28
R27
R26
P35
P34
P33
P32
P31
P30
P29
P28
P27
P26
Continuous 18A
48A
Sheet
of
49
+VGFX_CORE
JCPU1G
2
330U_D2E_2.5VM_R6M
C112
C113
2
22U_0805_6.3V6M
10U_0805_6.3V6M
J24
J23
H25
VTT1_45
VTT1_46
VTT1_47
15A
GRAPHICS
VAXG1
VAXG2
VAXG3
VAXG4
VAXG5
VAXG6
VAXG7
VAXG8
VAXG9
VAXG10
VAXG11
VAXG12
VAXG13
VAXG14
VAXG15
VAXG16
VAXG17
VAXG18
VAXG19
VAXG20
VAXG21
VAXG22
VAXG23
VAXG24
VAXG25
VAXG26
VAXG27
VAXG28
VAXG29
VAXG30
VAXG31
VAXG32
VAXG33
VAXG34
VAXG35
VAXG36
3A
C123
FDI
C122
22U_0805_6.3V6M
AR22
AT22
GFX_VID[0]
GFX_VID[1]
GFX_VID[2]
GFX_VID[3]
GFX_VID[4]
GFX_VID[5]
GFX_VID[6]
AM22
AP22
AN22
AP23
AM23
AP24
AN24
GFX_VR_EN
GFX_DPRSLPVR
GFX_IMON
AR25
AT25
AM24
VCC_AXG_SENSE <44>
VSS_AXG_SENSE <44>
D
GFXVR_VID_0
GFXVR_VID_1
GFXVR_VID_2
GFXVR_VID_3
GFXVR_VID_4
GFXVR_VID_5
GFXVR_VID_6
GFXVR_EN
GFXVR_DPRSLPVR_R
R97
<44>
<44>
<44>
<44>
<44>
<44>
<44>
GFXVR_EN
PD 470ohm
AJ1
AF1
AE7
AE4
AC1
AB7
AB4
Y1
W7
W4
U1
T7
T4
P1
N7
N4
L1
H1
VTT0_59
VTT0_60
VTT0_61
VTT0_62
P10
N10
L10
K10
1U_0402_6.3V4Z
C114
C115
C116
1U_0402_6.3V4Z
C117
C118
C119
C120
1
+
C121
330U_D2E_2.5VM_R6M
22U_0805_6.3V6M
1.1V
VTT1_48
VTT1_49
VTT1_50
VTT1_51
VTT1_52
VTT1_53
VTT1_54
VTT1_55
VTT1_56
VTT1_57
VTT1_58
J3
+1.5VS
@ JUMP_43X118
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
22U_0805_6.3V6M
VTT1_63
VTT1_64
VTT1_65
VTT1_66
VTT1_67
VTT1_68
J22
J20
J18
H21
H20
H19
VCCPLL1
VCCPLL2
VCCPLL3
L26
L27
M26
+1.5V
1
C670
1
C671
1
C672
1
C673
C124
10U_0805_6.3V6M
2
0.1U_0402_16V4Z
2
0.1U_0402_16V4Z
2
0.1U_0402_16V4Z
2
0.1U_0402_16V4Z
C127
22U_0805_6.3V6M
B
+1.8VS
0.6A
1.8V
K26
J27
J26
J25
H27
G28
G27
G26
F26
E26
E25
22U_0805_6.3V6M
B
+1.5V_1
22U_0805_6.3V6M
C126
@ JUMP_43X118
+1.5V
22U_0805_6.3V6M
+1.05VS_VTT
+1.5V_1
+1.05VS_VTT
C125
2
470_0402_5%
20091105
GFXVR_EN <44>
GFXVR_DPRSLPVR <44>
GFXVR_IMON <44>
2 0_0402_5%
1
R167
J1
+1.05VS_VTT
VAXG_SENSE
VSSAXG_SENSE
- 1.5V RAILS
C111
DDR3
GRAPHICS VIDs
C107
C110
POWER
AT21
AT19
AT18
AT16
AR21
AR19
AR18
AR16
AP21
AP19
AP18
AP16
AN21
AN19
AN18
AN16
AM21
AM19
AM18
AM16
AL21
AL19
AL18
AL16
AK21
AK19
AK18
AK16
AJ21
AJ19
AJ18
AJ16
AH21
AH19
AH18
AH16
SENSE
LINES
10U_0805_6.3V6M
22U_0805_6.3V6M
2.2U_0603_6.3V4Z
+1.8VS_VCCSFR
C128
1U_0402_6.3V4Z
IC,AUB_CFD_rPGA,R1P0
CONN@
R99
0_0805_5%
1
2
C129
C130
1U_0402_6.3V4Z
C131
2 22U_0805_6.3V6M
C132
4.7U_0805_10V4Z
Security Classification
2009/08/01
Issued Date
Deciphered Date
2010/08/01
Title
SCHEMATICS,MB A5892
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Rev
C
401826
Date:
Sheet
1
of
49
VSS1
VSS2
VSS3
VSS4
VSS5
VSS6
VSS7
VSS8
VSS9
VSS10
VSS11
VSS12
VSS13
VSS14
VSS15
VSS16
VSS17
VSS18
VSS19
VSS20
VSS21
VSS22
VSS23
VSS24
VSS25
VSS26
VSS27
VSS28
VSS29
VSS30
VSS31
VSS32
VSS33
VSS34
VSS35
VSS36
VSS37
VSS38
VSS39
VSS40
VSS41
VSS42
VSS43
VSS44
VSS45
VSS46
VSS47
VSS48
VSS49
VSS50
VSS51
VSS52
VSS53
VSS54
VSS55
VSS56
VSS57
VSS58
VSS59
VSS60
VSS61
VSS62
VSS63
VSS64
VSS65
VSS66
VSS67
VSS68
VSS69
VSS70
VSS71
VSS72
VSS73
VSS74
VSS75
VSS76
VSS77
VSS78
VSS79
VSS80
JCPU1I
VSS
VSS81
VSS82
VSS83
VSS84
VSS85
VSS86
VSS87
VSS88
VSS89
VSS90
VSS91
VSS92
VSS93
VSS94
VSS95
VSS96
VSS97
VSS98
VSS99
VSS100
VSS101
VSS102
VSS103
VSS104
VSS105
VSS106
VSS107
VSS108
VSS109
VSS110
VSS111
VSS112
VSS113
VSS114
VSS115
VSS116
VSS117
VSS118
VSS119
VSS120
VSS121
VSS122
VSS123
VSS124
VSS125
VSS126
VSS127
VSS128
VSS129
VSS130
VSS131
VSS132
VSS133
VSS134
VSS135
VSS136
VSS137
VSS138
VSS139
VSS140
VSS141
VSS142
VSS143
VSS144
VSS145
VSS146
VSS147
VSS148
VSS149
VSS150
VSS151
VSS152
VSS153
VSS154
VSS155
VSS156
VSS157
VSS158
VSS159
VSS160
AE34
AE33
AE32
AE31
AE30
AE29
AE28
AE27
AE26
AE6
AD10
AC8
AC4
AC2
AB35
AB34
AB33
AB32
AB31
AB30
AB29
AB28
AB27
AB26
AB6
AA10
Y8
Y4
Y2
W35
W34
W33
W32
W31
W30
W29
W28
W27
W26
W6
V10
U8
U4
U2
T35
T34
T33
T32
T31
T30
T29
T28
T27
T26
T6
R10
P8
P4
P2
N35
N34
N33
N32
N31
N30
N29
N28
N27
N26
N6
M10
L35
L32
L29
L8
L5
L2
K34
K33
K30
K27
K9
K6
K3
J32
J30
J21
J19
H35
H32
H28
H26
H24
H22
H18
H15
H13
H11
H8
H5
H2
G34
G31
G20
G9
G6
G3
F30
F27
F25
F22
F19
F16
E35
E32
E29
E24
E21
E18
E13
E11
E8
E5
E2
D33
D30
D26
D9
D6
D3
C34
C32
C29
C28
C24
C22
C20
C19
C16
B31
B25
B21
B18
B17
B13
B11
B8
B6
B4
A29
A27
A23
A9
IC,AUB_CFD_rPGA,R1P0
CONN@
VSS161
VSS162
VSS163
VSS164
VSS165
VSS166
VSS167
VSS168
VSS169
VSS170
VSS171
VSS172
VSS173
VSS174
VSS175
VSS176
VSS177
VSS178
VSS179
VSS180
VSS181
VSS182
VSS183
VSS184
VSS185
VSS186
VSS187
VSS188
VSS189
VSS190
VSS191
VSS192
VSS193
VSS194
VSS195
VSS196
VSS197
VSS198
VSS199
VSS200
VSS201
VSS202
VSS203
VSS204
VSS205
VSS206
VSS207
VSS208
VSS209
VSS210
VSS211
VSS212
VSS213
VSS214
VSS215
VSS216
VSS217
VSS218
VSS219
VSS220
VSS221
VSS222
VSS223
VSS224
VSS225
VSS226
VSS227
VSS228
VSS229
VSS230
VSS231
VSS232
VSS233
VSS
NCTF
JCPU1H
AT20
AT17
AR31
AR28
AR26
AR24
AR23
AR20
AR17
AR15
AR12
AR9
AR6
AR3
AP20
AP17
AP13
AP10
AP7
AP4
AP2
AN34
AN31
AN23
AN20
AN17
AM29
AM27
AM25
AM20
AM17
AM14
AM11
AM8
AM5
AM2
AL34
AL31
AL23
AL20
AL17
AL12
AL9
AL6
AL3
AK29
AK27
AK25
AK20
AK17
AJ31
AJ23
AJ20
AJ17
AJ14
AJ11
AJ8
AJ5
AJ2
AH35
AH34
AH33
AH32
AH31
AH30
AH29
AH28
AH27
AH26
AH20
AH17
AH13
AH9
AH6
AH3
AG10
AF8
AF4
AF2
AE35
VSS_NCTF1
VSS_NCTF2
VSS_NCTF3
VSS_NCTF4
VSS_NCTF5
VSS_NCTF6
VSS_NCTF7
AT35
AT1
AR34
B34
B2
B1
A35
H_NCTF1
H_NCTF2
@
@
PAD T2
PAD T3
H_NCTF6
H_NCTF7
@
@
PAD T4
PAD T5
IC,AUB_CFD_rPGA,R1P0
CONN@
Security Classification
2009/08/01
Issued Date
Deciphered Date
2010/08/01
Title
SCHEMATICS,MB A5892
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Rev
C
401826
Date:
Sheet
1
of
49
+1.5V
JDIMM1
<6> DDR_A_DQS#[0..7]
+1.5V
+DIMM_VREFDQA
<6> DDR_A_D[0..63]
DDR_A_D0
DDR_A_D1
<6> DDR_A_DM[0..7]
+DIMM_VREFDQA
R101
DDR_A_DM0
<6> DDR_A_DQS[0..7]
1K_0402_1%
DDR_A_D2
DDR_A_D3
<6> DDR_A_MA[0..15]
M1 Circuit
DDR_A_D8
DDR_A_D9
+DIMM_VREFDQA
R104
D
DDR_A_DQS#1
DDR_A_DQS1
1K_0402_1%
C134
0.1U_0402_16V4Z
C133
DDR_A_D10
DDR_A_D11
2.2U_0805_16V4Z
DDR_A_D16
DDR_A_D17
DDR_A_DQS#2
DDR_A_DQS2
DDR_A_D18
DDR_A_D19
DDR_A_D24
DDR_A_D25
+DIMM_VREFCA
R106
DDR_A_DM3
+1.5V
#425302
CP_S3PowerReduction
WhitePaper_Rev1.0
R102
0_0402_5%
1 @
2
1K_0402_1%
DDR_A_CKE0
<6> DDR_A_CKE0
DIMM_DRAMRST#
1
Q2
BSS138LT1G_SOT23-3
<5> SM_DRAMRST#
<18> RST_GATE
DIMM_DRAMRST# <11>
DDR_A_BS2
<6> DDR_A_BS2
DDR_A_MA12
DDR_A_MA9
C617
RST_GATE
DDR_A_MA8
DDR_A_MA5
2
0.047U_0402_16V7K
DDR_A_MA3
DDR_A_MA1
DDR_A_CLK0
DDR_A_CLK0#
<6> DDR_A_CLK0
<6> DDR_A_CLK0#
DDR_A_MA10
DDR_A_BS0
<6> DDR_A_BS0
DDR_A_WE#
DDR_A_CAS#
<6> DDR_A_WE#
<6> DDR_A_CAS#
DDR_A_MA13
DDR_A_CS1#
<6> DDR_A_CS1#
DDR_A_D32
DDR_A_D33
Layout Note:
Place near JDIMM1
DDR_A_DQS#4
DDR_A_DQS4
DDR_A_D34
DDR_A_D35
DDR_A_D40
DDR_A_D41
+1.5V
DDR_A_DM5
10U_0805_6.3V6M
10U_0805_6.3V6M
0.1U_0402_16V4Z
0.1U_0402_16V4Z
DDR_A_D42
DDR_A_D43
10U_0805_6.3V6M
C138
C139
10U_0805_6.3V6M
C140
C141
10U_0805_6.3V6M
C142
10U_0805_6.3V6M
C143
0.1U_0402_16V4Z
C144
C145
C146
@ C147
330U_2.5V_M_R15
DDR_A_D48
DDR_A_D49
C137
DDR_A_DQS#6
DDR_A_DQS6
DDR_A_D50
DDR_A_D51
0.1U_0402_16V4Z
DDR_A_D56
DDR_A_D57
DDR_A_DM7
DDR_A_D58
DDR_A_D59
Layout Note:
Place near JDIMM1.203 & JDIMM1.204
R109 1
2 10K_0402_5%
C148
2.2U_0603_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
C149
+3VS
+0.75VS
1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
53
55
57
59
61
63
65
67
69
71
VREF_DQ
VSS2
DQ0
DQ1
VSS4
DM0
VSS5
DQ2
DQ3
VSS7
DQ8
DQ9
VSS9
DQS#1
DQS1
VSS11
DQ10
DQ11
VSS13
DQ16
DQ17
VSS15
DQS#2
DQS2
VSS18
DQ18
DQ19
VSS20
DQ24
DQ25
VSS22
DM3
VSS23
DQ26
DQ27
VSS25
73
75
77
79
81
83
85
87
89
91
93
95
97
99
101
103
105
107
109
111
113
115
117
119
121
123
125
127
129
131
133
135
137
139
141
143
145
147
149
151
153
155
157
159
161
163
165
167
169
171
173
175
177
179
181
183
185
187
189
191
193
195
197
199
201
203
CKE0
VDD1
NC1
BA2
VDD3
A12/BC#
A9
VDD5
A8
A5
VDD7
A3
A1
VDD9
CK0
CK0#
VDD11
A10/AP
BA0
VDD13
WE#
CAS#
VDD15
A13
S1#
VDD17
NCTEST
VSS27
DQ32
DQ33
VSS29
DQS#4
DQS4
VSS32
DQ34
DQ35
VSS34
DQ40
DQ41
VSS36
DM5
VSS37
DQ42
DQ43
VSS39
DQ48
DQ49
VSS41
DQS#6
DQS6
VSS44
DQ50
DQ51
VSS46
DQ56
DQ57
VSS48
DM7
VSS49
DQ58
DQ59
VSS51
SA0
VDDSPD
SA1
VTT1
VSS1
DQ4
DQ5
VSS3
DQS#0
DQS0
VSS6
DQ6
DQ7
VSS8
DQ12
DQ13
VSS10
DM1
RESET#
VSS12
DQ14
DQ15
VSS14
DQ20
DQ21
VSS16
DM2
VSS17
DQ22
DQ23
VSS19
DQ28
DQ29
VSS21
DQS#3
DQS3
VSS24
DQ30
DQ31
VSS26
2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
54
56
58
60
62
64
66
68
70
72
DDR_A_D4
DDR_A_D5
DDR_A_DQS#0
DDR_A_DQS0
DDR_A_D6
DDR_A_D7
DDR_A_D12
DDR_A_D13
D
DDR_A_DM1
DIMM_DRAMRST#
DDR_A_D14
DDR_A_D15
DDR_A_D20
DDR_A_D21
DDR_A_DM2
DDR_A_D22
DDR_A_D23
DDR_A_D28
DDR_A_D29
DDR_A_DQS#3
DDR_A_DQS3
DDR_A_D30
DDR_A_D31
R103
1K_0402_1%
DDR_A_D26
DDR_A_D27
1K_0402_1%
R107
+1.5V
R110
0.1U_0402_16V4Z
10K_0402_5%
205
G1
74
76
78
80
82
84
86
88
90
92
94
96
98
100
102
104
106
108
110
112
114
116
118
120
122
124
126
128
130
132
134
136
138
140
142
144
146
148
150
152
154
156
158
160
162
164
166
168
170
172
174
176
178
180
182
184
186
188
190
192
194
196
198
200
202
204
G2
206
DDR_A_CKE1
DDR_A_CKE1 <6>
DDR_A_MA15
DDR_A_MA14
DDR_A_MA11
DDR_A_MA7
DDR_A_MA6
DDR_A_MA4
DDR_A_MA2
DDR_A_MA0
DDR_A_CLK1
DDR_A_CLK1#
DDR_A_CLK1 <6>
DDR_A_CLK1# <6>
DDR_A_BS1
DDR_A_RAS#
DDR_A_BS1 <6>
DDR_A_RAS# <6>
DDR_A_CS0#
DDR_A_ODT0
DDR_A_CS0# <6>
DDR_A_ODT0 <6>
DDR_A_ODT1
1
C150
2
1
C151
1
C152
C153
DDR_VREF_CA_DIMMA R108 1
DDR_A_DM4
DDR_A_D38
DDR_A_D39
C135
2.2U_0603_6.3V4Z
DDR_A_D44
DDR_A_D45
2010/08/01
C136
0.1U_0402_16V4Z
DDR_A_D46
DDR_A_D47
DDR_A_D52
DDR_A_D53
DDR_A_DM6
DDR_A_D54
DDR_A_D55
DDR_A_D60
DDR_A_D61
DDR_A_DQS#7
DDR_A_DQS7
DDR_A_D62
DDR_A_D63
PM_EXTTS#0_1
D_CK_SDATA
D_CK_SCLK
PM_EXTTS#0_1 <5,11>
D_CK_SDATA <11,12>
D_CK_SCLK <11,12>
+0.75VS
FOX_AS0A626-U8RN-7F
Deciphered Date
DDR3 SO-DIMM A
Change to Reverse Type
8mm High
Compal Electronics, Inc.
Issued Date
DDR_A_DQS#5
DDR_A_DQS5
10U_0805_6.3V6M
1U_0402_6.3V4Z
2 0_0402_5%
DDR_A_D36
DDR_A_D37
C154
Security Classification
1U_0402_6.3V4Z
+DIMM_VREFCA
DDR_A_ODT1 <6>
CKE1
VDD2
A15
A14
VDD4
A11
A7
VDD6
A6
A4
VDD8
A2
A0
VDD10
CK1
CK1#
VDD12
BA1
RAS#
VDD14
S0#
ODT0
VDD16
ODT1
NC2
VDD18
VREF_CA
VSS28
DQ36
DQ37
VSS30
DM4
VSS31
DQ38
DQ39
VSS33
DQ44
DQ45
VSS35
DQS#5
DQS5
VSS38
DQ46
DQ47
VSS40
DQ52
DQ53
VSS42
DM6
VSS43
DQ54
DQ55
VSS45
DQ60
DQ61
VSS47
DQS#7
DQS7
VSS50
DQ62
DQ63
VSS52
EVENT#
SDA
SCL
VTT2
Title
SCHEMATICS,MB A5892
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Rev
C
401826
Date:
Sheet
10
of
49
+1.5V
+1.5V
JDIMM2
2008/9/8 #400755
Calpella Clarksfield
DDR3 SO-DIMM
VREFDQ Platform
Design Guide Change Details
<6> DDR_B_DQS#[0..7]
<6> DDR_B_D[0..63]
<6> DDR_B_DM[0..7]
+DIMM_VREFDQB
DDR_B_D0
DDR_B_D1
DDR_B_DM0
<6> DDR_B_DQS[0..7]
DDR_B_D2
DDR_B_D3
<6> DDR_B_MA[0..15]
DDR_B_D8
DDR_B_D9
M1 Circuit
DDR_B_DQS#1
DDR_B_DQS1
+DIMM_VREFDQB
DDR_B_D10
DDR_B_D11
+1.5V
1
C155
+DIMM_VREFDQB
R113
2.2U_0805_16V4Z
C156
DDR_B_D16
DDR_B_D17
DDR_B_DQS#2
DDR_B_DQS2
1K_0402_1%
DDR_B_D18
DDR_B_D19
0.1U_0402_16V4Z
DDR_B_D24
DDR_B_D25
R114
1K_0402_1%
2
DDR_B_DM3
DDR_B_D26
DDR_B_D27
DDR_B_CKE0
<6> DDR_B_CKE0
DDR_B_BS2
<6> DDR_B_BS2
DDR_B_MA12
DDR_B_MA9
DDR_B_MA8
DDR_B_MA5
DDR_B_MA3
DDR_B_MA1
DDR_B_CLK0
DDR_B_CLK0#
<6> DDR_B_CLK0
<6> DDR_B_CLK0#
DDR_B_MA10
DDR_B_BS0
<6> DDR_B_BS0
DDR_B_WE#
DDR_B_CAS#
<6> DDR_B_WE#
<6> DDR_B_CAS#
Layout Note:
Place near JDIMM2
DDR_B_MA13
DDR_B_CS1#
<6> DDR_B_CS1#
DDR_B_D32
DDR_B_D33
+1.5V
10U_0805_6.3V6M
0.1U_0402_16V4Z
DDR_B_DQS#4
DDR_B_DQS4
0.1U_0402_16V4Z
DDR_B_D34
DDR_B_D35
10U_0805_6.3V6M
C160
10U_0805_6.3V6M 2
C162
C163
C164
C165
C166
C167
C168
C169
330U_2.5V_M_R15
DDR_B_D40
DDR_B_D41
C159
C161
DDR_B_DM5
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
0.1U_0402_16V4Z
DDR_B_D42
DDR_B_D43
0.1U_0402_16V4Z
DDR_B_D48
DDR_B_D49
DDR_B_DQS#6
DDR_B_DQS6
Layout Note:
Place near JDIMM2.203 & JDIMM2.204
DDR_B_D50
DDR_B_D51
DDR_B_D56
DDR_B_D57
+0.75VS
DDR_B_DM7
1U_0402_6.3V4Z
DDR_B_D58
DDR_B_D59
C170
2
1U_0402_6.3V4Z
C171
C172
C173
1 C174
R116 1
+3VS
10U_0805_6.3V6M
R117
C175
C176
2.2U_0603_6.3V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
0.1U_0402_16V4Z
2
10K_0402_5%
VREF_DQ
VSS2
DQ0
DQ1
VSS4
DM0
VSS5
DQ2
DQ3
VSS7
DQ8
DQ9
VSS9
DQS#1
DQS1
VSS11
DQ10
DQ11
VSS13
DQ16
DQ17
VSS15
DQS#2
DQS2
VSS18
DQ18
DQ19
VSS20
DQ24
DQ25
VSS22
DM3
VSS23
DQ26
DQ27
VSS25
73
75
77
79
81
83
85
87
89
91
93
95
97
99
101
103
105
107
109
111
113
115
117
119
121
123
125
127
129
131
133
135
137
139
141
143
145
147
149
151
153
155
157
159
161
163
165
167
169
171
173
175
177
179
181
183
185
187
189
191
193
195
197
199
201
203
CKE0
VDD1
NC1
BA2
VDD3
A12/BC#
A9
VDD5
A8
A5
VDD7
A3
A1
VDD9
CK0
CK0#
VDD11
A10/AP
BA0
VDD13
WE#
CAS#
VDD15
A13
S1#
VDD17
NCTEST
VSS27
DQ32
DQ33
VSS29
DQS#4
DQS4
VSS32
DQ34
DQ35
VSS34
DQ40
DQ41
VSS36
DM5
VSS37
DQ42
DQ43
VSS39
DQ48
DQ49
VSS41
DQS#6
DQS6
VSS44
DQ50
DQ51
VSS46
DQ56
DQ57
VSS48
DM7
VSS49
DQ58
DQ59
VSS51
SA0
VDDSPD
SA1
VTT1
205
G1
VSS1
DQ4
DQ5
VSS3
DQS#0
DQS0
VSS6
DQ6
DQ7
VSS8
DQ12
DQ13
VSS10
DM1
RESET#
VSS12
DQ14
DQ15
VSS14
DQ20
DQ21
VSS16
DM2
VSS17
DQ22
DQ23
VSS19
DQ28
DQ29
VSS21
DQS#3
DQS3
VSS24
DQ30
DQ31
VSS26
2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
54
56
58
60
62
64
66
68
70
72
CKE1
VDD2
A15
A14
VDD4
A11
A7
VDD6
A6
A4
VDD8
A2
A0
VDD10
CK1
CK1#
VDD12
BA1
RAS#
VDD14
S0#
ODT0
VDD16
ODT1
NC2
VDD18
VREF_CA
VSS28
DQ36
DQ37
VSS30
DM4
VSS31
DQ38
DQ39
VSS33
DQ44
DQ45
VSS35
DQS#5
DQS5
VSS38
DQ46
DQ47
VSS40
DQ52
DQ53
VSS42
DM6
VSS43
DQ54
DQ55
VSS45
DQ60
DQ61
VSS47
DQS#7
DQS7
VSS50
DQ62
DQ63
VSS52
EVENT#
SDA
SCL
VTT2
74
76
78
80
82
84
86
88
90
92
94
96
98
100
102
104
106
108
110
112
114
116
118
120
122
124
126
128
130
132
134
136
138
140
142
144
146
148
150
152
154
156
158
160
162
164
166
168
170
172
174
176
178
180
182
184
186
188
190
192
194
196
198
200
202
204
G2
206
DDR_B_D4
DDR_B_D5
DDR_B_DQS#0
DDR_B_DQS0
DDR_B_D6
DDR_B_D7
DDR_B_D12
DDR_B_D13
DDR_B_DM1
DIMM_DRAMRST#
2009/08/01
DDR_B_D20
DDR_B_D21
DDR_B_DM2
DDR_B_D22
DDR_B_D23
DDR_B_D28
DDR_B_D29
DDR_B_DQS#3
DDR_B_DQS3
DDR_B_D30
DDR_B_D31
DDR_B_CKE1
DDR_B_CKE1 <6>
DDR_B_MA15
DDR_B_MA14
C
DDR_B_MA11
DDR_B_MA7
DDR_B_MA6
DDR_B_MA4
DDR_B_MA2
DDR_B_MA0
DDR_B_CLK1
DDR_B_CLK1#
2010/08/01
DDR_B_CS0# <6>
DDR_B_ODT0 <6>
DDR_B_ODT1
DDR_B_ODT1 <6>
DDR_VREF_CA_DIMMB R115 1
+DIMM_VREFCA
2 0_0402_5%
DDR_B_D36
DDR_B_D37
DDR_B_DM4
DDR_B_D38
DDR_B_D39
C157
2.2U_0603_6.3V4Z
DDR_B_D44
DDR_B_D45
C158
0.1U_0402_16V4Z
B
DDR_B_DQS#5
DDR_B_DQS5
DDR_B_D46
DDR_B_D47
DDR_B_D52
DDR_B_D53
DDR_B_DM6
DDR_B_D54
DDR_B_D55
DDR_B_D60
DDR_B_D61
DDR_B_DQS#7
DDR_B_DQS7
DDR_B_D62
DDR_B_D63
PM_EXTTS#0_1
D_CK_SDATA
D_CK_SCLK
PM_EXTTS#0_1 <5,10>
D_CK_SDATA <10,12>
D_CK_SCLK <10,12>
+0.75VS
DDR3 SO-DIMM B
Reverse Type
4mm High
Title
Date:
DDR_B_BS1 <6>
DDR_B_RAS# <6>
DDR_B_CS0#
DDR_B_ODT0
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
DDR_B_CLK1 <6>
DDR_B_CLK1# <6>
DDR_B_BS1
DDR_B_RAS#
FOX_AS0A626-U4RN-7F
CONN@
Deciphered Date
DIMM_DRAMRST# <10>
DDR_B_D14
DDR_B_D15
Security Classification
Issued Date
2 10K_0402_5%
1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
53
55
57
59
61
63
65
67
69
71
Rev
C
401826
Sheet
11
of
49
+CLK_3VS
+CLK_1.05VS
+1.05VS_VTT
L1 2
1
FBMA-L11-201209-221LMA30T_0805
1
C178
C177
10U_0805_10V4Z
10U_0805_10V4Z
2
2
0.1U_0402_16V4Z
C179
0.1U_0402_16V4Z
C180
47P_0402_50V8J
@
C35
L2
2
1
FBMA-L11-201209-221LMA30T_0805
+3VS
C181
@
C36
0.1U_0402_16V4Z
C182
10U_0805_10V4Z
2
47P_0402_50V8J
10U_0805_10V4Z
C183
47P_0402_50V8J
C184
@
C30
47P_0402_50V8J
0.1U_0402_16V4Z
@
C31
+1.5VS
C186
C185
10U_0805_10V4Z
47P_0402_50V8J
0.1U_0402_16V4Z
10U_0805_10V4Z
C187
C188
0.1U_0402_16V4Z
C189
47P_0402_50V8J
@
C32
@
C33
@
C34
47P_0402_50V8J
0.1U_0402_16V4Z
+CLK_3VS
+CLK_3VS
Clock Generator
+CLK_1.5VS
U3
<14> CLK_BUF_DREF_96M
<14> CLK_BUF_DREF_96M#
<14> CLK_BUF_PCIE_SATA
<14> CLK_BUF_PCIE_SATA#
<14> CLK_BUF_CPU_DMI
<14> CLK_BUF_CPU_DMI#
1
2
3
4
5
6
7
8
CLK_BUF_DREF_96M
CLK_BUF_DREF_96M#
CLK_BUF_PCIE_SATA
CLK_BUF_PCIE_SATA#
CLK_BUF_CPU_DMI
CLK_BUF_CPU_DMI#
+CLK_1.05VS
H_STP_CPU#
9
10
11
12
13
14
15
16
33
VDD_USB_48
VSS_48M
DOT_96
DOT_96#
VDD_27
27MHZ
27MHZ_SS
USB_48
SCL
SDA
REF_0/CPU_SEL
VDD_REF
XTAL_IN
XTAL_OUT
VSS_REF
CKPWRGD/PD#
32
31
30
29
28
27
26
25
VDD_CPU
CPU_0
CPU_0#
VSS_CPU
CPU_1
CPU_1#
VDD_CPU_IO
VDD_SRC
24
23
22
21
20
19
18
17
VSS_27M
SATA
SATA#
VSS_SRC
SRC_1
SRC_1#
VDD_SRC_IO
CPU_STOP#
D_CK_SCLK
D_CK_SDATA
REF_0/CPU_SEL R118 1
D_CK_SCLK <10,11>
D_CK_SDATA <10,11>
CLK_BUF_ICH_14M <14>
2 33_0402_5%
CLK_XTAL_IN
CLK_XTAL_OUT
CK505_PWRGD
CLK_BUF_CPU_BCLK
CLK_BUF_CPU_BCLK#
CLK_BUF_CPU_BCLK <14>
CLK_BUF_CPU_BCLK# <14>
+CLK_1.05VS
+CLK_1.5VS
IDT SA00003HR00
TGND
SLG8SP587VTR_QFN32_5X5
Low Power:
+3VS
3
S
CPU_1
0 (Default)
133MHz
133MHz
100MHz
100MHz
<14,21,26> PCH_SMBCLK
3
S
CPU_0
CLK_XTAL_IN
+3VS
D_CK_SCLK
Y1
14.31818MHZ 20PF 7A14300003
Q6
2N7002_SOT23
Change to 5x3.2
CLK_XTAL_OUT
2009/08/01
Deciphered Date
C190
1
27P_0402_50V8J
Y1 Change to SJ100009R00
20091117
C191
27P_0402_50V8J
2
1
Security Classification
Issued Date
2
1
R125
4.7K_0402_5%
1
2
PIN 30
CLK_ENABLE# <45>
+3VS
2 10K_0402_5% REF_0/CPU_SEL
2
G
Q5
2N7002_SOT23
D_CK_SDATA
Q4
2N7002_SOT23
2
G
R124 1
VGATE <15,45>
+3VS
1
D
<14,21,26> PCH_SMBDATA
R122
0_0402_5%
@
1
2
CK505_PWRGD
R123
4.7K_0402_5%
1
2
+3VS
H_STP_CPU#
2
G
2 10K_0402_5%
R120
10K_0402_5%
2010/08/01
Title
SCHEMATICS,MB A5892
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Rev
C
401826
Date:
Sheet
12
of
H
49
C192
18P_0402_50V8J
2
1
+RTCBATT
PCH_RTCX1
1
OSC
NC
OSC
U4A
10M_0402_5%
REV1.0
32.768KHZ_12.5PF_Q13MC14610002
C195
2
1
R129
1K_0402_5%
R128
B13
D13
PCH_RTCX2
FWH0 / LAD0
FWH1 / LAD1
FWH2 / LAD2
FWH3 / LAD3
D33
B33
C32
A32
LPC_AD0
LPC_AD1
LPC_AD2
LPC_AD3
FWH4 / LFRAME#
C34
LPC_FRAME#
LDRQ0#
LDRQ1# / GPIO23
A34
F34
SERIRQ
AB9
SERIRQ
SATA0RXN
SATA0RXP
SATA0TXN
SATA0TXP
AK7
AK6
AK11
AK9
SATA_DTX_C_PRX_N0
SATA_DTX_C_PRX_P0
SATA_PTX_DRX_N0
SATA_PTX_DRX_P0
SATA_DTX_C_PRX_N0 <25>
SATA_DTX_C_PRX_P0 <25> SATA
SATA_PTX_DRX_N0 <25>
SATA_PTX_DRX_P0 <25>
SATA1RXN
SATA1RXP
SATA1TXN
SATA1TXP
AH6
AH5
AH9
AH8
SATA_DTX_C_PRX_N1
SATA_DTX_C_PRX_P1
SATA_PTX_DRX_N1
SATA_PTX_DRX_P1
SATA_DTX_C_PRX_N1 <25>
SATA_DTX_C_PRX_P1 <25> SATA
SATA_PTX_DRX_N1 <25>
SATA_PTX_DRX_P1 <25>
SATA2RXN
SATA2RXP
SATA2TXN
SATA2TXP
AF11
AF9
AF7
AF6
SATA3RXN
SATA3RXP
SATA3TXN
SATA3TXP
AH3
AH1
AF3
AF1
SATA4RXN
SATA4RXP
SATA4TXN
SATA4TXP
AD9
AD8
AD6
AD5
SATA5RXN
SATA5RXP
SATA5TXN
SATA5TXP
AD3
AD1
AB3
AB1
RTCX1
RTCX2
R133 1
2 1M_0402_5%
SM_INTRUDER#
A16
INTRUDER#
R134 1
2 330K_0402_1% PCH_INTVRMEN
A14
INTVRMEN
HDA_BITCLK_PCH
A30
HDA_BCLK
HDA_SYNC_PCH
D29
HDA_SYNC
<33> HDA_BITCLK_AUDIO
R135
<33> HDA_SYNC_AUDIO
R131
2
33_0402_5%
2
33_0402_5%
<33> PCH_SPKR
<33> HDA_RST_AUDIO#
R137
1K_0402_5%
@
1
2
SRTCRST#
+3VS
D17
R136
2
33_0402_5%
PCH_SPKR
P1
HDA_RST_PCH#
<33> HDA_SDIN0
PCH_SPKR
SPKR
C30
HDA_RST#
G30
HDA_SDIN0
F30
HDA_SDIN1
E32
HDA_SDIN2
F32
HDA_SDIN3
HDA_SDOUT_PCH
B29
HDA_SDO
PCH_GPIO33#
H32
HDA_DOCK_EN# / GPIO33
J30
HDA_DOCK_RST# / GPIO13
M3
JTAG_TCK
K3
JTAG_TMS
<21> PCH_JTAG_TDI
K1
JTAG_TDI
<21> PCH_JTAG_TDO
J2
JTAG_TDO
J4
TRST#
Have internal PD
1
2
R138
10K_0402_5%
SERIRQ
<33> HDA_SDOUT_AUDIO
R139
<21> PCH_JTAG_TCK
R140
100K_0402_5%
PCH_JTAG_TCK
<21> PCH_JTAG_TMS
Q7
S
2N7002_SOT23
2
G
2
33_0402_5%
PCH_GPIO33#
<30> ME_OVERRIDE
LPC_AD0
LPC_AD1
LPC_AD2
LPC_AD3
<30>
<30>
<30>
<30>
D1
BAS40-04_SOT23-3
+RTCVCC
LPC_FRAME# <30>
SERIRQ <30>
+CHGRTC
C196
0.1U_0402_16V4Z
for HDD1
for ODD
+1.05VS
SATAICOMPO
AF16
SATAICOMPI
AF15
SATA_COMP
R141 1
2 37.4_0402_1%
R144 1
2 10K_0402_5%
<21> PCH_JTAG_RST#
IHDA
modify to 330K
1
2
R130
@
10K_0603_5%
C194
1U_0603_10V6K
1
2
RTCRST#
PCH_SRTCRST#
JTAG
C14
SATA
+RTCVCC
RC Delay 18~25mS
PCH_RTCRST#
RTC
PCH_SRTCRST#
LPC
18P_0402_50V8J
1
2
R132
20K_0402_1%
1 1
NC
X1
1
2
R127
@
10K_0603_5%
C193
1U_0603_10V6K
1
2
RC Delay 18~25mS
+RTCVCC
PCH_RTCRST#
1
2
R126
20K_0402_1%
+RTCVCC
2 0_0402_5%
PCH_SPI_CLK
PCH_SPI_CS0#
2 15_0402_5%
PCH_SPI_CS0#_R AV3
R143 1
T6
PAD
BA2
PCH_SPI_CS1#
+3VS
SPI_CLK
SPI_CS0#
AY3
SATALED#
T3
SATA0GP / GPIO21
Y9
SATA1GP / GPIO19
V1
SPI_CS1#
SATA_LED#
SATA_LED# <32>
+3VS
B
PCH_SPI_MISO_1 R147 1
2 33_0402_5%
PCH_SPI_MISO AV1
SPI_MOSI
SPI_MISO
R146
R148
IBEXPEAK-M_FCBGA107
<BOM Structure>
PCH_GPIO21 <21>
PCH_GPIO19 <21>
PCH_SPI_MOSI
R157
R149
10K_0402_5%
2
10K_0402_5%
R150
10K_0402_5%
10K_0402_5%
+3VS
PCH_SPI_MOSI AY1
GPIO21
0
1
2 15_0402_5%
PCH_SPI_MOSI_1 R145 1
SPI
PCH_SPI_CLK_1 R142 1
2 1K_0402_5%
Project
NEW70/90
NEW71/91
+1.05VS
PCH_JTAG_TCK
+3VALW
R158
2 4.7K_0402_5%
PCH_JTAG_TMS
R151 1
R478 1
R479 1
PCH_JTAG_TDO
R152 1
R480 1
R481 1
2 51_0402_5%
2 200_0402_1%
2 100_0402_5%
PCH_JTAG_TDI
R153 1
R482 1
R483 1
2 51_0402_5%
2 200_0402_1%
2 100_0402_5%
PCH_JTAG_RST#
R154 1
R484 1
R485 1
2 51_0402_5%
2 20K_0402_5%
2 10K_0402_5%
2 51_0402_5%
2 200_0402_1%
2 100_0402_5%
U18
+3VS
R155 1
R156 1
2 3.3K_0402_5%
2 3.3K_0402_5%
PCH_SPI_CS0#
SPI_WP1#
SPI_HOLD1#
20090923 Update
CS#
WP#
HOLD#
GND
VCC
SCLK
SI
SO
8
6
5
2
PCH_SPI_CLK_1
PCH_SPI_CLK_1
PCH_SPI_MOSI_1
PCH_SPI_MISO_1
For 3G team
Close to U5
1
R340
2
10P_0402_50V8J
20090915
A
Security Classification
2009/08/01
Issued Date
Deciphered Date
2010/08/01
Title
SCHEMATICS,MB A5892
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Rev
C
401826
Date:
2
1
10_0402_5% C557
MX25L1605DM2I-12G SOP 8P
SA000021A00
1
3
7
4
Sheet
1
13
of
49
U4B
BA32
BB32
BD32
BE32
PERN4
PERP4
PETN4
PETP4
BF33
BH33
BG32
BJ32
PERN5
PERP5
PETN5
PETP5
BA34
AW34
BC34
BD34
PERN6
PERP6
PETN6
PETP6
AT34
AU34
AU36
AV36
PERN7
PERP7
PETN7
PETP7
BG34
BJ34
BG36
BJ36
PERN8
PERP8
PETN8
PETP8
AK48
AK47
<27> CLK_PCIE_LAN#
<27> CLK_PCIE_LAN
<27> LAN_CLKREQ#
2 0_0402_5%
PCH_GPIO73
AM43
AM45
<26> CLK_PCIE_MINI1#
<26> CLK_PCIE_MINI1
R165 1
2 0_0402_5%
P9
PCH_GPIO18
U4
AM47
AM48
PCH_GPIO20
<21> PCH_GPIO20
N4
AH42
AH41
PCH_GPIO25
A8
AM51
AM53
PCH_GPIO26
M9
AJ50
AJ52
PCH_GPIO44
H6
AK53
AK51
PCH_GPIO56
+3VS
P13
PCH_SMBDATA
PCH_SMBDATA <12,21,26>
J14
PCH_GPIO60
SML0CLK
C6
SML0DATA
G8
SML1ALERT# / GPIO74
M14
PCH_GPIO74
SML1CLK / GPIO58
E10
PCH_SML1CLK
SML1DATA / GPIO75
G12
PCH_SML1DAT
T13
+3VALW
CL_DATA1
T11
CL_RST1#
T9
PEG_A_CLKRQ# / GPIO47
H1
Link
CL_CLK1
SMBus
PCH_SMBCLK <12,21,26>
C8
EC_LID_OUT# <30>
R159
10K_0402_5%
PEG_CLKREQ#
20090915 Add
CLKOUT_PEG_A_N
CLKOUT_PEG_A_P
AD43
AD45
CLKOUT_DMI_N
CLKOUT_DMI_P
AN4
AN2
CLK_CPU_DMI# <5>
CLK_CPU_DMI <5>
CLKOUT_DP_N / CLKOUT_BCLK1_N
CLKOUT_DP_P / CLKOUT_BCLK1_P
AT1
AT3
CLK_CPU_DP# <5>
CLK_CPU_DP <5>
CLKOUT_PCIE0N
CLKOUT_PCIE0P
PCIECLKRQ0# / GPIO73
CLKOUT_PCIE1N
CLKOUT_PCIE1P
PCIECLKRQ1# / GPIO18
CLKOUT_PCIE2N
CLKOUT_PCIE2P
AW24
BA24
CLK_BUF_CPU_DMI# <12>
CLK_BUF_CPU_DMI <12>
CLKIN_BCLK_N
CLKIN_BCLK_P
AP3
AP1
CLK_BUF_CPU_BCLK# <12>
CLK_BUF_CPU_BCLK <12>
CLKIN_DOT_96N
CLKIN_DOT_96P
F18
E18
CLK_BUF_DREF_96M# <12>
CLK_BUF_DREF_96M <12>
CLKIN_DMI_N
CLKIN_DMI_P
CLKIN_SATA_N / CKSSCD_N
CLKIN_SATA_P / CKSSCD_P
PCIECLKRQ2# / GPIO20
CLKOUT_PCIE3N
CLKOUT_PCIE3P
REFCLK14IN
AH13
AH12
P41
CLK_BUF_PCIE_SATA# <12>
CLK_BUF_PCIE_SATA <12>
1
R338
2
1
10_0402_5% C555
2
10P_0402_50V8J
CLK_BUF_ICH_14M
PCIECLKRQ3# / GPIO25
CLKIN_PCILOOPBACK
XTAL25_IN
XTAL25_OUT
XCLK_RCOMP
AF38
CLKOUT_PCIE4N
CLKOUT_PCIE4P
PCIECLKRQ4# / GPIO26
CLKOUT_PCIE5N
CLKOUT_PCIE5P
PCIECLKRQ5# / GPIO44
CLKOUT_PEG_B_N
CLKOUT_PEG_B_P
PEG_B_CLKRQ# / GPIO56
J42
AH51
AH53
<12>
CLK_PCI_FB <17>
C203
27P_0402_50V8J
1
2
XTAL25_IN
XTAL25_OUT
XCLK_RCOMP
R169 1
2 90.9_0402_1%
+3VS
Project Port ID
CLKOUTFLEX0 / GPIO64
T45
CLKOUTFLEX1 / GPIO65
P43 PROJECT_ID1
CLKOUTFLEX2 / GPIO66
T42
CLKOUTFLEX3 / GPIO67
N50
2 10K_0402_5%
2
10K_0402_5%
2 10K_0402_5%
2
10K_0402_5%
PROJECT ID
+3VS
+3VALW
+3VALW
2009/09/23:Change to +3VALW
PCH_GPIO26
R166 1
2 10K_0402_5%
PCH_GPIO25
R186 1
2 10K_0402_5%
EC_LID_OUT#
PCH_SMBCLK
PCH_SMBDATA
R179 1
R180 1
R181 1
2 10K_0402_5%
2 2.2K_0402_5%
2 2.2K_0402_5%
PCH_GPIO60
R182 1
2 10K_0402_5%
PCH_SML1CLK
PCH_SML1DAT
R183 1
R184 1
2 2.2K_0402_5%
2 2.2K_0402_5%
PCH_GPIO74
R185 1
2 10K_0402_5%
PCH_GPIO44
PCH_GPIO56
PCH_GPIO73
R187 1
R188 1
R189 1
2 10K_0402_5%
2 10K_0402_5%
2 10K_0402_5%
PCH_SML1CLK
ID2
ID1
ID0
GPIO21 GPIO65 GPIO66 PROJECT
Board ID
ID1
GPIO65
LOW
HIGH
A & B
test
C test
0
0
0
0
1
0
0
1
1
0
0
1
0
1
0
2009/08/01
Issued Date
Deciphered Date
EC_SMB_CK2
EC_SMB_CK2 <30>
2N7002DW-T/R7_SOT363-6
Q9A
NEW70
+3VS
NEW80
NEW90
PCH_SML1DAT
EC_SMB_DA2
EC_SMB_DA2 <30>
2N7002DW-T/R7_SOT363-6
Q9B
Security Classification
2 10K_0402_5%
2 10K_0402_5%
Change to 5x3.2
2
C204
27P_0402_50V8J
IBEXPEAK-M_FCBGA107
MINI1_CLKREQ# R177 1
PCH_GPIO20
R178 1
Y2
25MHZ_20PF_7A25000012
R171 1
1
@ R172
@ R174 1
1
R175
PROJECT_ID0
R170
1M_0402_5%
+1.05VS
SML0ALERT# / GPIO60
PCH_SMBCLK
PERN3
PERP3
PETN3
PETP3
SMBDATA
H14
1. Connect Directly
EXPRESS CARD, MINI1, MINI2
2. Level Shift1, Pull-Up to +3VS
CLOCK GEN, DIMM1, DIMM2
3. Level Shift2, Pull-Up to +3VS
LAN
4. Level Shift3, Pull-Up to +3VS
CPU & PCH XDP
AU30
AT30
AU32
AV32
SMBCLK
EC_LID_OUT#
PERN2
PERP2
PETN2
PETP2
SMBALERT# / GPIO11
B9
1
1
PCIE_DTX_C_PRX_N2 AW30
PCIE_DTX_C_PRX_P2 BA30
0.1U_0402_16V7K
PCIE_PTX_DRX_N2 BC30
0.1U_0402_16V7K
PCIE_PTX_DRX_P2 BD30
PERN1
PERP1
PETN1
PETP1
Controller
C199 2
C200 2
1
1
PEG
PCIE_DTX_C_PRX_N2
PCIE_DTX_C_PRX_P2
PCIE_PTX_C_DRX_N2
PCIE_PTX_C_DRX_P2
2
2
PCI-E*
<26>
<26>
<26>
<26>
C197
C198
PCIE_DTX_C_PRX_N1
PCIE_DTX_C_PRX_P1
PCIE_PTX_C_DRX_N1
PCIE_PTX_C_DRX_P1
BG30
BJ30
BF29
BH29
Clock Flex
<27>
<27>
<27>
<27>
REV1.0
PCIE_DTX_C_PRX_N1
PCIE_DTX_C_PRX_P1
0.1U_0402_16V7K
PCIE_PTX_DRX_N1
0.1U_0402_16V7K
PCIE_PTX_DRX_P1
2010/08/01
Title
SCHEMATICS,MB A5892
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Rev
C
401826
Date:
Sheet
1
14
of
49
DMI_PTX_HRX_N[0..3]
<4> DMI_PTX_HRX_N[0..3]
DMI_PTX_HRX_P[0..3]
<4> DMI_PTX_HRX_P[0..3]
H_FDI_TXN[0..7]
REV1.0
DMI_HTX_PRX_N0 BC24
DMI_HTX_PRX_N1 BJ22
DMI_HTX_PRX_N2 AW20
DMI_HTX_PRX_N3 BJ20
R192
49.9_0402_1%
1
2
DMI_PTX_HRX_N0
DMI_PTX_HRX_N1
DMI_PTX_HRX_N2
DMI_PTX_HRX_N3
BE22
BF21
BD20
BE18
DMI0TXN
DMI1TXN
DMI2TXN
DMI3TXN
DMI_PTX_HRX_P0
DMI_PTX_HRX_P1
DMI_PTX_HRX_P2
DMI_PTX_HRX_P3
BD22
BH21
BC20
BD18
DMI0TXP
DMI1TXP
DMI2TXP
DMI3TXP
BH25
DMI_COMP
DMI_ZCOMP
BF25
R197 2
R198 2
1 0_0402_5%
1 0_0402_5%
B17
PWROK
MEPWROK
A10
LAN_RST#
DRAMPWROK
C16
RSMRST#
M1
PBTN_OUT#
P5
H_FDI_FSYNC1
<4>
FDI_LSYNC0
BJ12
H_FDI_LSYNC0
<4>
FDI_LSYNC1
BG14
H_FDI_LSYNC1
<4>
PCH_ACIN
P7
ACPRESENT / GPIO31
PCH_GPIO72
A6
BATLOW# / GPIO72
J12
PCH_PCIE_WAKE#
CLKRUN# / GPIO32
Y1
PM_CLKRUN#
SUS_STAT# / GPIO61
P8
PCH_GPIO61
SUSCLK / GPIO62
F3
PCH_SUSCLK <30>
SLP_S5# / GPIO63
E4
PM_SLP_S5# <30>
SLP_S4#
H7
PM_SLP_S4# <30>
SLP_S3#
P12
SLP_M#
K8
PM_SLP_M#
PAD
T9
TP23
N2
PM_SLP_DSW# @
PAD
T10
SUS_PWR_DN_ACK / GPIO30
PWRBTN#
1
R199
PCH_PCIE_WAKE#
<4>
<26,27>
PM_CLKRUN# <30>
PAD
T7
PM_SLP_S3# <30>
@
1 0_0402_5%
R200 2
Q11
MMBT3906_SOT23-3
PCH_RSMRST#
1
3
EC_SWI#
F14
PMSYNCH
RI#
SLP_LAN# / GPIO29
BJ10
F6
H_PM_SYNC <5>
R201
10K_0402_5%
PM_SLP_LAN#
IBEXPEAK-M_FCBGA107
<BOM Structure>
1 0_0402_5%
1
R202
1
6
2
EC_PWROK
VGATE
4
3
EC_PWROK <30>
VGATE <12,45>
R204
2.2K_0402_5%
BAV99DW-7_SOT363
NC7SZ08P5X_NL_SC70-5
U6 change to SA00000OH00
D3B
U6
+3VALW
BAV99DW-7_SOT363
<21> SYS_PWROK
2
4.7K_0402_5%
D3A
+3VS
SYS_PWROK
EC_RSMRST# <30>
R203 2
BH13
SYS_PWROK
SUS_PWR_ACK
<30> EC_SWI#
FDI_FSYNC1
<4>
<30> EC_ACIN
H_FDI_FSYNC0
M6
D9
<5,21,30> PBTN_OUT#
2
10K_0402_5%
2
D2
CH751H-40PT_SOD323-2
H_FDI_INT
SYS_PWROK_R
PCH_RSMRST#
BJ14
BF13
WAKE#
<5> PM_DRAM_PWRGD
+3VALW
FDI_INT
FDI_FSYNC0
SYS_RESET#
LAN_RST#
<30> SUS_PWR_ACK
H_FDI_TXP0
H_FDI_TXP1
H_FDI_TXP2
H_FDI_TXP3
H_FDI_TXP4
H_FDI_TXP5
H_FDI_TXP6
H_FDI_TXP7
T6
K5
BB18
BF17
BC16
BG16
AW16
BD14
BB14
BD12
XDP_DBRESET#
SYS_PWROK
FDI_RXP0
FDI_RXP1
FDI_RXP2
FDI_RXP3
FDI_RXP4
FDI_RXP5
FDI_RXP6
FDI_RXP7
SYS_PWROK
VGATE
H_FDI_TXN0
H_FDI_TXN1
H_FDI_TXN2
H_FDI_TXN3
H_FDI_TXN4
H_FDI_TXN5
H_FDI_TXN6
H_FDI_TXN7
DMI_IRCOMP
<5,21> XDP_DBRESET#
BA18
BH17
BD16
BJ16
BA16
BE14
BA14
BC12
2
B
+1.05VS
SUS_PWR_ACK
2
10K_0402_5%
PCH_GPIO72
2
8.2K_0402_5%
EC_SWI#
2
10K_0402_5%
PCH_PCIE_WAKE#
2
10K_0402_5%
PM_SLP_LAN#
2
10K_0402_5%
DMI0RXP
DMI1RXP
DMI2RXP
DMI3RXP
FDI_RXN0
FDI_RXN1
FDI_RXN2
FDI_RXN3
FDI_RXN4
FDI_RXN5
FDI_RXN6
FDI_RXN7
+3VALW
BD24
BG22
BA20
BG20
FDI
PM_CLKRUN#
2
8.2K_0402_5%
DMI_HTX_PRX_P0
DMI_HTX_PRX_P1
DMI_HTX_PRX_P2
DMI_HTX_PRX_P3
DMI
+3VS
DMI0RXN
DMI1RXN
DMI2RXN
DMI3RXN
U4C
H_FDI_TXP[0..7]
<4> H_FDI_TXP[0..7]
<4> H_FDI_TXN[0..7]
D
DMI_HTX_PRX_P[0..3]
<4> DMI_HTX_PRX_P[0..3]
1
R191
1
R193
1
R194
1
R195
1 @
R196
DMI_HTX_PRX_N[0..3]
<4> DMI_HTX_PRX_N[0..3]
1
R190
SYS_PWROK
1
R205
2
10K_0402_5%
EC_PWROK
1
R206
2
10K_0402_5%
LAN_RST#
1
R207
2
10K_0402_5%
Security Classification
2009/08/01
Issued Date
Deciphered Date
2010/08/01
Title
SCHEMATICS,MB A5892
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Rev
C
401826
Date:
Sheet
1
15
of
49
U4D
ENBKL
ENBKL
T48
T47
L_BKLTEN
L_VDD_EN
Y48
L_BKLTCTL
SDVO_TVCLKINN
SDVO_TVCLKINP
BJ46
BG46
SDVO_STALLN
SDVO_STALLP
BJ48
BG48
SDVO_INTN
SDVO_INTP
BF45
BH45
<30> ENBKL
<22> PCH_ENVDD
R210 1
2.37K_0402_1%
R211 1
0_0402_5%
PCH_LCD_CLK
PCH_LCD_DATA
AB48
Y45
L_DDC_CLK
L_DDC_DATA
LCTLA_CLK
LCTLB_DATA
AB46
V48
L_CTRL_CLK
L_CTRL_DATA
LVDS_IBG
AP39
AP41
LVD_IBG
LVD_VBG
LVD_VREF
AT43
AT42
LVD_VREFH
LVD_VREFL
PCH_TXCLKPCH_TXCLK+
AV53
AV51
LVDSA_CLK#
LVDSA_CLK
PCH_TXOUT0PCH_TXOUT1PCH_TXOUT2-
BB47
BA52
AY48
AV47
LVDSA_DATA#0
LVDSA_DATA#1
LVDSA_DATA#2
LVDSA_DATA#3
PCH_TXOUT0+
PCH_TXOUT1+
PCH_TXOUT2+
BB48
BA50
AY49
AV48
LVDSA_DATA0
LVDSA_DATA1
LVDSA_DATA2
LVDSA_DATA3
AP48
AP47
LVDSB_CLK#
LVDSB_CLK
AY53
AT49
AU52
AT53
LVDSB_DATA#0
LVDSB_DATA#1
LVDSB_DATA#2
LVDSB_DATA#3
AY51
AT48
AU50
AT51
LVDSB_DATA0
LVDSB_DATA1
LVDSB_DATA2
LVDSB_DATA3
AA52
AB53
AD53
CRT_BLUE
CRT_GREEN
CRT_RED
+3VS
R215 1
2 10K_0402_5%
LCTLA_CLK
R216 1
2 10K_0402_5%
LCTLB_DATA
R217 1
2 2.2K_0402_5%
PCH_CRT_CLK
R218 1
2 2.2K_0402_5%
PCH_CRT_DATA
R219
R220
R221
<22> PCH_TXOUT0+
<22> PCH_TXOUT1+
<22> PCH_TXOUT2+
PCH_CRT_B
150_0402_1%
PCH_CRT_G
150_0402_1%
PCH_CRT_R
150_0402_1%
<23> PCH_CRT_B
<23> PCH_CRT_G
<23> PCH_CRT_R
<23> PCH_CRT_CLK
<23> PCH_CRT_DATA
PCH_CRT_B
PCH_CRT_G
PCH_CRT_R
PCH_CRT_CLK
PCH_CRT_DATA
<23> PCH_CRT_HSYNC
<23> PCH_CRT_VSYNC
CRT_DDC_CLK
CRT_DDC_DATA
Y53
Y51
CRT_HSYNC
CRT_VSYNC
DAC_IREF
CRT_IRTN
T51
T53
SDVO_SCLK <24>
SDVO_SDATA <24>
R212 1
DDPB_AUXN
DDPB_AUXP
DDPB_HPD
BG44
BJ44
AU38
PCH_DPB_HPD
DDPB_0N
DDPB_0P
DDPB_1N
DDPB_1P
DDPB_2N
DDPB_2P
DDPB_3N
DDPB_3P
BD42
BC42
BJ42
BG42
BB40
BA40
AW38
BA38
PCH_DPB_N0
PCH_DPB_P0
PCH_DPB_N1
PCH_DPB_P1
PCH_DPB_N2
PCH_DPB_P2
PCH_DPB_N3
PCH_DPB_P3
DDPC_CTRLCLK
DDPC_CTRLDATA
Y49
AB49
DDPC_AUXN
DDPC_AUXP
DDPC_HPD
BE44
BD44
AV40
DDPC_0N
DDPC_0P
DDPC_1N
DDPC_1P
DDPC_2N
DDPC_2P
DDPC_3N
DDPC_3P
BE40
BD40
BF41
BH41
BD38
BC38
BB36
BA36
2 100K_0402_5%
PCH_DPB_HPD
C205
C206
C207
C208
C209
C210
C211
C212
2
2
2
2
2
2
2
2
1HDMI@
1HDMI@
1HDMI@
1HDMI@
1HDMI@
1HDMI@
1HDMI@
1HDMI@
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
<24>
PCH_TMDS_D2# <24>
PCH_TMDS_D2 <24>
PCH_TMDS_D1# <24>
PCH_TMDS_D1 <24>
PCH_TMDS_D0# <24>
PCH_TMDS_D0 <24>
PCH_TMDS_CK# <24>
PCH_TMDS_CK <24>
HDMI D2
HDMI D1
HDMI D0
HDMI CLK
DDPD_CTRLCLK
DDPD_CTRLDATA
V51
V53
CRT_IREF AD48
AB51
REV1.0
U50
U52
DDPD_AUXN
DDPD_AUXP
DDPD_HPD
BC46
BD46
AT38
DDPD_0N
DDPD_0P
DDPD_1N
DDPD_1P
DDPD_2N
DDPD_2P
DDPD_3N
DDPD_3P
BJ40
BG40
BJ38
BG38
BF37
BH37
BE36
BD36
IBEXPEAK-M_FCBGA107
<BOM Structure>
<22> PCH_LCD_CLK
<22> PCH_LCD_DATA
LVDS
<22> DPST_PWM
R209
100K_0402_5%
CRT
R222
1K_0402_1%
Security Classification
2009/08/01
Issued Date
Deciphered Date
2010/08/01
Title
SCHEMATICS,MB A5892
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Rev
C
401826
Date:
Sheet
1
16
of
49
2
2
2
2
8.2K_0402_5%
8.2K_0402_5%
8.2K_0402_5%
8.2K_0402_5%
PCI_PLOCK#
PCI_PERR#
PCI_PIRQE#
PCI_STOP#
R228
R235
R236
R237
1
1
1
1
2
2
2
2
8.2K_0402_5%
8.2K_0402_5%
8.2K_0402_5%
8.2K_0402_5%
PCI_REQ0#
PCI_PIRQB#
PCI_PIRQF#
PCI_REQ3#
R243
R244
R245
R246
1
1
1
1
2
2
2
2
2
2
2
2
8.2K_0402_5%
8.2K_0402_5%
8.2K_0402_5%
8.2K_0402_5%
8.2K_0402_5%
8.2K_0402_5%
8.2K_0402_5%
8.2K_0402_5%
PCI_FRAME#
PCI_REQ1#
PCI_PIRQH#
PCI_TRDY#
G38
H51
B37
A44
PIRQA#
PIRQB#
PIRQC#
PIRQD#
PCI_REQ0#
PCI_REQ1#
DGPU_SELECT#
PCI_REQ3#
F51
A46
B45
M53
REQ0#
REQ1# / GPIO50
REQ2# / GPIO52
REQ3# / GPIO54
Low=A16 swap
override/Top-Block
PCI_GNT3# Swap Override enabled
High=Default *
F48
K45
F36
H53
GNT0#
GNT1# / GPIO51
GNT2# / GPIO53
GNT3# / GPIO55
T11 PAD
B41
K53
A36
A48
PIRQE# / GPIO2
PIRQF# / GPIO3
PIRQG# / GPIO4
PIRQH# / GPIO5
PCI_GNT0#
PCI_GNT1#
@ DGPU_PWMSEL#
PCI_GNT3#
PCI_PIRQE#
PCI_PIRQF#
PCI_PIRQG#
PCI_PIRQH#
T12 PAD
TP_PCI_RST#
PCI_SERR#
PCI_PERR#
PCI_IRDY#
<5,21,27,30> PLT_RST#
<30> CLK_PCI_LPC
<14> CLK_PCI_FB
R252
R253
1
1
2 22_0402_5%
2 22_0402_5%
K6
E44
E50
PCI_GNT#0
PCI_DEVSEL#
PCI_FRAME#
IRDY#
PAR
DEVSEL#
FRAME#
PCI_PLOCK#
D49
PLOCK#
PCI_STOP#
PCI_TRDY#
D41
C48
STOP#
TRDY#
M7
PME#
PLT_RST#
CLK_PCI_LPC_R
CLK_PCI_FB_R
LPC
Reserved (NAND)
PCI
SPI
AP7
AP6
AT6
AT9
BB1
AV6
BB3
BA4
BE4
BB6
BD6
BB7
BC8
BJ8
BJ6
BG6
NV_ALE
NV_CLE
BD3
AY6
NV_RCOMP
AU2
NV_RB#
AV7
NV_WR#0_RE#
NV_WR#1_RE#
AY8
AY5
NV_WE#_CK0
NV_WE#_CK1
AV11
BF5
PLT_RST_BUF# <26>
R226
100K_0402_5%
<BOM Structure>
U7 change to SA00000OH00
NV_ALE
NV_CLE
NV_RCOMP
R239 1
+1.8VS
2 32.4_0402_1%
NV_ALE
R247 1
2 1K_0402_5%
NV_CLE
R248 1
2 1K_0402_5%
USBP0N
USBP0P
USBP1N
USBP1P
USBP2N
USBP2P
USBP3N
USBP3P
USBP4N
USBP4P
USBP5N
USBP5P
USBP6N
USBP6P
USBP7N
USBP7P
USBP8N
USBP8P
USBP9N
USBP9P
USBP10N
USBP10P
USBP11N
USBP11P
USBP12N
USBP12P
USBP13N
USBP13P
H18
J18
A18
C18
N20
P20
J20
L20
F20
G20
A20
C20
M22
N22
B21
D21
H22
J22
E22
F22
A22
C22
G24
H24
L24
M24
A24
C24
USB20_N0
USB20_P0
USB20_N1
USB20_P1
USB20_N2
USB20_P2
USBRBIAS#
B25
USB_BIAS
USBRBIAS
D25
OC0# / GPIO59
OC1# / GPIO40
OC2# / GPIO41
OC3# / GPIO42
OC4# / GPIO43
OC5# / GPIO9
OC6# / GPIO10
OC7# / GPIO14
N16
J16
F16
L16
E14
G16
F12
T15
USB20_N0
USB20_P0
USB20_N1
USB20_P1
USB20_N2
USB20_P2
<29>
<29>
<29>
<29>
<29>
<29>
NV_ALE
NV_CLE
USB20_N8 <22>
USB20_P8 <22>
USB20_N9 <29>
USB20_P9 <29>
USB20_N10 <26>
USB20_P10 <26>
USB20_N11 <29>
USB20_P11 <29>
USB20_N12 <26>
USB20_P12 <26>
USB20_N13 <26>
USB20_P13 <26>
NV_ALE
Enable Intel Anti-Theft
Technology8.2K PU to +3VS
High=Endabled
Low=Disable(floating)
NV_CLE
EHCI 2
Bluetooth
Mini Card(WLAN)
Mini Card(WWAN)
1
2
R249
22.6_0402_1%
CLKOUT_PCI0
CLKOUT_PCI1
CLKOUT_PCI2
CLKOUT_PCI3
CLKOUT_PCI4
R254 1
USB_OC#0_R
USB_OC#0_R
USB_OC#1_R
USB_OC#2_R
USB_OC#3_R
USB_OC#4_R
USB_OC#5_R
USB_OC#6_R
USB_OC#7_R
R250 1
2 0_0402_5%
R256 1
USB_OC#0_R <21>
R251 1
2 0_0402_5%
2 1K_0402_5%
2 1K_0402_5%
2 1K_0402_5%
USB_OC#2_R <21>
USB_OC#0 <29>
USB_OC#1_R <21>
USB_OC#2 <29> (For
USB_OC#3_R <21>
USB_OC#4_R <21>
USB_OC#5_R <21>
USB_OC#6_R <21>
USB_OC#7_R <21>
USB Port1)
RP1
USB_OC#3_R
USB_OC#5_R
USB_OC#6_R
USB_OC#7_R
1
2
3
4
8
7
6
5
+3VALW
10K_1206_8P4R_5%
Have internal PU
USB_OC#1_R
R255 1
2 10K_0402_5%
USB_OC#4_R
R257 1
2 10K_0402_5%
Have internal PU
PCI_GNT3#
R258 1
Have internal PU
2009/08/01
Issued Date
Security Classification
Deciphered Date
2010/08/01
Title
SCHEMATICS,MB A5892
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Rev
C
401826
Date:
Y
A
NC7SZ08P5X_NL_SC70-5
IBEXPEAK-M_FCBGA107
<BOM Structure>
PCI_GNT1#
U7
2 B
USB_OC#2_R
PLTRST#
N52
P53
P46
P51
P48
PCI_GNT#3
NV_DQ0 / NV_IO0
NV_DQ1 / NV_IO1
NV_DQ2 / NV_IO2
NV_DQ3 / NV_IO3
NV_DQ4 / NV_IO4
NV_DQ5 / NV_IO5
NV_DQ6 / NV_IO6
NV_DQ7 / NV_IO7
NV_DQ8 / NV_IO8
NV_DQ9 / NV_IO9
NV_DQ10 / NV_IO10
NV_DQ11 / NV_IO11
NV_DQ12 / NV_IO12
NV_DQ13 / NV_IO13
NV_DQ14 / NV_IO14
NV_DQ15 / NV_IO15
PLT_RST#
D5
PCI_GNT0#
PCI_GNT#1
SERR#
PERR#
A42
H44
F46
C46
PCIRST#
NV_DQS0
NV_DQS1
AV9
BG8
+3VS
PCI_PIRQA#
PCI_PIRQB#
PCI_PIRQC#
PCI_PIRQD#
AY9
BD1
AP15
BD8
C/BE0#
C/BE1#
C/BE2#
C/BE3#
PCI_IRDY#
PCI_PIRQD#
DGPU_SELECT#
PCI_DEVSEL#
NV_CE#0
NV_CE#1
NV_CE#2
NV_CE#3
1
1
1
1
1
1
1
1
J50
G42
H47
G34
PCI_PIRQA#
PCI_PIRQG#
PCI_PIRQC#
PCI_SERR#
NVRAM
8.2K_0402_5%
8.2K_0402_5%
8.2K_0402_5%
8.2K_0402_5%
USB
2
2
2
2
R230
R227
R231
R232
R238
R240
R241
R242
1
1
1
1
AD0
AD1
AD2
AD3
AD4
AD5
AD6
AD7
AD8
AD9
AD10
AD11
AD12
AD13
AD14
AD15
AD16
AD17
AD18
AD19
AD20
AD21
AD22
AD23
AD24
AD25
AD26
AD27
AD28
AD29
AD30
AD31
PCI
R229
R223
R224
R225
REV1.0
H40
N34
C44
A38
C36
J34
A40
D45
E36
H48
E40
C40
M48
M45
F53
M40
M43
J36
K48
F40
C42
K46
M51
J52
K51
L34
F42
J40
G46
F44
M47
H36
U4E
+3VS
Sheet
1
17
of
49
+3VS
2 10K_0402_5% DGPU_EDIDSEL#
2 10K_0402_5% DGPU_HPD_INT#
R261 1
R262 1
2 10K_0402_5% VGA_PRSNT_R#
2 10K_0402_5% VGA_PRSNT_L#
R263 1 @
2 10K_0402_5% DGPU_HOLD_RST#
R264 1
2 10K_0402_5% PCH_GPIO22
R265 1
2 10K_0402_5% PCH_GPIO39
TACH1 / GPIO1
DGPU_HPD_INT#
D37
TACH2 / GPIO6
EC_SCI#
J32
TACH3 / GPIO7
EC_SMI#
F10
2 10K_0402_5% DGPU_PWROK_1
R273 1
R274 1
2 10K_0402_5% PCH_GPIO34
2 10K_0402_5% EC_SCI#
<21> DGPU_HOLD_RST#
20090915 Add
GPIO24 change PU +3VS to +3VALW
20090916
+3VALW
R275 1
R277 1
2 10K_0402_5% PCH_GPIO12
2 10K_0402_5% EC_SMI#
R279 1
<21> PCH_GPIO28
2 1K_0402_5% PCH_GPIO15
R268 1 @
2 10K_0402_5% PCH_GPIO24
R280
R281
R282
R283
2
2
2
2
1
1
1
1
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
<21> DGPU_PWR_EN
PCH_GPIO28
PCH_GPIO57
PCH_GPIO45
RST_GATE
R286 1
2 10K_0402_5% DGPU_HOLD_RST#
R287 1 @
2 10K_0402_5% DGPU_PWROK_1
<21> VGA_PRSNT_L#
<10> RST_GATE
R289 1
2 10K_0402_5% PCH_GPIO35
R290 1 @
2 10K_0402_5% PCH_GPIO27
AM3
CLK_CPU_BCLK# <5>
CLK_CPU_BCLK <5>
PCH_GPIO22
Y7
PCH_GPIO24
H10
GPIO24
PCH_GPIO27
AB12
GPIO27
PCH_GPIO28
V13
GPIO28
PCH_GPIO34
M11
STP_PCI# / GPIO34
SCLOCK / GPIO22
PECI
RCIN#
BG10
T1
PROCPWRGD
BE10
THRMTRIP#
BD10
AB7
SATA2GP / GPIO36
TP1
BA22
AB13
SATA3GP / GPIO37
TP2
AW22
VGA_PRSNT_R#
V3
SLOAD / GPIO38
TP3
BB22
PCH_GPIO39
P3
SDATAOUT0 / GPIO39
TP4
AY45
PCH_GPIO45
H3
PCIECLKRQ6# / GPIO45
TP5
AY46
RST_GATE
F1
PCIECLKRQ7# / GPIO46
TP6
AV43
SDATAOUT1 / GPIO48
TP7
AV45
SATA5GP / GPIO49
TP8
AF13
AB6
PCH_GPIO57
F8
A4
A49
A5
A50
A52
A53
B2
B4
B52
B53
BE1
BE53
BF1
BF53
BH1
BH2
BH52
BH53
BJ1
BJ2
BJ4
BJ49
BJ5
BJ50
BJ52
BJ53
D1
D2
D53
E1
E53
GPIO8
2 10K_0402_5%
EC_KBRST# <30>
H_CPUPWRGD
THRMTRIP_PCH#
SATACLKREQ# / GPIO35
VGA_PRSNT_L#
PCH_TEMP_ALERT# AA4
2 10K_0402_5%
H_PECI <5>
EC_KBRST#
2
R276
<5>
H_THERMTRIP#
1
56_0402_5%
DGPU_PWR_EN
2
R278
H_THERMTRIP# <5>
1
56_0402_5%
+1.05VS
MAINPWON <37,38,40>
R288
@ 330_0402_5%
1
2
+1.05VS
2
B
GPIO57
VSS_NCTF_1
VSS_NCTF_2
VSS_NCTF_3
VSS_NCTF_4
VSS_NCTF_5
VSS_NCTF_6
VSS_NCTF_7
VSS_NCTF_8
VSS_NCTF_9
VSS_NCTF_10
VSS_NCTF_11
VSS_NCTF_12
VSS_NCTF_13
VSS_NCTF_14
VSS_NCTF_15
VSS_NCTF_16
VSS_NCTF_17
VSS_NCTF_18
VSS_NCTF_19
VSS_NCTF_20
VSS_NCTF_21
VSS_NCTF_22
VSS_NCTF_23
VSS_NCTF_24
VSS_NCTF_25
VSS_NCTF_26
VSS_NCTF_27
VSS_NCTF_28
VSS_NCTF_29
VSS_NCTF_30
VSS_NCTF_31
TP9
M18
TP10
N18
TP11
AJ24
TP12
AK41
TP13
AK42
TP14
M32
TP15
N32
TP16
M30
TP17
N30
TP18
H12
TP19
AA23
NC_1
AB45
NC_2
AB38
NC_3
AB42
NC_4
AB41
NC_5
T39
INIT3_3V#
REV1.0
TP24
@
Q12
2SC2411KT146_SOT23-3
H_THERMTRIP#
P6
C10
TP24_SST
INIT3_3V
PAD T13
IBEXPEAK-M_FCBGA107
<BOM Structure>
V6
R267 1
EC_KBRST# R269 1
GPIO15
AM1
GPIO27
EC_GA20 <30>
CLKOUT_BCLK0_P / CLKOUT_PCIE8P
2
3
EC_GA20
CLKOUT_BCLK0_N / CLKOUT_PCIE8N
1
1
U2
TACH0 / GPIO17
2
Q13G
2N7002_SOT23
A20GATE
SATA4GP / GPIO16
R291
10K_0402_5%
<23> CRT_DET#
EC_GA20
LAN_PHY_PWR_CTRL / GPIO12
F38
+3VS
CRT_DET
GPIO8
+3VS
AA2
AF48
AF47
DGPU_PWROK_1
PCH_GPIO48
<21,30> PCH_TEMP_ALERT#
CLKOUT_PCIE7N
CLKOUT_PCIE7P
DGPU_HOLD_RST#
PCH_GPIO35
AH45
AH46
R300 1
T7
CLKOUT_PCIE6N
CLKOUT_PCIE6P
PCH_GPIO15
2 10K_0402_5% PCH_GPIO48
2 10K_0402_5% PCH_TEMP_ALERT#
K9
MISC
C38
PCH_GPIO12
R270 1
R271 1
BMBUSY# / GPIO0
DGPU_EDIDSEL#
CPU
<30> EC_SMI#
2 10K_0402_5% DGPU_PWR_EN
Y3
RSVD
<30> EC_SCI#
CRT_DET
GPIO
R266 1
U4F
<21> CRT_DET
NCTF
R259 1
R260 1
GPIO15
LIntel ME Crypto Transport
Layer Security(TLS) chiper suite
with no confidentiality
HIntel ME Crypto Transport
Layer Security(TLS) chiper suite
with confidentiality
Security Classification
it have weak internal PU 20K
2009/08/01
Issued Date
Deciphered Date
2010/08/01
Title
SCHEMATICS,MB A5892
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Rev
C
401826
Date:
Sheet
1
18
of
49
+1.05VS
POWER
1U_0402_6.3V4Z
1
C213
C214
Near AB24
Near AB24
Top Side
Intel suggest follow CRB 8/21
AB24
AB26
AB28
AD26
AD28
AF26
AF28
AF30
AF31
AH26
AH28
AH30
AH31
AJ30
AJ31
C223
Near AN20
1
C224
Top Side
1U_0402_6.3V4Z
1
C225
2
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1
1
C226
C227
1U_0402_6.3V4Z
Near AN35
+3VS
+VCCVRM
T21 PAD
+VCCAPLL_FDI
+1.05VS
AF53
VSSA_DAC[2]
AF51
VCCALVDS
AH38
VSSA_LVDS
AH39
AP43
AP45
AT46
AT45
VCC3_3[2]
AB34
VCC3_3[3]
AB35
VCC3_3[4]
AD35
VCCAPLLEXP
AN20
AN22
AN23
AN24
AN26
AN28
BJ26
BJ28
AT26
AT28
AU26
AU28
AV26
AV28
AW26
AW28
BA26
BA28
BB26
BB28
BC26
BC28
BD26
BD28
BE26
BE28
BG26
BG28
BH27
VCCIO[25]
VCCIO[26]
VCCIO[27]
VCCIO[28]
VCCIO[29]
VCCIO[30]
VCCIO[31]
VCCIO[32]
VCCIO[33]
VCCIO[34]
VCCIO[35]
VCCIO[36]
VCCIO[37]
VCCIO[38]
VCCIO[39]
VCCIO[40]
VCCIO[41]
VCCIO[42]
VCCIO[43]
VCCIO[44]
VCCIO[45]
VCCIO[46]
VCCIO[47]
VCCIO[48]
VCCIO[49]
VCCIO[50]
VCCIO[51]
VCCIO[52]
VCCIO[53]
AN30
AN31
VCCIO[54]
VCCIO[55]
AN35
VCC3_3[1]
AT22
VCCVRM[1]
BJ18
VCCFDIPLL
AM23
LVDS
42mA
VCCTX_LVDS[1]
VCCTX_LVDS[2]
VCCTX_LVDS[3]
VCCTX_LVDS[4]
VCCIO[1]
HVCMOS
BJ24
VCCIO[24]
+VCCADAC
0.01U_0402_16V7K
1
1
C215
C216
C221
22U_0805_6.3V6M
2
1
2
L5
MBK1608221YZF_2P
22U_0805_6.3V6M
2
C222
35mA
3208mA
61mA
+1.8VS
VCCDMI[1]
VCCDMI[2]
AU16
156mA
VCCPNAND[1]
VCCPNAND[2]
VCCPNAND[3]
VCCPNAND[4]
VCCPNAND[5]
VCCPNAND[6]
VCCPNAND[7]
VCCPNAND[8]
VCCPNAND[9]
2
1
0.1UH_MLF1608DR10KT_10%_1608
+3VS
Near AB34
R296 1 @
2 0_0805_5%
+1.05VS
R297 1 @
2 0_0805_5%
+1.5VS
R298 1
2 0_0805_5%
+1.8VS
+1.05VS
+VCC_DMI
1
R299 1
C228
1U_0402_6.3V4Z
2
AM16
AK16
AK20
AK19
AK15
AK13
AM12
AM13
AM15
L6
+VCCTX_LVDS
C220
C218 1
1
1
0.01U_0402_16V7K
22U_0805_6.3V6M
C219
0.01U_0402_16V7K
2
2
2
AT24
AT16
2 0_0805_5%
Near AP43
0.1U_0402_16V4Z
2
VCCVRM[2]
R293
60mA
Change to 0_0805_5%
20090923
+VCCVRM
6mA
C217
0.1U_0402_16V4Z
2
+VCCA_LVDS
DMI
+1.05VS
VSSA_DAC[1]
300mA
NAND / SPI
AE52
+3VS
PCI E*
AE50
VCCADAC[2]
59mA
FDI
@ +VCCAPLL_EXP
T20 PAD
VCCADAC[1]
+3VS
Near AE50
69mA
+1.05VS
AK24
10U_0805_10V4Z
1
VCCCORE[1]
VCCCORE[2]
VCCCORE[3]
VCCCORE[4]1524mA
VCCCORE[5]
VCCCORE[6]
VCCCORE[7]
VCCCORE[8]
VCCCORE[9]
VCCCORE[10]
VCCCORE[11]
VCCCORE[12]
VCCCORE[13]
VCCCORE[14]
VCCCORE[15]
VCC CORE
10U_0805_10V4Z
1
D
CRT
U4G
2 0_0402_5%
Change to 0_0402
20090914
Near AT16
+1.8VS
C230
0.1U_0402_16V4Z
2
85mA
VCCME3_3[1]
VCCME3_3[2]
VCCME3_3[3]
VCCME3_3[4]
AM8
AM9
AP11
AP9
REV1.0
Near AK13
+3VS
C232
IBEXPEAK-M_FCBGA107
<BOM Structure>
0.1U_0402_16V4Z
2
Near AM8
Security Classification
2009/08/01
Issued Date
Deciphered Date
2010/08/01
Title
SCHEMATICS,MB A5892
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Rev
C
401826
Date:
Sheet
1
19
of
49
Near AD38
1U_0402_6.3V4Z
VCCME[3]
AF43
VCCME[4]
AF41
VCCME[5]
AF42
VCCME[6]
V39
VCCME[7]
V41
VCCME[8]
Near V39
V42
VCCME[9]
Y39
VCCME[10]
Y41
VCCME[11]
Y42
C249
0.1U_0402_16V4Z
+VCCRTCEXT
1
2
Near V9
C
AU24
+VCCVRM
BB51
BB53
+VCCADPLLA
+VCCADPLLB
+1.05VS
1
C253
1U_0402_6.3V4Z
Near AH35
Near AF32
C255
2 +PCH_VCCIO
0_0603_5%
1
1
R337
1U_0402_6.3V4Z
2
C254
1U_0402_6.3V4Z
Near AH23
+3VALW
+VCCSST
1
2
C257
Near
0.1U_0402_16V4Z
V12
+VCCSUS
1
2
C260
Near
0.1U_0402_16V4Z
Y22
C261
0.1U_0402_16V4Z
V9
VCCME[12]
DCPRTC
VCCVRM[3]
72mA
VCCADPLLA[1]
VCCADPLLA[2]
73mA
BD51
BD53
VCCADPLLB[1]
VCCADPLLB[2]
AH23
AJ35
AH35
VCCIO[21]
VCCIO[22]
VCCIO[23]
AF34
VCCIO[2]
AH34
C265
AF32
VCCIO[4]
V12
DCPSST
Y22
4.7U_0805_10V4Z
C266
AT18
VCCSUS3_3[30]
U20
VCCSUS3_3[31]
U22
VCCSUS3_3[32]
V15
VCC3_3[5]
V16
VCC3_3[6]
Y16
VCC3_3[7]
> 1mA
AT18
V_CPU_IO[1]
AU18
V_CPU_IO[2]
A12
2mA
VCCRTC
IBEXPEAK-M_FCBGA107
<BOM Structure>
+RTCVCC
C270
C271
VCC3_3[8]
J38
VCC3_3[9]
L38
+1.05VS
Near A12
220U_6.3V_M_R17
+VCC5REFSUS
1
2
+VCCADPLLB
+3VS
C250
1U_0402_6.3V6K
D5
CH751H-40PT_SOD323-2
R306
100_0402_5%
1
2
Near F24
+VCC5REF
1
@
C248
1U_0402_6.3V4Z
2
+5VALW
R305
2 100_0402_5%
+5VS
C251
1U_0402_6.3V6K
Near K49
+3VS
N36
P36
C252
VCC3_3[13]
U35
0.1U_0402_16V4Z
2
VCC3_3[14]
AD13
+3VS
Near J38
Near AD13
+VCCSATAPLL @
2 C256
0.1U_0402_16V4Z
PAD T23
VCCIO[9]
AH22
VCCVRM[4]
AT20
VCCIO[10]
AH19
VCCIO[11]
AD20
VCCIO[12]
AF22
VCCIO[13]
VCCIO[14]
VCCIO[15]
VCCIO[16]
AD19
AF20
AF19
AH20
C262
1U_0402_6.3V4Z
2
VCCIO[17]
VCCIO[18]
VCCIO[19]
VCCIO[20]
AB19
AB20
AB22
AD22
VCCME[13]
VCCME[14]
VCCME[15]
VCCME[16]
AA34
Y34
Y35
AA35
+VCCVRM
+1.05VS
Near AB19
+1.05VS
PCH_VCCME13
PCH_VCCME14
PCH_VCCME15
PCH_VCCME16
R309
R310
R311
R312
1
1
1
1
2
2
2
2
L30
0_0603_5%
0_0603_5%
0_0603_5%
0_0603_5%
+3VALW
C268 1
2 1U_0402_6.3V4Z
Near L30
Issued Date
Deciphered Date
2010/08/01
Title
SCHEMATICS,MB A5892
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Rev
C
401826
Date:
Near BD51
VCC3_3[12]
6mA
R304
0_0402_5%
@
D4
CH751H-40PT_SOD323-2
M36
VCCSUSHDA
1
@
C245
1U_0402_6.3V4Z
2
Near U23
+3VALW
VCC3_3[11]
AK3
AK1
220U_6.3V_M_R17
C247
VCC3_3[10]
Security Classification
0.1U_0402_16V4Z
2
0.1U_0402_16V4Z
K49
0.1U_0402_16V4Z
2
C269
1U_0402_6.3V4Z
V5REF
357mA
C244
L11 1
2
10UH_LB2012T100MR_20%
>1mA
DCPSUS
VCCSUS3_3[29]
0.1U_0402_16V4Z
2
2
0.1U_0402_16V4Z
Near
F24
32mA
P18
C267
V5REF_SUS
>1mA
VCCSATAPLL[1]
VCCSATAPLL[2]
U19
Near V15
VCCIO[56]
V23
Near A26
RTC
+1.05VS
U23
0.1U_0402_16V4Z
2
VCCIO[3]
+3VS
0.1U_0402_16V4Z
VCCSUS3_3[28]
C243
+1.05VS
Near P18
C263
163mA
VCCME[2]
AD41
Near BB51
L10 1
2
10UH_LB2012T100MR_20%
VCCME[1]
AD39
@
C238
C239
22U_0805_6.3V6M
2
2
1U_0402_6.3V4Z
C237
1998mA
AD38
+3VALW
Near V24
C236
DCPSUSBYP
+1.05VS
C240
1U_0402_6.3V4Z
2
V28
U28
U26
U24
P28
P26
N28
N26
M28
M26
L28
L26
J28
J26
H28
H26
G28
G26
F28
F26
E28
E26
C28
C26
B27
A28
A26
+1.05VS
0.1U_0402_16V4Z
2
C246
VCCSUS3_3[1]
VCCSUS3_3[2]
VCCSUS3_3[3]
VCCSUS3_3[4]
VCCSUS3_3[5]
VCCSUS3_3[6]
VCCSUS3_3[7]
VCCSUS3_3[8]
VCCSUS3_3[9]
VCCSUS3_3[10]
VCCSUS3_3[11]
VCCSUS3_3[12]
VCCSUS3_3[13]
VCCSUS3_3[14]
VCCSUS3_3[15]
VCCSUS3_3[16]
VCCSUS3_3[17]
VCCSUS3_3[18]
VCCSUS3_3[19]
VCCSUS3_3[20]
VCCSUS3_3[21]
VCCSUS3_3[22]
VCCSUS3_3[23]
VCCSUS3_3[24]
VCCSUS3_3[25]
VCCSUS3_3[26]
VCCSUS3_3[27]
344mA
HDA
2
22U_0805_6.3V6M
1
22U_0805_6.3V6M
VCCLAN[2]
Y20
AF24
V24
V26
Y24
Y26
+PCH_VCCD6W
Near AF23
+1.05VS
C235
VCCLAN[1]
VCCIO[5]
VCCIO[6]
VCCIO[7]
VCCIO[8]
SATA
C241
1U_0402_6.3V4Z
2
@
Near Y20
AF23
R302
0_0402_5%
VCCACLK[2]
USB
+VCCLAN
AP53
PCI/GPIO/LPC
R303 1
0_0603_5%
VCCACLK[1]
+1.05VS
REV1.0
52mA
AP51
PCI/GPIO/LPC
POWER
U4J
+1.1VS_VCCACLK
T22 PAD
CPU
Sheet
1
20
of
49
U4H
VSS[159]
VSS[160]
VSS[161]
VSS[162]
VSS[163]
VSS[164]
VSS[165]
VSS[166]
VSS[167]
VSS[168]
VSS[169]
VSS[170]
VSS[171]
VSS[172]
VSS[173]
VSS[174]
VSS[175]
VSS[176]
VSS[177]
VSS[178]
VSS[179]
VSS[180]
VSS[181]
VSS[182]
VSS[183]
VSS[184]
VSS[185]
VSS[186]
VSS[187]
VSS[188]
VSS[189]
VSS[190]
VSS[191]
VSS[192]
VSS[193]
VSS[194]
VSS[195]
VSS[196]
VSS[197]
VSS[198]
VSS[199]
VSS[200]
VSS[201]
VSS[202]
VSS[203]
VSS[204]
VSS[205]
VSS[206]
VSS[207]
VSS[208]
VSS[209]
VSS[210]
VSS[211]
VSS[212]
VSS[213]
VSS[214]
VSS[215]
VSS[216]
VSS[217]
VSS[218]
VSS[219]
VSS[220]
VSS[221]
VSS[222]
VSS[223]
VSS[224]
VSS[225]
VSS[226]
VSS[227]
VSS[228]
VSS[229]
VSS[230]
VSS[231]
VSS[232]
VSS[233]
VSS[234]
VSS[235]
VSS[236]
VSS[237]
VSS[238]
VSS[239]
VSS[240]
VSS[241]
VSS[242]
VSS[243]
VSS[244]
VSS[245]
VSS[246]
VSS[247]
VSS[248]
VSS[249]
VSS[250]
VSS[251]
VSS[252]
VSS[253]
VSS[254]
VSS[255]
VSS[256]
VSS[257]
VSS[258]
VSS[259]
VSS[260]
VSS[261]
VSS[262]
VSS[263]
VSS[264]
VSS[265]
VSS[266]
VSS[267]
VSS[268]
VSS[269]
VSS[270]
VSS[271]
VSS[272]
VSS[273]
VSS[274]
VSS[275]
VSS[276]
VSS[277]
VSS[278]
VSS[279]
VSS[280]
VSS[281]
VSS[282]
VSS[283]
VSS[284]
VSS[285]
VSS[286]
VSS[287]
VSS[288]
VSS[289]
VSS[290]
VSS[291]
VSS[292]
VSS[293]
VSS[294]
VSS[295]
VSS[296]
VSS[297]
VSS[298]
VSS[299]
VSS[300]
VSS[301]
VSS[302]
VSS[303]
VSS[304]
VSS[305]
VSS[306]
VSS[307]
VSS[308]
VSS[309]
VSS[310]
VSS[311]
VSS[312]
VSS[313]
VSS[314]
VSS[315]
VSS[316]
VSS[317]
VSS[318]
VSS[319]
VSS[320]
VSS[321]
VSS[322]
VSS[323]
VSS[324]
VSS[325]
VSS[326]
VSS[327]
VSS[328]
VSS[329]
VSS[330]
VSS[331]
VSS[332]
VSS[333]
VSS[334]
VSS[335]
VSS[336]
VSS[337]
VSS[338]
VSS[339]
VSS[340]
VSS[341]
VSS[342]
VSS[343]
VSS[344]
VSS[345]
VSS[346]
VSS[347]
VSS[348]
VSS[349]
VSS[350]
VSS[351]
VSS[352]
VSS[353]
VSS[354]
VSS[355]
VSS[356]
VSS[366]
H49
H5
J24
K11
K43
K47
K7
L14
L18
L2
L22
L32
L36
L40
L52
M12
M16
M20
N38
M34
M38
M42
M46
M49
M5
M8
N24
P11
AD15
P22
P30
P32
P34
P42
P45
P47
R2
R52
T12
T41
T46
T49
T5
T8
U30
U31
U32
U34
P38
V11
P16
V19
V20
V22
V30
V31
V32
V34
V35
V38
V43
V45
V46
V47
V49
V5
V7
V8
W2
W52
Y11
Y12
Y15
Y19
Y23
Y28
Y30
Y31
Y32
Y38
Y43
Y46
P49
Y5
Y6
Y8
P24
T43
AD51
AT8
AD47
Y47
AT12
AM6
AT13
AM5
AK45
AK39
AV14
AB16
VSS[0]
AA19
AA20
AA22
AM19
AA24
AA26
AA28
AA30
AA31
AA32
AB11
AB15
AB23
AB30
AB31
AB32
AB39
AB43
AB47
AB5
AB8
AC2
AC52
AD11
AD12
AD16
AD23
AD30
AD31
AD32
AD34
AU22
AD42
AD46
AD49
AD7
AE2
AE4
AF12
Y13
AH49
AU4
AF35
AP13
AN34
AF45
AF46
AF49
AF5
AF8
AG2
AG52
AH11
AH15
AH16
AH24
AH32
AV18
AH43
AH47
AH7
AJ19
AJ2
AJ20
AJ22
AJ23
AJ26
AJ28
AJ32
AJ34
AT5
AJ4
AK12
AM41
AN19
AK26
AK22
AK23
AK28
VSS[1]
VSS[2]
VSS[3]
VSS[4]
VSS[5]
VSS[6]
VSS[7]
VSS[8]
VSS[9]
VSS[10]
VSS[11]
VSS[12]
VSS[13]
VSS[14]
VSS[15]
VSS[16]
VSS[17]
VSS[18]
VSS[19]
VSS[20]
VSS[21]
VSS[22]
VSS[23]
VSS[24]
VSS[25]
VSS[26]
VSS[27]
VSS[28]
VSS[29]
VSS[30]
VSS[31]
VSS[32]
VSS[33]
VSS[34]
VSS[35]
VSS[36]
VSS[37]
VSS[38]
VSS[39]
VSS[40]
VSS[41]
VSS[42]
VSS[43]
VSS[44]
VSS[45]
VSS[46]
VSS[47]
VSS[48]
VSS[49]
VSS[50]
VSS[51]
VSS[52]
VSS[53]
VSS[54]
VSS[55]
VSS[56]
VSS[57]
VSS[58]
VSS[59]
VSS[60]
VSS[61]
VSS[62]
VSS[63]
VSS[64]
VSS[65]
VSS[66]
VSS[67]
VSS[68]
VSS[69]
VSS[70]
VSS[71]
VSS[72]
VSS[73]
VSS[74]
VSS[75]
VSS[76]
VSS[77]
VSS[78]
VSS[79]
REV1.0
VSS[80]
VSS[81]
VSS[82]
VSS[83]
VSS[84]
VSS[85]
VSS[86]
VSS[87]
VSS[88]
VSS[89]
VSS[90]
VSS[91]
VSS[92]
VSS[93]
VSS[94]
VSS[95]
VSS[96]
VSS[97]
VSS[98]
VSS[99]
VSS[100]
VSS[101]
VSS[102]
VSS[103]
VSS[104]
VSS[105]
VSS[106]
VSS[107]
VSS[108]
VSS[109]
VSS[110]
VSS[111]
VSS[112]
VSS[113]
VSS[114]
VSS[115]
VSS[116]
VSS[117]
VSS[118]
VSS[119]
VSS[120]
VSS[121]
VSS[122]
VSS[123]
VSS[124]
VSS[125]
VSS[126]
VSS[127]
VSS[128]
VSS[129]
VSS[130]
VSS[131]
VSS[132]
VSS[133]
VSS[134]
VSS[135]
VSS[136]
VSS[137]
VSS[138]
VSS[139]
VSS[140]
VSS[141]
VSS[142]
VSS[143]
VSS[144]
VSS[145]
VSS[146]
VSS[147]
VSS[148]
VSS[149]
VSS[150]
VSS[151]
VSS[152]
VSS[153]
VSS[154]
VSS[155]
VSS[156]
VSS[157]
VSS[158]
AK30
AK31
AK32
AK34
AK35
AK38
AK43
AK46
AK49
AK5
AK8
AL2
AL52
AM11
BB44
AD24
AM20
AM22
AM24
AM26
AM28
BA42
AM30
AM31
AM32
AM34
AM35
AM38
AM39
AM42
AU20
AM46
AV22
AM49
AM7
AA50
BB10
AN32
AN50
AN52
AP12
AP42
AP46
AP49
AP5
AP8
AR2
AR52
AT11
BA12
AH48
AT32
AT36
AT41
AT47
AT7
AV12
AV16
AV20
AV24
AV30
AV34
AV38
AV42
AV46
AV49
AV5
AV8
AW14
AW18
AW2
BF9
AW32
AW36
AW40
AW52
AY11
AY43
AY47
<17> USB_OC#0_R
R313 1 @
2 33_0402_5%
XDP_FN0
<17> USB_OC#2_R
R314 1 @
2 33_0402_5%
XDP_FN2
<17> USB_OC#4_R
R315 1 @
2 33_0402_5%
XDP_FN4
R316
R317
R318
R319
R320
R321
R322
R323
2
2
2
2
2
2
2
2
<14> PCH_GPIO20
<14> PCH_GPIO18
<13> PCH_GPIO21
<13> PCH_GPIO19
<18> DGPU_PWR_EN
<18> VGA_PRSNT_L#
<18> DGPU_HOLD_RST#
<18,30> PCH_TEMP_ALERT#
<18> CRT_DET
<13> PCH_JTAG_TCK
<13> PCH_JTAG_TMS
<13> PCH_JTAG_TDI
<13> PCH_JTAG_TDO
33_0402_5%
33_0402_5%
33_0402_5%
33_0402_5%
33_0402_5%
33_0402_5%
33_0402_5%
33_0402_5%
XDP_FN8
XDP_FN9
XDP_FN10
XDP_FN11
XDP_FN12
XDP_FN13
XDP_FN14
XDP_FN15
R324 1 @
2 33_0402_5%
XDP_FN17
R325
R326
R327
R328
2 0_0402_5%
2 0_0402_5%
2 0_0402_5%
2
0_0402_5%
2 0_0402_5%
1
1
1
1
1
1
1
1
@
@
@
@
@
@
@
@
1
1
1
1
R329 1 @
<13> PCH_JTAG_RST#
PCH_JTAG_TCK_R
PCH_JTAG_TMS_R
PCH_JTAG_TDI_R
PCH_JTAG_TDO_R
PCH_JTAG_RST#_R
JP2
XDP_FN0
(XDP_FN1)<17> USB_OC#1_R
XDP_FN2
(XDP_FN3)<17> USB_OC#3_R
XDP_FN4
(XDP_FN5)<17> USB_OC#5_R
(XDP_FN6)<17> USB_OC#6_R
(XDP_FN7)<17> USB_OC#7_R
<15> SYS_PWROK
<5,15,30> PBTN_OUT#
+3VS
1
R330
1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
53
55
57
59
2
0_0402_5%
<5> SMB_DATA_S3
<5> SMB_CLK_S3
PCH_JTAG_TCK_R
GND0
OBSFN_A0
OBSFN_A1
GND2
OBSDATA_A0
OBSDATA_A1
GND4
OBSDATA_A2
OBSDATA_A3
GND6
OBSFN_B0
OBSFN_B1
GND8
OBSDATA_B0
OBSDATA_B1
GND10
OBSDATA_B2
OBSDATA_B3
GND12
PWRGOOD/HOOK0
HOOK1
VCC_OBS_AB
HOOK2
HOOK3
GND14
SDA
SCL
TCK1
TCK0
GND16
CONN@
GND1
OBSFN_C0
OBSFN_C1
GND3
OBSDATA_C0
OBSDATA_C1
GND5
OBSDATA_C2
OBSDATA_C3
GND7
OBSFN_D0
OBSFN_D1
GND9
OBSDATA_D0
OBSDATA_D1
GND11
OBSDATA_D2
OBSDATA_D3
GND13
ITPCLK/HOOK4
ITPCLK#/HOOK5
VCC_OBS_CD
RESET#/HOOK6
DBR#/HOOK7
GND15
TD0
TRST#
TDI
TMS
GND17
(XDP_FN16)
2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
54
56
58
60
PCH_GPIO28 <18>
XDP_FN17
XDP_FN8
XDP_FN9
XDP_FN10
XDP_FN11
XDP_FN12
XDP_FN13
XDP_FN14
XDP_FN15
+3VS
2
1
R331
1K_0402_5%
PCH_JTAG_TDO_R
PCH_JTAG_RST#_R
PCH_JTAG_TDI_R
PCH_JTAG_TMS_R
PLT_RST# <5,17,27,30>
XDP_DBRESET# <5,15>
SAMTE_BSH-030-01-L-D-A
B
+3VS
R332
4.7K_0402_5%
1
2
<12,14,26> PCH_SMBDATA
+3VS
SMB_DATA_S3
Q15A
2N7002DW-T/R7_SOT363-6
<BOM Structure>
IBEXPEAK-M_FCBGA107
+3VS
R333
4.7K_0402_5%
1
2
U4I
AY7
B11
B15
B19
B23
B31
B35
B39
B43
B47
B7
BG12
BB12
BB16
BB20
BB24
BB30
BB34
BB38
BB42
BB49
BB5
BC10
BC14
BC18
BC2
BC22
BC32
BC36
BC40
BC44
BC52
BH9
BD48
BD49
BD5
BE12
BE16
BE20
BE24
BE30
BE34
BE38
BE42
BE46
BE48
BE50
BE6
BE8
BF3
BF49
BF51
BG18
BG24
BG4
BG50
BH11
BH15
BH19
BH23
BH31
BH35
BH39
BH43
BH47
BH7
C12
C50
D51
E12
E16
E20
E24
E30
E34
E38
E42
E46
E48
E6
E8
F49
F5
G10
G14
G18
G2
G22
G32
G36
G40
G44
G52
AF39
H16
H20
H30
H34
H38
H42
<12,14,26> PCH_SMBCLK
+3VS
SMB_CLK_S3
Q15B
2N7002DW-T/R7_SOT363-6
REV1.0
Security Classification
IBEXPEAK-M_FCBGA107
<BOM Structure>
2009/08/01
Issued Date
Deciphered Date
2010/08/01
Title
SCHEMATICS,MB A5892
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Rev
C
401826
Date:
Sheet
1
21
of
49
+LCDVDD
+3VS
+3VALW
1
Q65B
U8
NC7SZ14P5X_NL_SC70-5
<16> DPST_PWM
NC
R96
Y
2
100K_0402_5%
+LCDVDD
R727
W=60mils
2
C620
2N7002DW-T/R7_SOT363-6
4.7U_0805_10V4Z
1
R728
2
0_0402_5%
10K_0402_5%
C621
U8 change to SA00000U500
20091216
0.1U_0402_16V4Z
R729
100K_0402_5%
INVTPWM
4
1
3
1
2
3
C619
0.047U_0402_16V7K
<16> PCH_ENVDD
Q17
AO3413_SOT23-3
2
1
2N7002DW-T/R7_SOT363-6
R726
1K_0402_5%
2
1
+3VS
4.7U_0805_10V4Z
6 2
Q65A
C618
R725
100K_0402_5%
300_0603_5%
W=60mils
R724
G1
G2
G3
G4
G5
G6
+INVPWR_B+
L12 2
1
FBMA-L11-201209-221LMA30T_0805
W=40mils
B+
<30> BKOFF#
BKOFF#
R730 1
R732 1
2 0_0402_5%
2 10K_0402_5%
DISPOFF#
L13 2
1
FBMA-L11-201209-221LMA30T_0805
C622
470P_0402_50V7K
C623
68P_0402_50V8J
+3VS
INVTPWM
DISPOFF#
1
C624
1
C625
2
2
220P_0402_50V7K
220P_0402_50V7K
C626
2 0.1U_0402_16V4Z
+3VS
2 2.2K_0402_5%
PCH_LCD_CLK
R736 1
2 2.2K_0402_5%
PCH_LCD_DATA
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
+INVPWR_B+
C
1
R307
2
0_0603_5%
+LCDVDD
+3VS
INVTPWM
DISPOFF#
PCH_LCD_CLK
PCH_LCD_DATA
PCH_TXOUT0PCH_TXOUT0+
W=60mils
R731
@
2
0_0402_5%
1
INVT_PWM <30>
PCH_LCD_CLK <16>
PCH_LCD_DATA <16>
DAC_BRIG <30>
PCH_TXOUT0- <16>
PCH_TXOUT0+ <16>
PCH_TXOUT1PCH_TXOUT1+
PCH_TXOUT1- <16>
PCH_TXOUT1+ <16>
PCH_TXOUT2PCH_TXOUT2+
PCH_TXOUT2- <16>
PCH_TXOUT2+ <16>
PCH_TXCLKPCH_TXCLK+
PCH_TXCLK- <16>
PCH_TXCLK+ <16>
1
R15
LOCAL_DIM
2
0_0402_5%
LOCAL_DIM <30>
1
R16
COLOR_ENG_EN
2
0_0402_5%
COLOR_ENG_EN <30>
USB20_CMOS_N8
USB20_CMOS_P8
+3VS
R733 2
R734 2
1 0_0402_5%
1 0_0402_5%
USB20_N8 <17>
USB20_P8 <17>
STARC_107K40-000001-G2
CONN@
@
+3VS
USB20_CMOS_P8
D10
CH3
Vp
CH4
CH2
Vn
CH1
USB20_CMOS_N8
CM1293-04SO_SOT23-6
2009/5/12
Issued Date
Security Classification
2010/04/15
Deciphered Date
Title
SCHEMATICS,MB A5892
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Rev
C
401826
Date:
Sheet
22
of
49
CRT Connector
D7
D7 / D8 / D9
change to SC6BAV99390
D8
W=40mils
D9
+5VS
+CRT_VCC
+R_CRT_VCC
F2
RB491D_SC59-3
1.1A_6VDC_FUSE
D6 change to SCS00002000
+3VS
CRT_R_1
2
FBMA-L11-160808-800LMT_0603
1
L25
2
FBMA-L11-160808-800LMT_0603
CRT_R_2
PCH_CRT_G
1
L27
CRT_G_1
2
FBMA-L11-160808-800LMT_0603
1
L26
2
FBMA-L11-160808-800LMT_0603
CRT_G_2
PCH_CRT_B
1
L28
CRT_B_1
2
FBMA-L11-160808-800LMT_0603
1
L29
2
FBMA-L11-160808-800LMT_0603
CRT_B_2
R473
R475
150_0402_1%
2
1
C505
R474
150_0402_1%
C506
2
2
10P_0402_50V8J
150_0402_1%
JCRT1
C507
C508
2
10P_0402_50V8J
C509
C510
2
2
22P_0402_50V8J
22P_0402_50V8J
22P_0402_50V8J
10P_0402_50V8J
1
C511
10P_0402_50V8J
6
11
1
7
12
2
8
13
3
9
14
4
10
15
5
C512
10P_0402_50V8J
2
C513
10P_0402_50V8J
1 10K_0402_5%
1
L33
2
MBC1608121YZF_0603
CRT_HSYNC_2
1
L34
2
MBC1608121YZF_0603
CRT_VSYNC_2
1
1
U22
Y
C516
10P_0402_50V8J
CRT_HSYNC_1
C514
DSUB_12
CRT_DET# <18>
C517
10P_0402_50V8J
C518 2
68P_0402_50V8J 1
74AHCT1G125GW_SOT353-5
DSUB_15
2
C519
68P_0402_50V8J
5
P
OE#
+CRT_VCC
U23
Y
CRT_VSYNC_1
2 0.1U_0402_16V4Z
PCH_CRT_VSYNC 2
@
R477
100K_0402_5%
3
<16> PCH_CRT_VSYNC
16
17
+CRT_VCC
C520 1
G
G
C-H_13-12201513CP
CONN@
100P_0402_50V8J
PCH_CRT_HSYNC2
R476 2
5
2 0.1U_0402_16V4Z
OE#
C515 1
<16> PCH_CRT_HSYNC
<16> PCH_CRT_B
1
L24
<16> PCH_CRT_G
PCH_CRT_R
<16> PCH_CRT_R
C501
0.1U_0402_16V4Z
74AHCT1G125GW_SOT353-5
+CRT_VCC
+3VS
PCH_CRT_DATA
1
5
PCH_CRT_CLK
2
<16> PCH_CRT_DATA
R743
2.2K_0402_5%
2
R742
2.2K_0402_5%
DSUB_12
Q19A
2N7002DW-T/R7_SOT363-6
DSUB_15
3
Q19B
2N7002DW-T/R7_SOT363-6
2009/5/12
Issued Date
Security Classification
2010/04/15
Deciphered Date
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date:
SCHEMATICS,MB A5892
Document Number
Rev
C
401826
Sheet
23
of
49
+3VS
+3VS
C648
HDMI@
C649
HDMI@
C650
HDMI@
+5VS
W=40mils
HDMI@ F1
1
2
OE#
1.1A_6VDC_FUSE
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
HDMI@
C651
0.1U_0402_16V4Z
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
450
420
450
460
340
400
400
420
0
0
0
0
0
2db
2db
0
0
-3db
-3db (default)
-4db
0
0
0
0
+3VS
+3VS
+3VS
<16> SDVO_SCLK
HDMI_CG0 3
HDMI_CG1 4
OC_S2
HDMI_CG2
HDMI@
R766
0_0402_5%
+3VS
HDMI_R_CK-
R746
HDMI@
100K_0402_5%
10
OE#
SCL_SINK
28
HDMI@
D12
CH751H-40PT_SOD323-2
HDMI_SCLK R749 1 HDMI@ 2 2.2K_0402_5% 1
2
+HDMI_5V_OUT
SDA_SINK
29
CG_0
CG_1
HPD_SINK
30
DDC_EN
32
EQ_0
EQ_1
34
35
HDMI_HPD
EQ_S1
HDMI_R_D2+
HDMI_CLK-
1 HDMI@ 2 2.2K_0402_5%
@
1
2 2.2K_0402_5%
1 HDMI@ 2 2.2K_0402_5%
@
1
2 2.2K_0402_5%
HPD#
SDA
SCL
0
0
1
1
0
1
0
1
HDMI_TX0-
12dB
9dB
6dB
3dB (default)
0_0402_5%
HDMI_R_CK-
2
3
0_0402_5%
HDMI_R_CK+
R762 1 HDMI@ 2
0_0402_5%
HDMI_R_D0-
L15
WCM-2012-900T_0805
@
4
IN_D4+
IN_D4-
48
47
PCH_TMDS_D2 <16>
PCH_TMDS_D2# <16>
HDMI_TX1+
HDMI_TX1-
16
17
OUT_D3+
OUT_D3-
IN_D3+
IN_D3-
45
44
PCH_TMDS_D1 <16>
PCH_TMDS_D1# <16>
HDMI_CLK+
HDMI_CLK-
19
20
OUT_D2+
OUT_D2-
IN_D2+
IN_D2-
42
41
HDMI_TX0+
HDMI_TX0-
22
23
OUT_D1+
OUT_D1-
IN_D1+
IN_D1-
39
38
1
5
12
18
24
27
31
36
37
43
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
HDMI_TX1-
HDMI@
HDMI_TX1+
HDMI_TX2-
1
2
R777
2.2K_0402_5%
PCH_TMDS_CK#
1 HDMI@ 2
R778
2.2K_0402_5%
R768
R770
1
L17
WCM-2012-900T_0805
@
4
HDMI_TX2+
3
HDMI@
R767 1 HDMI@ 2
L16
WCM-2012-900T_0805
@
4
PCH_TMDS_D0 <16>
PCH_TMDS_D0# <16>
R765 1
PCH_TMDS_CK <16>
PCH_TMDS_CK# <16>
PCH_TMDS_CK
49
R760 1
CG_2
GND
Equalization
OUT_D4+
OUT_D4-
<16>
20
21
22
23
SUYIN_100042MR019S153ZL
CONN@
R752 1 HDMI@ 2
1
L14
WCM-2012-900T_0805
@
4
+3VS
HDMI_CLK+
EQ1
HP_DET
+5V
DDC/CEC_GND
SDA
SCL
Reserved
CEC
CKGND
CK_shield GND
CK+
GND
D0GND
D0_shield
D0+
D1D1_shield
D1+
D2D2_shield
D2+
HDMI@
REXT
EQ0
HDMI_R_D0+
HDMI_R_D1-
HDMI Conn.
Change to DC232000900
20090917
CH751H-40PT_SOD323-2
HDMI_R_CK+
HDMI_R_D0-
HDMI_R_D1+
HDMI_R_D2-
D17
13
14
2
1
3
2N7002_SOT23
1
2
R773
20K_0402_5%
@
Q21
2
G
VCC3V
VCC3V
VCC3V
VCC3V
VCC3V
VCC3V
VCC3V
VCC3V
25
HDMI_TX2+
HDMI_TX2-
PCH_DPB_HPD
D
C652
HDMI@
0.1U_0402_16V4Z
HDMI_TX0+
R769
20K_0402_5%
@
1 HDMI@ 2
R771
0_0402_5%
HDMI_HPD
2
G
S
R764 1
@
2
2.2K_0402_5%
+3VS
OE#
2
11
15
21
26
33
40
46
LS_HDMI_DET
7
R761 1 HDMI@ 2 2.2K_0402_5%
SDVO_SDATA 8
R763 1 HDMI@ 2 2.2K_0402_5%
SDVO_SCLK 9
<16> SDVO_SDATA
U11
1
2
R759 HDMI@ 3.4K_0402_1%
LS_HDMI_DET
D
Q20
2N7002_SOT23
HDMI@
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
HDMI_SDATA
HDMI_SCLK
CG2
2.2K_0402_5%
1
2
@ R750
0
0
0
0
1
1
1
1
CG1
2.2K_0402_5%
1
2
HDMI@ R748
CG0
JHDMI1
HDMI_HPD
+HDMI_5V_OUT
C647
HDMI@
2
0.1U_0402_16V4Z
C644
HDMI@
C646
HDMI@
R745
10K_0402_5%
HDMI@
0.1U_0402_16V4Z
C645
HDMI@
0.1U_0402_16V4Z
+HDMI_5V_OUT
0.1U_0402_16V4Z
4
1
3
HDMI@
1 HDMI@ 2
1
R772 1
3
HDMI@
2
3
0_0402_5%
HDMI_R_D0+
0_0402_5%
HDMI_R_D1-
2
3
0_0402_5%
HDMI_R_D1+
0_0402_5%
HDMI_R_D2-
2
3
0_0402_5%
HDMI_R_D2+
is ASM1442
p/n: SA00003GT00
Security Classification
2009/4/15
Issued Date
Deciphered Date
2010/04/15
Title
SCHEMATICS,MB A5892
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Rev
C
401826
Date:
Sheet
1
24
of
49
+3VS
1
H13
H_3P0
@
H14
H_3P0
@ GNDA
H12
H_3P0
H11
H_3P0
H10
H_3P0
H9
H_3P0
H8
H_3P0
H7
H_3P0
H6
H_3P0
H4
H_3P0
H3
H_3P0
H2
H_3P0
H1
H_3P0
+5VS_HDD
0.1U_0402_16V4Z
1
C653
0.1U_0402_16V4Z
C654
C655
1000P_0402_50V7K
10U_0805_10V4Z
1
C656
C657
CL 4.0 mm
1U_0402_6.3V4Z
JHDD1
for AUDIO
<13> SATA_PTX_DRX_P0
<13> SATA_PTX_DRX_N0
H23
H_4P2
@
H24
H_4P2
@
H22
H_4P2
H21
H_4P2
<13> SATA_DTX_C_PRX_N0
<13> SATA_DTX_C_PRX_P0
C658 1
C659 1
2 0.01U_0402_16V7K
2 0.01U_0402_16V7K
SATA_PTX_C_DRX_P0
SATA_PTX_C_DRX_N0
C661 1
C660 1
2 0.01U_0402_16V7K
2 0.01U_0402_16V7K
SATA_DTX_PRX_N0
SATA_DTX_PRX_P0
Stand-off
FD8
FD7
H42
H_3P0N
H41
H_3P0X3P5N
@ JMINI1
GND
A+
AGND
BB+
GND
@
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
+3VS
H18
H_3P4
1
2
3
4
5
6
7
+5VS
R774
+5VS_HDD
2 0_0805_5%
FD5
V33
V33
V33
GND
GND
GND
V5
V5
V5
GND
Reserved
GND
V12
V12
V12
24
23
GND
GND
FD6
FIDUCIAL_C40M80
FIDUCIAL_C40M80
FIDUCIAL_C40M80
SANTA_192301-1
CONN@
@
FIDUCIAL_C40M80
0.1U_0402_16V4Z
1
C662
C663
1000P_0402_50V7K
10U_0805_10V4Z
1
C664
C665
1U_0402_6.3V4Z
JODD1
<13> SATA_PTX_DRX_P1
<13> SATA_PTX_DRX_N1
<13> SATA_DTX_C_PRX_N1
<13> SATA_DTX_C_PRX_P1
C666 1
C667 1
2 0.01U_0402_16V7K
2 0.01U_0402_16V7K
SATA_PTX_C_DRX_P1
SATA_PTX_C_DRX_N1
C668 1
C669 1
2 0.01U_0402_16V7K
2 0.01U_0402_16V7K
SATA_DTX_PRX_N1
SATA_DTX_PRX_P1
R775 1
+5VS
R776
@
2 1K_0402_1%
2 +5VS_ODD
0_0805_5%
1
2
3
4
5
6
7
GND
A+
AGND
BB+
GND
8
9
10
11
12
13
DP
+5V
+5V
MD
GND
GND
17
16
15
14
GND
GND
GND
GND
OCTEK_SLS-13SB1G_RV
CONN@
Issued Date
Security Classification
2009/5/12
2010/04/15
Deciphered Date
Title
SCHEMATICS,MB A5892
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Document Number
Date:
Rev
C
401826
Tuesday, June 22, 2010
G
Sheet
25
H
of
49
2
2
0.1U_0402_16V4Z
20090915 Add for 3G team
C1150
+3VS
0.1U_0402_16V4Z
1
C1151
4.7U_0805_10V4Z
47P_0402_50V8J
1
1
C1152
@
C38
2
2
0.1U_0402_16V4Z
20090915 Add for 3G team
C1157
0.1U_0402_16V4Z
PCH_PCIE_WAKE# R947 1
2 0_0402_5%
<14> MINI1_CLKREQ#
<14> CLK_PCIE_MINI1#
<14> CLK_PCIE_MINI1
1
3
5
7
9
11
13
15
1
3
5
7
9
11
13
15
2
4
6
8
10
12
14
16
2
4
6
8
10
12
14
16
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
3G@1
0_1206_5%
+3VS_WWAN
+3VS_WWAN
47P_0402_50V8J
1
@
C39
JMINI1
<15,27> PCH_PCIE_WAKE#
2
R946
+3VS
+3VS
+1.5VS
+3VS_WWAN
1
C1148
4.7U_0805_10V4Z
+1.5VS
47P_0402_50V8J
1
1
C1149
@
C37
C1153
3G@
4.7U_0805_10V4Z
C1154
3G@
0.1U_0402_16V4Z
+3VS
+ C1159
@
220U_6.3V_M_R17
+3VS_WWAN
+3VS
R952 1
<30> E51TXD_P80DATA
<30> E51RXD_P80CLK
0_0402_5%
2
E51TXD_P80DATA_R
E51RXD_P80CLK
53
54
55
56
PCH_SMBCLK <12,14,21>
PCH_SMBDATA <12,14,21>
2 0_0402_5%
Mini1_LED# <30>
(9~16mA)
1
2
3
4
5
6
7
8
9
10
11
12
WWAN_OFF#
ACES_87036-1001-CP
CONN@
R953
100K_0402_5%
WWAN_OFF# <30>
WWAN_LED# <30>
1
1
2
3
4
5
6
7
8
9
10
GND
GND
USB20_N12 <17>
USB20_P12 <17>
1 R14
USB20_N13 <17>
USB20_P13 <17>
USB20_N10 <17>
USB20_P10 <17>
R951
3G@
100K_0402_5%
+3VS_WWAN
G1
G2
G3
G3
PCH_SMBCLK
PCH_SMBDATA
2 0_0603_5%
2 0_0603_5%
JP4
WL_OFF# <30>
PLT_RST_BUF# <17>
+3VS
+3VALW
<14> PCIE_PTX_C_DRX_N2
<14> PCIE_PTX_C_DRX_P2
<14> PCIE_DTX_C_PRX_N2
<14> PCIE_DTX_C_PRX_P2
WL_OFF#
PLT_RST_BUF#
R949 1
R950 1
ACES_88910-5204
CONN@
Change to PU +3VS
+3VS 20091230
5.2 mm
Mini Card Power Rating
Power
Normal
Peak
Normal
+3VS
1000
750
+3V
330
250
+1.5VS
500
375
FAN1 Conn
+5VS
@C1160
@
C1160
1
10U_0805_10V4Z
2
U60
+VCC_FAN1
<30> EN_DFAN1
1
2
3
4
EN
VIN
VOUT
VSET
GND
GND
GND
GND
8
7
6
5
APL5607KI-TRG_SO8
C1166
10U_0805_10V4Z
1
2
+3VS
1
C1167
1000P_0402_50V7K
1
2
R956
10K_0402_5%
2
40mil
+VCC_FAN1
<30> FAN_SPEED1
1
JFAN1
1
2
3
4
ACES_85205-03001
CONN@
C1168
1000P_0402_50V7K
2009/5/12
Issued Date
Security Classification
2007/12/25
Deciphered Date
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date:
SCHEMATICS,MB A5892
Document Number
Rev
C
401826
Sheet
26
of
49
+3V_LAN
+3VALW
R901
60mil
0_1206_5%
1
C674
C675
1000P_0402_50V7K2
2
2
0.1U_0402_16V4Z
C676
2
0.1U_0402_16V4Z
+LAN_AVDDL
VDDC
VDDC
VDDC
XTALVDDH
14
AVDDH
30
AVDDH
36
27
33
39
AVDDL
AVDDL
AVDDL
2
1000P_0402_50V7K
1000P_0402_50V7K
+LAN_GPHYPLLVDDL
24
+LAN_XTALVDDH
+LAN_AVDDH
TRD3_N
37
LAN_MIDI3-
TRD3_P
38
LAN_MIDI3+
TRD2_N
35
LAN_MIDI2-
TRD2_P
34
LAN_MIDI2+
TRD1_N
31
LAN_MIDI1-
TRD1_P
32
LAN_MIDI1+
TRD0_N
29
LAN_MIDI0-
TRD0_P
28
LAN_MIDI0+
LAN_MIDI3- <28>
LAN_MIDI3+ <28>
LAN_MIDI2- <28>
SPROM_CLK
(EECLK)
SPROM_DOUT
(EEDATA)
On chip
AT24C02
+3V_LAN
LAN_MIDI2+ <28>
C1118 1
GPHY_PLLVDDL
For EMI
20091211
+LAN_PCIEPLLVDD 18
PCIE_PLLVDDL
21
PCIE_PLLVDDL
LAN_MIDI1- <28>
R902
1K_0402_1%
@
LAN_MIDI1+ <28>
LAN_MIDI0- <28>
LAN_MIDI0+ <28>
2
0.1U_0402_16V7K
<14> PCIE_PTX_C_DRX_P1
<14> PCIE_PTX_C_DRX_N1
R908 1
R909 1
R910 1
<15,26> PCH_PCIE_WAKE#
<30> EC_PME#
+3V_LAN
R911 1
<5,17,21,30> PLT_RST#
17
16
22
23
LAN_PME#
4
LAN_RESET# 2
20
19
2 0_0402_5%
2 0_0402_5%
2 4.7K_0402_5%
PCIE_TXD_P
PCIE_TXD_N
PCIE_RXD_P
PCIE_RXD_N
WAKE#
REST#
PCIE_REFCLK_P
PCIE_REFCLK_N
LINKLED#
48
SPD100LED#
47
SPD1000LED#
46
TRAFFICLED#
45
2
R904
0_0402_5%
2
R907
0_0402_5%
LAN_LINK# <28>
+LAN_XTALVDDH 1
C1121
+3VS
R912 1
2 1K_0402_5%
40
R913 1
2 10K_0402_5%
EECLK
44
SPROM_CLK
SR_LX
13
XTALO
LAN_XTALI
12
XTALI
SR_VFB
11
+1.2V_LAN_OUT
1
2
4.7UH_PG031B-4R7MS_1.1A_20%
LAN_RDAC
26
C1125
0.1U_0402_16V4Z
RDAC
SR_VDDP
1.24K_0402_1%
0.1U_0402_16V4Z
2
C1126
10U_0805_10V4Z
NC
C1129
0.1U_0402_16V4Z
L103
1
2
BLM18AG601SN1D_2P
C1128
+1.2V_LAN
4.7U_0603_6.3V6K
20mil
L104
+LAN_GPHYPLLVDDL
1
2
BLM18AG601SN1D_2P
1
1
C1131
C1132
0.1U_0402_16V4Z
49
BCM57780A0KMLG_QFN48_7X7
C1130
2
2
4.7U_0603_6.3V6K 0.1U_0402_16V4Z
CLKREQ#
0.1U_0402_16V4Z
+LAN_PCIEPLLVDD
1
C1127
+3V_LAN
1
9
20mil
PAD
<14> LAN_CLKREQ#
10
SR_VDD
L101
1
2
BLM18AG601SN1D_2P
B
+1.2V_LAN
1
R914
1
0.1U_0402_16V4Z
+LAN_AVDDH
1
1
C1123 C1124
L102
LAN_XTALO_R
20mil
LOW_PWR
+3V_LAN
L100
1
2
BLM18AG601SN1D_2P
+LAN_BIASVDDH 1
C1122
VMAIN_PRSINT
L99
1
2
BLM18AG601SN1D_2P
0.1U_0402_16V4Z
20mil
SPROM_DOUT
R906
1K_0402_1%
@
20mil
5
43
1
2
3
4
LAN_ACTIVITY# <28>
<14> CLK_PCIE_LAN
<14> CLK_PCIE_LAN#
EEDATA
A0
A1
NC
GND
AT24C02_SO8
R905
1K_0402_1%
2 0_0402_5%
MODE
VCC
WP
SCL
SDA
PCIE_DTX_PRX_P1
PCIE_DTX_PRX_N1
U59 @
8
7
6
5
0.1U_0402_16V7K
1
2 C1119
1
2 C1120
<14> PCIE_DTX_C_PRX_P1
<14> PCIE_DTX_C_PRX_N1
R903
1K_0402_1%
SPROM_CLK
SPROM_DOUT
2 0.1U_0402_16V4Z
@
4.7U_0603_6.3V6K
2
BIASVDDH
6
15
41
+LAN_BIASVDDH
VDDC
25
C1114
42
0.1U_0402_16V4Z
1
1
1
C1115 C1116
C1117
+1.2V_LAN
C1113
4.7U_0603_6.3V6K
2
2
0.1U_0402_16V4Z
U58
+3V_LAN
C1112
20mil
+LAN_AVDDL
1
C1133
0.1U_0402_16V4Z
LAN_XTALI
+1.2V_LAN
4.7U_0603_6.3V6K
L105
1
2
BLM18AG601SN1D_2P
C1134
+1.2V_LAN
4.7U_0603_6.3V6K
LAN_XTALO_R
A
R915
200_0402_1%
Y6
1
1
2 LAN_XTALO
2008/08/10
Issued Date
Security Classification
1
25MHZ_20PF_7A25000012
C1135
C1136
27P_0402_50V8J
27P_0402_50V8J
2
2009/08/10
Deciphered Date
Title
SCHEMATICS,MB A5892
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date:
Rev
C
401826
Sheet
27
of
49
LAN Connector
D
Change to SP050006B00
20091117
T1
<27> LAN_MIDI0+
<27> LAN_MIDI0-
LAN_MIDI0+
LAN_MIDI0-
1
2
3
TCT1
TD1+
TD1-
MCT1
MX1+
MX1-
24
23
22
RJ45_MIDI0+
RJ45_MIDI0-
<27> LAN_MIDI1+
<27> LAN_MIDI1-
LAN_MIDI1+
LAN_MIDI1-
4
5
6
TCT2
TD2+
TD2-
MCT2
MX2+
MX2-
21
20
19
RJ45_MIDI1+
RJ45_MIDI1-
<27> LAN_MIDI2+
<27> LAN_MIDI2-
LAN_MIDI2+
LAN_MIDI2-
7
8
9
TCT3
TD3+
TD3-
MCT3
MX3+
MX3-
18
17
16
RJ45_MIDI2+
RJ45_MIDI2-
<27> LAN_MIDI3+
<27> LAN_MIDI3-
LAN_MIDI3+
LAN_MIDI3-
10
11
12
TCT4
TD4+
TD4-
MCT4
MX4+
MX4-
15
14
13
RJ45_MIDI3+
RJ45_MIDI3-
C1142
0.1U_0402_16V4Z
2
2
R920
75_0402_1%
RJ45_GND
LAN_LINK#
R919
75_0402_1%
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
0.1U_0402_16V4Z
C1138 68P_0402_50V8J
@
2
1
R918
75_0402_1%
C1141
R917
75_0402_1%
C1140
C1139
1
1K_0402_5%
220P_0402_50V7K
C1137
<27> LAN_LINK#
350UH_IH-037-2
C
2
R916
+3V_LAN
+3V_LAN
2
R921
40mil
1
1K_0402_5%
220P_0402_50V7K
C1143
Green LED+
10
Green LED-
RJ45_MIDI0+
PR1+
RJ45_MIDI0-
PR1-
RJ45_MIDI1+
PR2+
RJ45_MIDI2+
PR3+
RJ45_MIDI2-
PR3-
RJ45_MIDI1-
PR2-
RJ45_MIDI3+
PR4+
RJ45_MIDI3-
PR4-
LAN_ACTIVITY#
<27> LAN_ACTIVITY#
JRJ45
2
@
11
Yellow LED+
12
Yellow LED-
68P_0402_50V8J
14
13
SHLD1
SHLD2
SANTA_130451-K
CONN@
1
C1144
RJ45_GND
LANGND
1
C1145
1000P_1206_2KV7K
1
C1146
40mil
C1147
4.7U_0603_6.3V6K
0.1U_0402_16V4Z
B
Security Classification
2008/08/10
Issued Date
Deciphered Date
2009/08/10
Title
SCHEMATICS,MB A5892
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Rev
C
401826
Date:
Sheet
1
28
of
49
C740
+USB_VCCA
80mil
GND
IN
IN
EN#
R823
100K_0402_5%
8
7
6
5
OUT
OUT
OUT
FLG
U13
1
2
3
4
+3VALW
+5VALW
1
2
R824
10K_0402_5%
TPS2061DRG4_SO8
4.7U_0805_10V4Z
2
<35> SYSON#
USB_OC#2 <17>
1
Change to SA00002XX00
20090922
C741
0.1U_0402_16V4Z
SYSON#
@ D13
CH3
Vp
CH2
Vn
USB20_N1_1
+USB_VCCA
W=100mils
+USB_VCCA
GND
GND
8
7
6
5
4
3
2
1
C744
4.7U_0805_10V4Z
1
2
10
9
8
7
6
5
4
3
2
1
220U_6.3V_M_R17
USB20_P1_1
CH4
CH1
R827 1
USB20_N9
USB20_P9
C743
2
470P_0402_50V7K
USB Conn.
CM1293-04SO_SOT23-6
5IN1_LED# <32>
USB20_N9 <17>
USB20_P9 <17>
2 0_0402_5%
(Port 1)
JUSB1
USB20_N1
<17> USB20_N1
ACES_85201-08051
CONN@
C64
2
+USB_VCCA
+3VS
JCR1
USB20_P1
<17> USB20_P1
1
4
1
2
3
4
5
6
7
8
USB20_N1_1
USB20_P1_1
@L7
@
L7 WCM2012F2S-900T04_0805
1
2
R828
0_0402_5%
L7 change to SM070001600
20091230
VBUS
DD+
GND
GND
GND
GND
GND
SUYIN_020133GB004M51PZR
CONN@
U15
C745
1
2
3
4
GND
IN
IN
EN#
+USB_VCCB
80mil
OUT
OUT
OUT
FLG
8
7
6
5
TPS2061DRG4_SO8
4.7U_0805_10V4Z
2
Bluetooth Conn.
R829
100K_0402_5%
2
+5VALW
+3VALW
1
2
R830
10K_0402_5%
Change to SA00002XX00
20090922
USB_OC#0 <17>
1
C746
0.1U_0402_16V4Z
SYSON#
+3VALW
2
10K_0402_5%
(Port 0,2)
1U_0603_10V4Z
Q23
AO3413_SOT23-3
W=40mils
+BT_VCC
0.1U_0402_16V4Z
2
C750
+USB_VCCB
JUSB2
C751
C749
USB/B Conn.
C748
1
R831
<30> BT_ON#
0.1U_0402_16V4Z
2
C747
+3VS
13
14
4.7U_0805_10V4Z
2
2
0.1U_0402_16V4Z
R832
300_0603_5%
1
2
3
4
5
6
7
8
9
10
11
12
USB20_N0
USB20_P0
USB20_N2
USB20_P2
USB20_N0 <17>
USB20_P0 <17>
USB20_N2 <17>
USB20_P2 <17>
ACES_85201-1205N
CONN@
Q24
2N7002_SOT23
2
G
GND
GND
1
2
3
4
5
6
7
8
9
10
11
12
+BT_VCC
JBT1
8
7
6
5
4
3
2
1
<17> USB20_P11
<17> USB20_N11
8 GND
7
6
5
4
3
2
1 GND
10
2009/5/12
Issued Date
9
Security Classification
2009/12/31
Deciphered Date
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
ACES_87213-0800G
CONN@
Date:
SCHEMATICS,MB A5892
Document Number
Rev
C
401826
Sheet
29
of
49
For EC Tools
+3VALW
2
1
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
1
1
2
C752
C757
C753
C754
C755
2
2
0.1U_0402_16V4Z
2
2
0.1U_0402_16V4Z
+3VALW_EC
1
1
1000P_0402_50V7K
C756
KSI[0..7]
JP3
KSO[0..17] <31>
1
2
3
4
C758
1
2
3
4
E51RXD_P80CLK
E51TXD_P80DATA
ACES_85205-0400
@
0.1U_0402_16V4Z
2
C762
1 47K_0402_5%
2
<5,17,21,27> PLT_RST#
<18> EC_SCI#
<15> PM_CLKRUN#
0.1U_0402_16V4Z
+3VALW
55
56
57
58
59
60
61
62
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
81
82
KSI0/GPIO30
KSI1/GPIO31
KSI2/GPIO32
KSI3/GPIO33
KSI4/GPIO34
KSI5/GPIO35
KSI6/GPIO36
KSI7/GPIO37
KSO0/GPIO20
KSO1/GPIO21
KSO2/GPIO22
KSO3/GPIO23
KSO4/GPIO24
KSO5/GPIO25 Int. K/B
KSO6/GPIO26 Matrix
KSO7/GPIO27
KSO8/GPIO28
KSO9/GPIO29
KSO10/GPIO2A
KSO11/GPIO2B
KSO12/GPIO2C
KSO13/GPIO2D
KSO14/GPIO2E
KSO15/GPIO2F
KSO16/GPIO48
KSO17/GPIO49
EC_SMB_CK1
EC_SMB_DA1
EC_SMB_CK2
EC_SMB_DA2
77
78
79
80
SCL1/GPIO44
SDA1/GPIO45
SCL2/GPIO46
SDA2/GPIO47
2 EC_SMB_CK1
2.2K_0402_5%
2 EC_SMB_DA1
2.2K_0402_5%
1
R839
1
R840
1
R842
2 LID_SW#
100K_0402_5%
1
R843
1
R844
2 KSO1
47K_0402_5%
2 KSO2
47K_0402_5%
2 EC_PME#
10K_0402_5%
+3VS
1
R605
B
1
R852
1
R53
1
R54
1
R51
@
@
2 GFX_CORE_PWRGD
10K_0402_5%
<37>
<37>
<14>
<14>
20090915 Add
2 LOCAL_DIM
100K_0402_5%
2 COLOR_ENG_EN
100K_0402_5%
E51TXD_P80DATA
2
100K_0402_5%
<15> PM_SLP_S3#
<15> PM_SLP_S5#
<18> EC_SMI#
<15> EC_ACIN
<26> Mini1_LED#
<22> LOCAL_DIM
<22> COLOR_ENG_EN
<22> INVT_PWM
<26> FAN_SPEED1
<29> BT_ON#
<26> E51TXD_P80DATA
<26> E51RXD_P80CLK
<32> ON/OFF
<32> PWR_SUSP_LED
<32> WLAN_LED#
EC_CRY2
2
0_0402_5%
1
@ R13
EC_CRY1
OSC
OSC
2
122
123
SDICS#/GPXOA00
SDICLK/GPXOA01
SDIDO/GPXOA02
SDIDI/GPXID0
97
98
99
109
3S/4S#
65W/90W#
SPIDI/RD#
SPIDO/WR#
SPICLK/GPIO58
SPICS#
119
120
126
128
EC_SI_SPI_SO
EC_SO_SPI_SI
EC_SPICLK
EC_SPICS#/FSEL#
SM Bus
X2
32.768KHZ_12.5PF_Q13MC14610002
2
AD_BID0
C
R841
8.2K_0402_5%
Rb
TP_CLK <31>
TP_DATA <31>
LID_SW#
EC_RSMRST#/GPXO03
EC_LID_OUT#/GPXO04
EC_ON/GPXO05
EC_SWI#/GPXO06
ICH_PWROK/GPXO06
GPO
BKOFF#/GPXO08
WL_OFF#/GPXO09
GPXO10
GPXO11
100
101
102
103
104
105
106
107
108
EC_RSMRST#
EC_LID_OUT#
EC_ON
EC_SWI#
EC_PWROK
BKOFF#
WL_OFF#
PM_SLP_S4#/GPXID1
ENBKL/GPXID2
GPXID3
GPXID4
GPXID5
GPXID6
GPXID7
110
112
114
115
116
117
118
V18R
124
2
0.1U_0402_16V4Z
2
4.7K_0402_5%
2
4.7K_0402_5%
TP_DATA
1
R845
1
R847
+3VALW
3S/4S#
WWAN_OFF# <26>
PCH_TEMP_ALERT# <18,21>
FSTCHG <39>
BATT_Blue_LED# <32>
3G_LED# <32>
BATT_Amber_LED# <32>
PWR_LED <32>
SYSON <35,42>
VR_ON <45>
ACIN <32,35,36>
PWR_LED
SYSON
VR_ON
ACIN
10/1 EC Recommand
65W/90W#
BATT_TEMP
BATT_OVP
ACIN
EC_RSMRST# <15>
EC_LID_OUT# <14>
EC_ON <32>
EC_SWI# <15>
EC_PWROK <15>
BKOFF# <22>
WL_OFF# <26>
2
R848
1
100K_0402_5%
2
R849
1
100K_0402_5%
2
C767
2
C768
2
C769
1
100P_0402_50V8J
1
100P_0402_50V8J
1
100P_0402_50V8J
PM_SLP_S4# <15>
ENBKL <16>
EAPD <33>
SUS_PWR_ACK <15>
SUSP# <35,39,41,43>
PBTN_OUT# <5,15,21>
EC_PME# <27>
ENBKL
EAPD
SUS_PWR_ACK
SUSP#
PBTN_OUT#
EC_PME#
TP_CLK
EC_SI_SPI_SO <31>
EC_SO_SPI_SI <31>
EC_SPICLK <31>
EC_SPICS#/FSEL# <31>
3G_LED#
KB926QFD3_LQFP128_14X14
C763
+5VS
LID_SW# <32>
3S/4S# <39>
65W/90W# <39>
C766
4.7U_0805_10V4Z
20mil
L9
ECAGND 2
1
FBMA-L11-160808-800LMT_0603
Security Classification
1.Use crystal X2,remove R13.
2.Use PCH_SUSCLK,remove X1.
20091103
2009/4/15
Issued Date
Deciphered Date
2010/04/15
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date:
R838
100K_0402_5%
Ra
EC_MUTE# <34>
GFX_CORE_PWRGD <44>
WWAN_LED# <26>
TP_CLK
TP_DATA
WWAN_OFF#
PCH_TEMP_ALERT#
FSTCHG
XCLK1
XCLK0
15P_0402_50V8J
DAC_BRIG <22>
EN_DFAN1 <26>
IREF <39>
CALIBRATE# <39>
EN_DFAN1
IREF
CALIBRATE#
73
74
89
90
91
92
93
95
121
127
GPI
C761
@
2
0.1U_0402_16V4Z
+3VALW
CIR_RX/GPIO40
CIR_RLC_TX/GPIO41
FSTCHG/SELIO#/GPIO50
BATT_CHGI_LED#/GPIO52
CAPS_LED#/GPIO53
BATT_LOW_LED#/GPIO54
SUSP_LED#/GPIO55
SYSON/GPIO56
VR_ON/XCLK32K/GPIO57
AC_IN/GPIO59
GPIO
PM_SLP_S3#/GPIO04
PM_SLP_S5#/GPIO07
EC_SMI#/GPIO08
LID_SW#/GPIO0A
SUSP#/GPIO0B
PBTN_OUT#/GPIO0C
GPIO
EC_PME#/GPIO0D
EC_THERM#/GPIO11
FAN_SPEED1/FANFB1/GPIO14
FANFB2/GPIO15
EC_TX/GPIO16
EC_RX/GPIO17
ON_OFF/GPIO18
PWR_LED#/GPIO19
NUMLED#/GPIO1A
C765
EC_MUTE#
GFX_CORE_PWRGD
WWAN_LED#
NC
1
1
NC
15P_0402_50V8J
6
14
15
16
17
18
19
25
28
29
30
31
32
34
36
EC_CRY2
C764
EC_CRY1
EC_CRY2
83
84
85
86
87
88
GND
GND
GND
GND
GND
<15> PCH_SUSCLK
PM_SLP_S3#
PM_SLP_S5#
EC_SMI#
EC_ACIN
Mini1_LED#
LOCAL_DIM
COLOR_ENG_EN
INVT_PWM
FAN_SPEED1
BT_ON#
E51TXD_P80DATA
E51RXD_P80CLK
ON/OFF
PWR_SUSP_LED
WLAN_LED#
PSCLK1/GPIO4A
PSDAT1/GPIO4B
PSCLK2/GPIO4C
PSDAT2/GPIO4D
TP_CLK/PSCLK3/GPIO4E
TP_DATA/PSDAT3/GPIO4F
R835
NEWX0@
0_0402_5%
Rd
BATT_TEMP <37>
BATT_OVP <39>
ADP_I <39>
2 PCH_TEMP_ALERT#
2.2K_0402_5%
EC_SMB_CK1
EC_SMB_DA1
EC_SMB_CK2
EC_SMB_DA2
DAC_BRIG/DA0/GPIO3C
EN_DFAN1/DA1/GPIO3D
IREF/DA2/GPIO3E
DA3/GPIO3F
68
70
71
72
PS2 Interface
11
24
35
94
113
1
R850
1
R851
BATT_TEMP/AD0/GPIO38
BATT_OVP/AD1/GPIO39
ADP_I/AD2/GPIO3A
Input
AD3/GPIO3B
AD4/GPIO42
SELIO2#/AD5/GPIO43
DA Output
KSI0
KSI1
KSI2
KSI3
KSI4
KSI5
KSI6
KSI7
KSO0
KSO1
KSO2
KSO3
KSO4
KSO5
KSO6
KSO7
KSO8
KSO9
KSO10
KSO11
KSO12
KSO13
KSO14
KSO15
KSO16
KSO17
BATT_TEMP
BATT_OVP
ADP_I
AD_BID0
AD_ProjectID
AD_ProjectID
R837 2
AD
BEEP# <33>
ME_OVERRIDE <13>
ACOFF <39,40>
ECAGND
2
1
C759 0.01U_0402_16V7K
63
64
65
66
75
76
AGND
+3VALW
PWM Output
BEEP#
ME_OVERRIDE
ACOFF
PCICLK
PCIRST#/GPIO05
ECRST#
SCI#/GPIO0E
CLKRUN#/GPIO1D
21
23
26
27
EC_RST#
EC_SCI#
12
13
37
20
38
<17> CLK_PCI_LPC
INVT_PWM/PWM1/GPIO0F
BEEP#/PWM2/GPIO10
FANPWM1/GPIO12
ACOFF/FANPWM2/GPIO13
GA20/GPIO00
KBRST#/GPIO01
SERIRQ#
LFRAME#
LAD3
LAD2
LAD1
LAD0 LPC & MISC
R834
PEW51@
100K_0402_5%
Rc
1
2
3
4
5
7
8
10
69
R836
10_0402_5%
2
1
EC_GA20
EC_KBRST#
SERIRQ
LPC_FRAME#
LPC_AD3
LPC_AD2
LPC_AD1
LPC_AD0
AVCC
VCC
VCC
VCC
VCC
VCC
VCC
C760
10P_0402_50V8J
2
1
<18> EC_GA20
<18> EC_KBRST#
<13> SERIRQ
<13> LPC_FRAME#
<13> LPC_AD3
<13> LPC_AD2
<13> LPC_AD1
<13> LPC_AD0
+3VALW
67
9
22
33
96
111
125
U16
+3VALW
KSI[0..7] <31>
KSO[0..17]
1000P_0402_50V7K
ECAGND
1
R833
0_0805_5%
L8
FBMA-L11-160808-800LMT_0603
1
2 +EC_VCCA
SCHEMATICS,MB A5892
Document Number
Rev
C
401826
Tuesday, June 22, 2010
Sheet
1
30
of
49
To TP/B Conn.
<30>
(Right)
LEFT_BTN#
28
27
G2
G1
C771
100P_0402_50V8J
C772
100P_0402_50V8J
D14
PJDLC05C_SOT23-3
RIGHT_BTN#
2
TP_DATA
D16
PJDLC05C_SOT23-3
7
8
ACES_85201-0605N
CONN@
+5VS
KSO0
KSO1
KSO2
KSO3
KSO4
KSO5
KSO6
KSO7
KSO8
KSO9
KSO10
KSO11
KSO12
KSO13
KSO14
KSO15
KSO16
KSO17
KSI0
KSI1
KSI2
KSI3
KSI4
KSI5
KSI6
KSI7
1
2
3
4
5
6
GND
GND
LEFT_BTN# 3
SW1
SMT1-05-A_4P
1
RIGHT_BTN# 3
SW2
SMT1-05-A_4P
1
C773
0.1U_0402_16V4Z
5
6
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
1
2
3
4
5
6
5
6
KSO0
KSO1
KSO2
KSO3
KSO4
KSO5
KSO6
KSO7
KSO8
KSO9
KSO10
KSO11
KSO12
KSO13
KSO14
KSO15
KSO16
KSO17
KSI0
KSI1
KSI2
KSI3
KSI4
KSI5
KSI6
KSI7
TP_CLK
TP_DATA
LEFT_BTN#
RIGHT_BTN#
<30> TP_CLK
<30> TP_DATA
JKB1
(Left)
TP_CLK
JTP1
+5VS
<30>
KSO[0..17]
KSI[0..7]
KSO[0..17]
KSI[0..7]
ACES_88747-2601
CONN@
KSO15
C775 1
100P_0402_50V8J
KSO14
C777 1
100P_0402_50V8J
KSO13
C778 1
100P_0402_50V8J
KSO12
C780 1
100P_0402_50V8J
KSI0
C783 1
100P_0402_50V8J
100P_0402_50V8J
KSO16
C774 1
100P_0402_50V8J
KSO17
C776 1
100P_0402_50V8J
KSO7
C779 1
100P_0402_50V8J
KSO6
C781 1
100P_0402_50V8J
KSO5
C782 1
100P_0402_50V8J
KSO4
C784 1
100P_0402_50V8J
KSO3
C787 1
100P_0402_50V8J
KSI4
C789 1
100P_0402_50V8J
KSO2
C790 1
100P_0402_50V8J
KSO1
C792 1
100P_0402_50V8J
+3VALW
1
R853
2
0_0603_5%
C770 1
U30
KSO11
C785 1
KSO10
C786 1
100P_0402_50V8J
KSI1
C788 1
100P_0402_50V8J
2 0.1U_0402_16V4Z
+SPI_VCC
KSI2
C791 1
100P_0402_50V8J
KSO9
C793 1
100P_0402_50V8J
KSI3
C794 1
100P_0402_50V8J
KSO0
C795 1
100P_0402_50V8J
KSO8
C796 1
100P_0402_50V8J
KSI5
C797 1
100P_0402_50V8J
KSI6
C798 1
100P_0402_50V8J
KSI7
C799 1
100P_0402_50V8J
<30> EC_SPICS#/FSEL#
+3VALW
R854 1
R856 1
EC_SPICS#/FSEL#
2 4.7K_0402_5% SPI_WP#
2 4.7K_0402_5% SPI_HOLD#
1
3
7
4
CE#
WP#
HOLD#
VSS
VDD
SCK
SI
SO
8
6
5
2
EC_SPICLK_R
R855 1
R857 1
R858 1
2 0_0402_5%
2 0_0402_5%
2 0_0402_5%
EC_SPICLK <30>
EC_SO_SPI_SI <30>
EC_SI_SPI_SO <30>
MX25L8005M2C-15G_SOP8
U31
EC_SPICS#/FSEL#
SPI_WP#
SPI_HOLD#
1
3
7
4
CS#
WP#
HOLD#
GND
VCC
SCLK
SI
SO
8
6
5
2
+SPI_VCC
EC_SPICLK_R
EC_SO_SPI_SI
EC_SI_SPI_SO
@
EC_SPICLK_R
For EMI
Close to U31
1
R339
@
2
1
10_0402_5% C556
2
10P_0402_50V8J
MX25L512AMC-12G_SO8
To BTN/B Conn.
KSO0
KSO3
KSI1
WL_BTN#
Program_BTN#
KSI2
T/P lock_BTN#
KSI3
Back up_BTN#
KSI4
BT_BTN#
KSI5
Power save_BTN#
Volum up_BTN#
Volum down_BTN#
Issued Date
Security Classification
2009/5/12
Deciphered Date
2009/12/31
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
C
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date:
SCHEMATICS,MB A5892
Document Number
Rev
C
401826
Tuesday, June 22, 2010
Sheet
31
of
49
Power Button
+3VALW
R859
LED/B LEFT
51ON#
51ON# <36>
R860
1
EC_ON
2
<30> EC_ON
D15
change to SC600000B00
S 2N7002_SOT23
+3VALW
LID_SW# <30>
LID_SW#
ACIN#
3G_LED#
WLAN_LED#
MEDIA_LED#
3G_LED# <30>
WLAN_LED# <30>
+3VS
PWR_LED#
ON/OFFBTN#
ACES_85201-1005N
CONN@
Q25
2
G
+3VS
JLED2
1
2
3
4
5
6
7
8
9
10
11
12
1
2
3
4
5
6
7
8
9
10
GND
GND
1
2
3
4
5
6
7
8
9
10
11
12
+3VALW
LID_SW#
+3VS
@R864
@
R864
3G_LED#
WLAN_LED#
MEDIA_LED#
10K_0402_5%
Q14A
2N7002DW-T/R7_SOT363-6
1
DAN202UT106_SC70-3
1
2
3
4
5
6
7
8
9
10
GND
GND
+3VS
PWR_LED#
ON/OFFBTN#
<29> 5IN1_LED#
SATA_LED#
<13> SATA_LED#
ACES_85201-1005N
CONN@
MEDIA_LED#
Q14B
2N7002DW-T/R7_SOT363-6
ON/OFF <30>
ON/OFFBTN#
LED/B RIGHT
JLED1
100K_0402_5%
D15
+3VS
10K_0402_5%
LED1
PWR_LED#
LED2
+3VALW
1 7080@ 2
2
R620
3.9K_0402_5%
@
Q16
2N7002_SOT23
2
G
<30,35,36> ACIN
HT-191NB5_BLUE
1 7080@ 2
2
R619
2.2K_0402_5%
ACIN#
+3VS
PWR_SUSP_LED#
HT-191UD5_AMBER
6
PWR_LED#
Q36A
2N7002DW-T/R7_SOT363-6
LED3
BATT_Blue_LED#
<30> PWR_LED
BATT_Blue_LED# <30>
1 7080@ 2
2
R621
2.2K_0402_5%
+3VALW
R865
HT-191NB5_BLUE
10K_0402_5%
BATT_Amber_LED#
PWR_SUSP_LED#
BATT_Amber_LED# <30>
3
1 7080@ 2
2
R622
3.9K_0402_5%
LED4
HT-191UD5_AMBER
Q36B
2N7002DW-T/R7_SOT363-6
5
1
<30> PWR_SUSP_LED
NEW70 / 80
R619/R621 to 2.2Kohm
R620/R622 to 3.9kohm
20091116
R866
10K_0402_5%
2009/5/12
Issued Date
Security Classification
2009/12/31
Deciphered Date
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date:
SCHEMATICS,MB A5892
Document Number
Rev
C
401826
Sheet
32
of
49
GND
0.1U_0402_16V4Z
OUT
BYP
4.75V
+VDDA
SHDN
G9191-475T1U_SOT23-5
@
1
2
C291
0.01U_0402_25V7K
@
C679 1
<30> BEEP#
1U_0402_6.3V4Z
C680 1
<13> PCH_SPKR
1U_0402_6.3V4Z
R643
C
2
2
B
560_0402_5%
1
R646
C678
1
1U_0402_6.3V4Z
Q42
1
R644
2
2.4K_0402_1%
2SC2411KT146_SOT23-3
560_0402_5%
1K_0402_1%
1
INT_MIC
C259
C279
MIC2_C_L
2
4.7U_0603_6.3V6K
MIC2_C_R
2
4.7U_0603_6.3V6K
1
1
C259/C279/C692/C693
Change to SE107475K80
20091216
0603 type
MIC2_VREFO
MIC1_L
C692
MIC1_R
C693
MIC1_C_L
2
4.7U_0603_6.3V6K
MIC1_C_R
2
4.7U_0603_6.3V6K
MONO_IN
1
1
2
1
LOUT1_L
35
AMP_LEFT
LOUT_R
36
AMP_RIGHT
16
MIC2_L
LOUT2_L
39
17
MIC2_R
LOUT2_R
41
23
LINE1_L
SPDIFO2
45
24
LINE1_R
DMIC_CLK1/2
46
18
LINE1_VREFO
NC
43
20
LINE2_VREFO
DMIC_CLK3/4
44
19
MIC2_VREFO
21
MIC1_L
22
MIC1_R
12
PCBEEP_IN
<34> MIC_PLUG#
<34> HP_PLUG#
R672 2
R668 2
<30> EAPD
1 20K_0402_1%
1 5.11K_0402_1%
SENSE_A
SENSE_B
1
R671
2
0_0402_5%
BITCLK
SDATA_IN
MONO_OUT
37
CBP
29
CPVEE
31
MIC1_VREFO
28
HPOUT_R
32
CBN
30
RESET#
SYNC
SDATA_OUT
2
3
13
34
GPIO0/DMIC_DATA1/2
GPIO1/DMIC_DATA3/4
SENSE A
SENSE B
47
EAPD
48
4
7
SPDIFO1
DVSS1
DVSS2
2
0_0805_5%
GNDA
C280
10U_0805_10V4Z
AMP_LEFT <34>
272@amp
AMP_RIGHT <34>
1
R336
2 C231
22P_0402_50V8J
2
1
0_0402_5%
For EMI
HDA_BITCLK_AUDIO
HDA_SDIN0_AUDIO
1
R301
2
33_0402_5%
<13>
HDA_SDIN0 <13>
2.2U_0402_6.3VM
C277 1
10mil
MIC1_VREFO
HP_RIGHT
VREF
27
CODEC_VREF
JDREF
40
R651 1
HPOUT_L
33
AVSS1
AVSS2
26
42
HP_LEFT
HP_RIGHT <34>
1
C274
2
10mil
2 20K_0402_1%
C700 1
C701 1
MIC2_VREFO
2.2U_0402_6.3VM
2 0.1U_0402_16V4Z
2 10U_0805_10V4Z
Int. MIC
AGND
For EMI
15mil
JP1
ALC272X-GR_LQFP48_7X7
<BOM Structure>
DGND
1
R648
0.1U_0402_16V4Z
LINE2_R
<13> HDA_SDOUT_AUDIO
2
0_0805_5%
LINE2_L
10
<13> HDA_SYNC_AUDIO
15
11
L21 1
2
MBC1608121YZF_0603
1
C233
14
<13> HDA_RST_AUDIO#
1
R647
1
2
1
2
G1
G2
3
4
R673
2.2K_0402_5%
15mil
INT_MIC_L
L53
INT_MIC_R
2
FBMA-L11-160808-700LMT_2P
ACES_88266-02001
CONN@
C702
220P_0402_50V7K
INT_MIC_R R335 2
C234
+3VS_DVDD
1
External MIC
AVDD1
2
0_0805_5%
U36
DVDD
2
0.1U_0402_16V4Z
DVDD_IO
38
1
R645
GND
0.1U_0402_16V4Z
C278
25
10mil
AVDD2
C276
10U_0805_10V4Z
GNDA
40mil
+VDDA
2
0_0805_5%
2
+AVDD_HDA
1
R640
GND
HD Audio Codec
0.1U_0402_16V4Z
1
1
C258
2
0_0805_5%
MONO_IN
D22
CH751H-40PT_SOD323-2
L18 1
2
FBMA-L11-160808-800LMT_0603
1
R639
IN
2
0_0805_5%
C301
1
R637
R638
20K_0402_5%
2
C300
R641
10K_0402_5%
40mil
L20 1 @
2
FBMA-L11-201209-221LMA30T_0805
U14
60mil
0.1U_0402_16V4Z
+5VAMP
L19 1
2
FBMA-L11-201209-221LMA30T_0805
+3VS
2
0_0805_5%
+5VAMP
+5VS
1
R334
@
D23
PJDLC05C_SOT23-3
A
2008/08/10
Issued Date
Security Classification
Change to SCA00001100
20090921
2009/08/10
Deciphered Date
Title
SCHEMATICS,MB A5892
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Rev
C
401826
Date:
Sheet
33
of
49
Ri
90k
70k
45k
25k
0.1U_0402_16V4Z
1
10 dB
C706
2
R678
100K_0402_5%
VDD
PVDD1
PVDD2
1
R680
C709 1
<33> AMP_LEFT
C710
2
1
0.47U_0603_10V7K R683
2 0.47U_0603_10V7K
AMP_C_LEFT
2
0_0603_5%
EC_MUTE#
19
GAIN1
ROUT+
18
SPKR+
ROUT-
14
SPKR-
LOUT+
SPKL+
LOUT-
SPKL-
RIN-
GAIN0
GAIN1
@ R681
100K_0402_5%
R682
100K_0402_5%
LIN+
LIN-
NC
12
BYPASS
10
SHUTDOWN
GND5
GND1
GND2
GND3
GND4
<30> EC_MUTE#
GAIN0
AMP_C_RIGHT 17
2
0_0603_5%
RIN+
C707
2
0.47U_0603_10V7K
2 0.47U_0603_10V7K
@ R679
100K_0402_5%
+5VAMP
2
1
C705
10U_0805_10V4Z
<33> AMP_RIGHT
U37
C708 1
+5VAMP
16
15
6
C711
0.47U_0603_10V7K
21
20
13
11
1
TPA6017A2PWPR_TSSOP20
C712
330P_0402_50V7K
<33> HP_LEFT
R686 1
2 56.2_0603_1%
HPOUT_L_1
<33> HP_RIGHT
R685 1
2 56.2_0603_1%
HPOUT_R_1
1
L55
1
L56
330P_0402_50V7K
1
Headphone Out
JHP1
1
2
2 HPOUT_L_2
FBMA-L11-160808-700LMT_2P
2 HPOUT_R_2
FBMA-L11-160808-700LMT_2P
3
4
HP_PLUG#
<33> HP_PLUG#
MIC1_VREFO
Left Side
D27
CH751H-40PT_SOD323-2
SPK_R+
SPK_R-
2 0_0603_5%
2 0_0603_5%
1
2
3
4
R694 1
<33> MIC1_R
R695 1
MIC1_L_1
2
1K_0603_1%
MIC1_R_1
2
1K_0603_1%
1
2
G1
G2
MIC1_L_R
1
2
MIC1_R_R
C715
220P_0402_50V7K
MIC_PLUG#
<33> MIC_PLUG#
@
D30
PJDLC05C_SOT23-3
SINGA_2SJ-A960-C01
CONN@
ACES_88266-02001
CONN@
@
D25
PJDLC05C_SOT23-3
L57 1
2
FBMA-L11-160808-700LMT_2P
L58 1
2
FBMA-L11-160808-700LMT_2P
C714
220P_0402_50V7K
JMIC1
4.7K_0402_5%
JSPK2
SPKR+ R690 1
SPKR- R691 1
<33> MIC1_L
MIC JACK
R693
2
R692
4.7K_0402_5%
Right Side
@
D24
PJDLC05C_SOT23-3
1
ACES_88266-02001
CONN@
@
D26
PJDLC05C_SOT23-3
Headphone Out
D28
CH751H-40PT_SOD323-2
G1
G2
3
4
SINGA_2SJ-0960-C01
CONN@
HP_PLUG#
1
2
20mil
1
2
SPK_L+
SPK_L-
2 0_0603_5%
2 0_0603_5%
R688 1
R689 1
MIC_PLUG#
JSPK1
SPKL+
SPKL-
2008/08/10
Issued Date
Security Classification
2009/08/10
Deciphered Date
Title
SCHEMATICS,MB A5892
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Rev
C
401826
Date:
Sheet
34
of
49
+5VALW
+5VALW
SUSP
2
470_0603_5%
1
1
+1.05VS
SYSON#
<29> SYSON#
@ JUMP_43X118
PJ12
2 2
1 1
Q57A
@ JUMP_43X118
SYSON
<30,42> SYSON
2N7002DW-T/R7_SOT363-6
1
+1.05VS_VTT
R933
R934
100K_0402_5%
Q56B
2N7002DW-T/R7_SOT363-6
5VS_GATE
SUSP
2
1
R935
200K_0402_5%
+VSB
SI4800BDY-T1-E3_SO8
C842
1U_0603_10V4Z
3
2
1
1 C845
10U_0805_10V4Z
C844
PJ13
5
6
7
8
10U_0805_10V4Z
10U_0805_10V4Z
C843
1
R932
100K_0402_5%
+5VS
U25
+5VALW TO +5VS
C846
Q56A
0.1U_0603_25V7K
2
2N7002DW-T/R7_SOT363-6
1
+3VALW TO +3VS
+3VALW
C44
1
1
1
C46
C47
C48
1
1
1
1
2
560P_0402_50V7K
2
560P_0402_50V7K
2
560P_0402_50V7K
2
560P_0402_50V7K
C45
R937
100K_0402_5%
<41> SUSP
SUSP
Q57B
5
<30,39,41,43> SUSP#
2N7002DW-T/R7_SOT363-6
4
For EMI
200911092130
5VS_GATE
C43
2
560P_0402_50V7K
2
560P_0402_50V7K
2
560P_0402_50V7K
2
560P_0402_50V7K
2
560P_0402_50V7K
2 SUSP
G
Q59
2N7002_SOT23
C42
2
2
C41
R936
1 1
470_0603_5%
SI4800BDY-T1-E3_SO8
C40
C850
1U_0603_10V4Z
+3VS
+5VALW
3
2
1
1 C849
10U_0805_10V4Z
C848
10U_0805_10V4Z
10U_0805_10V4Z
C847
+3VS
+3VS
U26
5
6
7
8
R938
10K_0402_5%
2
+1.5V to +1.5VS
+1.5V
+1.5VS
SI4856ADY_SO8
C853
D
D
D
D
U24
G
S
S
S
4
3
2
1
C851
+VSB
R939
470_0603_5%
3 1
1
6
SUSP
Q31B
2N7002DW-T/R7_SOT363-6
1.5VS_GATE
2
1
R940
47K_0402_5%
C854
10U_0805_10V4Z
2
2
1U_0603_10V4Z
10U_0805_10V4Z
2
2
10U_0805_10V4Z
5
6
7
8
SUSP
3
C852
C855
0.1U_0603_25V7K
2
Q31A
2N7002DW-T/R7_SOT363-6
R941
2.2M_0402_1%
@
2N7002_SOT23
Q60
@
R944
470_0603_5%
R945
470_0603_5%
@
4
D
2 SUSP
G
Q62
2N7002_SOT23
2 SUSP
G
Q61
2N7002_SOT23
+1.5V
2
1
R943
22_0402_5%
R942
470_0603_5%
4
+1.8VS
2
G
+0.75VS
+1.05VS_VTT
1
<30,32,36> ACIN
2 SUSP
G
Q63
2N7002_SOT23
2 SYSON#
G
Q64
2N7002_SOT23
@
2009/5/12
Issued Date
Security Classification
2009/12/31
Deciphered Date
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date:
SCHEMATICS,MB A5892
Document Number
Rev
C
401826
Sheet
35
of
49
VIN
VIN
1
DC_IN_S1
2DC_IN_S2
PR296
10K_0402_5%
VIN
VS
PR297
84.5K_0402_1%
2
1
2
PC210
0.1U_0603_25V7K
2
1
PR303
10K_0402_1%
1
2
PU18A
LM393DG_SO8
PD1
GLZ4.3B_LL34-2
PR302
10K_0402_1%
P
1
PR299
10K_0402_5%
1
2
1
<30,32,35> ACIN
PR298
22K_0402_5%
1
2
<39,40> PACIN
PC209
1000P_0402_50V7K
PR301
20K_0402_1%
PC208
100P_0402_50V8J
PC207
100P_0402_50V8J
1
PC206
1000P_0402_50V7K
ACES_50305-00441-001
1
2
3
4
GND
GND
PR295
1M_0402_1%
1
2
PL24
SMB3025500YA_2P
1
PJP1
PC211
1000P_0402_50V7K
RTCVREF
Vin Dectector
Min.
H-->L 16.976V
L-->H 17.430V
Typ
17.525V
17.901V
Max.
17.728V
18.384V
PJ6
+3VALWP
VIN
PJ2
+3VALW
+VGFX_COREP
+5VALW
PJ5
JUMP_43X118
PD3
LL4148_LL34-2
2
1
PQ42
TP0610K-T1-E3_SOT23-3
PR304
68_1206_5%
<32> 51ON#
+VSB
JUMP_43X118
VS
1
PJ9
2
+1.05VS_VTTP
PC213
0.1U_0603_25V7K
+1.05VS_VTT
JUMP_43X118
PJ10
2 2
1 1
PJ14
+1.8VSP
PR308
22K_0402_1%
1
2
+1.5V
JUMP_43X39
PC212
0.22U_0603_25V7K
PR307
100K_0402_1%
JUMP_43X118
PJ7
2 2
1 1
PJ11
PR305
68_1206_5%
+VSBP
2
N1
+1.5VP
PR306
200_0603_5%
CHGRTCP 1
2
+VGFX_CORE
PJ8
+5VALWP
BATT+
JUMP_43X118
PD2
LL4148_LL34-2
JUMP_43X118
PJ4
2 2
1 1
JUMP_43X118
+1.8VS
JUMP_43X118
JUMP_43X118
PJ17
OUT
IN
GND
PC214
10U_0805_10V4Z
+0.75VS
JUMP_43X79
N2
3.3V
1
2
PR311
560_0603_5%
1
2
PR309
200_0603_5%
PU14
G920AT24U_SOT89-3
+CHGRTC
PR310
560_0603_5%
1
2
+0.75VSP
RTCVREF
PC215
1U_0805_25V4Z
PBJ1
2
+
1
ML1220T13RE
<BOM Structure>
+RTCBATT
+RTCBATT
Issued Date
Security Classification
2009/5/12
Deciphered Date
2009/12/31
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
SCHEMATICS,MB A5892
Rev
C
401826
Date:
Sheet
36
of
49
TH
PI
PR542
100_0402_1%
2
PR543
100_0402_1%
VL
VCC TMSNS1
GND RHYST1
OT1 TMSNS2
OT2 RHYST2
PR549
9.53K_0402_1%
PH1
100K_0402_1%_NCP15WF104F03RC
G718TM1U_SOT23-8
@ PR551
@PR551
47K_0402_1%
1
@ PR547
@PR547
100K_0402_1%
PR550
1K_0402_1%
PR546
21K_0402_1%
PU30
+3VALWP
PR545
10K_0402_1%
2
PC381
0.1U_0603_25V7K
PR548
6.49K_0402_1%
2
1
PR544
1K_0402_5%
PC380
0.01U_0402_25V7K
EC_SMB_CK1 <30>
1
2
PC379
1000P_0402_50V7K
VL
EC_SMB_DA1 <30>
<40,41>
BATT+
PL44
SMB3025500YA_2P
1
2
BATT_S1
<40,41>
VMB
CONN@
EC_SMCA
PJP2
SUYIN_200275GR008G13GZR
EC_SMDA
10
9
8
7
6
5
4
3
2
1
GND
GND
8
7
6
5
4
3
2
1
BATT_TEMP <30>
MAINPWON <18,38,40>
@ PH2
@PH2
100K_0402_1%_NCP15WF104F03RC
+VSBP
1
PC222
0.1U_0603_25V7K
PR327
22K_0402_1%
1
2
VL
PR325
100K_0402_1%
B+
PC221
0.22U_0603_25V7K
PQ44
TP0610K-T1-E3_SOT23-3
PR330
0_0402_5%
2
@ PC224
@PC224
1U_0402_6.3V6K
2N7002W-T/R7_SOT323-3
PQ45
2
G
<38> SPOK
PR329
100K_0402_1%
Issued Date
Security Classification
2009/5/12
Deciphered Date
2009/12/31
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
SCHEMATICS,MB A5892
Rev
C
401826
Date:
Sheet
37
of
49
ISL6237_B+
ISL6237_B+
B+
PC231
4.7U_0603_6.3V6K
2
1
17
DRVL2
30
VOUT2
32
VL
LL1
16
DRVL1
18
LG5
PGND
22
VOUT1
10
FB1
11
VREF2
LDOREFIN
VSW
EN_LDO
PGOOD1
13
TRIP1
12
ILM1
TRIP2
31
ILIM2
GND
EN2
TONSE
EN1
@PR340
@
PR340
0_0402_5%
2
1
PC237
220U_6.3VM_R15
VL
SPOK <37>
PR344
402K_0402_1%
2
1
2
PR345
267K_0402_1%
For +5VALWP
Power Budget=8.8A, Ipeak=7A, I max=4.9A
Fsw=300KHz by RT8206 setting.
I=2.61A, 1/2I=1.306A
5uA*PR344=10*Iocpmin*18m*1.3
=>PR344=397K~402K
5uA*402K=10*ILIMTmin*18m*1.3
ILIMTmin=8.589A
5uA*402K=10*ILIMTmax*15m*1.1
ILMIT=12.181A
Iocp=9.89A~13.48A
13/5V_TON
21
5
PC241
1U_0603_10V6K
2
13/5V_NC
For +3VALWP
Power Budget=4.72A, Ipeak=4.72A, Imax=4A
Iocpmin=4.72*1.2=5.664~5.7A
Fsw=375KHz, I=1.547A, 1/2I=0.773A
5uA*PR345=10*Iocpmin*Rdsonmax*1.3
5uA*PR345=10*5.7A*18m*1.3
PR345=266.76K~267K
PR350
0_0402_5%
2VREF_ISL6237
2VREF_ISL6237 1
PR347
0_0402_5%
+
2
1
2
PR341
0_0402_5%
28
2
PC243
@ 0.047U_0402_16V7K
2
1
1
2
5V_SKIP
PGOOD2
PQ50
TP0610K-T1-E3_SOT23-3
PC242
0.047U_0402_16V7K
2
3
080414:PQ23 ,Del @
9
29
1
<18,37,40> MAINPWON
PR349
47K_0402_5%
PC238
680P_0603_50V7K
FB5
NC
@ PR346
@PR346
0_0402_5%
PD8
1SS355_SOD323-2
PR348
0_0402_5%
2
1
14
27
PR552
806K_0603_1%
3/5V_EN1
PC240
0.22U_0603_25V7K
VS
PR343
200K_0402_5%
1
2
VL
EN_LDO
VREF3
20
PR342
100K_0402_1%
2
PC236
0.1U_0603_25V7K
REFIN2
SKIPSEL
LL2
23
25
LG3
SW5
SW3
FB3
EN_LDO-1
PC234
0.1U_0603_25V7K
PC239
0.22U_0603_25V7K
PD7
RLZ5.1B LL34
1
2
PR336
4.7_1206_5%
2BST5A-1
PR334
3
2
1
PC235
680P_0603_50V7K
BST5A1
2.2_0603_5%
@ PR337
61.9K_0402_1%
1
2
VBST1
VBST2
PQ49
AO4712_SO8
HG5
PL27
4.7UH_SIL104R-4R7PF_5.7A_30%
2
1
1
3
2
1
15
5
6
7
8
DRVH1
+5VALWP
PQ47
AO4466_SO8
DRVH2
PC232
1U_0603_10V6K
1
2
PC228
2200P_0402_50V7K
2
1
PC230
1U_0603_10V6K
3/5V_VCC
1
2
3
19
V5DRV
2VREF_ISL6237
VS
PR339
0_0402_5%
1
2
2
1
LDO
24
V5FILT
BST3A-1 1
PQ48
2 BST3A
2.2_0603_5% PR333
AO4712_SO8
PR338
@ 10K_0402_1%
3/5V_VIN
26
VIN
UG3
8
7
6
5
TP
33
1
2
3
PC233
220U_6.3VM_R15 +
13V_SNB
2
PU16
PR332
4.7_1206_5%
PR335
0_0402_5%
PC229
0.1U_0603_25V7K
PC227
10U_1206_25V6M
VL
1
2
3
PL28
4.7UH_SIL104R-4R7PF_5.7A_30%
1
2
+3VALWP
PQ46
AO4466_SO8
4
1
2
PC225
10U_1206_25V6M
8
7
6
5
HCB4532KF-800T90_1812
D
5
6
7
8
PC226
2200P_0402_50V7K
2
1
PR331
0_0805_5%
1
2
PL26
1
5uA*267K=10*ILIMTmin*18m*1.3
ILIMTmin=5.705A
5uA*267K=10*ILIMTmax*15m*1.1
ILIMTmax=8.09A
Iocp=6.47A~8.86A
2009/5/12
Issued Date
Security Classification
Deciphered Date
2009/12/31
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
SCHEMATICS,MB A5892
Rev
C
401826
Date:
Sheet
1
38
of
49
EN
CSON
22
CELLS
CSOP
21
ICOMP
CSIN
20
VCOMP
CSIP
19
ICM
PHASE
18
VREF
UGATE
17
CHLIM
BOOT
16
ACLIM
VDDP
15
VADJ
LGATE
14
CP mode
Iinput=(1/0.02)(0.05*Vaclm/2.39+0.05)
where Vaclm=1.502V, Iinput=4.07A
GND
PGND
13
12
PC247
2200P_0402_25V7K
2
1
4
2
PC246
0.1U_0603_25V7K
2
1
PC245
10U_1206_25V6M
2
1
6251VDDP
DL_CHG
RB751V-40_SOD323-2
1
26251VDD
PR376
4.7_0603_5%
PC265
4.7U_0603_6.3V6K
12600mV
@
@P
ISL6251AHAZ-T_QSOP24
2N7002W-T/R7_SOT323-3
<40,41>
PR379
15.4K_0402_1%
1
2
PR382
499K_0402_1%
6
PR384
105K_0402_1%
PC267
0.01U_0402_25V7K
PU13B
LM358DT_SO8
7 0
PR383
10K_0402_1%
1
2
<30> BATT_OVP
Kv
Rinternal ic=514K Rec=3K R1=PR379=15.4K R2=PR381=31.6K
R=514K//31.6K//(15.4K+3k)=11.372K
r=514K//514K//31.6K=28.14K
Vcell=0.175*Vadj+3.99v
4.2V=0.175*Vadj+3.99V =>Vadj=1.2V
Vadj=Vref*(R/(R+514K))+CALIBRATE*(r/(r=514K))
1.1483=CALIBRATE*0.6046 =>CALIBRATE=1.899
1.899=(4.2-(Vcell+A*0.175))*Kv=(4.2-(4.2+A*0.175))*Kv
A=Vref*(R/(R+514K))=0.052
Kv=9.451
Per cell=3.5V
PR380
340K_0402_1%
2
BATT-OVP=0.1112*VMB
VS
LI-3S :13.5V----BATT-OVP=1.5012V
PC266
0.01U_0402_25V7K
PR381
31.6K_0402_1%
BATT+
4 PR369
0.02_1206_1%
3
11
10
<40,41>
TCR=50ppm / C
PQ64
@
AO4466_SO8
3
2
1
6251aclim
20K_0402_1%
PR378
PC260
0.1U_0603_25V7K
2 BST_CHGA 2
1
PD13
CV mode
5
6
7
8
S
Ki
Vchlim=Iref*(PR374/(PR372+PR374))
=Iref*(100K/(80.6K+100K))
=Iref*0.5537
Ichanrge=(165mV/PR369)*(Vchlim/3.3V)
=(165m/20m)*(1/3.3V)*Iref*0.5537
=1.3842*Iref
Iref=0.7224*Ichanrge =>Ki=0.7224
Charging Voltage
(0x15)
PL29
10UH_PCMB104T-100MS_6A_20%
CHG
1
2
BATT Type
VMB
<30> CALIBRATE#
CC=0.6~4.48A
IREF=0.7224*Icharge
Ki=0.7224
IREF=0.43V~3.24V
<30> 65W/90W#
12.1K_0402_1%
DH_CHG
PR373
0_0603_5%
BST_CHG 1
2 PACIN
2N7002W-T/R7_SOT323-3
G
S
PQ62
AO4466_SO8
PR375
2
PQ66
2
G
CSOP
0.1U_0402_16V7K
6251VREF 1
CSON
6251VREF
PC259
1
2
PR374
100K_0402_1%
PR368
100_0402_1%
1
2
<30> ADP_I
<30> IREF
2 10K_0402_1%
2
PC258
@ 100P_0402_50V8J
PR372
80.6K_0402_1%
2
1
PR363
20_0402_5%
1
2
PC254
0.047U_0402_16V7K
1
2
PR364
20_0402_5%
2
1
PR365
PC257
20_0402_5%
0.1U_0603_25V7K
1
2
PR367
2_0402_5%
LX_CHG
PQ61D
PC264
10U_1206_25V6M
2
1
23
PC263
10U_1206_25V6M
2
1
ACSET ACPRN
DCIN
PR370
4.7_1206_5%
24
1SS355_SOD323-2
3
2
1
DCIN
wrong Value
PC252
0.1U_0603_25V7K
2
1
PD12
2
5
6
7
8
VDD
1 PR366
PQ57
PDTC115EU_SOT323
ACOFF
1SS355_SOD323-2
PR357
200K_0402_1%
1
2 VIN
FSTCHG <30>
SUSP# <30,35,41,43>
6251_EN
PC262
C262
680P_0402_50V7K
3
PU17
6800P_0402_25V7K
2
PR377
2.55K_0402_1%
<30,40> ACOFF
ACOFF
PC256
0.01U_0402_25V7K
PR371
22K_0402_5%
PACIN 1
2
PQ65
PDTC115EU_SOT323
2
1
PC261
0.01U_0402_25V7K
2
1
<36,40> PACIN
ACON
<40> ACON
D
2N7002W-T/R7_SOT323-3
PQ63
2
G
SUSP#
BAS40CW_SOT323-3
PC255
1
FSTCHG
PD9
PR356
10K_0402_1%
100K_0402_1%
<30> 3S/4S#
2
1
VIN
PR352
47K_0402_1%
1
2
1 1
1
2
PQ60
PDTC115EU_SOT323
PR358
2
D
2N7002W-T/R7_SOT323-3
PQ59
2
G
1
2
PC251
0.1U_0402_16V7K
1
2
PC249
0.1U_0603_25V7K
2
1
3
1
PR361
150K_0402_1%
PQ55
PDTC115EU_SOT323
8
7
6
5
1
PD10
PR359
10K_0402_5%
2
1
PR360 47K_0402_5%
2
DCIN
PD11 1SS355_SOD323-2
6251VDD
1
2
6251VDD
PQ53 AO4407A_SO8
1
2
3
CSIN
P3
<30> FSTCHG
PQ58
PDTC115EU_SOT323
CSIP
47K
CHG_B+
PL45
HCB4532KF-800T90_1812
1
2
PQ54 TP0610K-T1-E3_SOT23-3
PQ56
PDTA144EU_SOT323-3
47K
PC244
10U_1206_25V6M
2
1
PC248
5600P_0402_25V7K
1
2
4
1
2
PR354
200K_0402_1%
B+
B+
PR351 0.02_2512_1%
8
7
6
5
PR353
47K_0402_1%
P3
PQ52 AO4407A_SO8
1
2
3
PC250
2.2U_0603_6.3V6K
2
1
P2
1
2
3
PR362
2
8
7
6
5
PR355
100K_0402_1%
2
1
PQ51 AO4407A_SO8
VIN
CP = 85%*Iada ; CP = 4.07A
CP = 85%*Iada ; CP = 2.91A
ADP_I = 19.9*Iadapter*Rsense
100K_0402_1%
Iada=0~4.74A(90W/19V=4.736A)
Iada=0~3.42A(90W/19V=3.421A)
PC253
0.1U_0603_25V7K
2
1
12.60V
Issued Date
Security Classification
2009/5/12
Deciphered Date
2009/12/31
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
SCHEMATICS,MB A5892
Rev
C
401826
Date:
Sheet
D
39
of
49
B+
PR385
2.2M_0402_5%
1
PR386
1K_1206_5%
1
2
PR393
PR396
100K_0402_5%
<30,39> ACOFF
1 2
1
2
2
PR398
47K_0402_5%
2
2
1
2N7002W-T/R7_SOT323-3
G
PC270
0.01U_0402_25V7K
PQ69D
PQ68
PDTC115EU_SOT323
2
PQ70
PDTC115EU_SOT323
PACIN <36,39>
PQ71
PDTC115EU_SOT323
@ PR399
@PR399
66.5K_0402_1%
PR397
34K_0402_1%
2
1
2
32.4
PR395
499K_0402_1%
B+
RTCVREF
PR394
191K_0402_1%
PRG++ 2
PC268
0.1U_0603_25V7K
BAS40CW_SOT323-3
PR391
1K_1206_5%
1
2
PC269
1000P_0402_50V7K
<39> ACON
PR390
1K_1206_5%
1
2
PU18B
LM393DG_SO8
5
PD15
1
LL4148_LL34-2
<18,37,38> MAINPWON
TP0610K-T1-E3_SOT23-3
PQ67
PR388
1K_1206_5%
1
2
PD14
2
100K_0402_5%
VS
PR389
100K_0402_1%
VIN
PR387
499K_0402_1%
100K_0402_5%
PR392
1
VL
+5VALW
ACIN
Precharge detector
Min.
typ.
Max.
H-->L 14.589V 14.84V 15.243V
L-->H 15.562V 15.97V 16.388V
BATT ONLY
Precharge detector
Min.
typ.
Max.
H-->L 6.138V 6.214V 6.359V
L-->H 7.196V 7.349V 7.505V
2009/5/12
Issued Date
Security Classification
Deciphered Date
2009/12/31
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
SCHEMATICS,MB A5892
Rev
C
401826
Date:
Sheet
1
40
of
49
PL30
2.2UH_PCMC063T-2R2MN_8A_20%
1
2
+1.8VSP
LX_1.8V
1
PC279
22U_0805_6.3V6M
PC278
22U_0805_6.3V6M
PR553
4.7_1206_5%
1.8V_EN
PU20
MP2121DQ-LF-Z_QFN10_3X3
PR407
402K_0402_1%
1
2
PR405
316K_0402_1%
VFB=0.8V
FB
GND
SW
IN
BS
EN/SYNC
10
1
SW
IN
PC382
680P_0402_50V7K
+5VALW
GND
PC281
0.01U_0402_16V7K
1
PC283
10U_0805_10V4Z
2
PR554
0_0402_5%
POK
TP
@PD16
@
PD16
11
+1.5VP
B340A_SMA2
PJ20
JUMP_43X79
PC282
10U_0805_10V4Z
1K_0402_1%
2009/5/12
Issued Date
REFEN
NC
VOUT
NC
GND
+3VALW
1
PC285
1U_0402_6.3V6K
+0.75VSP
2
PR410
2N7002W-T/R7_SOT323-3
PC286
0.1U_0402_16V7K
2
1
Deciphered Date
PC288
10U_0805_6.3V6M
Security Classification
NC
PC287
0.1U_0402_16V7K
PQ72
2
G
PR409
20K_0402_5%
1
2
1
<35> SUSP
VCNTL
GND
APL5336KAI-TRL SO8
1
@PD17
@
PD17
RB751V-40_SOD323-2
2
1
PC274
0.47U_0603_16V7K
PR408
1K_0402_1%
PC284
4.7U_0603_6.3V6K
1.8V_EN
PR401
22K_0402_5%
1
2
<30,35,39,43> SUSP#
VIN
2
1
PU21
1
2009/12/31
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
SCHEMATICS,MB A5892
Rev
C
401826
Date:
Sheet
1
41
of
49
PL31
FBMA-L18-453215-900LMA90T_1812
PC290
4.7U_0805_25V6-K
LG_1.5V
RT8209BGQW_WQFN14_3P5X3P5
+1.5VP
1
PR415
4.7_1206_5%
PQ74
AO4456_SO8
PGND
GND
LGATE
+5VALW
VDDP
10
5
6
7
8
LX_1.5V
11
NC
15
14
12
CS
PC295
4.7U_0805_10V6K
1
+
PC293
330U_6.3V_M
2
PC294
680P_0603_50V7K
Rds=4.5m(Typ)
5.6m(Max)
VFB=0.75V
PR418
5.9K_0402_1%
1
2
PL32
1UH_FDUE1040D-1R0M-P3_21.3A_20%
1
2
PC292
1
0.1U_0603_25V7K
@ PC297
47P_0402_50V8J
1
2
PC296
4.7U_0603_6.3V6K
PHASE
UGATE
FB
6
open-drain PGOOD
UG_1.5V
VDD
13
PR417
11K_0402_1%
PR414
2.2_0603_5%
1
2BST_1.5V-1
BOOT
VOUT
EN/DEM
TON
PR416
100_0603_1%
1
2
+5VALW
PC383
560P_0402_50V7K
3
2
1
BST_1.5V
PU22
1.5V_EN
@ PC291
@PC291
0.1U_0402_16V7K
@ PR413
@PR413
47K_0402_5%
PR412
0_0402_5%
1
2
<30,35> SYSON
PR411
280K_0402_1%
1
2
B+
3
2
1
PQ73
AO4466_SO8
5
6
7
8
EN_PSV
1. GND=>Disable SMPS
2. FLOAT=>PWM_only mode
3. HIGH=>Auto_skip mode
PC289
4.7U_0805_25V6-K
51117_1.5V_B+
VFB=0.75V
Vo=VFB*(1+PR418/PR419)=1.52V
Freq=282KHz(min) , 300KHz(typ)
PR419
5.76K_0402_1%
Cesr=15m ohm
Ipeak=15.82A
Iocpmin=18.98A
I=((19-1.5)*(1.5/19))/(L*Freq)=4.899A
1/2I=2.449A
Iocp=18.09A~29.13A
Issued Date
Security Classification
2009/5/12
Deciphered Date
2009/12/31
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
SCHEMATICS,MB A5892
Rev
C
401826
Date:
Sheet
42
of
49
PL37
FBMA-L18-453215-900LMA90T_1812
LX_1.05VS_VTT
PR464
4.7_0603_5%
1
2 6268_VCORE_1.05VS_VTT
11
10
3
2
1
VO
PR465
4.7_1206_5%
1
+
PC332
680P_0603_50V7K
PR472
4.99K_0402_1%
1
2
Material Note:
330uF/9 m, number
are 3, Power 1, HW 2
@ PC999
0.01U_0402_25V7K
PR471
0_0402_5%
1
2
PC333
330U_2.5V_10M
1
2
FSET
9
FB
2
1
PR470
57.6K_0402_1%
PR469
90.9K_0402_1%
PQ83
TPCA8028-H_SOP-ADVANCE8-5
4
Rdson=2.3m/3.2m
PR467
4.99K_0402_1%
1
2
+1.05VS_VTTP
ISEN
PC336
6800P_0402_25V7K
1
2
22P_0402_50V8J
Fsw=1/(PR470*K)=231KHz,
K=75*10^-12
+1.05VSP_VTT
Ipeak=25A
Imax=17.5A
Rsen(PR467)=2.2K
Iocp=30.96A~42.37A
PC334
Layout Note:
Close IC
+1.05VS_VTTP
PR473
10_0402_1%
1
2
VTT_SENSE <7>
VFB=0.6V
Vo=Vr*((PR472+PR476)/PR476)
=0.6*((5.11K+6.49K)/6.49K)
1.07V
PC331
0.1U_0402_16V7K
NC
EN
12
PC330
2.2U_0603_6.3V6K
@ PR468
10K_0402_5%
PGND
DCR=2.7m(Typ)
3.0m(Max)
PL38
1UH_FDUE1040D-1R0M-P3_21.3A_20%
1
2
PU999
APW7138NITRL_SSOP16
1
2
PR466
57.6K_0402_1%
1
2
13
PQ95
TPCA8028-H_SOP-ADVANCE8-5
<30,35,39,41> SUSP#
LG
PC329
2.2U_0603_6.3V6K
DL_1.05VS_VTT
1 2
6268_VCORE_1.05VS_VTT
4 VCC
14
Layout Note:
Close IC
PQ82
SI7686DP-T1-E3_SO8
2
BOOT
PVCC
1
16
UG
PHASE
PGOOD
VIN
PR463
0_0603_5%
15
8
GND
3
PC328
0.1U_0603_25V7K
+5VS
@ PR462
1K_0402_1%
1
2
DH_1.05VS_VTT
PR461
BST_1.05VS_VTT
1
2
2.2_0603_5%
3
2
1
PGOOD=1V
3
2
1
H_VTTPWRGD <5>
PR459
2K_0402_1%
1
2
+3VS
PR458
0_0402_5%
1
2
PC327
10U_1206_25V6M
PC326
10U_1206_25V6M
1
2
PC384
560P_0402_50V7K
2
1
6268_B+
PC385
560P_0402_50V7K
2
1
B+
PR476
6.49K_0402_1%
HW request 2009-1118
Issued Date
Security Classification
2009/5/12
2009/12/31
Deciphered Date
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
SCHEMATICS,MB A5892
Rev
C
401826
Date:
Sheet
43
of
49
PC191
0.22U_0402_6.3V6K
GFXVR_IMON <8>
ISUMBST_GFX 1
1
14
3
2
1
VID1
21
PR274
1
Rds=4.5mOHM(typ)
Rds=5.6mOHM(max)
PC199
680P_0603_50V7K
PC130
330U_X_2VM_R6M
PH3
2
2 1
Layout Note:
Place near Choke
@ PR279
10K_0402_1%
2
PR277
11K_0402_1%
Material Note:
330uF/6 m, number are 3, PW
1, HW 1, 1 of HW is backup
PC202
0.1U_0402_16V7K
1
1
1
1
1
1
1
1
1
@ PR555
0_0402_5%
2
1
PR280
PR281
PR282
PR285
PR286
PR287
PR289
PR290
PR291
PC203
0.1U_0402_16V7K
GFXVR_VID_0 <8>
GFXVR_VID_1 <8>
GFXVR_VID_2 <8>
GFXVR_VID_3 <8>
GFXVR_VID_4 <8>
GFXVR_VID_5 <8>
GFXVR_VID_6 <8>
GFXVR_EN <8>
GFXVR_DPRSLPVR <8>
PR283
PR288 1.69K_0402_1%
82.5_0402_1%
1
2
1
2
2
2
2
2
2
2
2
2
2
PC204
0.01U_0402_16V7K
1
0_0402_5%
0_0402_5%
0_0402_5%
0_0402_5%
0_0402_5%
0_0402_5%
0_0402_5%
0_0402_5%
0_0402_5%
@
PR284
100_0402_1%
1
<30> GFX_CORE_PWRGD
+5VALW
PC198
2.2U_0603_6.3V6K
1
PR270
0_0402_5%
1
2
0_0603_5%
PR269
3.65K_0805_1%
PQ41
AO4456_SO8
PR273
VID2
VID3
VID4
VID5
PR268
4.7_1206_5%
+VGFX_COREP
VID0
20
PQ40
AO4456_SO8
2
VCCP
19
17
18 DL_GFX
4
5
6
7
8
16 LX_GFX
5
6
7
8
13
IMON
BOOT
11
10
12
VIN
VDD
RTN
ISUM
DCR=1.1 mOHM
PL10
0.45UH_PCMB104T-R45MN_25A_20%
15 DH_GFX
PR276
8.06K_0402_1%
22
23
PQ39
SI7686DP-T1-E3_SO8
PR275
17.8K_0402_1%
PC201
22P_0402_50V8J
1
2
CLK_EN#
PC200
150P_0402_50V8J
PGOOD
24
1 2
1
+VGFX_COREP
RBIAS
25
VSSP
LGATE
VID6
PC196
100P_0402_50V8J
VW
VR_ON
COMP
DPRSLPVR
2 1
UGATE
PU12
ISL62881HRZ-T_QFN28_4X4 PHASE
26
PC197
1000P_0402_50V7K
2
1
FB
27
PR271
8.66K_0402_1%
2
1
PR294
2
1
47K_0402_1%
VSEN
28
PR272
825K_0402_1%
ISUM+
29
AGND
PC195
330P_0402_50V7K
PC193
0.22U_0603_25V7K
PR293
2
1
10_0402_1%
PR266
2.2_0603_5%
PC194
330P_0402_50V7K
<8> VCC_AXG_SENSE
3
2
1
<8> VSS_AXG_SENSE
ISUM+
PC192
1000P_0402_50V7K
1
2
+VGFX_COREP
2
PR265
22.6K_0402_1%
3
2
1
PR292
2
1
10_0402_1%
PC189
1U_0402_6.3V6K
VSS_AXG_SENSE
1 1
PR263
0_0603_5%
PR264
2
1
1_0603_5%
+5VALW
PC190
0.22U_0603_25V7K
@ PC188
0.1U_0402_25V6
PC126
10U_1206_25V6M
2
1
1
2
PC125
10U_1206_25V6M
2
1
GFX_B+
PC386
560P_0402_50V7K
PL23
FBMA-L18-453215-900LMA90T_1812
B+
PC187
2200P_0402_50V7K
ISUM+
@
PC205
180P 50V J NPO 0402
ISUM-
+1.05VS_VTT
Issued Date
Security Classification
2009/5/12
Deciphered Date
2009/12/31
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
C
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date:
SCHEMATICS,MB A5892
Document Number
Rev
C
401826
Sheet
44
of
49
HFM_Icc
LL
Icc_TDC
Auburndale 45W
1.075
50
1.9m
37
35
Auburndale 35W
0.975
38
1.9m
29
27
Clarksfield SV
0.95
51
1.9m
38
39
Clarksfield XE
0.95
65
TBD
48
TBD
HFM_VID
PH0
PH1
# of PH
+5VS
35
SW1
34
PVCC
32
DRVL1
31
PGND
30
DRVL2
29
26
BST2
25
PC387
560P_0402_50V7K
2
1
1
2
B+
PR513
10_0402_5%
1
PC359
680P_0603_50V7K
B+
CSREF
3
2
1
PQ92
TPCA8028-H_SOP-ADVANCE8-5
B+
PH6
PC394
PC394
560P_0402_50V7K
1
PC392
PC392
560P_0402_50V7K
PC390
560P_0402_50V7K
100K_0402_1%_NCP15WF104F03RC
1
PR523
165K_0402_1%
1
2
PC363
1200P_0402_50V7K
1
2
B+
137K_0603_1%
1
@
PR526 100_0402_1%
2
1
B+
B+
PC393
P
C393
560P_0402_50V7K
@ PC391
560P_0402_50V7K
3212_CS_PH2
1
137K_0603_1%
PC389
2200P_0402_50V7K
PR525
B+
3212_CS_PH1
PR524
2
100K_0402_1%_NCP15WF104F03RC
PC364
1U_0603_16V6K
PH7
CSREF
3212_DRVL2
@ PQ93
TPCA8028-H_SOP-ADVANCE8-5
1
PC362
560P_0402_50V7K
2
1
PC361
1000P_0402_50V7K
PL41
0.36UH +-20% ETQP4LR36WFC 24A
4
1
SWFB3
24
PWM3
ILIM
OD3
23
3212_DRVL2
PR519
2.05K_0402_1%
1K_0402_1%
PC360
0.01U_0402_50V7K
PR521
0_0402_5%
2 PR520
+CPU_B+
3212_SW2
PR512
4.7_1206_5%
TTSense
PC358
0.1U_0603_25V7K
2
1
2.05K
PR517
649K_0402_1%
22
CSSUM
CSCOMP
21
20
3212_CSCOMP
19
CSREF
18
17
LLINE
RAMP
PR515
69.8K_0402_1%
3212_CSCOMP
1
2
PR516
162K_0402_1%
1
1
2
16
RT
RPM
15
13
1
2
PR514
80.6K_0402_1%
1 2
2
3212_DRVH2
1
PR509
2.2_0603_5%
PR518
7.32K_0402_1%
3212_VRTT
2
G
S
+5VS
PQ94
2
2N7002W-T/R7_SOT323-3
<5> H_PROCHOT#
14
IREF
AGND
3212_DRVH2
DRVH2
GND
49
PR510
@ 499_0402_1%
PR511 0_0402_5%
D
PC341
10U_1206_25V6M
2
5
5
1
TTSNS
12
PQ90
TPCA8030-H_SOP-ADV8-5
PR557
2.2_0603_5%
2
13212_DRVH2_1 4
1 2
11
SW2
3212_CS_PH2
3212_SW2
TTSense
28
27
VRTT
SWFB2
10
VARFR
3212_VRTT
3212_DRVL2
PR506
100_0402_1%
1
2
+3VS
+CPU_B+
PC350
4.7U_0603_6.3V6K
PR508
0_0402_5%
@ PQ89
TPCA8028-H_SOP-ADVANCE8-5
3
2
1
3212_DRVL1
3
2
1
1
8
5.11K_0402_1% TRDET
+5VS
PR507
0_0402_5%
COMP
PQ88
TPCA8028-H_SOP-ADVANCE8-5
PC347
680P_0603_50V7K
+5VS
PR503
1.65K_0402_1%
1
2
3212_CS_PH2
ADP3212MNR2G_QFN48_7X7
PC353
PR504
150P_0402_50V8J
39.2K_0402_1%
1
2 1
2
2
PR505
3212_CS_PH1
+CPU_CORE
CSREF
FBRTN
PR500
10_0402_5%
3212_CS_PH1
33
3212_DRVL1
3212_SW1
SWFB1
3212_DRVH1
3212_DRVL1
B+
PC355
10U_1206_25V6M
CLKEN
FB
DCR=1.1m OHM
PR499
4.7_1206_5%
12P_0402_50V8J
3212_FB PC352
6
PC351 150P_0402_50V8J
1
2
PC346
0.1U_0603_25V7K
2
1
PR502
100_0402_1%
1
2
B+
36
PC342
2200P_0402_50V7K
2
1
1
BST1
DRVH1
PR498
2.2_0603_5%
2
1
PL40
0.36UH +-20% ETQP4LR36WFC 24A
1
4
3
2
1
2
1
VCC
3212_SW1
PC354
10U_1206_25V6M
3212_FBRTN
PC339
10U_1206_25V6M
2
38
37
PH1
PH0
499_0402_1%
1
PR490
2
40
PSI
39
0_0402_5%
1
PR489
2
VID6
41
0_0402_5%
1
PR488
2
VID5
42
0_0402_5%
1
PR487
2
VID4
43
0_0402_5%
1
PR486
2
VID3
44
0_0402_5%
1
PR485
2
IMON
45
0_0402_5%
1
PR484
2
46
0_0402_5%
1
47
0_0402_5%
1
PR483
2
48
PWRGD
AGND
1
1
PC349
1000P_0402_50V7K
CLK_EN#
PC348
0.068U_0402_16V7K
PR501
5.49K_0402_1%
PL39
FBMA-L18-453215-900LMA90T_1812
PGND
EN
PQ87
TPCA8030-H_SOP-ADV8-5
PR556
2.2_0603_5%
3212_DRVH1 2
13212_DRVH1_1
3
2
1
IMVP_IMON
<7> IMVP_IMON
PR491
0_0603_5%
2
1
3
2
1
PR496
0_0402_5%
PC344
1U_0603_16V6K
DPRSLP
VID2
+1.05VS_VTT
<12,15> VGATE
VID0
PR494
2
CLK_EN#
PR497 0_0402_5%
PU27
VID1
0_0402_5%
1
1
2
PR493
3K_0402_5%
<12> CLK_ENABLE#
PR482
2
+3VS
PR495 0_0402_5%
+CPU_B+
+3VS
PR492
3K_0402_5%
PR481
10_0603_5%
<30>
VR_ON
Icc_Dyn
PC343
220U_25V_M
<7>
<7>
H_DPRSLPVR
<7>
<7>
H_PSI#
<7>
CPU_VID6
<7>
CPU_VID5
<7>
CPU_VID4
CPU_VID1
<7>
CPU_VID3
<7>
CPU_VID2
CPU_VID0
PC388
1000P_0402_50V7K
+CPU_CORE
VCCSENSE <7>
VSSSENSE
VSSSENSE <7>
PR527 100_0402_1%
@
Security Classification
2009/02/04
Issued Date
Deciphered Date
2010/02/04
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
C
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date:
Rev
C
401826
Tuesday, June 22, 2010
Sheet
45
1
of
49
1
2
3
4
5
6
7
Fixed Issue
Arrandale CPU of UMA SKU only
use 1 LS MOS
Rev. PG#
0.1
BOM unique.
BOM unique.
Modify List
Page 1 of 3
for PWR
Date
Phase
45
2009-1019 to DVT
0.1
38
2009-1019 to DVT
0.1
45
2009-1019 to DVT
BOM unique.
0.1
39
2009-1019 to DVT
BOM unique.
BOM unique.
0.1
41
2009-1019 to DVT
BOM unique.
BOM unique.
0.1
45
2009-1019 to DVT
BOM unique.
BOM unique.
38
2009-1019 to DVT
0.1
BOM unique.
BOM unique.
BOM unique.
10
2009-1019 to DVT
0.1
45
BOM unique.
0.1
43
0.1
43
2009-1105 to DVT
0.2
39
12
0.2
37
13
0.2
41
14
0.2
42
15
0.2
42
16
EMI request
0.2
43
17
EMI request
0.2
43
18
0.2
43
2009-1105 to DVT
19
+1.05VS_VTTP, HW request.
0.2
43
2009-1105 to DVT
20
EMI request
0.2
44
2009-1105 to DVT
21
EMI request
0.2
44
22
0.2
44
EMI request
EMI request
Issued Date
2009/5/12
2009-1105 to DVT
2009-1105 to DVT
2009-1105 to DVT
2009-1105 to DVT
2009-1105 to DVT
2009-1105 to DVT
Deciphered Date
2009-1105 to DVT
2009-1105 to DVT
Security Classification
2009-1019 to DVT
11
2009/12/31
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
SCHEMATICS,MB A5892
Rev
C
401826
Date:
Sheet
1
46
of
49
24
25
26
27
28
29
30
Fixed Issue
Rev. PG#
Modify List
Date
Phase
0.2
45
2009-1105 to DVT
0.2
45
2009-1105 to DVT
EMI request
0.2
45
EMI request
+CPU_COREP, Transient
Loadline issue.
0.2
45
2009-1105 to DVT
+CPU_COREP, Transient
Loadline issue.
0.2
45
2009-1105 to DVT
+CPU_COREP, Transient
Loadline issue.
0.2
45
Change PC362 from SE074391K80 S CER CAP 390P 50V K X7R 0402
to SE074561K80 S CER CAP 560P 50V K X7R 0402
2009-1105 to DVT
0.2
45
2009-1105 to DVT
2009-1113 to DVT
+CPU_COREP, Transient
Loadline issue.
0.3
45
0.3
45
0.3
45
2009-1113 to DVT
0.3
45
Change PC348 from SE076103K80 S CER CAP .01U 16V K X7R 0402
to SE000003J80 S CER CAP 0.068U 16V K X7R 0402
2009-1113 to DVT
0.4
38
36
+1.05VS_VTTP issue.
0.4
43
2009-1118 to DVT
37
+1.05VS_VTTP issue.
0.4
43
2009-1118 to DVT
38
0.4
47
2009-1118 to DVT
39
+1.05VS_VTTP issue.
0.4
43
0.5
43
2009-1208 to PVT
0.5
43
2009-1208 to PVT
0.5
37
2009-1208 to PVT
0.5
37
2009-1208 to PVT
BOM error.
0.5
41
0.5
43
33
34
35
40
41
42
43
44
45
46
2009-1105 to DVT
31
32
0.5
2009/5/12
2009-1113 to DVT
2009-1118 to DVT
2009-1118 to DVT
2009-1208 to PVT
Deciphered Date
2009/12/31
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
SCHEMATICS,MB A5892
Rev
C
401826
Date:
Security Classification
Issued Date
44
Sheet
1
47
of
49
24
25
26
27
28
29
Fixed Issue
Rev. PG#
Modify List
Page 3 of 3
for PWR
Date
Phase
Sequense issue.
0.6
37
2010-0112 to Pre-MP
Sequense issue.
0.6
37
2010-0112 to Pre-MP
45
2010-0112 to Pre-MP
EMI issue.
BOM loss update in DVT.
0.6
41
0.6
44
2010-0112 to Pre-MP
0.6
39
2010-0112 to Pre-MP
30
C
31
32
33
34
35
36
37
38
B
39
40
41
42
43
44
45
A
46
Issued Date
Security Classification
2009/5/12
Deciphered Date
2009/12/31
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
SCHEMATICS,MB A5892
Rev
C
401826
Date:
Sheet
1
48
of
49
Item
Phase PAGE
DVT
DATE
Modifycatio list
09 / 30
11 / 03
11 / 05
11 / 09
11 / 10
11 / 11
11 / 16
11 / 16
11 / 17
11 / 18
11 / 19
3
PVT
12 / 07
12 / 09
12 / 10
12 / 11
12 / 14
12 / 16
12 / 17
PRE MP
MP
Purpose
01 / 21
03 / 01
05 / 11
06 / 09
01 / 06
01 / 11
1 9050@ 2
R620
680_0402_5%
1 9050@ 2
R619
680_0402_5%
R835
PEW51@
8.2K_0402_5%
1 9050@ 2
R621
680_0402_5%
Issued Date
Security Classification
1 9050@ 2
R622
680_0402_5%
2008/07/01
Deciphered Date
2009/12/31
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
SCHEMATICS,MB A5892
Rev
C
401826
Date:
Sheet
1
49
of
49