Lecture07 Ee474 Gmid
Lecture07 Ee474 Gmid
Lecture07 Ee474 Gmid
||
||
1 1
)
T
frequency, high very at (located
Design Procedure
1. Determine g
m
from design specifications
a.
u
in this example
2. Pick transistor L
a. Short channel high f
T
(high bandwidth)
b. Long channel high r
o
(high gain)
3. Pick g
m
/I
D
(or f
T
)
a. Large g
m
/I
D
low power, large signal swing (low V
ov
)
b. Small g
m
/I
D
high f
T
(high speed)
c. May also be set by common-mode considerations
4. Determine I
D
/W from I
D
/W vs g
m
/I
D
chart
5. Determine W from I
D
/W
14
Other approaches exist
1. Determine g
m
(& R
L
)
15
From
u
and DC gain specification
( )( )
db gd
C and C neglecting to due low slightly be may this Note,
V mA pF MHz C g
C
g
A
L u m
L
m
p v u
/ 14 . 3 5 100 2 = = =
=
= = =
=
=
k
V mA g
A
R
g
A
R
R g R g A
m
v
L
m
v
L
L m m v
5 . 1
/ 14 . 3
8 . 4
||
effects r for compensate to margin 20% Adding
o
2. Pick Transistor L
16
Need to look at gain and f
T
plots
Since amplifier A
v
4, min channel length (L=0.6m) will
work with g
m
/I
D
~>2
Min channel length provides highest f
T
at this g
m
/I
D
setting
3. Pick g
m
/I
D
(or f
T
)
17
Setting I
D
for V
O
=1.5V for large output
swing range
mA
k
V V
I
D
1
5 . 1
5 . 1 3
=
=
1
14 . 3
1
/ 14 . 3
= = V
mA
V mA
I
g
D
m
Verify Transistor Gain & f
T
at g
m
/I
D
Setting
18
Gain = 30.6
f
T
= 6.7GHz
Transistor gain=30.6 >> amplifier A
v
4
Transistor f
T
=6.7GHz >> amplifier f
u
=100MHz
g
m
/I
D
setting is acceptable
4. Determine Current Density (I
D
/W)
19
I
D
/ W = 20.2
g
m
/I
D
=3.14V
-1
maps to a
current density of 20.2A/m
V
GS
=1.15V
Verify current density is
achievable at a reasonable V
GS
V
GS
=1.15V is reasonable with
Vdd=3V & V
DS
=1.5V
For layout considerations and to comply
with the technology design rules
Adjust 49.5m to 49.2m and realize with 8
fingers of 6.15m
This should match our predictions well, as the
charts are extracted with a 6m device
Although it shouldnt be too sensitive to exact
finger width
From Step 3, we determined that I
D
=1mA
5. Determine Transistor W from I
D
/W
20
( )
m
m A
mA
W I
I
W
D
D
5 . 49
/ 2 . 20
1
= = =
Simulation Circuit
21
Operating Point Information
22
N0:betaeff 9.97E-03
N0:cbb 2.48E-14
N0:cbd -1.28E-17
N0:cbdbi 5.56E-14
N0:cbg -8.56E-15
N0:cbs -1.63E-14
N0:cbsbi -1.63E-14
N0:cdb -4.26E-15
N0:cdd 1.25E-14
N0:cddbi -5.56E-14
N0:cdg -2.87E-14
N0:cds 2.05E-14
N0:cgb -1.42E-14
N0:cgbovl 0
N0:cgd -1.25E-14
N0:cgdbi 5.07E-17
N0:cgdovl 1.26E-14
N0:cgg 7.41E-14
N0:cggbi 4.90E-14
N0:cgs -4.74E-14
N0:cgsbi -3.49E-14
N0:cgsovl 1.26E-14
N0:cjd 5.56E-14
N0:cjs 0
N0:csb -6.39E-15
N0:csd -2.60E-17
N0:csg -3.68E-14
N0:css 4.32E-14
N0:cssbi 3.07E-14
N0:gbd 0
N0:gbs 1.03E-10
N0:gds 1.02E-04
N0:gm 3.13E-03
N0:gmbs 7.64E-04
N0:gmoverid 3.131
N0:i1 9.99E-04
N0:i3 -9.99E-04
N0:i4 -8.00E-14
N0:ibd -8.00E-14
N0:ibs 0
N0:ibulk -8.00E-14
N0:id 9.99E-04
N0:ids 9.99E-04
N0:igb 0
N0:igcd 0
N0:igcs 0
N0:igd 0
N0:igidl 0
N0:igisl 0
N0:igs 0
N0:is -9.99E-04
N0:isub 0
N0:pwr 1.50E-03
N0:qb -5.03E-14
N0:qbd -9.46E-14
N0:qbi -5.03E-14
N0:qbs 0
N0:qd -3.72E-15
N0:qdi -8.10E-15
N0:qg 8.07E-14
N0:qgi 7.06E-14
N0:qinv 4.20E-03
N0:qsi -1.21E-14
N0:qsrco -2.66E-14
N0:region 2
N0:reversed 0
N0:ron 1.50E+03
N0:type 0
N0:vbs 0
N0:vdb 1.502
N0:vds 1.502
N0:vdsat 3.91E-01
N0:vfbeff -9.65E-01
N0:vgb 1.153
N0:vgd -3.49E-01
N0:vgs 1.153
N0:vgsteff 5.00E-01
N0:vth 6.53E-01
Design Value
1mA
3.14mA/V
3.14V
-1
Total Cgate = Cgg = 74.1fF
Total Cdrain = Cdd + Cjd = 12.5fF + 55.6fF = 68.1fF
Total Csource = Css + Cjs = 43.2fF + 0fF = 43.2fF
AC Response
23
A
v
= 12.2dB = 4.07V/V
f
u
= 95.5MHz
Design is very close to specs
Discrepancies come from neglecting r
o
and C
drain
With design table information we can include estimates of these in
our original procedure for more accurate results
Next Time
Current Mirrors
24