Datasheet ON MLP2N06CL PDF
Datasheet ON MLP2N06CL PDF
Datasheet ON MLP2N06CL PDF
Preferred Device
SMARTDISCRETESt MOSFET
2 Amps, 62 Volts, Logic Level
N−Channel TO−220
This logic level power MOSFET features current limiting for short http://onsemi.com
circuit protection, integrated Gate−Source clamping for ESD
protection and integral Gate−Drain clamping for over−voltage
protection and Sensefet technology for low on−resistance. No
2 AMPERES
additional gate series resistance is required when interfacing to the 62 VOLTS (Clamped)
output of a MCU, but a 40 kW gate pulldown resistor is recommended RDS(on) = 400 mW
to avoid a floating gate condition.
The internal Gate−Source and Gate−Drain clamps allow the device N−Channel
D
to be applied without use of external transient suppression
components. The Gate−Source clamp protects the MOSFET input
from electrostatic voltage stress up to 2.0 kV. The Gate−Drain clamp
protects the MOSFET drain from the avalanche stress that occurs with
inductive loads. Their unique design provides voltage clamping that is
R1
essentially independent of operating temperature. G
Features
• Pb−Free Package is Available*
R2
MAXIMUM RATINGS (TJ = 25°C unless otherwise noted)
Rating Symbol Value Unit
S
Drain−to−Source Voltage VDSS Clamped Vdc
MARKING DIAGRAM
Drain−to−Gate Voltage (RGS = 1.0 MW) VDGR Clamped Vdc
AND PIN ASSIGNMENT
Gate−to−Source Voltage − Continuous VGS ±10 Vdc
4
Drain Current − Continuous @ TC = 25°C ID Self−Limited Adc 4 Drain
Total Power Dissipation @ TC = 25°C PD 40 W
Electrostatic Voltage ESD 2.0 kV
Operating and Storage Junction TJ, Tstg –50 to 150 _C
Temperature Range
TO−220AB
THERMAL CHARACTERISTICS CASE 221A MLP2N06CLG
STYLE 5 AYWW
Maximum Junction Temperature TJ(max) 150 _C 1
2
Thermal Resistance, Junction−to−Case RqJC 3.12 _C/W 3
1 3
Maximum Lead Temperature for Soldering TL 260 _C
Purposes, 1/8″ from case for 5 seconds Gate Source
A = Location Code 2
DRAIN−TO−SOURCE AVALANCHE CHARACTERISTICS Drain
Y = Year
Single Pulse Drain−to−Source Avalanche EAS 80 mJ WW = Work Week
Energy (Starting TJ = 25°C, ID = 2.0 A, G = Pb−Free Package
L = 40 mH)
Maximum ratings are those values beyond which device damage can occur. ORDERING INFORMATION
Maximum ratings applied to the device are individual stress limit values (not
normal operating conditions) and are not valid simultaneously. If these limits are Device Package Shipping
exceeded, device functional operation is not implied, damage may occur and MLP2N06CL TO−220AB 50 Units / Rail
reliability may be affected.
MLP2N06CLG TO−220AB 50 Units / Rail
(Pb−Free)
*For additional information on our Pb−Free strategy and soldering details, please
download the ON Semiconductor Soldering and Mounting Techniques Preferred devices are recommended choices for future use
Reference Manual, SOLDERRM/D. and best overall value.
ON CHARACTERISTICS (Note 1)
Gate Threshold Voltage VGS(th) Vdc
(ID = 250 mAdc, VDS = VGS) 1.0 1.5 2.0
(ID = 250 mAdc, VDS = VGS, TJ = 150°C) 0.6 1 1.6
Static Drain Current Limit ID(lim) Adc
(VGS = 5.0 Vdc, VDS = 10 Vdc) 3.8 4.4 5.2
(VGS = 5.0 Vdc, VDS = 10 Vdc, TJ = 150°C) 1.6 2.4 2.9
Static Drain−to−Source On−Resistance RDS(on) W
(ID = 1.0 Adc, VGS = 5.0 Vdc) − 0.3 0.4
(ID = 1.0 Adc, VGS = 5.0 Vdc, TJ = 150°C) − 0.53 0.7
Forward Transconductance gFS mhos
(ID = 1.0 Adc, VDS = 10 Vdc) 1.0 1.4 −
Static Source−to−Drain Diode Voltage VSD Vdc
(IS = 1.0 Adc, VGS = 0 Vdc) − 1.1 1.5
5 4.0
TJ = 25°C 6.0 V VDS ≥ 7.5 V − 55°C 25°C
5.5 V 3.5
I D , DRAIN CURRENT (AMPS)
4 5.0 V TJ = 150°C
I D , DRAIN CURRENT (AMPS)
4.5 V 3.0
4.0 V
3 2.5
3.5 V
2.0
3.0 V
2 1.5
1.0
1
2.5 V
0.5
2.0 V
0 0
0 2 4 6 8 0 1 2 3 4 5 6 7 8
VDS, DRAIN−TO−SOURCE VOLTAGE (VOLTS) VGS, GATE−TO−SOURCE VOLTAGE (VOLTS)
Figure 1. Output Characteristics Figure 2. Transfer Function
http://onsemi.com
2
MLP2N06CL
6 1.0
VGS = 5 V ID = 1 A
RDS(on) , ON−RESISTANCE (OHMS)
VDS = 10 V
I D(lim) , DRAIN CURRENT (AMPS)
5
0.8
4
0.6
3
0.4 100°C
2
25°C
1 0.2
TJ = −50°C
0 0
−50 0 50 100 150 0 1 2 3 4 5 6 7 8 9 10
TJ, JUNCTION TEMPERATURE (°C) VGS, GATE−TO−SOURCE VOLTAGE (VOLTS)
Figure 3. ID(lim) Variation With Temperature Figure 4. RDS(on) Variation With
Gate−To−Source Voltage
http://onsemi.com
3
MLP2N06CL
64.0 150 − TC
VDS =
ID(lim) x DC x RqJC
63.5 ID = 20 mA
63.0 10
VGS = 10 V
62.5
SINGLE PULSE
ID , DRAIN CURRENT (AMPS)
62.0 TC = 25°C
61.5 dc
10 ms
61.0 1.0 1 ms
60.5
60.0
−50 0 50 100 150 RDS(on) LIMIT
TJ = JUNCTION TEMPERATURE THERMAL LIMIT
Figure 7. Drain−Source Sustaining PACKAGE LIMIT
Voltage Variation With Temperature 0.1
0.1 1.0 10 100
VDS, DRAIN−TO−SOURCE VOLTAGE (VOLTS)
Figure 8. Maximum Rated Forward Bias
Safe Operating Area (MLP2N06CL)
http://onsemi.com
4
MLP2N06CL
1.0
0.2
0.1
0.05 P(pk)
0.1 RqJC(t) = r(t) RqJC
0.02
D CURVES APPLY FOR POWER
PULSE TRAIN SHOWN
0.01 t1 READ TIME AT t1
t2 TJ(pk) − TC = P(pk) RqJC(t)
SINGLE PULSE DUTY CYCLE, D = t1/t2
0.01
1.0E−05 1.0E−04 1.0E−03 1.0E−02 1.0E−01 1.0E+00 1.0E+01
t, TIME (s)
Figure 9. Thermal Response (MLP2N06CL)
VDD
ton toff
RL Vout
td(on) tr td(off) tf
90% 90%
Vin DUT
PULSE GENERATOR
z = 50 W OUTPUT, Vout
Rgen 10%
INVERTED
50W
50 W 90%
50% 50%
INPUT, Vin PULSE WIDTH
10%
http://onsemi.com
5
MLP2N06CL
http://onsemi.com
6
MLP2N06CL
PACKAGE DIMENSIONS
TO−220 THREE−LEAD
TO−220AB
CASE 221A−09
ISSUE AA
NOTES:
SEATING
−T− PLANE 1. DIMENSIONING AND TOLERANCING PER
ANSI Y14.5M, 1982.
B F C 2. CONTROLLING DIMENSION: INCH.
T 3. DIMENSION Z DEFINES A ZONE WHERE
S ALL BODY AND LEAD IRREGULARITIES
ARE ALLOWED.
4
INCHES MILLIMETERS
Q A DIM MIN MAX MIN MAX
A 0.570 0.620 14.48 15.75
1 2 3 U B 0.380 0.405 9.66 10.28
C 0.160 0.190 4.07 4.82
H D 0.025 0.035 0.64 0.88
F 0.142 0.147 3.61 3.73
K G 0.095 0.105 2.42 2.66
Z H 0.110 0.155 2.80 3.93
J 0.018 0.025 0.46 0.64
K 0.500 0.562 12.70 14.27
L R L 0.045 0.060 1.15 1.52
N 0.190 0.210 4.83 5.33
V J Q 0.100 0.120 2.54 3.04
R 0.080 0.110 2.04 2.79
G S 0.045 0.055 1.15 1.39
T 0.235 0.255 5.97 6.47
D U 0.000 0.050 0.00 1.27
N V 0.045 −−− 1.15 −−−
Z −−− 0.080 −−− 2.04
STYLE 5:
PIN 1. GATE
2. DRAIN
3. SOURCE
4. DRAIN
ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice
to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability
arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.
“Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All
operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC does not convey any license under its patent rights
nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications
intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should
Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates,
and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death
associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal
Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.
http://onsemi.com MLP2N06CL/D
7