PLL Slides
PLL Slides
PLL Slides
Ahmed Ashry
• Inaccurate frequency
wrong selection worst BER
d
ω (t ) = φ (t )
dt
π
∆φ = ± → D = 50% → Vd = Vdd / 2
2
π
∆φ = ± → D = 50% → Vd = Vdd / 2
2
KVCO
ϕ (s ) = ⋅ VC
s
• N=fout / fref
0.3MHz
cause 0.04
0.1
0.5
means fast 1.2 1MHz
3MHz
overshoot 0.035 0.7 settling. 1
3
0.03 5 0.8
Amplitude
• High values 0.025
• Settling with 5%
Amplitude
0.6
0.02
cause slow error, 0.4
0.015
settling Approximately: 0.2
0.01
4.6 1 0
0.005
ts ≈ ≈ 0 1 2 3 4
-6
• Optimum is 0 ξ ⋅ ωn f n
Time (sec)
x 10
0 1 2 3 4 5 6 7
0.707 Time (sec)
• Required: RC =
1 ωn
K=
– fref=? 2ξωn 2ξ
N ⋅K
– N=? K vco =
• XOR detector -> Kd=Vdd/π Kd
– Ko=?
Introduction to PLL Ahmed Ashry 33 Introduction to PLL Ahmed Ashry 34
1 ωn
RC = = 2.3µs K= = 220kr / s
2ξωn 2ξ
R = 1kΩ C = 2.3nF
N ⋅K linear model. 50
K vco = = 35M (r / s ) / V 40
Kd
Amplitude
30
K vco 20
Ko = = 5.6 MHz / V
2π 10
0
0 1 2 3 4 5 6
Time (sec) -5
x 10
To Workspace
In1
Phase detector
LPF VCO+divider
0.7
settling.
0.5 •Type-II PLL.
0.4
•Fractional-N PLL.
Vc (V)
0.3
• Ripples due to
0.2
•All-Digital PLL.
0.1
reference signal. 0
0 10 20 30 40 50 60 70 80 90 100
time (us)
Questions?