Obe Curriculum For The Course: RGPV (Diploma Wing) Bhopal
Obe Curriculum For The Course: RGPV (Diploma Wing) Bhopal
Obe Curriculum For The Course: RGPV (Diploma Wing) Bhopal
Number System:
Decimal number, binary number, octal and Hexadecimal number.
Binary Codes:
Weighted and un-weighted codes BCD, Gray, Excess-3.
Contents Conversion of number system and code:
(Decimal number, binary number, octal and Hexadecimal number,
BCD, Gray, Excess-3)
External
Method of Assessment
Perform various binary arithmetic operation. (Cognitive) 5 10
Learning Outcome 2
Binary operations:
Binaryaddition,subtraction, Multiplication, Division.
Contents Complement of number:
Complements:1’s,2’s,9’sand10’s.
Subtraction using 1’s and2’s complement.
Internal
Method of Assessment
Verification of the basic logic gates (AND, OR,NOT NAND , NOR ,EX-OR and EX-
NOR).
Method of Assessment External
RGPV (DIPLOMA OBE CURRICULUM FOR Sheet
WING) BHOPAL THE COURSE FORMAT- 3 No. 2/5
Karnaugh-map:
Boolean expressions: Sum of product and product of sum, Karnaugh maps and
its use forsimplification up to four variable Boolean expressions, Don't care
Contents condition.
Realization of logic equations:
The universal building blocks-NAND & NOR, AND-OR network, NAND-NAND
Logic for implementation of Boolean expressions.
External
Method of Assessment
Implement different type of adder and subtractor circuits. 5 10
Learning Outcome 6 (Cognitive)
Adder and Subtractor Circuit:
Half adder, full adder, parallel binary adder, 8421 adder, half subtractor,
Contents
full subtractor, parallel binary subtractor.
External
Method of Assessment
Flip-Flop:
S-R flip-flops(FF), D FF, Types of Triggering, Glitch,
Contents JK FF race around condition and remedies,
JK Master Slave FF and T FF.
Verification of various flip-flops
Internal
Method of Assessment
Draw and explain different type of registers. (Cognitive) 5 10
Learning Outcome 9
Registers:
Shift Register (3 to 4 bits only)- introduction, circuitdiagram and waveforms
Contents of SISO, SIPO,PISO, PIPO shift registers.
External
Method of Assessment
Design different type of synchronous and asynchronous 8 10
Learning Outcome
counters. (Psychomotor)
10
Counters:
Asynchronous:
Up/down counters, Up-down counters.
Contents Synchronous Counters.
Up/down counters, Ring counter, Johnson counter.
Design Mode-4 counters.
External
Method of Assessment
RGPV (DIPLOMA OBE CURRICULUM FOR Sheet
WING) BHOPAL THE COURSE FORMAT- 3 No. 4/5
D/A Conversion:
Weighted resister, R-2R ladder network.
Contents
Internal
Method of Assessment
Draw and explain various operation of D/A conversion 6 10
Learning Outcome
circuits. (Cognitive)
12
A/D Conversion:
Counter type, Successive approximation, Flash type, Dual slope
Contents type.(Theoretical aspects)
External
Method of Assessment
External
Method of Assessment
Make use of PAL & PLA for implementation of Boolean 6 10
expression and design simple logic circuit.
Learning Outcome 15
(Cognitive/Affective)
PLD:
PAL,PLA
Implementation of Boolean expression using PAL,PLA
Contents
(Up-to 2 variables)
Internal
Method of Assessment
Suggested Experiment:
S.
No. Practical Experiment CO
1. Verify the basic logic gates (AND, OR,NOT NAND , NOR CO302.2
,EX-OR and EX-NOR).
2. Verify De- Morgan’s theorem. CO302.2
3. Verify half adder and full adder circuit using EX-OR, AND, CO302.2
OR logic gates.
4. Verify half subtractor, full subtractor circuit using EX-OR, CO302.2
AND, OR logic gates.
5. Verify parallel binary subtractor circuit. CO302.2
10. Realize the minimized network of a given function and verify CO302.2
truth table.
11. Verify the 4:1 or 8:1, multiplexer circuit. CO302.2
17. Design and Develop mini project using digital logic. CO302.2,
CO302.3,
CO302.4
Suggestions:
Experiments are expected to be performed
1. Using breadboard/trainer kits.
2. Simulation software (anyone like: PSpice, TINA, Multisim, KiCAD, LTSpice, LabView, Simulink,
Proteus, CircuitMaker etc.)
3. On virtual lab platforms available online (like: vlab.co.in, falstad.com/circuit etc.)
SuggestedActivities:
1. Interpret any one DataSheet of A to D or D to A Converter.
(CO302.4)
2. List at least two IC’s per Logic Family.
(CO302.5)
LEARNING RESOURCES:
Reference Books:
S.
No Title of Book Author Publication
.
1. Fundamentals of Digital A. Anand Kumar PHI, 2009 or latest
Circuits
2. Digital Electronics and Logic Sharma Sanjay S. K. Kataria& Sons,
Design 2012 or latest
3. Modern Digital Electronics Jain R P TMH, 2009 or latest
4. Digital Electronics K. Meena PHI, 2009 or latest
5. Digital Electronics Principles Malvino& Leach TMH, 2011 or latest
6. Digital Electronics Morris Mano Pearson, 2008 or latest
7. Digital Fundaments Floyd Thomas L & Jain Pearson, 2011 or latest
8. Digital Electronics Shiv Shankar Mishra Satya Prakashan New Delhi
1. www.nptel.iitm.ac.in
2. www.ocw.mit.edu
3. www.slideshare.net
CO LO
SCHEME FOR LEARNING Branch Code Course Code
Code Code
RGPV (Diploma Wing ) Bhopal
OUTCOME E 0 3 3 0 3 1 1
Format No. 4
COURSE NAME Digital Electronics
CO Description Examine the structure of various number system, codes and logic gates.
LO Description List out different types of number system & code and convert one to another.
SCHEME OF STUDY
Teaching –Learning Description of T-L Teach Pract.
S. No. Learning Content LRs Required Remarks
Method Process Hrs. /Tut Hrs.
LO-01 Number System: Interactive classroom Teacher will explain 5 3 Text Books, PPT,
Decimal number, binary lecture, PPT, the contents and Handouts, chalk
number, octal and Hexadecimal
number. demonstration, quiz, provide handouts to board, charts.
Binary Codes: assignments, tutorial students. Numerical Problems
Weighted and un-weighted Teacher will conduct Workbook
codes BCD, Gray, Excess-3. assignments/ quiz/
Conversion of number tutorial
system and code:
(Decimal number, binary
number, octal and Hexadecimal
number, BCD, Gray, Excess-3)
SCHEME OF ASSESSMENT
Maximu External /
S. No. Method of Assessment Description of Assessment Resources Required
m Marks Internal
Student will be asked to (and/or)
End Semester Theory Question paper,
LO-01 1. Explain the given number system or binary code. 10 External
Exam Rating scale
2. Convert given number system/ binary code to another.
SCHEME OF STUDY
Teaching –Learning Description of T-L Teach Pract.
S. No. Learning Content LRs Required Remarks
Method Process Hrs. /Tut Hrs.
LO-02 Binary operations: Interactive classroom Teacher will explain 3 2 Text Books, PPT,
Binaryaddition,subtractio
lecture, PPT, the contents and Handouts, chalk
n, Multiplication,
Division. demonstration, quiz, provide handouts to board, charts,
Complement of assignments, tutorial students. Teacher Numerical Problems
number: will conduct Workbook
quiz/assignments/
Complements:1’s,2’s,9’san
d10’s. tutorial
Subtraction using 1’s and2’s
complement.
SCHEME OF ASSESSMENT
Maximum External /
S. No. Method of Assessment Description of Assessment Resources Required
Marks Internal
SCHEME OF STUDY
Teaching – Description of T-L Teach Pract.
S. No. Learning Content LRs Required Remarks
Learning Method Process Hrs. /Tut Hrs.
LO-03 Logic Gates: Interactive Teacher will explain 4 2 Text books, PPT, Lab
Symbol, operation and truth- classroom lecture, the content in manual, charts,
table: PPT , Lab
AND, OR, NOT, NAND, class/lab. Handouts,
demonstration,
NOR, EX-OR, EX-NOR hands on practice, Teacher with support experimental trainer
Realization of logic gates lab assignments. from lab staff will
using universal gates.
instruments/kit with
demonstrate the measuring
Logic System:Positive and
negative logic system. procedure of lab
instruments,
experiments.
computer with
Verification of the basic logic Student will conduct
gates (AND, OR,NOT NAND , lab assignment based relevant simulation
NOR ,EX-OR and EX-NOR).
on these experiments. software and high
speed internet.
SCHEME OF ASSESSMENT
Maximum External /
S. No. Method of Assessment Description of Assessment Resources Required
Marks Internal
Student will be asked to(and/or):
End Semester Practical 1. Draw symbol and verify truth table of given
LO-03 Exam
10 Rubrics, Rating scale External
logic gate.
2. Realization of gate using given universal gate
ADDITIONAL INSTRUCTIONS FOR THE HOD/ FACULTY (IF ANY)
CO LO
SCHEME FOR LEARNING Branch Code Course Code
Code Code
RGPV (Diploma Wing ) Bhopal
OUTCOME E 0 3 3 0 3 2 4
Format No. 4
COURSE NAME Digital Electronics
CO Description Construct and Examine simple combinational digital circuit.
SCHEME OF STUDY
Teaching – Description of T-L Teach Pract.
S. No. Learning Content LRs Required Remarks
Learning Method Process Hrs. /Tut Hrs.
LO-04 Laws and theorems of Interactive Teacher will explain the 3 2 Text books, PPT, Lab
Boolean algebra: classroom lecture,
Boolean laws, De-Morgan’s content in class/lab. manual, charts,
PPT , Lab
Theorem and Duality Teacher with support from Handouts, experimental
demonstration,
Theorem, Complement of
hands on practice, lab staff will demonstrate trainer instruments/kit
Boolean equations. with measuring
Verification of De- Morgan’s lab assignments. the procedure of lab
theorem. experiments. instruments, computer
Student will conduct lab with relevant simulation
assignment based on software and high speed
these experiments. internet.
SCHEME OF ASSESSMENT
Maximum External /
S. No. Method of Assessment Description of Assessment Resources Required
Marks Internal
LO Description Solve Boolean expressions using K-map and realize its logic circuit.
SCHEME OF STUDY
Teaching –Learning Description of T-L Teach Pract.
S. No. Learning Content LRs Required Remarks
Method Process Hrs. /Tut Hrs.
LO-05 Karnaugh-map: Interactive classroom Teacher will explain 6 2 Text Books, PPT,
Boolean expressions: Sum of lecture, PPT, the contents and Handouts, chalk
product and product of sum,
Karnaugh maps and its use
demonstration, quiz, provide handouts to board, charts,
forsimplification up to four assignments, tutorial students. Teacher Numerical Problems
variable Boolean expressions, will conduct Workbook
Don't care condition. quiz/assignments/
Realization of logic equations: tutorial
The universal building blocks-
NAND & NOR, AND-OR
network, NAND-NAND Logic
for implementation of Boolean
expressions.
SCHEME OF ASSESSMENT
Maximum External /
S. No. Method of Assessment Description of Assessment Resources Required
Marks Internal
Student will be asked to (and/or)
1. Simplify the Boolean expression using given
Question paper, Rating
LO-05 End Semester Theory Exam method 10 External
scale
2. Realize logic equation using given building
block
ADDITIONAL INSTRUCTIONS FOR THE HOD/ FACULTY (IF ANY)
CO LO
SCHEME FOR LEARNING Branch Code Course Code
Code Code
RGPV (Diploma Wing ) Bhopal
OUTCOME E 0 3 3 0 3 2 6
Format No. 4
COURSE NAME Digital Electronics
CO Description Construct and Examine simple combinational digital circuit.
SCHEME OF STUDY
Teaching –Learning Description of T-L Teach Pract.
S. No. Learning Content LRs Required Remarks
Method Process Hrs. /Tut Hrs.
LO-06 Adder and Subtractor Interactive classroom Teacher will explain 4 1 Text Books, PPT,
Circuit:
lecture, PPT, the contents and Handouts, chalk
Half adder, full adder, parallel
binary adder, 8421 adder, half demonstration, quiz, provide handouts to board, charts.
subtractor, full subtractor, assignments. students. Teacher
parallel binary subtractor. will conduct quiz/
assignments/ tutorial
SCHEME OF ASSESSMENT
Maximum External /
S. No. Method of Assessment Description of Assessment Resources Required
Marks Internal
SCHEME OF STUDY
Teaching –
Description of T-L Teach Pract.
S. No. Learning Content Learning LRs Required Remarks
Process Hrs. /Tut Hrs.
Method
LO-07 Coder Circuit: Interactive Teacher will explain the 6 2 Text books, PPT, Lab
Encoder, Decoder
classroom lecture, content in class/lab. manual, charts,
(2 to 4 line,3 to 8 line, BCD
to Decimal, Decimal to7 PPT , Lab Teacher with support Handouts,
segment) demonstration, from lab staff will experimental trainer
MUX Circuit: hands on practice, demonstrate the instruments/kit with
Multiplexers: 4 to1 and 8 to1. lab assignments. measuring
procedure of lab
De-Multiplexers: 1 to 4 and 1
to 8. experiments. instruments, computer
( (Block Diagram & Truth table) Student will conduct lab with relevant
Verification of encoder, assignment based on simulation software
decoder, multiplexer and de- these experiments. and high speed
multiplexer circuit. internet.
SCHEME OF ASSESSMENT
Maximum External /
S. No. Method of Assessment Description of Assessment Resources Required
Marks Internal
LO Description Analyze the working of various flip-flops and verify its outputs
SCHEME OF STUDY
Teaching – Description of T-L Teach Pract.
S. No. Learning Content LRs Required Remarks
Learning Method Process Hrs. /Tut Hrs.
LO-08 Flip-Flop: Interactive Teacher will explain 5 3 Text books, PPT, Lab
S-R flip-flops(FF), D FF,
classroom lecture, the content in manual, charts,
Types of Triggering,
Glitch, PPT , Lab class/lab. Handouts,
JK FF race around demonstration, Teacher with support experimental trainer
condition and remedies, hands on practice, from lab staff will instruments/kit with
JK Master Slave FF and T FF. lab assignments. measuring
demonstrate the
Verification of various flip-flops
procedure of lab instruments, computer
experiments. with relevant
Student will conduct simulation software
lab assignment based and high speed
on these experiments. internet.
SCHEME OF ASSESSMENT
Maximum External /
S. No. Method of Assessment Description of Assessment Resources Required
Marks Internal
Student will be asked to(and/or):
1. Explain the given flip-flop
LO-08 Practical test in laboratory 10 Rubrics, Rating scale Internal
circuit.
2. Verify the given flip-flop circuit.
SCHEME OF STUDY
Teaching –Learning Description of T-L Teach Pract.
S. No. Learning Content LRs Required Remarks
Method Process Hrs. /Tut Hrs.
LO-09 Registers: Interactive classroom Teacher will explain 4 1 Text Books, PPT,
Shift Register (3 to 4 bits only)- lecture, PPT, the contents and Handouts, chalk
introduction, circuitdiagram demonstration, quiz, provide handouts to board, charts,
and waveforms of SISO,
assignments, tutorial students. Teacher Numerical Problems
SIPO,PISO, PIPO shift
registers.
will conduct Workbook
quiz/assignments/
tutorial
SCHEME OF ASSESSMENT
Maximum External /
S. No. Method of Assessment Description of Assessment Resources Required
Marks Internal
Student will be asked to
1. Draw circuit diagram and
LO-09 End Semester Theory Exam 10 Question paper, Rating scale External
explain working with
waveform of given register.
SCHEME OF STUDY
Teaching – Description of T-L Teach Pract.
S. No. Learning Content LRs Required Remarks
Learning Method Process Hrs. /Tut Hrs.
LO-10 Counters: Interactive Teacher will explain 4 4
Asynchronous: classroom lecture, the content in Text books, PPT, Lab
Up/down counters, PPT , Lab class/lab. manual, charts,
Up-down counters. demonstration, Teacher with support Handouts, experimental
Synchronous hands on practice, from lab staff will trainer instruments/kit
Counters. lab assignments. demonstrate the with measuring
Up/down counters, Ring procedure of lab instruments, computer
counter, Johnson counter. experiments. with relevant simulation
Design Mode-4 counters. software and high speed
Student will conduct
lab assignment based internet.
on these experiments.
SCHEME OF ASSESSMENT
Maximum External /
S. No. Method of Assessment Description of Assessment Resources Required
Marks Internal
Student will be asked to
LO-10
End Semester Practical 1. Design and explain the working of 10 Rubrics/Rating scale External
Exam counter of given specification
&/or type.
SCHEME OF STUDY
Teaching –Learning Description of T-L Teach Pract.
S. No. Learning Content LRs Required Remarks
Method Process Hrs. /Tut Hrs.
LO-11 D/A Conversion: Interactive classroom Teacher will explain the 5 -- Text Books, PPT,
Weighted resister, R- lecture, PPT, contents and provide Handouts, chalk
2R ladder network. demonstration, quiz, handouts to students. board, charts.
assignments. Teacher will conduct quiz/
assignments/ tutorial
SCHEME OF ASSESSMENT
Maximum External /
S. No. Method of Assessment Description of Assessment Resources Required
Marks Internal
SCHEME OF STUDY
Teaching –Learning Description of T-L Teach Pract.
S. No. Learning Content LRs Required Remarks
Method Process Hrs. /Tut Hrs.
LO-12 A/D Conversion: Interactive classroom Teacher will explain 6 -- Text Books, PPT,
Counter type, Successive lecture, PPT, the contents and Handouts, chalk
approximation, Flash type, demonstration, quiz, provide handouts to board, charts.
Dual slope type. assignments. students. Teacher
(Theoretical aspects) will conduct quiz/
assignments/ tutorial
SCHEME OF ASSESSMENT
Maximum External /
S. No. Method of Assessment Description of Assessment Resources Required
Marks Internal
SCHEME OF STUDY
Teaching –Learning Description of T-L Teach Pract.
S. No. Learning Content LRs Required Remarks
Method Process Hrs. /Tut Hrs.
LO-13 Characteristics of Interactive classroom Teacher will explain 6 -- Text Books, PPT,
digital ICs: lecture, PPT, the contents and Handouts, chalk
Fan-in, Fan-out, demonstration, quiz, provide handouts to board, charts.
Propagation delay,
Power dissipation, assignments. students. Teacher
Noise margins, will conduct quiz/
Figure of merit. assignments/ tutorial
Logic ICs:
NAND Gate using TTL, NOR gate
using ECL.
SCHEME OF ASSESSMENT
Maximum External /
S. No. Method of Assessment Description of Assessment Resources Required
Marks Internal
LO Description Construct universal gates and inverter using MOS and CMOS logic
SCHEME OF STUDY
Teaching –Learning Description of T-L Teach Pract.
S. No. Learning Content LRs Required Remarks
Method Process Hrs. /Tut Hrs.
LO-14 Classifications of logic Interactive classroom Teacher will explain 6 -- Text Books, PPT,
families: lecture, PPT, the contents and Handouts, chalk
Saturated and Non-saturated demonstration, quiz, provide handouts to board, charts.
logic.
assignments. students. Teacher
MOS and CMOS Logic:
MOS based NOT gate, Two will conduct quiz/
input NAND & NOR gate. assignments/ tutorial
CMOS based NOT gate,
Two input NAND &
NOR gate.
SCHEME OF ASSESSMENT
Maximum External /
S. No. Method of Assessment Description of Assessment Resources Required
Marks Internal
Student will be asked to (and/or)
1. Classify the logic families.
LO-14 End Semester Theory Exam 2. Design universal and 10 Question paper, Rating scale External
inverter gate using given
logic family.
ADDITIONAL INSTRUCTIONS FOR THE HOD/ FACULTY (IF ANY)
CO LO
SCHEME FOR LEARNING Branch Code Course Code
Code Code
RGPV (Diploma Wing ) Bhopal
OUTCOME E 0 3 3 0 3 5 15
Format No. 4
COURSE NAME Digital Electronics
CO Description Compare various digital logic family.
LO Description Make use of PAL & PLA for implementation of Boolean expression and design simple logic circuit.
SCHEME OF STUDY
Teaching –Learning Description of T-L Teach Pract.
S. No. Learning Content LRs Required Remarks
Method Process Hrs. /Tut Hrs.
LO-15 PLD: Interactive classroom Teacher will explain 6 -- Text Books, PPT,
PAL, PLA lecture, PPT, Video, the contents and Handouts, chalk
Implementation of demonstration, quiz, provide handouts to board, charts, Video
Boolean expression using assignments. students. Teacher will lecture- NPTEL and
PAL, PLA conduct quiz/ others.
(Up-to 2 variables) assignments/ tutorial
SCHEME OF ASSESSMENT
Maximum External /
S. No. Method of Assessment Description of Assessment Resources Required
Marks Internal