jmb385 Car Reader
jmb385 Car Reader
jmb385 Car Reader
JMB385 (Version D)
Data Sheet
Rev. 1.2
All information contained in this document is subject to change without notice. The products described in
this document are NOT intended for use implantation or other life supports application where malfunction
may result in injury or death to persons. The information contained in this document does not affect or
change JMicron’s product specification or warranties. Nothing in this document shall operate as an express
or implied license or environments, and is presented as an illustration. The results obtained in other
operating environments may vary.
For more information on JMicron products, please visit the JMicron web site at
http://www.jmicron.com or send email to sales@jmicron.com
Revision History
Version Date Revision Description
1.0 2008/11/06 Initial Release
Table of Contents
1. Overview......................................................................................................................................................5
2. Features ........................................................................................................................................................7
2.1 Compliance ........................................................................................................................................7
2.2 Overall................................................................................................................................................7
2.3 PCI Express........................................................................................................................................7
2.4 Memory Card .....................................................................................................................................7
2.5 DOS Utility ........................................................................................................................................7
3. Electrical Characteristic ...............................................................................................................................9
3.1 Absolute Maximum Rating................................................................................................................9
3.2 PCI Express PHY DC/AC Specification ...........................................................................................9
3.3 Digital DC/AC Specification ...........................................................................................................10
3.4 Power Specification .........................................................................................................................10
3.5 Power Supply Noise Requirement ...................................................................................................11
3.6 Transmitter Jitter Specification ........................................................................................................11
3.7 Reference Clock Input Requirement................................................................................................11
3.8 Card Reader Access Timing Characteristic .....................................................................................12
4. Pin Description...........................................................................................................................................15
4.1 Pin List Table & Floorplan...............................................................................................................15
4.2 System Control Pin ..........................................................................................................................17
4.3 PCI Express Analog Pin...................................................................................................................18
4.4 Card Reader Pin ...............................................................................................................................19
4.5 Power/Ground Pin............................................................................................................................22
5. Function Description..................................................................................................................................23
5.1 Block Diagram .................................................................................................................................23
5.2 Operating Mode Configuration........................................................................................................25
5.3 Clocking...........................................................................................................................................25
5.4 Reset and Disable Mechanism .........................................................................................................26
5.5 PCI Express Link .............................................................................................................................26
5.6 D3 Enhancement (D3E) Mode.........................................................................................................27
6. System Programming Interface..................................................................................................................28
6.1 Card Reader Pin Arrangement .........................................................................................................28
6.2 Software Development Resource.....................................................................................................29
6.3 Driver Supporting ............................................................................................................................29
7. Product Information ...................................................................................................................................30
1. Overview
JMB380/1/2/3/5/7 is product family that includes 1394 OHCI and Memory Card Reader Host
Controller. They are one-lane PCI Express to 1/2-port 1394a and 1/2-slot SD/MMC/MS/xD Memory Card
Reader Host Controller. The table below shows the brief feature lists of JMB38X product family.
For JMB380/5/7, only one set of 4-in-1 Combo Memory Card Reader Mechanism supporting no matter
which one of SD/MMC/MS/MS Duo/MS-HG (1/4/8-bit) & xD access at the same time due to only 48-pin
count. For JMB382/3, two sets of 4-in-1 Combo Memory Card Reader Mechanisms that include one of
SD/MMC/MS/MS Duo/MS-HG (1/4/8-bit) & xD and the other of SD/MMC/MS/MS Duo/MS-HG (1/4/8
-bit) at the same time. JMB382/3 is especially suitable for bigger NB when two Combo Memory Card
Reader slots needed access at the same time.
JMB380/2/3/5/7 is multi-function architecture on PCI domain. JMB381 has only 1394 OHCI
function. For 1394 OHCI function, JMB380/2/3 use Windows default driver to achieve better compatibility.
Of course, JMicron offers Windows / MAC driver on Memory Card Reader to achieve the better
compatibility and performance.
JMB380/1/2/3/5/7 supports hot-plug behavior on both 1394a ports and memory card slots. For 1394a
PHY, Programmable Output Swing Control is reserved for better compatibility. For memory card host
controller, the programmable IO driving capacity and dynamic pull high/low control is also reserved for
better system feasibility. These system feasibility guarantees better compatibility for all kinds of 1394a and
Memory Card Devices.
JMB380/5 Version A, JMB385 Version D, JMB387 Version B and JMB381/2/3 also reserve Serial
EEPROM interface for SVID/SSID/GUID programming. System makers can use Serial EEPROM to store
specific information in it. We also provide simple update & management tool for makers.
JMB380/1/2/3/5/7 might need some internal register setting for the best performance under different
platforms. We will provide the binary code for customers no matter binary code in Serial EEPROM or
binary code in Main BIOS.
JMB380/5 Version B/C/D and JMB387 supports D3 Enhancement (D3E) mode to make the lowest
power consumption when no 1394 device or memory cards inserted. It is very suitable for NB Application.
JMB385 Version C and JMB387 Version D use three dedicated card detection pins to detect
SD/MMC, MS and xD. These pins are connected to card connector. It can save BOM cost of one diode.
2. Features
2.1 Compliance
• Compliant with PCI Express Base Spec. Revision 1.1
• Compliant with SD Spec. Part 1 Physical Layer Spec. Version 2.00
• Compliant with SD Spec. Part A2 SD Host Controller Standard Spec. Version 2.00
• Compliant with SD Spec. Part E1 SDIO Spec. Version 2.00
• Compliant with SD Spec. Part 2 File System Spec. Version 2.00
• Compliant with MultiMediaCard System Spec. Version 4.2
• Compliant with Memory Stick Standard Format Spec. Version 1.43-00
• Compliant with Memory Stick Standard Memory Stick PRO Format Spec. – without security spec. –
Version 1.02-00
• Compliant with Memory Stick Pro-HG Duo Spec. Version 1.00
• Compliant with xD-Picture CardTM Card Spec. Version 1.20
• Compliant with xD-Picture CardTM Host Guideline Version 1.20
• Compliant with xD-Picture CardTM Host Compliance Design Check Spec. Version 1.20D
• Compliant with xD-Picture CardTM Format Spec. Version 1.11
• Compliant with System Management Bus Specification Revision 1.1
2.2 Overall
• Integrated PCI Express PHY and 2.5G PLL for PCI Express bus
• Output swing control and Automatic impedance calibration for PCI Express PHY
• Fabricated 0.18um/3.3V CMOS Standard Logic Process with single 3.3V power source
• JMB385 is available in 48-pin LQFP package
• Co-layout between JMB380, JMB381, JMB382 and JMB383
• Integrate External PMOS Power Switch for power control of memory card
• Integrate External Regulator for 1.8V Power source of JMB385 to save system BOM
• Support D3E mode to save more power when no 1394 device or memory card inserted
3. Electrical Characteristic
3.1 Absolute Maximum Rating
Parameter Description Rating Unit
DV33 Digital IO Supply Voltage (Input) 3.96 V
DV18 Digital Core Power Voltage (Output) 2.02 V
APV18, APVDD PCIE Analog Power Voltage (Input) 2.02 V
VIN Input Voltage -0.3~VDD+0.3 V
0
ӨJC Thermal Resistance (Junction to Case) 29.37 C/W
0
TOPERATING Operating Environment Temperature 0~70 C
0
TSTORAGE Storage Temperature -25~135 C
4. Pin Description
JMB385 is LQFP48 package. The pin list table and pin floorplan of JM385 is list as below.
A: Analog, D: Digital, I: Input, O: Output, Z: I/O, L: Internal pull-low, H: Internal pull-low, S: Smittch Trigger Input,
OD: Open-Drain, PWR: Power, GND: Ground
5. Function Description
JMB385 is a highly integrated single chip. It builds in 2.5GHz PLL and internal regulator to achieve
high-speed serial data transmission. Memory Card Interface that supports SD/MMC/MS/xD creates
feasible storage device connectivity. With 48-pin low pin-count package, it makes easy system application,
especially on NB. Favor to PCI Express bus, high performance and low pin count are major advantages on
hardware viewpoint of JMB385.
From Driver view, JMB385 supports multiple-function mode that includes SD/MMC/MS and xD
functions.
Figure 5.2 shows Block Diagram of Card Reader of JMB385. For each host controller of SD/MMC,
MS and xD, they all have one PCI Configuration Space and its Host Controller Register Space. For
registers in PCI Configuration Space, they define general behavior on system. For registers in Host
Controller Register Space, they define specific memory card behavior, just like DMA, Interrupt and Error
handling.
JMB385 supports 1 set of combo memory card at the same time. Due to pin limitation, first set of
memory card supports SD/MMC/MS MS Duo/MS-HG (1/4/8-bit) and xD. For different memory card, they
usually operate under different working frequency. So, frequency synchronizer is necessary to in-sync
memory card protocol control and internal FIFO control.
Table 5.1 lists all PCI Function List on SD/MMC/MS and xD.
5.3 Clocking
There are 5 clock domains existed that is in PCI Express, SD/MMC, MS and xD.
Clock Rate of internal Phase Locked Loop (PLL) of PCI Express is 2.5GHz. The clock rate for
internal parallel bus is 250MHz under 8-bit data bus and 62.5 MHz under 32-bit data bus.
For SD/MMC, the shared clock topology and its maximum clock rate is up to 50MHz. For MS, the
maximum clock rate is up to 60MHz. For xD, the maximum clock rate is up to 25MHz. Table 5.3 shows
the corresponding relationship between them.
7. Product Information
JMicron uses 12 digits number for part number.
1 2 3 4 5 6 7 8 9 10 11 12
Ex: J M B 3 8 5 - L G E Z 0 D
Part No
The comparison table of numbering
Digit Classification Numbering Definition
1~2 Brand Name JM JMicron
B: Bridge
C: Communication
P: PHY Chip
3 Product Index B,C,P…
S: SOC
V: Video
E: EVB (Evaluation Board)
4~6 Product Serial Number 001~999 A serial no, it’s up to the real situation
7 Assembly Type T, L, S… See the comparison table of assembly type
S: Standard Package
8 Environment Indicate S, G
G: Green Package
9 Bonding Type A~Z Same product has a different bonding, from A~Z
Same product has a code mask change, from
10~11 Code Mask A0~Z9
A0~Z9, ROM-free default is Z0
12 Version Code A~Z Dice Revision (From A to Z)
source that 1.8V power source is generated internally. JMB385 is available in LQFP48 package. Figure 7.1
shows the physical dimension of JMB385.