Pca9505 9506
Pca9505 9506
Pca9505 9506
1. General description
The PCA9505/PCA9506 provide 40-bit parallel input/output (I/O) port expansion for I2C-bus applications organized in 5 banks of 8 I/Os. At 5 V supply voltage, the outputs are capable of sourcing 10 mA and sinking 15 mA with a total package load of 600 mA to allow direct driving of 40 LEDs. Any of the 40 I/O ports can be configured as an input or output. Output ports are totem-pole and their logic state changes at the Acknowledge (bank change). The PCA9505 is identical to the PCA9506 except that it includes 100 k internal pull-up resistors on all the I/Os. The PCA9506 does not include the internal pull-ups on the I/Os to reduce power consumption when used as outputs or when the input is driven by a push-pull driver. The device can be configured to have each input port to be masked in order to prevent it from generating interrupts when its state changes and to have the I/O data logic state to be inverted when read by the system master. An open-drain interrupt (INT) output pin allows monitoring of the input pins and is asserted each time a change occurs in one or several input ports (unless masked). The Output Enable (OE) pin 3-states any I/O selected as an output and can be used as an input signal to blink or dim LEDs (PWM with frequency > 80 Hz and change duty cycle). The internal Power-On Reset (POR) or hardware reset (RESET) pin initializes the 40 I/Os as inputs. Three address select pins configure one of 8 slave addresses. The PCA9506 is available in 56-pin TSSOP and HVQFN packages, while the PCA9505 is available only in a TSSOP package. They are both specified over the 40 C to +85 C industrial temperature range.
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
Inputs: Programmable Interrupt Mask Control for input pins that do not require an interrupt when their states change Polarity Inversion register allows inversion of the polarity of the I/O pins when read Active LOW reset (RESET) input pin resets device to power-up default state 3 programmable address pins allowing 8 devices on the same bus Designed for live insertion Minimize line disturbance (IOFF and power-up 3-state) Signal transient rejection (50 ns noise filter and robust I2C-bus state machine) Low standby current 40 C to +85 C operation ESD protection exceeds 2000 V HBM per JESD22-A114, 200 V MM per JESD22-A115, and 1000 V CDM per JESD22-C101 Latch-up testing is done to JEDEC Standard JESD78, which exceeds 100 mA Offered in TSSOP56 (PCA9505, PCA9506) and HVQFN56 (PCA9506) packages
3. Applications
Servers RAID systems Industrial control Medical equipment PLCs Cell phones Gaming machines Instrumentation and test measurement
4. Ordering information
Table 1. Ordering information Topside mark PCA9505DGG PCA9506DGG PCA9506BS Package Name PCA9505DGG PCA9506DGG PCA9506BS TSSOP56 TSSOP56 HVQFN56 Description plastic thin shrink small outline package; 56 leads; body width 6.1 mm plastic thin shrink small outline package; 56 leads; body width 6.1 mm plastic thermal enhanced very thin quad flat package; no leads; 56 terminals; body 8 8 0.85 mm Version SOT364-1 SOT364-1 SOT684-1 Type number
PCA9505_9506
2 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
5. Block diagram
OE
PCA9505/PCA9506
A0 A1 A2 8-bit INPUT/ OUTPUT PORTS BANK 0 BANK 1 SCL SDA LOW PASS INPUT FILTERS I2C-BUS CONTROL BANK 2 BANK 3 8-bit
002aab492
Fig 1.
PCA9505_9506
3 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
configuration port register data (Cx[y]) I/O configuration register data from shift register write configuration pulse D Q VDD CK Q
100 k
write pulse
INT
read pulse
CK
Fig 2.
PCA9505_9506
4 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
6. Pinning information
6.1 Pinning
1 2 3 4 5 6 7 8 9
56 RESET 55 INT 54 IO4_7 53 IO4_6 52 IO4_5 51 VSS 50 IO4_4 49 IO4_3 48 IO4_2 47 IO4_1 46 VDD 45 IO4_0 44 IO3_7 43 IO3_6 42 IO3_5 41 IO3_4 40 IO3_3 39 VSS 38 IO3_2 37 IO3_1 36 IO3_0 35 IO2_7 34 VSS 33 IO2_6 32 IO2_5 31 IO2_4 30 OE 29 A2
002aab491
IO0_6 10 VSS 11 IO0_7 12 IO1_0 13 IO1_1 14 IO1_2 15 IO1_3 16 IO1_4 17 VDD 18 IO1_5 19 IO1_6 20 IO1_7 21 IO2_0 22 VSS 23 IO2_1 24 IO2_2 25 IO2_3 26 A0 27 A1 28
PCA9505DGG PCA9506DGG
Fig 3.
PCA9505_9506
5 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
49 RESET
56 IO0_3
54 IO0_2
53 IO0_1
52 IO0_0
47 IO4_7
46 IO4_6
45 IO4_5
terminal 1 index area IO0_4 IO0_5 IO0_6 VSS IO0_7 IO1_0 IO1_1 IO1_2 IO1_3 1 2 3 4 5 6 7 8 9
43 IO4_4 42 IO4_3 41 IO4_2 40 IO4_1 39 VDD 38 IO4_0 37 IO3_7 36 IO3_6 35 IO3_5 34 IO3_4 33 IO3_3 32 VSS 31 IO3_2 30 IO3_1 29 IO3_0 IO2_7 28
002aab975
50 SDA
51 SCL
55 VSS
PCA9506BS
IO1_4 10 VDD 11 IO1_5 12 IO1_6 13 IO1_7 14 IO2_0 15 VSS 16 IO2_1 17 IO2_2 18 IO2_3 19 A0 20 A1 21 A2 22 OE 23 IO2_4 24 IO2_5 25 IO2_6 26 VSS 27
Fig 4.
Pin description Pin TSSOP56 1 2 3, 4, 5, 7, 8, 9, 10, 12 13, 14, 15, 16, 17, 19, 20, 21 22, 24, 25, 26, 31, 32, 33, 35 36, 37, 38, 40, 41, 42, 43, 44 45, 47, 48, 49, 50, 52, 53, 54 6, 11, 23, 34, 39, 51 18, 46 27 28 29 HVQFN56 50 51 I/O I serial data line serial clock line input/output bank 0 input/output bank 1 input/output bank 2 input/output bank 3 input/output bank 4 ground supply voltage supply voltage address input 0 address input 1 address input 2
NXP B.V. 2010. All rights reserved.
Type
Description
52, 53, 54, 56, 1, I/O 2, 3, 5 6, 7, 8, 9, 10, 12, I/O 13, 14 15, 17, 18, 19, 24, 25, 26, 28 29, 30, 31, 33, 34, 35, 36, 37 38, 40, 41, 42, 43, 45, 46, 47 I/O I/O I/O
4, 16, 27, 32, 44, power 55[1] supply 11, 39 20 21 22 power supply I I I
44 VSS
48 INT
6 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
Pin description continued Pin TSSOP56 HVQFN56 23 48 49 I O I active LOW output enable input active LOW interrupt output active LOW reset input 30 55 56 Type Description
HVQFN56 package die supply ground is connected to both VSS pins and exposed center pad. VSS pins must be connected to supply ground for proper device operation. For enhanced thermal, electrical, and board level performance, the exposed pad needs to be soldered to the board using a corresponding thermal pad on the board and for proper heat conduction through the board, thermal vias need to be incorporated in the printed-circuit board in the thermal pad region.
7. Functional description
Refer to Figure 1 Block diagram of PCA9505/06 and Figure 2 Simplified schematic of IO0_0 to IO4_7.
fixed
programmable
002aab494
Fig 5.
PCA9505/06 address
The last bit of the first byte defines the operation to be performed. When set to logic 1 a read is selected, while a logic 0 selects a write operation.
AI 1
D5 0
D4 0
D3 0
D2 0
D1 0
Fig 6.
Command register
PCA9505_9506
7 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
The lowest 6 bits are used as a pointer to determine which register will be accessed. The registers are:
IP: Input Port registers (5 registers) OP: Output Port registers (5 registers) PI: Polarity Inversion registers (5 registers) IOC: I/O Configuration registers (5 registers) MSK: Mask interrupt registers (5 registers)
If the Auto-Increment flag is set (AI = 1), the 3 least significant bits are automatically incremented after a read or write. This allows the user to program and/or read the 5 register banks sequentially. If more than 5 bytes of data are written and AI = 1, previous data in the selected registers will be overwritten. Reserved registers are skipped and not accessed (refer to Table 3). If the Auto-Increment flag is cleared (AI = 0), the 3 least significant bits are not incremented after data is read or written. During a read operation, the same register bank is read each time. During a write operation, data is written to the same register bank each time. Only a Command register code with the 5 least significant bits equal to the 25 allowable values as defined in Table 3 are valid. Reserved or undefined command codes must not be accessed for proper device functionality. At power-up, this register defaults to 0x80, with the AI bit set to logic 1, and the lowest 7 bits set to logic 0. During a write operation, the PCA9505/06 will acknowledge a byte sent to OPx, PIx, and IOCx and MSKx registers, but will not acknowledge a byte sent to the IPx registers since these are read-only registers.
PCA9505_9506
8 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
Input Port registers 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 IP0 IP1 IP2 IP3 IP4 OP0 OP1 OP2 OP3 OP4 PI0 PI1 PI2 PI3 PI4 IOC0 IOC1 IOC2 IOC3 IOC4 read only read only read only read only read only read/write read/write read/write read/write read/write read/write read/write read/write read/write read/write read/write read/write read/write read/write read/write Input Port register bank 0 Input Port register bank 1 Input Port register bank 2 Input Port register bank 3 Input Port register bank 4 reserved for future use reserved for future use reserved for future use Output Port register bank 0 Output Port register bank 1 Output Port register bank 2 Output Port register bank 3 Output Port register bank 4 reserved for future use reserved for future use reserved for future use Polarity Inversion register bank 0 Polarity Inversion register bank 1 Polarity Inversion register bank 2 Polarity Inversion register bank 3 Polarity Inversion register bank 4 reserved for future use reserved for future use reserved for future use I/O Configuration register bank 0 I/O Configuration register bank 1 I/O Configuration register bank 2 I/O Configuration register bank 3 I/O Configuration register bank 4 reserved for future use reserved for future use reserved for future use
PCA9505_9506
9 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
Mask Interrupt registers 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 1 0 0 1 1 0 0 1 1 0 1 0 1 0 1 0 1 MSK0 MSK1 MSK2 MSK3 MSK4 read/write read/write read/write read/write read/write Mask Interrupt register bank 0 Mask Interrupt register bank 1 Mask Interrupt register bank 2 Mask Interrupt register bank 3 Mask Interrupt register bank 4 reserved for future use reserved for future use reserved for future use
The Polarity Inversion register can invert the logic states of the port pins. The polarity of the corresponding bit is inverted when Px[y] bit in the PI register is set to logic 1. The polarity of the corresponding bit is not inverted when Px[y] bits in the PI register is set to logic 0.
PCA9505_9506
10 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
PCA9505_9506
11 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
PCA9505_9506
12 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
7.9 Standby
The PCA9505/06 goes into standby when the I2C-bus is idle. Standby supply current is lower than 1 A (typical).
PCA9505_9506
13 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
SDA
mba607
Fig 7.
Bit transfer
SDA
Fig 8.
PCA9505_9506
14 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
SDA SCL MASTER TRANSMITTER/ RECEIVER SLAVE RECEIVER SLAVE TRANSMITTER/ RECEIVER MASTER TRANSMITTER MASTER TRANSMITTER/ RECEIVER I2C-BUS MULTIPLEXER
SLAVE
002aaa966
Fig 9.
System configuration
8.3 Acknowledge
The number of data bytes transferred between the START and the STOP conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter, whereas the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse; set-up and hold times must be taken into account. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a STOP condition.
data output by transmitter not acknowledge data output by receiver acknowledge SCL from master S START condition 1 2 8 clock pulse for acknowledgement
002aaa987
PCA9505_9506
15 of 34
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxx x x x xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xx xx xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxx x x xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxx xxx
Product data sheet Rev. 4 3 August 2010 16 of 34
PCA9505_9506
NXP Semiconductors
STOP condition slave address command register DATA BANK 0 acknowledge from slave A DATA BANK 1 acknowledge from slave A DATA BANK 2 acknowledge from slave A DATA BANK 3 acknowledge from slave A DATA BANK 4 acknowledge from slave A P
SDA S 0 1 0 0 A2 A1 A0 0 A 1 0 0 0 1 0 0 0 A START condition R/W acknowledge from slave AI = 1 output bank register bank 0 is selected acknowledge from slave
write to port
All information provided in this document is subject to legal disclaimers. NXP B.V. 2010. All rights reserved.
OE is LOW to observe a change in the outputs. If more than 5 bytes are written, previous data are overwritten.
PCA9505/06
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxx x x x xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xx xx xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxx x x xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxx xxx
Product data sheet Rev. 4 3 August 2010 17 of 34
PCA9505_9506
NXP Semiconductors
slave address SDA S 0 1 0 0 A2 A1 A0 0 A AI 0 0 0 1 D2 D1 D0 A START condition R/W acknowledge from slave write to port acknowledge from slave DATA BANK X A P
data X valid
002aab497
All information provided in this document is subject to legal disclaimers. NXP B.V. 2010. All rights reserved.
OE is LOW to observe a change in the outputs. Two, three, or four adjacent banks can be programmed by using the Auto-Increment feature (AI = 1) and change at the corresponding output port becomes effective at each acknowledge.
slave address
command register
DATA BANK 0
DATA BANK 1
DATA BANK 2
DATA BANK 3
DATA BANK 4
A P
D[5:0] = 01 0000 for Polarity Inversion register programming bank 0 D[5:0] = 01 1000 for Configuration register programming bank 0 D[5:0] = 10 0000 for Mask Interrupt register programming bank 0
The programming becomes effective at the acknowledge. Less than 5 bytes can be programmed by using this scheme. D5, D4, D3, D2, D1, D0 refers to the first register to be programmed. If more than 5 bytes are written, previous data are overwritten (the sixth Configuration register will roll over to the first addressed Configuration register, the sixth Polarity Inversion register will roll over to the first addressed Polarity Inversion register and the sixth Mask Interrupt register will roll over to the first addressed Mask Interrupt register).
PCA9505/06
Fig 13. Write to the I/O Configuration, Polarity Inversion or Mask Interrupt registers
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxx x x x xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xx xx xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxx x x xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxx xxx
Product data sheet Rev. 4 3 August 2010 18 of 34
PCA9505_9506 All information provided in this document is subject to legal disclaimers. NXP B.V. 2010. All rights reserved.
NXP Semiconductors
slave address
command register
At this moment master-transmitter becomes master-receiver, and slave-receiver becomes slave-transmitter. (cont.)
SDA S 0 1 0 0 A2 A1 A0 0 A 1 0 D5 D4 D3 D2 D1 D0 A Sr 0 1 0 0 A2 A1 A0 1 A START condition R/W acknowledge from slave AI = 1 acknowledge from slave
D[5:0] = 00 0000 for Input Port register bank 0 D[5:0] = 00 1000 for Output Port register bank 0 D[5:0] = 01 0000 for Polarity Inversion register bank 0 D[5:0] = 01 1000 for Configuration register bank 0 D[5:0] = 10 0000 for Mask Interrupt register bank 0 acknowledge from master data from register A DATA last byte A P STOP condition no acknowledge from master
002aab499
If AI = 0, the same register is read during the whole sequence. If AI = 1, the register value is incremented after each read. When the last register bank is read, it rolls over to the first byte of the category (see category definition in Section 7.2 Command register). The INT signal is released only when the last register containing an input that changed has been read. For example, when IO2_4 and IO4_7 change at the same time and an Input Port registers read sequence is initiated, starting with IP0, INT is released after IP4 is read (and not after IP2 is read).
Fig 14. Read from Input Port, Output Port, I/O Configuration, Polarity Inversion or Mask Interrupt registers
PCA9505/06
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
VDD VDD MASTER CONTROLLER SCL SDA RESET INT OE GND VDD
SUB-SYSTEM 1 (e.g., temp sensor) INT IO0_0 IO0_1 IO0_2 IO0_3 IO0_4 IO0_5 B IO1_0 IO3_7 A2 A1 A0 VSS IO4_0 IO4_7 VDD SUB-SYSTEM 3 (e.g., alarm system) ALARM ENABLE SUB-SYSTEM 2 (e.g., counter) RESET A controlled switch (e.g., CBT device)
PCA9505/06
SCL SDA RESET INT OE
24 LED MATRIX
002aab500
Device address configured as 0100 000X for this example. IO0_0, IO0_2, IO0_3, IO1_0 to IO3_7 are configured as outputs. IO0_1, IO0_4, IO4_0 to IO4_7 configured as inputs.
PCA9505_9506
19 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
PCA9505_9506
20 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
Table 10. Static characteristics continued VDD = 2.3 V to 5.5 V; VSS = 0 V; Tamb = 40 C to +85 C; unless otherwise specified. Symbol IstbL Parameter LOW-level standby current Conditions PCA9505 only VDD = 2.3 V VDD = 3.3 V VDD = 5.5 V VPOR VIL VIH IOL IL Ci I/Os VIL VIH IOL LOW-level input voltage HIGH-level input voltage LOW-level output current VOL = 0.5 V VDD = 2.3 V VDD = 3.0 V VDD = 4.5 V IOL(tot) VOH total LOW-level output current HIGH-level output voltage VOL = 0.5 V; VDD = 4.5 V IOH = 10 mA VDD = 2.3 V VDD = 3.0 V VDD = 4.5 V ILIH ILIL HIGH-level input leakage current LOW-level input leakage current VDD = 3.6 V; VI = VDD VDD = 5.5 V; VI = VSS PCA9506 only PCA9505 only Ci Co IOL IOH Co VIL VIH ILI Ci input capacitance output capacitance LOW-level output current HIGH-level output current output capacitance LOW-level input voltage HIGH-level input voltage input leakage current input capacitance VOL = 0.4 V 1 100 6 1 0.5 2 1 6 6 3.0 3.0 +1 +1 7 7 +1 5 +0.8 5.5 +1 5 A A pF pF mA A pF V V A pF 1.6 2.3 4.0 1 +1 V V V A 10 12 15 0.6 mA mA mA A 0.5 2 +0.8 5.5 V V power-on reset voltage[1] no load; VI = VDD or VSS Input SCL; input/output SDA LOW-level input voltage HIGH-level input voltage LOW-level output current leakage current input capacitance VOL = 0.4 V VI = VDD = VSS VI = VSS 0.5 0.7VDD 20 1 5 +0.3VDD 5.5 +1 10 V V mA A pF 0.97 1.3 2.2 1.70 2 3 5 2.0 mA mA mA V Min Typ Max Unit
Interrupt INT
PCA9505_9506
21 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
Table 10. Static characteristics continued VDD = 2.3 V to 5.5 V; VSS = 0 V; Tamb = 40 C to +85 C; unless otherwise specified. Symbol VIL VIH ILI Ci
[1]
Parameter LOW-level input voltage HIGH-level input voltage input leakage current input capacitance
Conditions
Typ 3.5
Unit V V A pF
Fast mode I2C-bus Min 0 1.3 0.6 0.6 0.6 0 0.1 0.1 100 1.3 0.6 20 + 0.1Cb
[6]
Unit
[4][5]
20 + 0.1Cb[6] -
[7]
100 0.5 -
80 40 250 4 4
100 0.5 -
80 40 250 4 4
ns ns ns ns s s s
Interrupt timing
22 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
Dynamic characteristics continued Parameter Conditions Standard mode I2C-bus Min Max Fast mode I2C-bus Min 4 0 100 Max ns ns ns Unit
4 0 100
Minimum SCL clock frequency is limited by the bus time-out feature, which resets the serial bus interface if either SDA or SCL is held LOW for a minimum of 25 ms. Disable bus time-out feature for DC operation. tVD;ACK = time for Acknowledgement signal from SCL LOW to SDA (out) LOW. tVD;DAT = minimum time for SDA data out to be valid following SCL LOW. A master device must internally provide a hold time of at least 300 ns for the SDA signal (refer to the VIL of the SCL signal) in order to bridge the undefined region SCLs falling edge. The maximum tf for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage tf is specified at 250 ns. This allows series protection resistors to be connected between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified tf. Cb = total capacitance of one bus line in pF. Input filters on the SDA and SCL inputs suppress noise spikes less than 50 ns.
[6] [7]
tSU;STA
tSU;STO P
002aaa986
PCA9505_9506
23 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
protocol
bit 6 (A6)
bit 0 (R/W)
acknowledge (A)
1/f SCL
SCL tBUF tr tf
SDA
tHD;STA
tSU;DAT
tHD;DAT
tVD;DAT
tVD;ACK
tSU;STO
002aab175
START SCL
50 %
50 %
PCA9505_9506
24 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
VO
RL 500
CL 50 pF
500 002aac019
RL = load resistance CL = load capacitance includes jig and probe capacitance RT = termination resistance should be equal to the output impedance Zo of the pulse generators.
PCA9505_9506
25 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
c y HE v M A
56
29
Q A2 A1 pin 1 index Lp L (A 3) A
1
e bp w M
28
detail X
2.5 scale
5 mm
DIMENSIONS (mm are the original dimensions). UNIT mm A max. 1.2 A1 0.15 0.05 A2 1.05 0.85 A3 0.25 bp 0.28 0.17 c 0.2 0.1 D (1) 14.1 13.9 E (2) 6.2 6.0 e 0.5 HE 8.3 7.9 L 1 Lp 0.8 0.4 Q 0.50 0.35 v 0.25 w 0.08 y 0.1 Z 0.5 0.1 8 o 0
o
Notes 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. OUTLINE VERSION SOT364-1 REFERENCES IEC JEDEC MO-153 JEITA EUROPEAN PROJECTION
26 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
HVQFN56: plastic thermal enhanced very thin quad flat package; no leads; 56 terminals; body 8 x 8 x 0.85 mm
SOT684-1
A A1 c
detail X
e1 e 15 L 14
1/2
C e b 28 29 e v M C A B w M C y1 C y
Eh
1/2
e2 e
1 terminal 1 index area 56 Dh 0 DIMENSIONS (mm are the original dimensions) UNIT mm A(1) max. 1 A1 0.05 0.00 b 0.30 0.18 c 0.2 D(1) 8.1 7.9 Dh 4.45 4.15 E(1) 8.1 7.9 Eh 4.45 4.15 e 0.5 43
42 X 2.5 scale e1 6.5 e2 6.5 L 0.5 0.3 v 0.1 w 0.05 y 0.05 y1 0.1 5 mm
Note 1. Plastic or metal protrusions of 0.075 mm maximum per side are not included. OUTLINE VERSION SOT684-1 REFERENCES IEC --JEDEC MO-220 JEITA --EUROPEAN PROJECTION ISSUE DATE 01-08-08 02-10-22
27 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
Through-hole components Leaded or leadless SMDs, which are glued to the surface of the printed circuit board
Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging. The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable. Key characteristics in both wave and reflow soldering are:
Board specifications, including the board finish, solder masks and vias Package footprints, including solder thieves and orientation The moisture sensitivity level of the packages Package placement Inspection and repair Lead-free soldering versus SnPb soldering
28 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
Process issues, such as application of adhesive and flux, clinching of leads, board
transport, the solder wave parameters, and the time during which components are exposed to the wave
Solder bath specifications, including temperature and impurities 16.4 Reflow soldering
Key characteristics in reflow soldering are:
Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to
higher minimum peak temperatures (see Figure 22) than a SnPb process, thus reducing the process window
Solder paste printing issues including smearing, release, and adjusting the process
window for a mix of large and small components on one board
Reflow temperature profile; this profile includes preheat, reflow (in which the board is
heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 12 and 13
Table 12. SnPb eutectic process (from J-STD-020C) Package reflow temperature (C) Volume (mm3) < 350 < 2.5 2.5 Table 13. 235 220 Lead-free process (from J-STD-020C) Package reflow temperature (C) Volume (mm3) < 350 < 1.6 1.6 to 2.5 > 2.5 260 260 250 350 to 2000 260 250 245 > 2000 260 245 245 350 220 220
Moisture sensitivity precautions, as indicated on the packing, must be respected at all times. Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 22.
PCA9505_9506
29 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
temperature
peak temperature
time
001aac844
For further information on temperature profiles, refer to Application Note AN10365 Surface mount reflow soldering description.
17. Abbreviations
Table 14. Acronym CDM DUT ESD HBM IC I2C-bus LED MM PLC POR PWM RAID Abbreviations Description Charged-Device Model Device Under Test ElectroStatic Discharge Human Body Model Integrated Circuit Inter IC bus Light Emitting Diode Machine Model Programmable Logic Controller Power-On Reset Pulse Width Modulation Redundant Array of Independent Disks
PCA9505_9506
30 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
Table 10 Static characteristics, sub-section Supply: specification for IstbL is corrected by changing unit from A to mA and specifying for 3 different voltages Product data sheet Product data sheet Product data sheet PCA9506 v.2 PCA9506 v.1 -
PCA9505_9506
31 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
Definition This document contains data from the objective specification for product development. This document contains data from the preliminary specification. This document contains the product specification.
Please consult the most recently issued document before initiating or completing a design. The term short data sheet is explained in section Definitions. The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.
19.2 Definitions
Draft The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.
malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customers own risk. Applications Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customers sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customers applications and products planned, as well as for the planned application and use of customers third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customers applications or products, or the application or use by customers third party customer(s). Customer is responsible for doing all necessary testing for the customers applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customers third party customer(s). NXP does not accept any liability in this respect. Limiting values Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customers general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Export control This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.
NXP B.V. 2010. All rights reserved.
19.3 Disclaimers
Limited warranty and liability Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors. Right to make changes NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or
PCA9505_9506
32 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors standard warranty and NXP Semiconductors product specifications.
Non-automotive qualified products Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors specifications such use shall be solely at customers
19.4 Trademarks
Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I2C-bus logo is a trademark of NXP B.V.
PCA9505_9506
33 of 34
NXP Semiconductors
PCA9505/06
40-bit I2C-bus I/O port with RESET, OE and INT
21. Contents
1 2 3 4 5 6 6.1 6.2 7 7.1 7.2 7.3 7.3.1 7.3.2 7.3.3 7.3.4 7.3.5 7.4 7.5 7.6 7.7 7.8 7.9 8 8.1 8.1.1 8.2 8.3 8.4 9 10 11 12 13 14 15 16 16.1 16.2 16.3 16.4 17 18 19 General description . . . . . . . . . . . . . . . . . . . . . . 1 Features and benefits . . . . . . . . . . . . . . . . . . . . 1 Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 Ordering information . . . . . . . . . . . . . . . . . . . . . 2 Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . 3 Pinning information . . . . . . . . . . . . . . . . . . . . . . 5 Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 6 Functional description . . . . . . . . . . . . . . . . . . . 7 Device address . . . . . . . . . . . . . . . . . . . . . . . . . 7 Command register . . . . . . . . . . . . . . . . . . . . . . 7 Register definitions . . . . . . . . . . . . . . . . . . . . . . 9 IP0 to IP4 - Input Port registers . . . . . . . . . . . 10 OP0 to OP4 - Output Port registers . . . . . . . . 11 PI0 to PI4 - Polarity Inversion registers . . . . . 11 IOC0 to IOC4 - I/O Configuration registers. . . 12 MSK0 to MSK4 - Mask interrupt registers . . . 12 Power-on reset . . . . . . . . . . . . . . . . . . . . . . . . 12 RESET input . . . . . . . . . . . . . . . . . . . . . . . . . . 12 Interrupt output (INT) . . . . . . . . . . . . . . . . . . . 13 Output enable input (OE) . . . . . . . . . . . . . . . . 13 Live insertion . . . . . . . . . . . . . . . . . . . . . . . . . 13 Standby. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 Characteristics of the I2C-bus . . . . . . . . . . . . 14 Bit transfer . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 START and STOP conditions . . . . . . . . . . . . . 14 System configuration . . . . . . . . . . . . . . . . . . . 14 Acknowledge . . . . . . . . . . . . . . . . . . . . . . . . . 15 Bus transactions . . . . . . . . . . . . . . . . . . . . . . . 15 Application design-in information . . . . . . . . . 19 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . 20 Static characteristics. . . . . . . . . . . . . . . . . . . . 20 Dynamic characteristics . . . . . . . . . . . . . . . . . 22 Test information . . . . . . . . . . . . . . . . . . . . . . . . 25 Package outline . . . . . . . . . . . . . . . . . . . . . . . . 26 Handling information. . . . . . . . . . . . . . . . . . . . 28 Soldering of SMD packages . . . . . . . . . . . . . . 28 Introduction to soldering . . . . . . . . . . . . . . . . . 28 Wave and reflow soldering . . . . . . . . . . . . . . . 28 Wave soldering . . . . . . . . . . . . . . . . . . . . . . . . 28 Reflow soldering . . . . . . . . . . . . . . . . . . . . . . . 29 Abbreviations . . . . . . . . . . . . . . . . . . . . . . . . . . 30 Revision history . . . . . . . . . . . . . . . . . . . . . . . . 31 Legal information. . . . . . . . . . . . . . . . . . . . . . . 32 19.1 19.2 19.3 19.4 20 21 Data sheet status . . . . . . . . . . . . . . . . . . . . . . Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . Trademarks . . . . . . . . . . . . . . . . . . . . . . . . . . Contact information . . . . . . . . . . . . . . . . . . . . Contents. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32 32 32 33 33 34
Please be aware that important notices concerning this document and the product(s) described herein, have been included in section Legal information.
For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 3 August 2010 Document identifier: PCA9505_9506