5 Chipset 3400 Chipset Datasheet
5 Chipset 3400 Chipset Datasheet
5 Chipset 3400 Chipset Datasheet
Datasheet
January 2012
INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS OTHERWISE AGREED IN WRITING BY INTEL, THE INTEL PRODUCTS ARE NOT DESIGNED NOR INTENDED FOR ANY APPLICATION IN WHICH THE FAILURE OF THE INTEL PRODUCT COULD CREATE A SITUATION WHERE PERSONAL INJURY OR DEATH MAY OCCUR. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The information here is subject to change without notice. Do not finalize a design with this information. The products described in this document may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an order number and are referenced in this document, or other Intel literature, may be obtained at http:// www.intel.com/design/literature.htm. Code names featured are used internally within Intel to identify products that are in development and not yet publicly announced for release. Customers, licensees and other third parties are not authorized by Intel to use code names in advertising, promotion or marketing of any product or services and any such use of Intel's internal code names is at the sole risk of the user. Intel Virtualization Technology requires a computer system with an enabled Intel processor, BIOS, virtual machine monitor (VMM). Functionality, performance or other benefits will vary depending on hardware and software configurations. Software applications may not be compatible with all operating systems. Consult your PC manufacturer. For more information, visit: http://www.intel.com/go/virtualization. Intel Active Management Technology requires activation and a system with a corporate network connection, an Intel AMT-enabled chipset, network hardware and software. For notebooks, Intel AMT may be unavailable or limited over a host OS-based VPN, when connecting wirelessly, on battery power, sleeping, hibernating or powered off. Results dependent upon hardware, setup & configuration. For more information, visit http:// www.intel.com/technology/platform-technology/intel-amt. Intel High Definition Audio (Intel HD Audio) requires an Intel HD Audio enabled system. Consult your PC manufacturer for more information. Sound quality will depend on equipment and actual implementation. For more information about Intel HD Audio, refer to http://www.intel.com/design/ chipsets/hdaudio.htm. The original equipment manufacturer must provide TPM functionality, which requires a TPM-supported BIOS. TPM functionality must be initialized and may not be available in all countries. Intel Anti-Theft Technology-PC Protection (Intel AT-p). No computer system can provide absolute security under all conditions. Intel Anti-Theft Technology (Intel AT-p) requires the computer system to have an Intel AT-enabled chipset, BIOS, firmware release, software and an Intel AT-capable Service Provider/ISV application and service subscription. The detection (triggers), response (actions), and recovery mechanisms only work after the Intel AT functionality has been activated and configured. Certain functionality may not be offered by some ISVs or service providers and may not be available in all countries. Intel assumes no liability for lost or stolen data and/or systems or any other damages resulting thereof. Systems using Client Initiated Remote Access require wired LAN connectivity and may not be available in public hot spots or "click to accept" locations. For more information, refer to http://software.intel.com/en-us/blogs/2008/10/09/new-with-intel-amt-4050-fast-call-for-help-and-remote-pc-assist-akacira/ Intel and the Intel logo are trademarks of Intel Corporation in the U.S. and other countries. *Other names and brands may be claimed as the property of others. Copyright 2012, Intel Corporation. All rights reserved.
Datasheet
Contents
1 Introduction ............................................................................................................ 43 1.1 About This Manual ............................................................................................. 43 1.2 Overview ......................................................................................................... 47 1.2.1 Capability Overview ............................................................................. 49 1.3 Intel 5 Series Chipset and Intel 3400 Series Chipset SKU Definition ..................... 55 1.4 Reference Documents ........................................................................................ 57 Signal Description ................................................................................................... 59 2.1 Direct Media Interface (DMI) to Host Controller ..................................................... 61 2.2 PCI Express* .................................................................................................... 61 2.3 Firmware Hub Interface...................................................................................... 62 2.4 PCI Interface .................................................................................................... 63 2.5 Serial ATA Interface........................................................................................... 65 2.6 LPC Interface.................................................................................................... 68 2.7 Interrupt Interface ............................................................................................ 68 2.8 USB Interface ................................................................................................... 69 2.9 Power Management Interface.............................................................................. 71 2.10 Processor Interface............................................................................................ 74 2.11 SMBus Interface................................................................................................ 74 2.12 System Management Interface............................................................................ 75 2.13 Real Time Clock Interface ................................................................................... 75 2.14 Miscellaneous Signals ........................................................................................ 76 2.15 Intel High Definition Audio Link ......................................................................... 77 2.16 Controller Link .................................................................................................. 78 2.17 Serial Peripheral Interface (SPI) .......................................................................... 78 2.18 Intel Quiet System Technology and Thermal Reporting ......................................... 79 2.19 JTAG Signals .................................................................................................... 80 2.20 Clock Signals .................................................................................................... 80 2.21 LVDS Signals (Mobile only) ................................................................................. 82 2.22 Analog Display /CRT DAC Signals ........................................................................ 83 2.23 Intel Flexible Display Interface (FDI).................................................................. 84 2.24 Digital Display Signals........................................................................................ 84 2.25 General Purpose I/O Signals ............................................................................... 87 2.26 Manageability Signals ........................................................................................ 90 2.27 Power and Ground Signals .................................................................................. 91 2.28 Pin Straps ........................................................................................................ 93 2.28.1 Functional Straps ................................................................................ 93 2.28.2 External RTC Circuitry.......................................................................... 97 PCH Pin States......................................................................................................... 99 3.1 Integrated Pull-Ups and Pull-Downs ..................................................................... 99 3.2 Output and I/O Signals Planes and States........................................................... 101 3.3 Power Planes for Input Signals .......................................................................... 112 System Clocks ....................................................................................................... 119 Functional Description ........................................................................................... 123 5.1 DMI-to-PCI Bridge (D30:F0) ............................................................................. 123 5.1.1 PCI Bus Interface .............................................................................. 123 5.1.2 PCI Bridge As an Initiator ................................................................... 123 5.1.2.1 Memory Reads and Writes .................................................... 124 5.1.2.2 I/O Reads and Writes .......................................................... 124 5.1.2.3 Configuration Reads and Writes ............................................ 124 5.1.2.4 Locked Cycles ..................................................................... 124 5.1.2.5 Target / Master Aborts ......................................................... 124 5.1.2.6 Secondary Master Latency Timer ........................................... 124 5.1.2.7 Dual Address Cycle (DAC) .................................................... 124 5.1.2.8 Memory and I/O Decode to PCI ............................................. 125 5.1.3 Parity Error Detection and Generation .................................................. 125 5.1.4 PCIRST# .......................................................................................... 126 5.1.5 Peer Cycles ...................................................................................... 126 5.1.6 PCI-to-PCI Bridge Model..................................................................... 127 5.1.7 IDSEL to Device Number Mapping ....................................................... 127
4 5
Datasheet
5.2
5.3
5.4
5.5
5.6
5.7
5.1.8 Standard PCI Bus Configuration Mechanism........................................... 127 PCI Express* Root Ports (D28:F0,F1,F2,F3,F4,F5, F6, F7) ..................................... 127 5.2.1 Interrupt Generation .......................................................................... 128 5.2.2 Power Management............................................................................ 128 5.2.2.1 S3/S4/S5 Support ............................................................... 128 5.2.2.2 Resuming from Suspended State ........................................... 129 5.2.2.3 Device Initiated PM_PME Message.......................................... 129 5.2.2.4 SMI/SCI Generation ............................................................. 129 5.2.3 SERR# Generation ............................................................................. 130 5.2.4 Hot-Plug ........................................................................................... 130 5.2.4.1 Presence Detection .............................................................. 130 5.2.4.2 Message Generation............................................................. 131 5.2.4.3 Attention Button Detection.................................................... 131 5.2.4.4 SMI/SCI Generation ............................................................. 132 Gigabit Ethernet Controller (B0:D25:F0) ............................................................. 132 5.3.1 GbE PCI Express* Bus Interface........................................................... 134 5.3.1.1 Transaction Layer ................................................................ 134 5.3.1.2 Data Alignment ................................................................... 134 5.3.1.3 Configuration Request Retry Status........................................ 134 5.3.2 Error Events and Error Reporting ......................................................... 135 5.3.2.1 Data Parity Error ................................................................. 135 5.3.2.2 Completion with Unsuccessful Completion Status ..................... 135 5.3.3 Ethernet Interface ............................................................................. 135 5.3.3.1 Intel 5 Series Chipset and Intel 3400 Series Chipset 82577/82578 PHY Interface .................................................. 135 5.3.4 PCI Power Management ...................................................................... 136 5.3.4.1 Wake Up ............................................................................ 136 5.3.5 Configurable LEDs ............................................................................. 138 5.3.6 Function Level Reset Support (FLR)...................................................... 138 5.3.6.1 FLR Steps ........................................................................... 139 LPC Bridge (with System and Management Functions) (D31:F0)............................. 139 5.4.1 LPC Interface .................................................................................... 139 5.4.1.1 LPC Cycle Types .................................................................. 140 5.4.1.2 Start Field Definition ............................................................ 141 5.4.1.3 Cycle Type / Direction (CYCTYPE + DIR) ................................. 141 5.4.1.4 Size ................................................................................... 141 5.4.1.5 SYNC ................................................................................. 142 5.4.1.6 SYNC Time-Out ................................................................... 142 5.4.1.7 SYNC Error Indication........................................................... 142 5.4.1.8 LFRAME# Usage .................................................................. 142 5.4.1.9 I/O Cycles .......................................................................... 143 5.4.1.10 Bus Master Cycles................................................................ 143 5.4.1.11 LPC Power Management ....................................................... 143 5.4.1.12 Configuration and PCH Implications........................................ 143 DMA Operation (D31:F0) .................................................................................. 144 5.5.1 Channel Priority................................................................................. 144 5.5.1.1 Fixed Priority ...................................................................... 144 5.5.1.2 Rotating Priority .................................................................. 145 5.5.2 Address Compatibility Mode ................................................................ 145 5.5.3 Summary of DMA Transfer Sizes .......................................................... 145 5.5.3.1 Address Shifting When Programmed for 16-Bit I/O Count by Words............................................................................ 145 5.5.4 Autoinitialize ..................................................................................... 146 5.5.5 Software Commands .......................................................................... 146 LPC DMA ........................................................................................................ 147 5.6.1 Asserting DMA Requests ..................................................................... 147 5.6.2 Abandoning DMA Requests.................................................................. 148 5.6.3 General Flow of DMA Transfers ............................................................ 148 5.6.4 Terminal Count.................................................................................. 148 5.6.5 Verify Mode ...................................................................................... 149 5.6.6 DMA Request De-assertion.................................................................. 149 5.6.7 SYNC Field / LDRQ# Rules .................................................................. 150 8254 Timers (D31:F0) ...................................................................................... 150 5.7.1 Timer Programming ........................................................................... 151 5.7.2 Reading from the Interval Timer .......................................................... 152 5.7.2.1 Simple Read ....................................................................... 152 5.7.2.2 Counter Latch Command ...................................................... 152
Datasheet
5.8
5.9
5.10
5.11
5.12
5.13
5.7.2.3 Read Back Command........................................................... 152 8259 Interrupt Controllers (PIC) (D31:F0) .......................................................... 153 5.8.1 Interrupt Handling............................................................................. 154 5.8.1.1 Generating Interrupts .......................................................... 154 5.8.1.2 Acknowledging Interrupts..................................................... 154 5.8.1.3 Hardware/Software Interrupt Sequence ................................. 155 5.8.2 Initialization Command Words (ICWx).................................................. 155 5.8.2.1 ICW1................................................................................. 155 5.8.2.2 ICW2................................................................................. 156 5.8.2.3 ICW3................................................................................. 156 5.8.2.4 ICW4................................................................................. 156 5.8.3 Operation Command Words (OCW)...................................................... 156 5.8.4 Modes of Operation ........................................................................... 156 5.8.4.1 Fully Nested Mode ............................................................... 156 5.8.4.2 Special Fully-Nested Mode .................................................... 157 5.8.4.3 Automatic Rotation Mode (Equal Priority Devices) .................... 157 5.8.4.4 Specific Rotation Mode (Specific Priority) ................................ 157 5.8.4.5 Poll Mode ........................................................................... 157 5.8.4.6 Edge and Level Triggered Mode............................................. 158 5.8.4.7 End of Interrupt (EOI) Operations ......................................... 158 5.8.4.8 Normal End of Interrupt ....................................................... 158 5.8.4.9 Automatic End of Interrupt Mode........................................... 158 5.8.5 Masking Interrupts ............................................................................ 159 5.8.5.1 Masking on an Individual Interrupt Request ............................ 159 5.8.5.2 Special Mask Mode .............................................................. 159 5.8.6 Steering PCI Interrupts ...................................................................... 159 Advanced Programmable Interrupt Controller (APIC) (D31:F0) .............................. 160 5.9.1 Interrupt Handling............................................................................. 160 5.9.2 Interrupt Mapping ............................................................................. 160 5.9.3 PCI / PCI Express* Message-Based Interrupts ....................................... 161 5.9.4 IOxAPIC Address Remapping .............................................................. 161 5.9.5 External Interrupt Controller Support ................................................... 161 Serial Interrupt (D31:F0) ................................................................................. 162 5.10.1 Start Frame...................................................................................... 162 5.10.2 Data Frames..................................................................................... 163 5.10.3 Stop Frame ...................................................................................... 163 5.10.4 Specific Interrupts Not Supported Using SERIRQ ................................... 163 5.10.5 Data Frame Format ........................................................................... 164 Real Time Clock (D31:F0)................................................................................. 165 5.11.1 Update Cycles................................................................................... 165 5.11.2 Interrupts ........................................................................................ 166 5.11.3 Lockable RAM Ranges ........................................................................ 166 5.11.4 Century Rollover ............................................................................... 166 5.11.5 Clearing Battery-Backed RTC RAM ....................................................... 166 Processor Interface (D31:F0) ............................................................................ 168 5.12.1 Processor Interface Signals and VLW Messages ..................................... 168 5.12.1.1 A20M# (Mask A20) / A20GATE ............................................. 168 5.12.1.2 INIT (Initialization).............................................................. 169 5.12.1.3 FERR# (Numeric Coprocessor Error) ...................................... 169 5.12.1.4 NMI (Non-Maskable Interrupt) .............................................. 170 5.12.1.5 Processor Power Good (PROCPWRGD) .................................... 170 5.12.2 Dual-Processor Issues........................................................................ 170 5.12.2.1 Usage Differences ............................................................... 170 5.12.3 Virtual Legacy Wire (VLW) Messages.................................................... 170 Power Management (D31:F0) ........................................................................... 171 5.13.1 Features .......................................................................................... 171 5.13.2 PCH and System Power States ............................................................ 171 5.13.3 System Power Planes......................................................................... 173 5.13.4 SMI#/SCI Generation ........................................................................ 173 5.13.4.1 PCI Express* SCI ................................................................ 176 5.13.4.2 PCI Express* Hot-Plug ......................................................... 176 5.13.5 C-States .......................................................................................... 176 5.13.6 Dynamic PCI Clock Control (Mobile Only).............................................. 176 5.13.6.1 Conditions for Checking the PCI Clock .................................... 177 5.13.6.2 Conditions for Maintaining the PCI Clock................................. 177 5.13.6.3 Conditions for Stopping the PCI Clock .................................... 177 5.13.6.4 Conditions for Re-Starting the PCI Clock................................. 177
Datasheet
5.14
5.15
5.16
5.13.6.5 LPC Devices and CLKRUN# ................................................... 178 Sleep States ..................................................................................... 178 5.13.7.1 Sleep State Overview ........................................................... 178 5.13.7.2 Initiating Sleep State ........................................................... 178 5.13.7.3 Exiting Sleep States ............................................................. 179 5.13.7.4 PCI Express* WAKE# Signal and PME Event Message ............... 181 5.13.7.5 Sx-G3-Sx, Handling Power Failures ........................................ 181 5.13.8 Event Input Signals and Their Usage .................................................... 181 5.13.8.1 PWRBTN# (Power Button) .................................................... 182 5.13.8.2 RI# (Ring Indicator) ............................................................ 183 5.13.8.3 PME# (PCI Power Management Event).................................... 183 5.13.8.4 SYS_RESET# Signal ............................................................. 183 5.13.8.5 THRMTRIP# Signal............................................................... 183 5.13.9 ALT Access Mode ............................................................................... 184 5.13.9.1 Write Only Registers with Read Paths in ALT Access Mode ......... 185 5.13.9.2 PIC Reserved Bits ................................................................ 187 5.13.9.3 Read Only Registers with Write Paths in ALT Access Mode ......... 187 5.13.10 System Power Supplies, Planes, and Signals.......................................... 187 5.13.10.1 Power Plane Control with SLP_S3#, SLP_S4#, SLP_S5#, SLP_M# and SLP_LAN# .......................... 187 5.13.10.2 SLP_S4# and Suspend-To-RAM Sequencing ............................ 188 5.13.10.3 PWROK Signal ..................................................................... 188 5.13.10.4 BATLOW# (Battery Low) (Mobile Only) ................................... 188 5.13.10.5 SLP_LAN# Pin Behavior ........................................................ 189 5.13.10.6 RTCRST# and SRTCRST# ..................................................... 189 5.13.11 Clock Generators ............................................................................... 189 5.13.12 Legacy Power Management Theory of Operation .................................... 190 5.13.12.1 APM Power Management (Desktop Only)................................. 190 5.13.12.2 Mobile APM Power Management (Mobile Only) ......................... 190 5.13.13 Reset Behavior .................................................................................. 190 System Management (D31:F0) .......................................................................... 192 5.14.1 Theory of Operation ........................................................................... 193 5.14.1.1 Detecting a System Lockup ................................................... 193 5.14.1.2 Handling an Intruder ............................................................ 193 5.14.1.3 Detecting Improper Flash Programming .................................. 193 5.14.1.4 Heartbeat and Event Reporting using SMLink/SMBus ................ 193 5.14.2 TCO Modes ....................................................................................... 194 5.14.2.1 TCO Legacy/Compatible Mode ............................................... 194 5.14.2.2 Advanced TCO Mode ............................................................ 195 General Purpose I/O (D31:F0) ........................................................................... 197 5.15.1 Power Wells ...................................................................................... 197 5.15.2 SMI# SCI and NMI Routing ................................................................. 197 5.15.3 Triggering......................................................................................... 197 5.15.4 GPIO Registers Lockdown ................................................................... 197 5.15.5 Serial POST Codes Over GPIO.............................................................. 198 5.15.5.1 Theory of operation ............................................................. 198 5.15.5.2 Serial Message Format ......................................................... 199 SATA Host Controller (D31:F2, F5)..................................................................... 200 5.16.1 SATA Feature Support ........................................................................ 201 5.16.2 Theory of Operation ........................................................................... 202 5.16.2.1 Standard ATA Emulation ....................................................... 202 5.16.2.2 48-Bit LBA Operation ........................................................... 202 5.16.3 SATA Swap Bay Support ..................................................................... 202 5.16.4 Hot Plug Operation............................................................................. 202 5.16.4.1 Low Power Device Presence Detection .................................... 202 5.16.5 Function Level Reset Support (FLR)...................................................... 203 5.16.5.1 FLR Steps ........................................................................... 203 5.16.6 Intel Rapid Storage Technology Configuration...................................... 203 5.16.6.1 Intel Rapid Storage Manager RAID Option ROM ..................... 204 5.16.7 Power Management Operation ............................................................. 204 5.16.7.1 Power State Mappings .......................................................... 204 5.16.7.2 Power State Transitions ........................................................ 205 5.16.7.3 SMI Trapping (APM) ............................................................. 206 5.16.8 SATA Device Presence ........................................................................ 206 5.16.9 SATA LED ......................................................................................... 207 5.16.10 AHCI Operation ................................................................................. 207 5.16.11 SGPIO Signals ................................................................................... 207 5.13.7
Datasheet
5.17
5.18
5.19 5.20
5.21
5.16.11.1 Mechanism ......................................................................... 207 5.16.11.2 Message Format.................................................................. 208 5.16.11.3 LED Message Type .............................................................. 209 5.16.11.4 SGPIO Waveform ................................................................ 210 5.16.12 External SATA................................................................................... 211 High Precision Event Timers.............................................................................. 211 5.17.1 Timer Accuracy ................................................................................. 211 5.17.2 Interrupt Mapping ............................................................................. 212 5.17.3 Periodic vs. Non-Periodic Modes .......................................................... 212 5.17.4 Enabling the Timers........................................................................... 213 5.17.5 Interrupt Levels ................................................................................ 213 5.17.6 Handling Interrupts ........................................................................... 214 5.17.7 Issues Related to 64-Bit Timers with 32-Bit Processors........................... 214 USB EHCI Host Controllers (D29:F0 and D26:F0)................................................. 215 5.18.1 EHC Initialization............................................................................... 215 5.18.1.1 BIOS Initialization ............................................................... 215 5.18.1.2 Driver Initialization .............................................................. 215 5.18.1.3 EHC Resets ........................................................................ 215 5.18.2 Data Structures in Main Memory ......................................................... 215 5.18.3 USB 2.0 Enhanced Host Controller DMA................................................ 216 5.18.4 Data Encoding and Bit Stuffing............................................................ 216 5.18.5 Packet Formats ................................................................................. 216 5.18.6 USB 2.0 Interrupts and Error Conditions............................................... 216 5.18.6.1 Aborts on USB 2.0-Initiated Memory Reads ............................ 217 5.18.7 USB 2.0 Power Management ............................................................... 217 5.18.7.1 Pause Feature..................................................................... 217 5.18.7.2 Suspend Feature ................................................................. 217 5.18.7.3 ACPI Device States.............................................................. 218 5.18.7.4 ACPI System States............................................................. 218 5.18.8 USB 2.0 Legacy Keyboard Operation .................................................... 218 5.18.9 USB 2.0 Based Debug Port ................................................................. 219 5.18.9.1 Theory of Operation............................................................ 219 5.18.10 EHCI Caching ................................................................................... 224 5.18.11 USB Pre-Fetch Based Pause ................................................................ 224 5.18.12 Function Level Reset Support (FLR) ..................................................... 224 5.18.12.1 FLR Steps .......................................................................... 224 5.18.13 USB Overcurrent Protection ................................................................ 225 Integrated USB 2.0 Rate Matching Hub .............................................................. 226 5.19.1 Overview ......................................................................................... 226 5.19.2 Architecture ..................................................................................... 226 SMBus Controller (D31:F3) ............................................................................... 227 5.20.1 Host Controller ................................................................................. 227 5.20.1.1 Command Protocols............................................................. 228 5.20.2 Bus Arbitration.................................................................................. 231 5.20.3 Bus Timing ....................................................................................... 232 5.20.3.1 Clock Stretching.................................................................. 232 5.20.3.2 Bus Time Out (The PCH as SMBus Master) .............................. 232 5.20.4 Interrupts / SMI#.............................................................................. 232 5.20.5 SMBALERT# ..................................................................................... 233 5.20.6 SMBus CRC Generation and Checking................................................... 233 5.20.7 SMBus Slave Interface ....................................................................... 234 5.20.7.1 Format of Slave Write Cycle.................................................. 234 5.20.7.2 Format of Read Command .................................................... 236 5.20.7.3 Slave Read of RTC Time Bytes .............................................. 238 5.20.7.4 Format of Host Notify Command ........................................... 238 Thermal Management ...................................................................................... 240 5.21.1 Thermal Sensor ................................................................................ 240 5.21.1.1 Internal Thermal Sensor Operation ........................................ 240 5.21.2 Thermal Reporting Over System Management Link 1 Interface (SMLink1) . 241 5.21.2.1 Supported Addresses ........................................................... 242 5.21.2.2 I2C Write Commands to the Intel ME ................................... 243 5.21.2.3 Block Read Command .......................................................... 243 5.21.2.4 Read Data Format ............................................................... 245 5.21.2.5 Thermal Data Update Rate ................................................... 246 5.21.2.6 Temperature Comparator and Alert ....................................... 247 5.21.2.7 BIOS Set Up ....................................................................... 248 5.21.2.8 SMBus Rules....................................................................... 249
Datasheet
5.22
5.23 5.24
5.28
5.21.2.9 Case for Considerations ........................................................ 250 Intel High Definition Audio Overview (D27:F0)................................................... 252 5.22.1 Intel High Definition Audio Docking (Mobile Only) ................................ 252 5.22.1.1 Dock Sequence ................................................................... 252 5.22.1.2 Exiting D3/CRST# when Docked ............................................ 253 5.22.1.3 Cold Boot/Resume from S3 When Docked ............................... 254 5.22.1.4 Undock Sequence ................................................................ 254 5.22.1.5 Normal Undock.................................................................... 254 5.22.1.6 Surprise Undock .................................................................. 255 5.22.1.7 Interaction Between Dock/Undock and Power Management States ................................................................................ 255 5.22.1.8 Relationship between HDA_DOCK_RST# and HDA_RST# .......... 255 Intel Active Management Technology 6.0 (Intel AMT) ....................................... 256 5.23.1 Intel AMT6.x and ASF 2.0 Features .................................................... 257 5.23.2 Intel AMT Requirements ................................................................... 257 Serial Peripheral Interface (SPI) ........................................................................ 258 5.24.1 SPI Supported Feature Overview ......................................................... 258 5.24.1.1 Non-Descriptor Mode ........................................................... 258 5.24.1.2 Descriptor Mode .................................................................. 258 5.24.1.3 Device Partitioning............................................................... 260 5.24.2 Flash Descriptor ................................................................................ 260 5.24.2.1 Descriptor Master Region ...................................................... 262 5.24.3 Flash Access ..................................................................................... 263 5.24.3.1 Direct Access Security .......................................................... 263 5.24.3.2 Register Access Security ....................................................... 263 5.24.4 Serial Flash Device Compatibility Requirements ..................................... 264 5.24.4.1 PCH SPI Based BIOS Requirements ........................................ 264 5.24.4.2 Integrated LAN Firmware SPI Flash Requirements .................... 264 5.24.4.3 Intel Management Engine Firmware SPI Flash Requirements ... 265 5.24.4.4 Hardware Sequencing Requirements ...................................... 265 5.24.5 Multiple Page Write Usage Model.......................................................... 266 5.24.5.1 Soft Flash Protection ............................................................ 266 5.24.5.2 BIOS Range Write Protection................................................. 267 5.24.5.3 SMI# Based Global Write Protection ....................................... 267 5.24.6 Flash Device Configurations ................................................................ 267 5.24.7 SPI Flash Device Recommended Pinout................................................. 267 5.24.8 Serial Flash Device Package ................................................................ 268 5.24.8.1 Common Footprint Usage Model ............................................ 268 5.24.8.2 Serial Flash Device Package Recommendations ........................ 268 Quiet System Technology (Intel QST) (Desktop Only) ............................... 269 Intel 5.25.1 PWM Outputs .................................................................................... 269 5.25.2 TACH Inputs ..................................................................................... 269 Feature Capability Mechanism ........................................................................... 269 PCH Display Interfaces and Intel Flexible Display Interconnect............................. 270 5.27.1 Analog Display Interface Characteristics................................................ 270 5.27.1.1 Integrated RAMDAC ............................................................. 271 5.27.1.2 DDC (Display Data Channel) ................................................. 271 5.27.2 Digital Display Interfaces .................................................................... 271 5.27.2.1 LVDS (Mobile only) .............................................................. 271 5.27.2.2 LVDS Pair States ................................................................. 272 5.27.2.3 Single Channel versus Dual Channel Mode .............................. 273 5.27.2.4 Panel Power Sequencing ....................................................... 273 5.27.2.5 LVDS DDC .......................................................................... 274 5.27.2.6 High Definition Multimedia Interface....................................... 274 5.27.2.7 Digital Video Interface (DVI) ................................................. 275 5.27.2.8 Display Port* ...................................................................... 275 5.27.2.9 Embedded DisplayPort.......................................................... 275 5.27.2.10 DisplayPort Aux Channel....................................................... 276 5.27.2.11 DisplayPort Hot-Plug Detect (HPD) ......................................... 276 5.27.2.12 Integrated Audio over HDMI and DisplayPort ........................... 276 5.27.2.13 Serial Digital Video Out (SDVO) ............................................. 276 5.27.2.14 Control Bus......................................................................... 277 5.27.3 Mapping of Digital Display Interface Signals .......................................... 278 5.27.4 Multiple Display Configurations ............................................................ 279 5.27.5 High-bandwidth Digital Content Protection (HDCP) ................................. 279 5.27.6 Intel Flexible Display Interconnect ..................................................... 280 Intel Virtualization Technology ........................................................................ 280
Datasheet
5.29 6
Intel VT-d Objectives ....................................................................... 280 Intel VT-d Features Supported .......................................................... 280 Support for Function Level Reset (FLR) in Intel 5 Series Chipset and Intel 3400 Series Chipset................................................ 281 5.28.4 Virtualization Support for PCHs IOxAPIC .............................................. 281 5.28.5 Virtualization Support for High Precision Event Timer (HPET)................... 281 Intel 5 Series Chipset and Intel 3400 Series Chipset Platform Clocks.................. 282 5.29.1 Platform Clocking Requirements .......................................................... 282
Ballout Definition................................................................................................... 283 6.1 PCH Desktop Ballout ........................................................................................ 283 6.2 PCH Ballout Mobile Ballout ................................................................................ 294 6.3 PCH Ballout Small Form Factor Ballout ............................................................... 306 Package Information ............................................................................................. 319 7.1 PCH package (Desktop Only) ............................................................................ 319 7.2 PCH package (Mobile Only)............................................................................... 321 7.3 PCH package (Mobile SFF Only)......................................................................... 323 Electrical Characteristics ....................................................................................... 325 8.1 Thermal Specifications ..................................................................................... 325 8.1.1 Desktop Storage Specifications and Thermal Design Power (TDP) ............ 325 8.1.2 Mobile Storage Specifications and Thermal Design Power (TDP) ............... 325 8.2 Absolute Maximum and Minimum Ratings ........................................................... 326 8.3 Intel 5 Series Chipset and Intel 3400 Series Chipset Power Supply range ........... 327 8.4 General DC Characteristics ............................................................................... 327 8.5 Display DC Characteristics ................................................................................ 340 8.6 AC Characteristics ........................................................................................... 342 8.7 Power Sequencing and Reset Signal Timings ....................................................... 360 8.8 Power Management Timing Diagrams................................................................. 363 8.9 AC Timing Diagrams ........................................................................................ 366 Register and Memory Mapping............................................................................... 377 9.1 PCI Devices and Functions................................................................................ 378 9.2 PCI Configuration Map ..................................................................................... 379 9.3 I/O Map ......................................................................................................... 379 9.3.1 Fixed I/O Address Ranges .................................................................. 379 9.3.2 Variable I/O Decode Ranges ............................................................... 382 9.4 Memory Map................................................................................................... 383 9.4.1 Boot-Block Update Scheme................................................................. 385 Chipset Configuration Registers............................................................................. 387 10.1 Chipset Configuration Registers (Memory Space) ................................................. 387 10.1.1 V0CTLVirtual Channel 0 Resource Control Register .............................. 390 10.1.2 V0STSVirtual Channel 0 Resource Status Register ............................... 390 10.1.3 V1CTLVirtual Channel 1 Resource Control Register .............................. 391 10.1.4 V1STSVirtual Channel 1 Resource Status Register ............................... 391 10.1.5 CIR0Chipset Initialization Register 0.................................................. 391 10.1.6 CIR1Chipset Initialization Register 1.................................................. 392 10.1.7 RECRoot Error Command Register .................................................... 392 10.1.8 ILCLInternal Link Capabilities List Register ......................................... 392 10.1.9 LCAPLink Capabilities Register .......................................................... 393 10.1.10 LCTLLink Control Register ................................................................ 393 10.1.11 LSTSLink Status Register................................................................. 394 10.1.12 BCRBackbone Configuration Register................................................. 394 10.1.13 RPCRoot Port Configuration Register ................................................. 394 10.1.14 DMICDMI Control Register ............................................................... 396 10.1.15 RPFNRoot Port Function Number and Hide for PCI Express* Root Ports Register .............................................................. 396 10.1.16 FLRSTATFLR Pending Status Register ................................................ 397 10.1.17 CIR5Chipset Initialization Register 5.................................................. 398 10.1.18 TRSRTrap Status Register................................................................ 398 10.1.19 TRCRTrapped Cycle Register ............................................................ 398 10.1.20 TWDRTrapped Write Data Register.................................................... 399 10.1.21 IOTRnI/O Trap Register (03) .......................................................... 399 10.1.22 DMCDMI Miscellaneous Control Register ............................................ 400 10.1.23 CIR6Chipset Initialization Register 6.................................................. 400 10.1.24 DMC2DMI Miscellaneous Control Register 2 ........................................ 400
10
Datasheet
10.1.25 10.1.26 10.1.27 10.1.28 10.1.29 10.1.30 10.1.31 10.1.32 10.1.33 10.1.34 10.1.35 10.1.36 10.1.37 10.1.38 10.1.39 10.1.40 10.1.41 10.1.42 10.1.43 10.1.44 10.1.45 10.1.46 10.1.47 10.1.48 10.1.49 10.1.50 10.1.51 10.1.52 10.1.53 10.1.54 10.1.55 10.1.56 10.1.57 10.1.58 10.1.59 10.1.60 10.1.61 10.1.62 10.1.63 10.1.64 10.1.65 10.1.66 10.1.67 10.1.68 10.1.69 10.1.70 11
TCTLTCO Configuration Register........................................................ 401 D31IPDevice 31 Interrupt Pin Register ............................................... 402 D30IPDevice 30 Interrupt Pin Register ............................................... 403 D29IPDevice 29 Interrupt Pin Register ............................................... 403 D28IPDevice 28 Interrupt Pin Register ............................................... 404 D27IPDevice 27 Interrupt Pin Register ............................................... 405 D26IPDevice 26 Interrupt Pin Register ............................................... 406 D25IPDevice 25 Interrupt Pin Register ............................................... 406 D22IPDevice 22 Interrupt Pin Register ............................................... 407 D31IRDevice 31 Interrupt Route Register ........................................... 407 D30IRDevice 30 Interrupt Route Register ........................................... 408 D29IRDevice 29 Interrupt Route Register ........................................... 409 D28IRDevice 28 Interrupt Route Register ........................................... 410 D27IRDevice 27 Interrupt Route Register ........................................... 411 D26IRDevice 26 Interrupt Route Register ........................................... 412 D25IRDevice 25 Interrupt Route Register ........................................... 413 D24IRDevice 24 Interrupt Route Register ........................................... 414 D22IRDevice 22 Interrupt Route Register ........................................... 415 OICOther Interrupt Control Register .................................................. 416 PRSTSPower and Reset Status .......................................................... 417 CIR7Chipset Initalization Register 7................................................... 417 CIR8Chipset Initialization Register 8 .................................................. 418 CIR9Chipset Initialization Register 9 .................................................. 418 CIR10Chipset Initialization Register 10 .............................................. 418 CIR13Chipset Initialization Register 13 .............................................. 418 CIR14Chipset Initialization Register 14 .............................................. 418 CIR15Chipset Initialization Register 15 .............................................. 419 CIR16Chipset Initialization Register 16 .............................................. 419 CIR17Chipset Initialization Register 17 .............................................. 419 CIR18Chipset Initialization Register 18 .............................................. 419 CIR19Chipset Initialization Register 19 .............................................. 419 CIR20Chipset Initialization Register 20 .............................................. 420 CIR21Chipset Initialization Register 21 .............................................. 420 CIR22Chipset Initialization Register 22 .............................................. 420 RCRTC Configuration Register........................................................... 421 HPTCHigh Precision Timer Configuration Register ................................ 421 GCSGeneral Control and Status Register ............................................ 422 BUCBacked Up Control Register ........................................................ 424 FDFunction Disable Register ............................................................. 425 CGClock Gating Register .................................................................. 427 FDSWFunction Disable SUS Well Register ........................................... 428 FD2Function Disable 2 Register......................................................... 428 MISCCTLMiscellaneous Control Register ............................................. 429 USBOCM1Overcurrent MAP Register 1................................................ 430 USBOCM2Overcurrent MAP Register 2................................................ 431 RMHWKCTLRate Matching Hub Wake Control Register .......................... 432
PCI-to-PCI Bridge Registers (D30:F0).................................................................... 435 11.1 PCI Configuration Registers (D30:F0) ................................................................. 435 11.1.1 VIDVendor Identification Register (PCI-PCID30:F0) .......................... 436 11.1.2 DIDDevice Identification Register (PCI-PCID30:F0) ........................... 436 11.1.3 PCICMDPCI Command Register (PCI-PCID30:F0).............................. 436 11.1.4 PSTSPCI Status Register (PCI-PCID30:F0) ....................................... 437 11.1.5 RIDRevision Identification Register (PCI-PCID30:F0)......................... 439 11.1.6 CCClass Code Register (PCI-PCID30:F0).......................................... 439 11.1.7 PMLTPrimary Master Latency Timer Register (PCI-PCID30:F0)............................................................................. 440 11.1.8 HEADTYPHeader Type Register (PCI-PCID30:F0) .............................. 440 11.1.9 BNUMBus Number Register (PCI-PCID30:F0) ................................... 440 11.1.10 SMLTSecondary Master Latency Timer Register (PCI-PCID30:F0)............................................................................. 441 11.1.11 IOBASE_LIMITI/O Base and Limit Register (PCI-PCID30:F0)............................................................................. 441 11.1.12 SECSTSSecondary Status Register (PCI-PCID30:F0) ......................... 442 11.1.13 MEMBASE_LIMITMemory Base and Limit Register (PCI-PCID30:F0)............................................................................. 443
10
Datasheet
11.1.14 11.1.15 11.1.16 11.1.17 11.1.18 11.1.19 11.1.20 11.1.21 11.1.22 11.1.23 11.1.24 11.1.25 12
PREF_MEM_BASE_LIMITPrefetchable Memory Base and Limit Register (PCI-PCID30:F0) .................................................. 443 PMBU32Prefetchable Memory Base Upper 32 Bits Register (PCI-PCID30:F0) ................................................................ 444 PMLU32Prefetchable Memory Limit Upper 32 Bits Register (PCI-PCID30:F0) ................................................................ 444 CAPPCapability List Pointer Register (PCI-PCID30:F0) ....................... 444 INTRInterrupt Information Register (PCI-PCID30:F0)........................ 444 BCTRLBridge Control Register (PCI-PCID30:F0) ............................... 445 SPDHSecondary PCI Device Hiding Register (PCI-PCID30:F0) ............................................................................ 447 DTCDelayed Transaction Control Register (PCI-PCID30:F0) ............................................................................ 447 BPSBridge Proprietary Status Register (PCI-PCID30:F0) ............................................................................ 449 BPCBridge Policy Configuration Register (PCI-PCID30:F0) ............................................................................ 450 SVCAPSubsystem Vendor Capability Register (PCI-PCID30:F0) ............................................................................ 451 SVIDSubsystem Vendor IDs Register (PCI-PCID30:F0) ..................... 451
Gigabit LAN Configuration Registers ...................................................................... 453 12.1 Gigabit LAN Configuration Registers (Gigabit LAND25:F0)..................................................................................... 453 12.1.1 VIDVendor Identification Register (Gigabit LAND25:F0)....................................................................... 454 12.1.2 DIDDevice Identification Register (Gigabit LAND25:F0)....................................................................... 454 12.1.3 PCICMDPCI Command Register (Gigabit LAND25:F0)....................................................................... 455 12.1.4 PCISTSPCI Status Register (Gigabit LAND25:F0)....................................................................... 456 12.1.5 RIDRevision Identification Register (Gigabit LAND25:F0)....................................................................... 457 12.1.6 CCClass Code Register (Gigabit LAND25:F0)....................................................................... 457 12.1.7 CLSCache Line Size Register (Gigabit LAND25:F0)....................................................................... 457 12.1.8 PLTPrimary Latency Timer Register (Gigabit LAND25:F0)....................................................................... 457 12.1.9 HTHeader Type Register (Gigabit LAND25:F0)....................................................................... 457 12.1.10 MBARAMemory Base Address Register A (Gigabit LAND25:F0)....................................................................... 458 12.1.11 MBARBMemory Base Address Register B (Gigabit LAND25:F0)....................................................................... 458 12.1.12 MBARCMemory Base Address Register C (Gigabit LAND25:F0)....................................................................... 459 12.1.13 SVIDSubsystem Vendor ID Register (Gigabit LAND25:F0)....................................................................... 459 12.1.14 SIDSubsystem ID Register (Gigabit LAND25:F0)....................................................................... 459 12.1.15 ERBAExpansion ROM Base Address Register (Gigabit LAND25:F0)....................................................................... 459 12.1.16 CAPPCapabilities List Pointer Register (Gigabit LAND25:F0)....................................................................... 460 12.1.17 INTRInterrupt Information Register (Gigabit LAND25:F0)....................................................................... 460 12.1.18 MLMGMaximum Latency/Minimum Grant Register (Gigabit LAND25:F0)....................................................................... 460 12.1.19 CLIST 1Capabilities List Register 1 (Gigabit LAND25:F0)....................................................................... 460 12.1.20 PMCPCI Power Management Capabilities Register (Gigabit LAND25:F0)....................................................................... 461 12.1.21 PMCSPCI Power Management Control and Status Register (Gigabit LAND25:F0) .......................................................... 462
Datasheet
11
DRData Register (Gigabit LAND25:F0) ....................................................................... 463 CLIST 2Capabilities List Register 2 (Gigabit LAND25:F0) ....................................................................... 463 MCTLMessage Control Register (Gigabit LAND25:F0) ....................................................................... 463 MADDLMessage Address Low Register (Gigabit LAND25:F0) ....................................................................... 464 MADDHMessage Address High Register (Gigabit LAND25:F0) ....................................................................... 464 MDATMessage Data Register (Gigabit LAND25:F0) ....................................................................... 464 FLRCAPFunction Level Reset Capability (Gigabit LAND25:F0) ....................................................................... 464 FLRCLVFunction Level Reset Capability Length and Version (Gigabit LAND25:F0) ....................................................................... 465 DEVCTRLDevice Control (Gigabit LAND25:F0) .................................. 465
LPC Interface Bridge Registers (D31:F0) ............................................................... 467 13.1 PCI Configuration Registers (LPC I/FD31:F0) .................................................... 467 13.1.1 VIDVendor Identification Register (LPC I/FD31:F0) ........................... 468 13.1.2 DIDDevice Identification Register (LPC I/FD31:F0)............................ 468 13.1.3 PCICMDPCI COMMAND Register (LPC I/FD31:F0).............................. 469 13.1.4 PCISTSPCI Status Register (LPC I/FD31:F0) .................................... 470 13.1.5 RIDRevision Identification Register (LPC I/FD31:F0) ......................... 471 13.1.6 PIProgramming Interface Register (LPC I/FD31:F0) .......................... 471 13.1.7 SCCSub Class Code Register (LPC I/FD31:F0) .................................. 471 13.1.8 BCCBase Class Code Register (LPC I/FD31:F0) ................................. 471 13.1.9 PLTPrimary Latency Timer Register (LPC I/FD31:F0) ......................... 471 13.1.10 HEADTYPHeader Type Register (LPC I/FD31:F0) ............................... 472 13.1.11 SSSub System Identifiers Register (LPC I/FD31:F0) .......................... 472 13.1.12 CAPPCapability List Pointer Register (LPC I/FD31:F0) ........................ 472 13.1.13 PMBASEACPI Base Address Register (LPC I/FD31:F0)........................ 472 13.1.14 ACPI_CNTLACPI Control Register (LPC I/FD31:F0) ............................ 473 13.1.15 GPIOBASEGPIO Base Address Register (LPC I/FD31:F0) ............................................................................. 473 13.1.16 GCGPIO Control Register (LPC I/FD31:F0) ....................................... 474 13.1.17 PIRQ[n]_ROUTPIRQ[A,B,C,D] Routing Control Register (LPC I/FD31:F0) ............................................................................. 475 13.1.18 SIRQ_CNTLSerial IRQ Control Register (LPC I/FD31:F0) ............................................................................. 476 13.1.19 PIRQ[n]_ROUTPIRQ[E,F,G,H] Routing Control Register (LPC I/FD31:F0) ............................................................................. 477 13.1.20 LPC_IBDFIOxAPIC Bus:Device:Function Register (LPC I/FD31:F0) ............................................................................. 477 13.1.21 LPC_HnBDFHPET n Bus:Device:Function Register (LPC I/FD31:F0) ............................................................................. 478 13.1.22 LPC_I/O_DECI/O Decode Ranges Register (LPC I/FD31:F0) ............................................................................. 479 13.1.23 LPC_ENLPC I/F Enables Register (LPC I/FD31:F0) ............................. 480 13.1.24 GEN1_DECLPC I/F Generic Decode Range 1 Register (LPC I/FD31:F0) ............................................................................. 481 13.1.25 GEN2_DECLPC I/F Generic Decode Range 2 Register (LPC I/FD31:F0) ............................................................................. 481 13.1.26 GEN3_DECLPC I/F Generic Decode Range 3 Register (LPC I/FD31:F0) ............................................................................. 482 13.1.27 GEN4_DECLPC I/F Generic Decode Range 4 Register (LPC I/FD31:F0) ............................................................................. 482 13.1.28 ULKMCUSB Legacy Keyboard / Mouse Control Register (LPC I/FD31:F0) ................................................................ 483 13.1.29 LGMRLPC I/F Generic Memory Range Register (LPC I/FD31:F0) ............................................................................. 484 13.1.30 FWH_SEL1Firmware Hub Select 1 Register (LPC I/FD31:F0) ............................................................................. 485 13.1.31 FWH_SEL2Firmware Hub Select 2 Register (LPC I/FD31:F0) ............................................................................. 486
12
Datasheet
13.1.32
13.2
13.3
13.4
13.5
13.6
13.7
FWH_DEC_EN1Firmware Hub Decode Enable Register (LPC I/FD31:F0) ................................................................ 487 13.1.33 BIOS_CNTLBIOS Control Register (LPC I/FD31:F0)............................................................................. 489 13.1.34 FDCAPFeature Detection Capability ID Register (LPC I/FD31:F0)................................................................ 490 13.1.35 FDLENFeature Detection Capability Length Register (LPC I/FD31:F0)................................................................ 490 13.1.36 FDVERFeature Detection Version Register (LPC I/FD31:F0)................................................................ 490 13.1.37 FDVCTFeature Vector Register (LPC I/FD31:F0)............................................................................. 491 13.1.38 RCBARoot Complex Base Address Register (LPC I/FD31:F0)............................................................................. 491 DMA I/O Registers........................................................................................... 492 13.2.1 DMABASE_CADMA Base and Current Address Registers ....................... 493 13.2.2 DMABASE_CCDMA Base and Current Count Registers .......................... 494 13.2.3 DMAMEM_LPDMA Memory Low Page Registers.................................... 494 13.2.4 DMACMDDMA Command Register ..................................................... 495 13.2.5 DMASTADMA Status Register ........................................................... 495 13.2.6 DMA_WRSMSKDMA Write Single Mask Register .................................. 496 13.2.7 DMACH_MODEDMA Channel Mode Register ........................................ 497 13.2.8 DMA Clear Byte Pointer Register.......................................................... 498 13.2.9 DMA Master Clear Register ................................................................. 498 13.2.10 DMA_CLMSKDMA Clear Mask Register ............................................... 498 13.2.11 DMA_WRMSKDMA Write All Mask Register ......................................... 499 Timer I/O Registers ......................................................................................... 499 13.3.1 TCWTimer Control Word Register...................................................... 500 13.3.2 SBYTE_FMTInterval Timer Status Byte Format Register ....................... 502 13.3.3 Counter Access Ports Register ............................................................. 503 8259 Interrupt Controller (PIC) Registers ........................................................... 503 13.4.1 Interrupt Controller I/O MAP ............................................................... 503 13.4.2 ICW1Initialization Command Word 1 Register..................................... 504 13.4.3 ICW2Initialization Command Word 2 Register..................................... 505 13.4.4 ICW3Master Controller Initialization Command Word 3 Register ................................................................................ 505 13.4.5 ICW3Slave Controller Initialization Command Word 3 Register ................................................................................ 506 13.4.6 ICW4Initialization Command Word 4 Register..................................... 506 13.4.7 OCW1Operational Control Word 1 (Interrupt Mask) Register ........................................................................................... 507 13.4.8 OCW2Operational Control Word 2 Register ......................................... 507 13.4.9 OCW3Operational Control Word 3 Register ......................................... 508 13.4.10 ELCR1Master Controller Edge/Level Triggered Register ........................ 509 13.4.11 ELCR2Slave Controller Edge/Level Triggered Register .......................... 510 Advanced Programmable Interrupt Controller (APIC)............................................ 511 13.5.1 APIC Register Map............................................................................. 511 13.5.2 INDIndex Register .......................................................................... 511 13.5.3 DATData Register ........................................................................... 512 13.5.4 EOIREOI Register ........................................................................... 512 13.5.5 IDIdentification Register .................................................................. 513 13.5.6 VERVersion Register ....................................................................... 513 13.5.7 REDIR_TBLRedirection Table ............................................................ 514 Real Time Clock Registers................................................................................. 516 13.6.1 I/O Register Address Map ................................................................... 516 13.6.2 Indexed Registers ............................................................................. 517 13.6.2.1 RTC_REGARegister A ........................................................ 518 13.6.2.2 RTC_REGBRegister B (General Configuration)....................... 519 13.6.2.3 RTC_REGCRegister C (Flag Register) ................................... 520 13.6.2.4 RTC_REGDRegister D (Flag Register) .................................. 520 Processor Interface Registers ............................................................................ 521 13.7.1 NMI_SCNMI Status and Control Register............................................ 521 13.7.2 NMI_ENNMI Enable (and Real Time Clock Index) Register ........................................................................................... 522 13.7.3 PORT92Fast A20 and Init Register .................................................... 522 13.7.4 COPROC_ERRCoprocessor Error Register ........................................... 522 13.7.5 RST_CNTReset Control Register........................................................ 523
Datasheet
13
13.8
Power Management Registers (PMD31:F0) ....................................................... 524 13.8.1 Power Management PCI Configuration Registers (PMD31:F0) ................................................................................... 524 13.8.1.1 GEN_PMCON_1General PM Configuration 1 Register (PMD31:F0) ..................................................................... 524 13.8.1.2 GEN_PMCON_2General PM Configuration 2 Register (PMD31:F0) ..................................................................... 525 13.8.1.3 GEN_PMCON_3General PM Configuration 3 Register (PMD31:F0) ..................................................................... 527 13.8.1.4 GEN_PMCON_LOCKGeneral Power Management Configuration Lock Register ...................................................................... 529 13.8.1.5 Chipset Initialization Register 4 (PMD31:F0) ......................... 530 13.8.1.6 BM_BREAK_EN Register (PMD31:F0) ................................... 530 13.8.1.7 PMIRPower Management Initialization Register (PMD31:F0) . 531 13.8.1.8 GPIO_ROUTGPIO Routing Control Register (PMD31:F0) ..................................................................... 531 13.8.2 APM I/O Decode ................................................................................ 531 13.8.2.1 APM_CNTAdvanced Power Management Control Port Register . 532 13.8.2.2 APM_STSAdvanced Power Management Status Port Register... 532 13.8.3 Power Management I/O Registers ........................................................ 532 13.8.3.1 PM1_STSPower Management 1 Status Register ..................... 533 13.8.3.2 PM1_ENPower Management 1 Enable Register ...................... 536 13.8.3.3 PM1_CNTPower Management 1 Control Register.................... 537 13.8.3.4 PM1_TMRPower Management 1 Timer Register ..................... 538 13.8.3.5 PM1_TMRPower Management 1 Timer Register ..................... 538 13.8.3.6 GPE0_STSGeneral Purpose Event 0 Status Register ............... 539 13.8.3.7 GPE0_ENGeneral Purpose Event 0 Enables Register ............... 541 13.8.3.8 SMI_ENSMI Control and Enable Register .............................. 543 13.8.3.9 SMI_STSSMI Status Register .............................................. 545 13.8.3.10 ALT_GP_SMI_ENAlternate GPI SMI Enable Register ............... 547 13.8.3.11 ALT_GP_SMI_STSAlternate GPI SMI Status Register .............. 548 13.8.3.12 UPRWCUSB Per-Port Registers Write Control......................... 548 13.8.3.13 GPE_CNTLGeneral Purpose Control Register ......................... 549 13.8.3.14 DEVACT_STSDevice Activity Status Register ......................... 550 13.8.3.15 PM2_CNTPower Management 2 Control Register.................... 550 13.9 System Management TCO Registers ................................................................... 551 13.9.1 TCO_RLDTCO Timer Reload and Current Value Register ....................... 551 13.9.2 TCO_DAT_INTCO Data In Register .................................................... 552 13.9.3 TCO_DAT_OUTTCO Data Out Register................................................ 552 13.9.4 TCO1_STSTCO1 Status Register........................................................ 552 13.9.5 TCO2_STSTCO2 Status Register........................................................ 554 13.9.6 TCO1_CNTTCO1 Control Register ...................................................... 555 13.9.7 TCO2_CNTTCO2 Control Register ...................................................... 556 13.9.8 TCO_MESSAGE1 and TCO_MESSAGE2 Registers .................................... 556 13.9.9 TCO_WDCNTTCO Watchdog Control Register ...................................... 557 13.9.10 SW_IRQ_GENSoftware IRQ Generation Register.................................. 557 13.9.11 TCO_TMRTCO Timer Initial Value Register .......................................... 557 13.10 General Purpose I/O Registers ........................................................................... 558 13.10.1 GPIO_USE_SELGPIO Use Select Register............................................ 559 13.10.2 GP_IO_SELGPIO Input/Output Select Register .................................... 559 13.10.3 GP_LVLGPIO Level for Input or Output Register .................................. 560 13.10.4 GPO_BLINKGPO Blink Enable Register................................................ 560 13.10.5 GP_SER_BLINKGP Serial Blink Register .............................................. 561 13.10.6 GP_SB_CMDSTSGP Serial Blink Command Status Register.................................................................................. 562 13.10.7 GP_SB_DATAGP Serial Blink Data Register ......................................... 562 13.10.8 GPI_NMI_ENGPI NMI Enable Register ................................................ 563 13.10.9 GPI_NMI_STSGPI NMI Status Register ............................................... 563 13.10.10 GPI_INVGPIO Signal Invert Register .................................................. 563 13.10.11 GPIO_USE_SEL2GPIO Use Select 2 Register ....................................... 564 13.10.12 GP_IO_SEL2GPIO Input/Output Select 2 Register ................................ 564 13.10.13 GP_LVL2GPIO Level for Input or Output 2 Register .............................. 565 13.10.14 GPIO_USE_SEL3GPIO Use Select 3 Register ....................................... 566 13.10.15 GP_IO_SEL3GPIO Input/Output Select 3 Register ................................ 567 13.10.16 GP_LVL3GPIO Level for Input or Output 3 Register .............................. 568 13.10.17 GP_RST_SEL1GPIO Reset Select Register ........................................... 569 13.10.18 GP_RST_SEL2GPIO Reset Select Register ........................................... 569
14
Datasheet
13.10.19 GP_RST_SEL3GPIO Reset Select Register .......................................... 570 14 SATA Controller Registers (D31:F2)....................................................................... 571 14.1 PCI Configuration Registers (SATAD31:F2)........................................................ 571 14.1.1 VIDVendor Identification Register (SATAD31:F2) ............................. 573 14.1.2 DIDDevice Identification Register (SATAD31:F2) .............................. 573 14.1.3 PCICMDPCI Command Register (SATAD31:F2).................................. 573 14.1.4 PCISTSPCI Status Register (SATAD31:F2)........................................ 574 14.1.5 RIDRevision Identification Register (SATAD31:F2)............................ 575 14.1.6 PIProgramming Interface Register (SATAD31:F2).............................. 575 14.1.6.1 When Sub Class Code Register (D31:F2:Offset 0Ah) = 01h ....... 575 14.1.6.2 When Sub Class Code Register (D31:F2:Offset 0Ah) = 04h ....... 576 14.1.6.3 When Sub Class Code Register (D31:F2:Offset 0Ah) = 06h ....... 576 14.1.7 SCCSub Class Code Register (SATAD31:F2) ..................................... 576 14.1.8 BCCBase Class Code Register (SATAD31:F2SATAD31:F2) ............................................................. 577 14.1.9 PMLTPrimary Master Latency Timer Register (SATAD31:F2) ................................................................................ 577 14.1.10 HTYPEHeader Type Register (SATAD31:F2) ................................................................................ 577 14.1.11 PCMD_BARPrimary Command Block Base Address Register (SATAD31:F2) .................................................................... 577 14.1.12 PCNL_BARPrimary Control Block Base Address Register (SATAD31:F2) .................................................................... 578 14.1.13 SCMD_BARSecondary Command Block Base Address Register (IDE D31:F2) ....................................................................... 578 14.1.14 SCNL_BARSecondary Control Block Base Address Register (IDE D31:F2) ....................................................................... 578 14.1.15 BARLegacy Bus Master Base Address Register (SATAD31:F2) ................................................................................ 579 14.1.16 ABAR/SIDPBA1AHCI Base Address Register/Serial ATA Index Data Pair Base Address (SATAD31:F2) ...................................... 579 14.1.16.1 When SCC is not 01h ........................................................... 579 14.1.16.2 When SCC is 01h ................................................................ 580 14.1.17 SVIDSubsystem Vendor Identification Register (SATAD31:F2) ................................................................................ 580 14.1.18 SIDSubsystem Identification Register (SATAD31:F2) ......................... 580 14.1.19 CAPCapabilities Pointer Register (SATAD31:F2)................................. 580 14.1.20 INT_LNInterrupt Line Register (SATAD31:F2) ................................... 581 14.1.21 INT_PNInterrupt Pin Register (SATAD31:F2)..................................... 581 14.1.22 IDE_TIMIDE Timing Register (SATAD31:F2) ..................................... 581 14.1.23 SIDETIMSlave IDE Timing Register (SATAD31:F2)............................. 582 14.1.24 SDMA_CNTSynchronous DMA Control Register (SATAD31:F2) ................................................................................ 582 14.1.25 SDMA_TIMSynchronous DMA Timing Register (SATAD31:F2) ................................................................................ 582 14.1.26 IDE_CONFIGIDE I/O Configuration Register (SATAD31:F2) ................................................................................ 583 14.1.27 PIDPCI Power Management Capability Identification Register (SATAD31:F2) .................................................................... 583 14.1.28 PCPCI Power Management Capabilities Register (SATAD31:F2) ................................................................................ 584 14.1.29 PMCSPCI Power Management Control and Status Register (SATAD31:F2) .................................................................... 585 14.1.30 MSICIMessage Signaled Interrupt Capability Identification Register (SATAD31:F2) ................................................. 586 14.1.31 MSIMCMessage Signaled Interrupt Message Control Register (SATAD31:F2) ......................................................... 586 14.1.32 MSIMAMessage Signaled Interrupt Message Address Register (SATAD31:F2) ........................................................ 588 14.1.33 MSIMDMessage Signaled Interrupt Message Data Register (SATAD31:F2)............................................................. 588 14.1.34 MAPAddress Map Register (SATAD31:F2) ......................................... 589 14.1.35 PCSPort Control and Status Register (SATAD31:F2)........................... 590 14.1.36 SCLKCGSATA Clock Gating Control Register ....................................... 592 14.1.37 SCLKGCSATA Clock General Configuration Register ............................. 593 14.1.38 SIRISATA Indexed Registers Index Register ....................................... 594
Datasheet
15
14.2
14.3
14.4
FLRCIDFLR Capability ID Register (SATAD31:F2) ............................... 594 FLRCLVFLR Capability Length and Version Register (SATAD31:F2).................................................................... 595 14.1.41 FLRCFLR Control Register (SATAD31:F2) .......................................... 595 14.1.42 ATCAPM Trapping Control Register (SATAD31:F2).............................. 596 14.1.43 ATSAPM Trapping Status Register (SATAD31:F2)............................... 596 14.1.44 SP Scratch Pad Register (SATAD31:F2) ............................................... 596 14.1.45 BFCSBIST FIS Control/Status Register (SATAD31:F2) ........................ 597 14.1.46 BFTD1BIST FIS Transmit Data1 Register (SATAD31:F2) ..................... 599 14.1.47 BFTD2BIST FIS Transmit Data2 Register (SATAD31:F2) ..................... 599 Bus Master IDE I/O Registers (D31:F2)............................................................... 600 14.2.1 BMIC[P,S]Bus Master IDE Command Register (D31:F2) ....................... 601 14.2.2 BMIS[P,S]Bus Master IDE Status Register (D31:F2)............................. 602 14.2.3 BMID[P,S]Bus Master IDE Descriptor Table Pointer Register (D31:F2).............................................................................. 603 14.2.4 AIRAHCI Index Register (D31:F2) ..................................................... 603 14.2.5 AIDRAHCI Index Data Register (D31:F2)............................................ 603 Serial ATA Index/Data Pair Superset Registers..................................................... 604 14.3.1 SINDXSerial ATA Index Register (D31:F2) .......................................... 604 14.3.2 SDATASerial ATA Data Register (D31:F2) ........................................... 605 14.3.2.1 PxSSTSSerial ATA Status Register (D31:F2) ......................... 605 14.3.2.2 PxSCTLSerial ATA Control Register (D31:F2) ........................ 606 14.3.2.3 PxSERRSerial ATA Error Register (D31:F2) ........................... 607 AHCI Registers (D31:F2) .................................................................................. 608 14.4.1 AHCI Generic Host Control Registers (D31:F2)....................................... 609 14.4.1.1 CAPHost Capabilities Register (D31:F2) ............................... 609 14.4.1.2 GHCGlobal PCH Control Register (D31:F2)............................ 611 14.4.1.3 ISInterrupt Status Register (D31:F2)................................... 612 14.4.1.4 PIPorts Implemented Register (D31:F2)............................... 613 14.4.1.5 VSAHCI Version Register (D31:F2) ...................................... 614 14.4.1.6 CCC_CTLCommand Completion Coalescing Control Register (D31:F2)................................................................ 614 14.4.1.7 CCC_PortsCommand Completion Coalescing Ports Register (D31:F2)................................................................ 615 14.4.1.8 EM_LOCEnclosure Management Location Register (D31:F2) .... 615 14.4.1.9 EM_CTRLEnclosure Management Control Register (D31:F2) .... 616 14.4.1.10 VSAHCI Version Register (D31:F2) ...................................... 617 14.4.1.11 VSPVendor Specific Register (D31:F2) ................................. 617 14.4.1.12 RSTFIntel RST Feature Capabilities Register ....................... 617 14.4.2 Port Registers (D31:F2)...................................................................... 619 14.4.2.1 PxCLBPort [5:0] Command List Base Address Register (D31:F2) ............................................................................ 623 14.4.2.2 PxCLBUPort [5:0] Command List Base Address Upper 32-Bits Register (D31:F2) ..................................................... 623 14.4.2.3 PxFBPort [5:0] FIS Base Address Register (D31:F2) .............. 624 14.4.2.4 PxFBUPort [5:0] FIS Base Address Upper 32-Bits Register (D31:F2)................................................................ 624 14.4.2.5 PxISPort [5:0] Interrupt Status Register (D31:F2)................. 625 14.4.2.6 PxIEPort [5:0] Interrupt Enable Register (D31:F2) ................ 626 14.4.2.7 PxCMDPort [5:0] Command Register (D31:F2)...................... 628 14.4.2.8 PxTFDPort [5:0] Task File Data Register (D31:F2) ................. 631 14.4.2.9 PxSIGPort [5:0] Signature Register (D31:F2) ....................... 631 14.4.2.10 PxSSTSPort [5:0] Serial ATA Status Register (D31:F2) .......... 632 14.4.2.11 PxSCTLPort [5:0] Serial ATA Control Register (D31:F2).......... 633 14.4.2.12 PxSERRPort [5:0] Serial ATA Error Register (D31:F2) ............ 634 14.4.2.13 PxSACTPort [5:0] Serial ATA Active Register (D31:F2) ........... 635 14.4.2.14 PxCIPort [5:0] Command Issue Register (D31:F2) ................ 636
14.1.39 14.1.40
15
SATA Controller Registers (D31:F5) ....................................................................... 637 15.1 PCI Configuration Registers (SATAD31:F5) ........................................................ 637 15.1.1 VIDVendor Identification Register (SATAD31:F5) .............................. 638 15.1.2 DIDDevice Identification Register (SATAD31:F5) .............................. 638 15.1.3 PCICMDPCI Command Register (SATAD31:F5) .................................. 639 15.1.4 PCISTSPCI Status Register (SATAD31:F5) ........................................ 640 15.1.5 RIDRevision Identification Register (SATAD31:F5) ............................ 640 15.1.6 PIProgramming Interface Register (SATAD31:F5) .............................. 641 15.1.7 SCCSub Class Code Register (SATAD31:F5) ...................................... 641
16
Datasheet
15.1.8
15.2
15.3
BCCBase Class Code Register (SATAD31:F5SATAD31:F5) ............................................................. 641 15.1.9 PMLTPrimary Master Latency Timer Register (SATAD31:F5) ................................................................................ 642 15.1.10 PCMD_BARPrimary Command Block Base Address Register (SATAD31:F5) .................................................................... 642 15.1.11 PCNL_BARPrimary Control Block Base Address Register (SATAD31:F5) ................................................................................ 642 15.1.12 SCMD_BARSecondary Command Block Base Address Register (IDE D31:F5) ....................................................................... 643 15.1.13 SCNL_BARSecondary Control Block Base Address Register (IDE D31:F5) ....................................................................... 643 15.1.14 BARLegacy Bus Master Base Address Register (SATAD31:F5) ................................................................................ 644 15.1.15 SIDPBASATA Index/Data Pair Base Address Register (SATAD31:F5) ................................................................................ 644 15.1.16 SVIDSubsystem Vendor Identification Register (SATAD31:F5) ................................................................................ 645 15.1.17 SIDSubsystem Identification Register (SATAD31:F5) ......................... 645 15.1.18 CAPCapabilities Pointer Register (SATAD31:F5)................................. 645 15.1.19 INT_LNInterrupt Line Register (SATAD31:F5) ................................... 645 15.1.20 INT_PNInterrupt Pin Register (SATAD31:F5)..................................... 645 15.1.21 IDE_TIMIDE Timing Register (SATAD31:F5) ..................................... 646 15.1.22 SDMA_CNTSynchronous DMA Control Register (SATAD31:F5) ................................................................................ 646 15.1.23 SDMA_TIMSynchronous DMA Timing Register (SATAD31:F5) ................................................................................ 647 15.1.24 IDE_CONFIGIDE I/O Configuration Register (SATAD31:F5) ................................................................................ 647 15.1.25 PIDPCI Power Management Capability Identification Register (SATAD31:F5) .................................................................... 648 15.1.26 PCPCI Power Management Capabilities Register (SATAD31:F5) ................................................................................ 648 15.1.27 PMCSPCI Power Management Control and Status Register (SATAD31:F5) .................................................................... 649 15.1.28 MAPAddress Map Register (SATAD31:F5) ......................................... 650 15.1.29 PCSPort Control and Status Register (SATAD31:F5)........................... 651 15.1.30 SATACR0SATA Capability Register 0 (SATAD31:F5) ........................... 652 15.1.31 SATACR1SATA Capability Register 1 (SATAD31:F5) ........................... 652 15.1.32 FLRCIDFLR Capability ID Register (SATAD31:F5) .............................. 652 15.1.33 FLRCLVFLR Capability Length and Value Register (SATAD31:F5) .................................................................... 653 15.1.34 FLRCTRLFLR Control Register (SATAD31:F5) .................................... 653 15.1.35 ATCAPM Trapping Control Register (SATAD31:F5) ............................. 654 15.1.36 ATCAPM Trapping Control Register (SATAD31:F5) ............................. 654 Bus Master IDE I/O Registers (D31:F5) .............................................................. 655 15.2.1 BMIC[P,S]Bus Master IDE Command Register (D31:F5) ....................... 656 15.2.2 BMIS[P,S]Bus Master IDE Status Register (D31:F5) ............................ 657 15.2.3 BMID[P,S]Bus Master IDE Descriptor Table Pointer Register (D31:F5) ............................................................................. 657 Serial ATA Index/Data Pair Superset Registers .................................................... 658 15.3.1 SINDXSATA Index Register (D31:F5) ................................................ 658 15.3.2 SDATASATA Index Data Register (D31:F5) ........................................ 658 15.3.2.1 PxSSTSSerial ATA Status Register (D31:F5)......................... 659 15.3.2.2 PxSCTLSerial ATA Control Register (D31:F5) ........................ 660 15.3.2.3 PxSERRSerial ATA Error Register (D31:F5)........................... 661
16
EHCI Controller Registers (D29:F0, D26:F0) .......................................................... 663 16.1 USB EHCI Configuration Registers (USB EHCID29:F0, D26:F0) ........................................................................... 663 16.1.1 VIDVendor Identification Register (USB EHCID29:F0, D26:F0) ............................................................. 664 16.1.2 DIDDevice Identification Register (USB EHCID29:F0, D26:F0) ............................................................. 665 16.1.3 PCICMDPCI Command Register (USB EHCID29:F0, D26:F0) ............................................................. 665
Datasheet
17
16.1.4 16.1.5 16.1.6 16.1.7 16.1.8 16.1.9 16.1.10 16.1.11 16.1.12 16.1.13 16.1.14 16.1.15 16.1.16 16.1.17 16.1.18 16.1.19 16.1.20 16.1.21 16.1.22 16.1.23 16.1.24 16.1.25 16.1.26 16.1.27 16.1.28 16.1.29 16.1.30 16.1.31 16.1.32 16.1.33 16.1.34 16.1.35 16.1.36 16.1.37
PCISTSPCI Status Register (USB EHCID29:F0, D26:F0).............................................................. 666 RIDRevision Identification Register (USB EHCID29:F0, D26:F0).............................................................. 667 PIProgramming Interface Register (USB EHCID29:F0, D26:F0).............................................................. 667 SCCSub Class Code Register (USB EHCID29:F0, D26:F0).............................................................. 667 BCCBase Class Code Register (USB EHCID29:F0, D26:F0).............................................................. 668 PMLTPrimary Master Latency Timer Register (USB EHCID29:F0, D26:F0).............................................................. 668 HEADTYPHeader Type Register (USB EHCID29:F0, D26:F0).............................................................. 668 MEM_BASEMemory Base Address Register (USB EHCID29:F0, D26:F0).............................................................. 669 SVIDUSB EHCI Subsystem Vendor ID Register (USB EHCID29:F0, D26:F0).............................................................. 669 SIDUSB EHCI Subsystem ID Register (USB EHCID29:F0, D26:F0).............................................................. 669 CAP_PTRCapabilities Pointer Register (USB EHCID29:F0, D26:F0).............................................................. 670 INT_LNInterrupt Line Register (USB EHCID29:F0, D26:F0).............................................................. 670 INT_PNInterrupt Pin Register (USB EHCID29:F0, D26:F0).............................................................. 670 PWR_CAPIDPCI Power Management Capability ID Register (USB EHCID29:F0, D26:F0) ................................................. 670 NXT_PTR1Next Item Pointer #1 Register (USB EHCID29:F0, D26:F0).............................................................. 671 PWR_CAPPower Management Capabilities Register (USB EHCID29:F0, D26:F0).............................................................. 671 PWR_CNTL_STSPower Management Control/ Status Register (USB EHCID29:F0, D26:F0) ....................................... 672 DEBUG_CAPIDDebug Port Capability ID Register (USB EHCID29:F0, D26:F0).............................................................. 673 NXT_PTR2Next Item Pointer #2 Register (USB EHCID29:F0, D26:F0).............................................................. 673 DEBUG_BASEDebug Port Base Offset Register (USB EHCID29:F0, D26:F0).............................................................. 673 USB_RELNUMUSB Release Number Register (USB EHCID29:F0, D26:F0).............................................................. 673 FL_ADJFrame Length Adjustment Register (USB EHCID29:F0, D26:F0).............................................................. 674 PWAKE_CAPPort Wake Capability Register (USB EHCID29:F0, D26:F0).............................................................. 675 LEG_EXT_CAPUSB EHCI Legacy Support Extended Capability Register (USB EHCID29:F0, D26:F0)................................... 676 LEG_EXT_CSUSB EHCI Legacy Support Extended Control / Status Register (USB EHCID29:F0, D26:F0) .......................... 677 SPECIAL_SMIIntel Specific USB 2.0 SMI Register (USB EHCID29:F0, D26:F0).............................................................. 679 ACCESS_CNTLAccess Control Register (USB EHCID29:F0, D26:F0).............................................................. 680 EHCIIR1EHCI Initialization Register 1 (USB EHCID29:F0, D26:F0).............................................................. 681 EHCIIR2EHCI Initialization Register 2 (USB EHCID29:F0, D26:F0) ...... 681 FLR_CIDFunction Level Reset Capability ID Register (USB EHCID29:F0, D26:F0) ................................................ 682 FLR_NEXTFunction Level Reset Next Capability Pointer Register (USB EHCID29:F0, D26:F0) ................................................ 682 FLR_CLVFunction Level Reset Capability Length and Version Register (USB EHCID29:F0, D26:F0) ...................................... 683 FLR_CTRLFunction Level Reset Control Register (USB EHCID29:F0, D26:F0).............................................................. 683 FLR_STSFunction Level Reset Status Register (USB EHCID29:F0, D26:F0).............................................................. 684
18
Datasheet
16.2
16.1.38 EHCIIR3EHCI Initialization Register 3 (USB EHCID29:F0, D26:F0) ...... 684 16.1.39 EHCIIR4EHCI Initialization Register 4 (USB EHCID29:F0, D26:F0) ...... 684 Memory-Mapped I/O Registers .......................................................................... 685 16.2.1 Host Controller Capability Registers ..................................................... 685 16.2.1.1 CAPLENGTHCapability Registers Length Register................... 686 16.2.1.2 HCIVERSIONHost Controller Interface Version Number Register ............................................................................. 686 16.2.1.3 HCSPARAMSHost Controller Structural Parameters Register.... 686 16.2.1.4 HCCPARAMSHost Controller Capability Parameters Register ............................................................................. 687 16.2.2 Host Controller Operational Registers ................................................... 688 16.2.2.1 USB2.0_CMDUSB 2.0 Command Register............................. 689 16.2.2.2 USB2.0_STSUSB 2.0 Status Register................................... 692 16.2.2.3 USB2.0_INTRUSB 2.0 Interrupt Enable Register ................... 694 16.2.2.4 FRINDEXFrame Index Register ........................................... 695 16.2.2.5 CTRLDSSEGMENTControl Data Structure Segment Register ............................................................................. 695 16.2.2.6 PERIODICLISTBASEPeriodic Frame List Base Address Register ............................................................................. 696 16.2.2.7 ASYNCLISTADDRCurrent Asynchronous List Address Register ............................................................................. 696 16.2.2.8 CONFIGFLAGConfigure Flag Register ................................... 697 16.2.2.9 PORTSCPort N Status and Control Register .......................... 697 16.2.3 USB 2.0-Based Debug Port Registers ................................................... 701 16.2.3.1 CNTL_STSControl/Status Register....................................... 702 16.2.3.2 USBPIDUSB PIDs Register ................................................. 704 16.2.3.3 DATABUF[7:0]Data Buffer Bytes[7:0] Register ..................... 704 16.2.3.4 CONFIGConfiguration Register............................................ 704
17
Intel High Definition Audio Controller Registers (D27:F0) ................................... 705 17.1 Intel High Definition Audio PCI Configuration Space (Intel High Definition AudioD27:F0) ..................................................... 705 17.1.1 VIDVendor Identification Register (Intel High Definition Audio ControllerD27:F0).................................. 707 17.1.2 DIDDevice Identification Register (Intel High Definition Audio ControllerD27:F0).................................. 707 17.1.3 PCICMDPCI Command Register (Intel High Definition Audio ControllerD27:F0).................................. 708 17.1.4 PCISTSPCI Status Register (Intel High Definition Audio ControllerD27:F0).................................. 709 17.1.5 RIDRevision Identification Register (Intel High Definition Audio ControllerD27:F0).................................. 710 17.1.6 PIProgramming Interface Register (Intel High Definition Audio ControllerD27:F0).................................. 710 17.1.7 SCCSub Class Code Register (Intel High Definition Audio ControllerD27:F0).................................. 710 17.1.8 BCCBase Class Code Register (Intel High Definition Audio ControllerD27:F0).................................. 710 17.1.9 CLSCache Line Size Register (Intel High Definition Audio ControllerD27:F0).................................. 710 17.1.10 LTLatency Timer Register (Intel High Definition Audio ControllerD27:F0).................................. 711 17.1.11 HEADTYPHeader Type Register (Intel High Definition Audio ControllerD27:F0).................................. 711 17.1.12 HDBARLIntel High Definition Audio Lower Base Address Register (Intel High Definition AudioD27:F0) .................................... 711 17.1.13 HDBARUIntel High Definition Audio Upper Base Address Register (Intel High Definition Audio ControllerD27:F0).................................. 711 17.1.14 SVIDSubsystem Vendor Identification Register (Intel High Definition Audio ControllerD27:F0).................................. 712 17.1.15 SIDSubsystem Identification Register (Intel High Definition Audio ControllerD27:F0).................................. 712 17.1.16 CAPPTRCapabilities Pointer Register (Intel High Definition Audio ControllerD27:F0).................................. 712 17.1.17 INTLNInterrupt Line Register (Intel High Definition Audio ControllerD27:F0).................................. 713
Datasheet
19
17.1.18 17.1.19 17.1.20 17.1.21 17.1.22 17.1.23 17.1.24 17.1.25 17.1.26 17.1.27 17.1.28 17.1.29 17.1.30 17.1.31 17.1.32 17.1.33 17.1.34 17.1.35 17.1.36 17.1.37 17.1.38 17.1.39 17.1.40 17.1.41 17.1.42 17.1.43 17.1.44 17.1.45 17.1.46 17.1.47 17.1.48 17.1.49
INTPNInterrupt Pin Register (Intel High Definition Audio ControllerD27:F0) .................................. 713 HDCTLIntel High Definition Audio Control Register (Intel High Definition Audio ControllerD27:F0) .................................. 713 HDINIT1Intel High Definition Audio Initialization Register 1 (Intel High Definition Audio ControllerD27:F0) .................................................................. 713 TCSELTraffic Class Select Register (Intel High Definition Audio ControllerD27:F0) .................................. 714 DCKCTLDocking Control Register (Mobile Only) (Intel High Definition Audio ControllerD27:F0) .................................. 714 DCKSTSDocking Status Register (Mobile Only) (Intel High Definition Audio ControllerD27:F0) .................................. 715 PIDPCI Power Management Capability ID Register (Intel High Definition Audio ControllerD27:F0) .................................. 715 PCPower Management Capabilities Register (Intel High Definition Audio ControllerD27:F0) .................................. 716 PCSPower Management Control and Status Register (Intel High Definition Audio ControllerD27:F0) .................................. 716 MIDMSI Capability ID Register (Intel High Definition Audio ControllerD27:F0) .................................. 717 MMCMSI Message Control Register (Intel High Definition Audio ControllerD27:F0) .................................. 717 MMLAMSI Message Lower Address Register (Intel High Definition Audio ControllerD27:F0) .................................. 718 MMUAMSI Message Upper Address Register (Intel High Definition Audio ControllerD27:F0) .................................. 718 MMDMSI Message Data Register (Intel High Definition Audio ControllerD27:F0) .................................. 718 PXIDPCI Express* Capability ID Register (Intel High Definition Audio ControllerD27:F0) .................................. 718 PXCPCI Express* Capabilities Register (Intel High Definition Audio ControllerD27:F0) .................................. 719 DEVCAPDevice Capabilities Register (Intel High Definition Audio ControllerD27:F0) .................................. 719 DEVCDevice Control Register (Intel High Definition Audio ControllerD27:F0) .................................. 720 DEVSDevice Status Register (Intel High Definition Audio ControllerD27:F0) .................................. 721 VCCAPVirtual Channel Enhanced Capability Header (Intel High Definition Audio ControllerD27:F0) .................................. 721 PVCCAP1Port VC Capability Register 1 (Intel High Definition Audio ControllerD27:F0) .................................. 722 PVCCAP2Port VC Capability Register 2 (Intel High Definition Audio ControllerD27:F0) .................................. 722 PVCCTLPort VC Control Register (Intel High Definition Audio ControllerD27:F0) .................................. 722 PVCSTSPort VC Status Register (Intel High Definition Audio ControllerD27:F0) .................................. 723 VC0CAPVC0 Resource Capability Register (Intel High Definition Audio ControllerD27:F0) .................................. 723 VC0CTLVC0 Resource Control Register (Intel High Definition Audio ControllerD27:F0) .................................. 724 VC0STSVC0 Resource Status Register (Intel High Definition Audio ControllerD27:F0) .................................. 724 VCiCAPVCi Resource Capability Register (Intel High Definition Audio ControllerD27:F0) .................................. 725 VCiCTLVCi Resource Control Register (Intel High Definition Audio ControllerD27:F0) .................................. 725 VCiSTSVCi Resource Status Register (Intel High Definition Audio ControllerD27:F0) .................................. 726 RCCAPRoot Complex Link Declaration Enhanced Capability Header Register (Intel High Definition Audio ControllerD27:F0) .................................. 726 ESDElement Self Description Register (Intel High Definition Audio ControllerD27:F0) .................................. 726
20
Datasheet
17.2
L1DESCLink 1 Description Register (Intel High Definition Audio ControllerD27:F0).................................. 727 17.1.51 L1ADDLLink 1 Lower Address Register (Intel High Definition Audio ControllerD27:F0).................................. 727 17.1.52 L1ADDULink 1 Upper Address Register (Intel High Definition Audio ControllerD27:F0).................................. 727 Intel High Definition Audio Memory Mapped Configuration Registers (Intel High Definition AudioD27:F0) .............................................................. 728 17.2.1 GCAPGlobal Capabilities Register (Intel High Definition Audio ControllerD27:F0).................................. 732 17.2.2 VMINMinor Version Register (Intel High Definition Audio ControllerD27:F0).................................. 732 17.2.3 VMAJMajor Version Register (Intel High Definition Audio ControllerD27:F0).................................. 732 17.2.4 OUTPAYOutput Payload Capability Register (Intel High Definition Audio ControllerD27:F0).................................. 733 17.2.5 INPAYInput Payload Capability Register (Intel High Definition Audio ControllerD27:F0).................................. 733 17.2.6 GCTLGlobal Control Register (Intel High Definition Audio ControllerD27:F0).................................. 734 17.2.7 WAKEENWake Enable Register (Intel High Definition Audio ControllerD27:F0).................................. 735 17.2.8 STATESTSState Change Status Register (Intel High Definition Audio ControllerD27:F0).................................. 735 17.2.9 GSTSGlobal Status Register (Intel High Definition Audio ControllerD27:F0).................................. 736 17.2.10 OUTSTRMPAYOutput Stream Payload Capability Register (Intel High Definition Audio ControllerD27:F0) ..................... 736 17.2.11 INSTRMPAYInput Stream Payload Capability Register (Intel High Definition Audio ControllerD27:F0) ..................... 737 17.2.12 INTCTLInterrupt Control Register (Intel High Definition Audio ControllerD27:F0).................................. 737 17.2.13 INTSTSInterrupt Status Register (Intel High Definition Audio ControllerD27:F0).................................. 738 17.2.14 WALCLKWall Clock Counter Register (Intel High Definition Audio ControllerD27:F0).................................. 739 17.2.15 SSYNCStream Synchronization Register (Intel High Definition Audio ControllerD27:F0).................................. 739 17.2.16 CORBLBASECORB Lower Base Address Register (Intel High Definition Audio ControllerD27:F0).................................. 740 17.2.17 CORBUBASECORB Upper Base Address Register (Intel High Definition Audio ControllerD27:F0).................................. 740 17.2.18 CORBWPCORB Write Pointer Register (Intel High Definition Audio ControllerD27:F0).................................. 740 17.2.19 CORBRPCORB Read Pointer Register (Intel High Definition Audio ControllerD27:F0).................................. 741 17.2.20 CORBCTLCORB Control Register (Intel High Definition Audio ControllerD27:F0).................................. 741 17.2.21 CORBSTCORB Status Register (Intel High Definition Audio ControllerD27:F0).................................. 742 17.2.22 CORBSIZECORB Size Register Intel High Definition Audio ControllerD27:F0) ................................... 742 17.2.23 RIRBLBASERIRB Lower Base Address Register (Intel High Definition Audio ControllerD27:F0).................................. 742 17.2.24 RIRBUBASERIRB Upper Base Address Register (Intel High Definition Audio ControllerD27:F0).................................. 743 17.2.25 RIRBWPRIRB Write Pointer Register (Intel High Definition Audio ControllerD27:F0).................................. 743 17.2.26 RINTCNTResponse Interrupt Count Register (Intel High Definition Audio ControllerD27:F0).................................. 744 17.2.27 RIRBCTLRIRB Control Register (Intel High Definition Audio ControllerD27:F0).................................. 744 17.2.28 RIRBSTSRIRB Status Register (Intel High Definition Audio ControllerD27:F0).................................. 745 17.2.29 RIRBSIZERIRB Size Register (Intel High Definition Audio ControllerD27:F0).................................. 745
17.1.50
Datasheet
21
17.2.30 17.2.31 17.2.32 17.2.33 17.2.34 17.2.35 17.2.36 17.2.37 17.2.38 17.2.39 17.2.40 17.2.41 17.2.42 17.2.43 17.2.44 18
ICImmediate Command Register (Intel High Definition Audio ControllerD27:F0) .................................. 745 IRImmediate Response Register (Intel High Definition Audio ControllerD27:F0) .................................. 746 ICSImmediate Command Status Register (Intel High Definition Audio ControllerD27:F0) .................................. 746 DPLBASEDMA Position Lower Base Address Register (Intel High Definition Audio ControllerD27:F0) .................................. 747 DPUBASEDMA Position Upper Base Address Register (Intel High Definition Audio ControllerD27:F0) .................................. 747 SDCTLStream Descriptor Control Register (Intel High Definition Audio ControllerD27:F0) .................................. 748 SDSTSStream Descriptor Status Register (Intel High Definition Audio ControllerD27:F0) .................................. 750 SDLPIBStream Descriptor Link Position in Buffer Register (Intel High Definition Audio ControllerD27:F0)...................... 751 SDCBLStream Descriptor Cyclic Buffer Length Register (Intel High Definition Audio ControllerD27:F0) .................................. 751 SDLVIStream Descriptor Last Valid Index Register (Intel High Definition Audio ControllerD27:F0) .................................. 752 SDFIFOWStream Descriptor FIFO Watermark Register (Intel High Definition Audio ControllerD27:F0) .................................. 752 SDFIFOSStream Descriptor FIFO Size Register (Intel High Definition Audio ControllerD27:F0) .................................. 753 SDFMTStream Descriptor Format Register (Intel High Definition Audio ControllerD27:F0) .................................. 754 SDBDPLStream Descriptor Buffer Descriptor List Pointer Lower Base Address Register (Intel High Definition Audio ControllerD27:F0) .................................. 755 SDBDPUStream Descriptor Buffer Descriptor List Pointer Upper Base Address Register (Intel High Definition Audio ControllerD27:F0) .................................. 755
SMBus Controller Registers (D31:F3) ..................................................................... 757 18.1 PCI Configuration Registers (SMBusD31:F3) ..................................................... 757 18.1.1 VIDVendor Identification Register (SMBusD31:F3) ............................ 757 18.1.2 DIDDevice Identification Register (SMBusD31:F3) ............................ 758 18.1.3 PCICMDPCI Command Register (SMBusD31:F3) ............................... 758 18.1.4 PCISTSPCI Status Register (SMBusD31:F3) ..................................... 759 18.1.5 RIDRevision Identification Register (SMBusD31:F3) .......................... 759 18.1.6 PIProgramming Interface Register (SMBusD31:F3) ........................... 760 18.1.7 SCCSub Class Code Register (SMBusD31:F3) ................................... 760 18.1.8 BCCBase Class Code Register (SMBusD31:F3).................................. 760 18.1.9 SMBMBAR0D31_F3_SMBus Memory Base Address 0 Register (SMBusD31:F3)................................................................. 760 18.1.10 SMBMBAR1D31_F3_SMBus Memory Base Address 1 Register (SMBusD31:F3)................................................................. 761 18.1.11 SMB_BASESMBus Base Address Register (SMBusD31:F3) .............................................................................. 761 18.1.12 SVIDSubsystem Vendor Identification Register (SMBusD31:F2/F4) ......................................................................... 761 18.1.13 SIDSubsystem Identification Register (SMBusD31:F2/F4) ......................................................................... 762 18.1.14 INT_LNInterrupt Line Register (SMBusD31:F3)................................. 762 18.1.15 INT_PNInterrupt Pin Register (SMBusD31:F3) .................................. 762 18.1.16 HOSTCHost Configuration Register (SMBusD31:F3)........................... 763 18.2 SMBus I/O and Memory Mapped I/O Registers ..................................................... 764 18.2.1 HST_STSHost Status Register (SMBusD31:F3) ................................. 765 18.2.2 HST_CNTHost Control Register (SMBusD31:F3)................................ 766 18.2.3 HST_CMDHost Command Register (SMBusD31:F3) ........................... 768 18.2.4 XMIT_SLVATransmit Slave Address Register (SMBusD31:F3) .............................................................................. 768 18.2.5 HST_D0Host Data 0 Register (SMBusD31:F3) .................................. 768 18.2.6 HST_D1Host Data 1 Register (SMBusD31:F3) .................................. 768 18.2.7 Host_BLOCK_DBHost Block Data Byte Register (SMBusD31:F3) .............................................................................. 769
22
Datasheet
18.2.8 18.2.9 18.2.10 18.2.11 18.2.12 18.2.13 18.2.14 18.2.15 18.2.16 18.2.17 18.2.18 18.2.19 19
PECPacket Error Check (PEC) Register (SMBusD31:F3).............................................................................. 769 RCV_SLVAReceive Slave Address Register (SMBusD31:F3).............................................................................. 770 SLV_DATAReceive Slave Data Register (SMBusD31:F3) .................... 770 AUX_STSAuxiliary Status Register (SMBusD31:F3) ........................... 770 AUX_CTLAuxiliary Control Register (SMBusD31:F3) .......................... 771 SMLINK_PIN_CTLSMLink Pin Control Register (SMBusD31:F3).............................................................................. 771 SMBus_PIN_CTLSMBus Pin Control Register (SMBusD31:F3).............................................................................. 772 SLV_STSSlave Status Register (SMBusD31:F3)................................ 772 SLV_CMDSlave Command Register (SMBusD31:F3).......................... 773 NOTIFY_DADDRNotify Device Address Register (SMBusD31:F3).............................................................................. 773 NOTIFY_DLOWNotify Data Low Byte Register (SMBusD31:F3).............................................................................. 774 NOTIFY_DHIGHNotify Data High Byte Register (SMBusD31:F3).............................................................................. 774
PCI Express* Configuration Registers.................................................................... 775 19.1 PCI Express* Configuration Registers (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7)................................................... 775 19.1.1 VIDVendor Identification Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7) ........................... 777 19.1.2 DIDDevice Identification Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7) ........................... 777 19.1.3 PCICMDPCI Command Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7) ........................... 778 19.1.4 PCISTSPCI Status Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7) ........................... 779 19.1.5 RIDRevision Identification Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7) ........................... 780 19.1.6 PIProgramming Interface Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7) ........................... 780 19.1.7 SCCSub Class Code Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7) ........................... 780 19.1.8 BCCBase Class Code Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7) ........................... 780 19.1.9 CLSCache Line Size Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7) ........................... 781 19.1.10 PLTPrimary Latency Timer Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7) ........................... 781 19.1.11 HEADTYPHeader Type Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7) ........................... 781 19.1.12 BNUMBus Number Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7) ........................... 782 19.1.13 SLTSecondary Latency Timer (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7) ........................... 782 19.1.14 IOBLI/O Base and Limit Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7) ........................... 782 19.1.15 SSTSSecondary Status Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7) ........................... 783 19.1.16 MBLMemory Base and Limit Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7) ........................... 784 19.1.17 PMBLPrefetchable Memory Base and Limit Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7) ........................... 784 19.1.18 PMBU32Prefetchable Memory Base Upper 32 Bits Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/ F6/F7/F6/F7) .................................................................................... 785 19.1.19 PMLU32Prefetchable Memory Limit Upper 32 Bits Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/ F6/F7/F6/F7) .................................................................................... 785 19.1.20 CAPPCapabilities List Pointer Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7) ........................... 785 19.1.21 INTRInterrupt Information Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7) ........................... 786
Datasheet
23
19.1.22 19.1.23 19.1.24 19.1.25 19.1.26 19.1.27 19.1.28 19.1.29 19.1.30 19.1.31 19.1.32 19.1.33 19.1.34 19.1.35 19.1.36 19.1.37 19.1.38 19.1.39 19.1.40 19.1.41 19.1.42 19.1.43 19.1.44 19.1.45 19.1.46 19.1.47 19.1.48 19.1.49 19.1.50 19.1.51 19.1.52 19.1.53 19.1.54
BCTRLBridge Control Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7) ............................ 787 CLISTCapabilities List Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 788 XCAPPCI Express* Capabilities Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 788 DCAPDevice Capabilities Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 789 DCTLDevice Control Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 790 DSTSDevice Status Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 791 LCAPLink Capabilities Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 791 LCTLLink Control Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 793 LSTSLink Status Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 794 SLCAPSlot Capabilities Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 795 SLCTLSlot Control Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 796 SLSTSSlot Status Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 797 RCTLRoot Control Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 798 RSTSRoot Status Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 798 DCAP2Device Capabilities 2 Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 799 DCTL2Device Control 2 Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 799 LCTL2Link Control 2 Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 800 MIDMessage Signaled Interrupt Identifiers Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 800 MCMessage Signaled Interrupt Message Control Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 800 MAMessage Signaled Interrupt Message Address Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7)......................... 801 MDMessage Signaled Interrupt Message Data Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 801 SVCAPSubsystem Vendor Capability Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 801 SVIDSubsystem Vendor Identification Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 801 PMCAPPower Management Capability Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 802 PMCPCI Power Management Capabilities Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 802 PMCSPCI Power Management Control and Status Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7)......................... 803 MPC2Miscellaneous Port Configuration Register 2 (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 804 MPCMiscellaneous Port Configuration Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 805 SMSCSSMI/SCI Status Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 807 RPDCGENRoot Port Dynamic Clock Gating Enable (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 808 PECR1PCI Express* Configuration Register 1 (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 808 UESUncorrectable Error Status Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 809 UEMUncorrectable Error Mask (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7) ..................................... 810
24
Datasheet
UEVUncorrectable Error Severity (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7)..................................... 811 CESCorrectable Error Status Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7)..................................... 812 CEMCorrectable Error Mask Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7)..................................... 812 AECCAdvanced Error Capabilities and Control Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7)..................................... 813 RESRoot Error Status Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7)..................................... 813 PECR2PCI Express* Configuration Register 2 (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7)..................................... 814 PEETMPCI Express* Extended Test Mode Register (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7)..................................... 814 PEC1PCI Express* Configuration Register 1 (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7)..................................... 814
High Precision Event Timer Registers .................................................................... 815 20.1 Memory Mapped Registers................................................................................ 815 20.1.1 GCAP_IDGeneral Capabilities and Identification Register ...................... 817 20.1.2 GEN_CONFGeneral Configuration Register.......................................... 817 20.1.3 GINTR_STAGeneral Interrupt Status Register ..................................... 818 20.1.4 MAIN_CNTMain Counter Value Register ............................................. 818 20.1.5 TIMn_CONFTimer n Configuration and Capabilities Register .................. 819 20.1.6 TIMn_COMPTimer n Comparator Value Register .................................. 821 Serial Peripheral Interface (SPI) ........................................................................... 823 21.1 Serial Peripheral Interface Memory Mapped Configuration Registers ....................... 823 21.1.1 BFPR BIOS Flash Primary Region Register (SPI Memory Mapped Configuration Registers) ...................................... 824 21.1.2 HSFSHardware Sequencing Flash Status Register (SPI Memory Mapped Configuration Registers) ...................................... 825 21.1.3 HSFCHardware Sequencing Flash Control Register (SPI Memory Mapped Configuration Registers) ...................................... 827 21.1.4 FADDRFlash Address Register (SPI Memory Mapped Configuration Registers) ...................................... 827 21.1.5 FDATA0Flash Data 0 Register (SPI Memory Mapped Configuration Registers) ...................................... 828 21.1.6 FDATANFlash Data [N] Register (SPI Memory Mapped Configuration Registers) ...................................... 828 21.1.7 FRAPFlash Regions Access Permissions Register (SPI Memory Mapped Configuration Registers) ...................................... 829 21.1.8 FREG0Flash Region 0 (Flash Descriptor) Register (SPI Memory Mapped Configuration Registers) ...................................... 830 21.1.9 FREG1Flash Region 1 (BIOS Descriptor) Register (SPI Memory Mapped Configuration Registers) ...................................... 830 21.1.10 FREG2Flash Region 2 (Intel ME) Register (SPI Memory Mapped Configuration Registers) ...................................... 831 21.1.11 FREG3Flash Region 3 (GbE) Register (SPI Memory Mapped Configuration Registers) ...................................... 831 21.1.12 FREG4Flash Region 4 (Platform Data) Register (SPI Memory Mapped Configuration Registers) ...................................... 832 21.1.13 PR0Protected Range 0 Register (SPI Memory Mapped Configuration Registers) ...................................... 832 21.1.14 PR1Protected Range 1 Register (SPI Memory Mapped Configuration Registers) ...................................... 833 21.1.15 PR2Protected Range 2 Register (SPI Memory Mapped Configuration Registers) ...................................... 834 21.1.16 PR3Protected Range 3 Register (SPI Memory Mapped Configuration Registers) ...................................... 835 21.1.17 PR4Protected Range 4 Register (SPI Memory Mapped Configuration Registers) ...................................... 836 21.1.18 SSFSSoftware Sequencing Flash Status Register (SPI Memory Mapped Configuration Registers) ...................................... 837 21.1.19 SSFCSoftware Sequencing Flash Control Register (SPI Memory Mapped Configuration Registers) ...................................... 838
21
Datasheet
25
PREOPPrefix Opcode Configuration Register (SPI Memory Mapped Configuration Registers) ...................................... 839 21.1.21 OPTYPEOpcode Type Configuration Register (SPI Memory Mapped Configuration Registers) ...................................... 839 21.1.22 OPMENUOpcode Menu Configuration Register (SPI Memory Mapped Configuration Registers) ...................................... 840 21.1.23 BBARBIOS Base Address Configuration Register (SPI Memory Mapped Configuration Registers) ...................................... 841 21.1.24 FDOCFlash Descriptor Observability Control Register (SPI Memory Mapped Configuration Registers) ...................................... 841 21.1.25 FDODFlash Descriptor Observability Data Register (SPI Memory Mapped Configuration Registers) ...................................... 842 21.1.26 AFCAdditional Flash Control Register (SPI Memory Mapped Configuration Registers) ...................................... 842 21.1.27 LVSCCHost Lower Vendor Specific Component Capabilities Register (SPI Memory Mapped Configuration Registers) ...................................... 842 21.1.28 UVSCCHost Upper Vendor Specific Component Capabilities Register (SPI Memory Mapped Configuration Registers) ...................................... 844 21.1.29 FPBFlash Partition Boundary Register (SPI Memory Mapped Configuration Registers) ...................................... 845 Flash Descriptor Records................................................................................... 845 OEM Section ................................................................................................... 846 GbE SPI Flash Program Registers ....................................................................... 846 21.4.1 GLFPR Gigabit LAN Flash Primary Region Register (GbE LAN Memory Mapped Configuration Registers) ............................... 847 21.4.2 HSFSHardware Sequencing Flash Status Register (GbE LAN Memory Mapped Configuration Registers) ............................... 847 21.4.3 HSFCHardware Sequencing Flash Control Register (GbE LAN Memory Mapped Configuration Registers) ............................... 849 21.4.4 FADDRFlash Address Register (GbE LAN Memory Mapped Configuration Registers) ............................... 850 21.4.5 FDATA0Flash Data 0 Register (GbE LAN Memory Mapped Configuration Registers) ............................... 850 21.4.6 FRAPFlash Regions Access Permissions Register (GbE LAN Memory Mapped Configuration Registers) ............................... 851 21.4.7 FREG0Flash Region 0 (Flash Descriptor) Register (GbE LAN Memory Mapped Configuration Registers) ............................... 852 21.4.8 FREG1Flash Region 1 (BIOS Descriptor) Register (GbE LAN Memory Mapped Configuration Registers) ............................... 852 21.4.9 FREG2Flash Region 2 (Intel ME) Register (GbE LAN Memory Mapped Configuration Registers) ............................... 852 21.4.10 FREG3Flash Region 3 (GbE) Register (GbE LAN Memory Mapped Configuration Registers) ............................... 853 21.4.11 PR0Protected Range 0 Register (GbE LAN Memory Mapped Configuration Registers) ............................... 853 21.4.12 PR1Protected Range 1 Register (GbE LAN Memory Mapped Configuration Registers) ............................... 854 21.4.13 SSFSSoftware Sequencing Flash Status Register (GbE LAN Memory Mapped Configuration Registers) ............................... 855 21.4.14 SSFCSoftware Sequencing Flash Control Register (GbE LAN Memory Mapped Configuration Registers) ............................... 856 21.4.15 PREOPPrefix Opcode Configuration Register (GbE LAN Memory Mapped Configuration Registers) ............................... 857 21.4.16 OPTYPEOpcode Type Configuration Register (GbE LAN Memory Mapped Configuration Registers) ............................... 857 21.4.17 OPMENUOpcode Menu Configuration Register (GbE LAN Memory Mapped Configuration Registers) ............................... 858
21.1.20
22
Thermal Sensor Registers (D31:F6) ....................................................................... 859 22.1 PCI Bus Configuration Registers......................................................................... 859 22.1.1 VIDVendor Identification Register...................................................... 860 22.1.2 DIDDevice Identification Register ...................................................... 860 22.1.3 CMDCommand Register ................................................................... 860 22.1.4 STSStatus Register ......................................................................... 861 22.1.5 RIDRevision Identification Register .................................................... 861
26
Datasheet
22.2
PIProgramming Interface Register .................................................... 861 SCCSub Class Code Register ............................................................ 862 BCCBase Class Code Register ........................................................... 862 CLSCache Line Size Register ............................................................ 862 LTLatency Timer Register ................................................................ 862 HTYPEHeader Type Register ............................................................. 862 TBARThermal Base Register ............................................................. 863 TBARHThermal Base High DWord Register ......................................... 863 SVIDSubsystem Vendor ID Register .................................................. 864 SIDSubsystem ID Register............................................................... 864 CAP_PTRCapabilities Pointer Register ................................................ 864 Offset 3Ch INTLNInterrupt Line Register ......................................... 865 INTPNInterrupt Pin Register ............................................................. 865 TBARBBIOS Assigned Thermal Base Address Register .......................... 865 TBARBHBIOS Assigned Thermal Base High DWord Register ........................................................................................... 866 22.1.21 PIDPCI Power Management Capability ID Register............................... 866 22.1.22 PCPower Management Capabilities Register........................................ 866 22.1.23 PCSPower Management Control And Status Register ........................... 867 Thermal Memory Mapped Configuration Registers (Thermal Sensor D31:F26) ............................................................................ 868 22.2.1 TSIUThermal Sensor In Use Register................................................. 869 22.2.2 TSEThermal Sensor Enable Register .................................................. 869 22.2.3 TSSThermal Sensor Status Register .................................................. 870 22.2.4 TSTRThermal Sensor Thermometer Read Register............................... 870 22.2.5 TSTTPThermal Sensor Temperature Trip Point Register ........................ 871 22.2.6 TSCOThermal Sensor Catastrophic Lock-Down Register ....................... 871 22.2.7 TSESThermal Sensor Error Status Register ........................................ 872 22.2.8 TSGPENThermal Sensor General Purpose Event Enable Register................................................................................. 873 22.2.9 TSPCThermal Sensor Policy Control Register ...................................... 874 22.2.10 PPECProcessor Power Error Correction Register (Mobile Only).................................................................................... 874 22.2.11 CTAProcessor Core Temperature Adjust Register................................. 875 22.2.12 PTAPCH Temperature Adjust Register ................................................ 875 22.2.13 MGTAMemory Controller/Graphics Temperature Adjust Register ................................................................................. 875 22.2.14 TRCThermal Reporting Control Register ............................................. 876 22.2.15 TESTurbo Interrupt Status Register (Mobile Only) ............................... 877 22.2.16 TENTurbo Interrupt Enable Register (Mobile Only)............................... 877 22.2.17 PSCPower Sharing Configuration Register (Mobile Only)....................... 877 22.2.18 CTV1Core Temperature Value 1 Register ........................................... 878 22.2.19 CTV2Core Temperature Value 2 Register ........................................... 878 22.2.20 CEV1Core Energy Value Register ...................................................... 878 22.2.21 AEAlert Enable Register ................................................................... 879 22.2.22 HTSHost Status Register (Mobile Only) .............................................. 879 22.2.23 PTLProcessor Temperature Limit Register (Mobile Only) ....................... 880 22.2.24 MGTVMemory Controller/Graphics Temperature Value Register .................................................................................. 880 22.2.25 PTVProcessor Temperature Value Register ......................................... 880 22.2.26 MMGPCMax Memory Controller/Graphics Power Clamp Register (Mobile Only) ....................................................................... 880 22.2.27 MPPCMax Processor Power Clamp Register (Mobile Only) ..................... 881 22.2.28 MPCPCMax Processor Core Power Clamp Register (Mobile Only).................................................................................... 881 22.2.29 TSPIENThermal Sensor PCI Interrupt Enable Register .......................... 882 22.2.30 TSLOCKThermal Sensor Register Lock Control Register ........................ 883 22.2.31 STSTurbo Status (Mobile Only)......................................................... 883 22.2.32 SECEvent Clear Register (Mobile Only) .............................................. 883 22.2.33 TC3Thermal Compares 3 Register ..................................................... 883 22.2.34 TC1Thermal Compares 1 Register ..................................................... 884 22.2.35 TC2Thermal Compares 2 Register ..................................................... 885 22.2.36 DTVDIMM Temperature Values Register............................................. 885 22.2.37 ITVInternal Temperature Values Register........................................... 886
22.1.6 22.1.7 22.1.8 22.1.9 22.1.10 22.1.11 22.1.12 22.1.13 22.1.14 22.1.15 22.1.16 22.1.17 22.1.18 22.1.19 22.1.20
23
Datasheet
27
23.1
23.2
First Intel Management Engine Interface (Intel MEI) Configuration Registers (MEID22:F0) ................................................................................................ 887 23.1.1 VIDVendor Identification Register (MEID22:F0) .................................................................................. 888 23.1.2 DIDDevice Identification Register (MEID22:F0) .................................................................................. 888 23.1.3 PCICMDPCI Command Register (MEID22:F0) .................................................................................. 889 23.1.4 PCISTSPCI Status Register (MEID22:F0) .................................................................................. 889 23.1.5 RIDRevision Identification Register (MEID22:F0) .................................................................................. 890 23.1.6 CCClass Code Register (MEID22:F0) .................................................................................. 890 23.1.7 HTYPEHeader Type Register (MEID22:F0) .................................................................................. 890 23.1.8 MEI0_MBARMEI0 MMIO Base Address Register (MEID22:F0) .................................................................................. 891 23.1.9 SVIDSubsystem Vendor ID Register (MEID22:F0) .................................................................................. 891 23.1.10 SIDSubsystem ID Register (MEID22:F0) .................................................................................. 891 23.1.11 CAPPCapabilities List Pointer Register (MEID22:F0) .................................................................................. 892 23.1.12 INTRInterrupt Information Register (MEID22:F0) .................................................................................. 892 23.1.13 HFSHost Firmware Status Register (MEID22:F0) .................................................................................. 892 23.1.14 ME_UMAManagement Engine UMA Register (MEID22:F0) .................................................................................. 893 23.1.15 GMESGeneral ME Status Register (MEID22:F0) .................................................................................. 893 23.1.16 H_GSHost General Status Register (MEID22:F0) .................................................................................. 893 23.1.17 PIDPCI Power Management Capability ID Register (MEID22:F0) .................................................................................. 894 23.1.18 PCPCI Power Management Capabilities Register (MEID22:F0) .................................................................................. 894 23.1.19 PMCSPCI Power Management Control and Status Register (MEID22:F0)...................................................................... 895 23.1.20 MIDMessage Signaled Interrupt Identifiers Register (MEID22:F0) .................................................................................. 895 23.1.21 MCMessage Signaled Interrupt Message Control Register (MEID22:F0) .................................................................................. 896 23.1.22 MAMessage Signaled Interrupt Message Address Register (MEID22:F0)...................................................................... 896 23.1.23 MUAMessage Signaled Interrupt Upper Address Register (MEID22:F0) .................................................................................. 896 23.1.24 MDMessage Signaled Interrupt Message Data Register (MEID22:F0) .................................................................................. 896 23.1.25 HIDMMEI Interrupt Delivery Mode Register (MEID22:F0) .................................................................................. 897 23.1.26 HERESMEI Extend Register Status (MEID22:F0) .................................................................................. 897 23.1.27 HERXMEI Extend Register DWX (MEID22:F0) .................................................................................. 898 Second Management Engine Interface(MEI1) Configuration Registers (MEID22:F1) ................................................................................................ 899 23.2.1 VIDVendor Identification Register (MEID22:F1) .................................................................................. 900 23.2.2 DIDDevice Identification Register (MEID22:F1) .................................................................................. 900 23.2.3 PCICMDPCI Command Register (MEID22:F1) .................................................................................. 900 23.2.4 PCISTSPCI Status Register (MEID22:F1) .................................................................................. 901
28
Datasheet
23.2.5
23.3
23.4
23.5
RIDRevision Identification Register (MEID22:F1).................................................................................. 901 23.2.6 CCClass Code Register (MEID22:F1).................................................................................. 901 23.2.7 HTYPEHeader Type Register (MEID22:F1).................................................................................. 902 23.2.8 MEI_MBARMEI MMIO Base Address Register (MEID22:F1).................................................................................. 902 23.2.9 SVIDSubsystem Vendor ID Register (MEID22:F1).................................................................................. 902 23.2.10 SIDSubsystem ID Register (MEID22:F1).................................................................................. 903 23.2.11 CAPPCapabilities List Pointer Register (MEID22:F1).................................................................................. 903 23.2.12 INTRInterrupt Information Register (MEID22:F1).................................................................................. 903 23.2.13 HFSHost Firmware Status Register (MEID22:F1).................................................................................. 903 23.2.14 GMESGeneral ME Status Register (MEID22:F1).................................................................................. 904 23.2.15 H_GSHost General Status Register (MEID22:F1).................................................................................. 904 23.2.16 PIDPCI Power Management Capability ID Register (MEID22:F1).................................................................................. 904 23.2.17 PCPCI Power Management Capabilities Register (MEID22:F1).................................................................................. 905 23.2.18 PMCSPCI Power Management Control and Status Register (MEID22:F1) ..................................................................... 906 23.2.19 MIDMessage Signaled Interrupt Identifiers Register (MEID22:F1).................................................................................. 906 23.2.20 MCMessage Signaled Interrupt Message Control Register (MEID22:F1).................................................................................. 907 23.2.21 MAMessage Signaled Interrupt Message Address Register (MEID22:F1) ..................................................................... 907 23.2.22 MUAMessage Signaled Interrupt Upper Address Register (MEID22:F1).................................................................................. 907 23.2.23 MDMessage Signaled Interrupt Message Data Register (MEID22:F1).................................................................................. 907 23.2.24 HIDMMEI Interrupt Delivery Mode Register (MEID22:F1).................................................................................. 908 23.2.25 HERESMEI Extend Register Status (MEID22:F1).................................................................................. 908 23.2.26 HERXMEI Extend Register DWX (MEID22:F1).................................................................................. 909 MEI0_MBARMEI0 MMIO Registers ................................................................... 909 23.3.1 H_CB_WWHost Circular Buffer Write Window Register (MEI MMIO Register) ......................................................................... 910 23.3.2 H_CSRHost Control Status Register (MEI MMIO Register) ......................................................................... 910 23.3.3 ME_CB_RWME Circular Buffer Read Window Register (MEI MMIO Register) ......................................................................... 911 23.3.4 ME CSR_HAME Control Status Host Access Register (MEI MMIO Register) ......................................................................... 911 MEI1_MBARMEI0 MMIO Registers ................................................................... 912 23.4.1 H_CB_WWHost Circular Buffer Write Window Register (MEI MMIO Register) ......................................................................... 912 23.4.2 H_CSRHost Control Status Register (MEI MMIO Register) ......................................................................... 913 23.4.3 ME_CB_RWME Circular Buffer Read Window Register (MEI MMIO Register) ......................................................................... 914 23.4.4 ME CSR_HAME Control Status Host Access Register (MEI MMIO Register) ......................................................................... 914 IDE Function for Remote Boot and Installations PT IDER Registers (IDERD22:F2) .................................................................... 915 23.5.1 VIDVendor Identification Register (IDERD22:F2) .............................. 916 23.5.2 DIDDevice Identification Register (IDERD22:F2) .............................. 916 23.5.3 PCICMDPCI Command Register (IDERD22:F2) ................................. 916
Datasheet
29
23.6
PCISTSPCI Device Status Register (IDERD22:F2) ............................. 917 RIDRevision Identification Register (IDERD22:F2)............................. 917 CCClass Codes Register (IDERD22:F2) ............................................ 917 CLSCache Line Size Register (IDERD22:F2) ..................................... 918 PCMDBAPrimary Command Block IO Bar Register (IDERD22:F2) ................................................................................ 918 23.5.9 PCTLBAPrimary Control Block Base Address Register (IDERD22:F2) ................................................................................ 918 23.5.10 SCMDBASecondary Command Block Base Address Register (IDERD22:F2) .................................................................... 919 23.5.11 SCTLBASecondary Control Block base Address Register (IDERD22:F2) .................................................................... 919 23.5.12 LBARLegacy Bus Master Base Address Register (IDERD22:F2) ................................................................................ 919 23.5.13 SVIDSubsystem Vendor ID Register (IDERD22:F2) ........................... 920 23.5.14 SIDSubsystem ID Register (IDERD22:F2)........................................ 920 23.5.15 CAPPCapabilities List Pointer Register (IDERD22:F2) ................................................................................ 920 23.5.16 INTRInterrupt Information Register (IDERD22:F2) ................................................................................ 920 23.5.17 PIDPCI Power Management Capability ID Register (IDERD22:F2) ................................................................................ 921 23.5.18 PCPCI Power Management Capabilities Register (IDERD22:F2) ................................................................................ 921 23.5.19 PMCSPCI Power Management Control and Status Register (IDERD22:F2) .................................................................... 922 23.5.20 MIDMessage Signaled Interrupt Capability ID Register (IDERD22:F2) .................................................................... 922 23.5.21 MCMessage Signaled Interrupt Message Control Register (IDERD22:F2) .................................................................... 923 23.5.22 MAMessage Signaled Interrupt Message Address Register (IDERD22:F2) .................................................................... 923 23.5.23 MAUMessage Signaled Interrupt Message Upper Address Register (IDERD22:F2) ........................................................ 923 23.5.24 MDMessage Signaled Interrupt Message Data Register (IDERD22:F2) .................................................................... 924 IDE BAR0 ....................................................................................................... 924 23.6.1 IDEDATAIDE Data Register (IDERD22:F2) ....................................... 925 23.6.2 IDEERD1IDE Error Register DEV1 (IDERD22:F2) ................................................................................ 925 23.6.3 IDEERD0IDE Error Register DEV0 (IDERD22:F2) ................................................................................ 925 23.6.4 IDEFRIDE Features Register (IDERD22:F2) ................................................................................ 926 23.6.5 IDESCIRIDE Sector Count In Register (IDERD22:F2) ................................................................................ 926 23.6.6 IDESCOR1IDE Sector Count Out Register Device 1 Register (IDERD22:F2) .................................................................... 926 23.6.7 IDESCOR0IDE Sector Count Out Register Device 0 Register (IDERD22:F2) ................................................................. 927 23.6.8 IDESNOR0IDE Sector Number Out Register Device 0 Register (IDERD22:F2) ....................................................... 927 23.6.9 IDESNOR1IDE Sector Number Out Register Device 1 Register (IDERD22:F2) ....................................................... 927 23.6.10 IDESNIRIDE Sector Number In Register Register (IDERD22:F2) ................................................................................ 928 23.6.11 IDECLIRIDE Cylinder Low In Register Register (IDERD22:F2) ................................................................................ 928 23.6.12 IDCLOR1IDE Cylinder Low Out Register Device 1 Register (IDERD22:F2) .................................................................... 928 23.6.13 IDCLOR0IDE Cylinder Low Out Register Device 0 Register (IDERD22:F2) .................................................................... 929 23.6.14 IDCHOR0IDE Cylinder High Out Register Device 0 Register (IDERD22:F2) .................................................................... 929 23.6.15 IDCHOR1IDE Cylinder High Out Register Device 1 Register (IDERD22:F2) .................................................................... 929
30
Datasheet
23.6.16
23.7 23.8
23.9
IDECHIRIDE Cylinder High In Register (IDERD22:F2) ................................................................................ 930 23.6.17 IDEDHIRIDE Drive/Head In Register (IDERD22:F2) ................................................................................ 930 23.6.18 IDDHOR1IDE Drive Head Out Register Device 1 Register (IDERD22:F2).................................................................... 931 23.6.19 IDDHOR0IDE Drive Head Out Register Device 0 Register (IDERD22:F2).................................................................... 931 23.6.20 IDESD0RIDE Status Device 0 Register (IDERD22:F2) ................................................................................ 932 23.6.21 IDESD1RIDE Status Device 1 Register (IDERD22:F2) ................................................................................ 933 23.6.22 IDECRIDE Command Register (IDERD22:F2) ................................... 933 IDE BAR1 ....................................................................................................... 934 23.7.1 IDDCRIDE Device Control Register (IDERD22:F2)............................. 934 23.7.2 IDASRIDE Alternate status Register (IDERD22:F2) ........................... 934 IDE BAR4 ....................................................................................................... 935 23.8.1 IDEPBMCRIDE Primary Bus Master Command Register (IDERD22:F2).................................................................... 936 23.8.2 IDEPBMDS0RIDE Primary Bus Master Device Specific 0 Register (IDERD22:F2) ..................................................... 936 23.8.3 IDEPBMSRIDE Primary Bus Master Status Register (IDERD22:F2).................................................................... 937 23.8.4 IDEPBMDS1RIDE Primary Bus Master Device Specific 1 Register (IDERD22:F2) ..................................................... 937 23.8.5 IDEPBMDTPR0IDE Primary Bus Master Descriptor Table Pointer Byte 0 Register (IDERD22:F2)....................................... 938 23.8.6 IDEPBMDTPR1IDE Primary Bus Master Descriptor Table Pointer Byte 1 Register (IDERD22:F2)....................................... 938 23.8.7 IDEPBMDTPR2IDE Primary Bus Master Descriptor Table Pointer Byte 2 Register (IDERD22:F2)....................................... 938 23.8.8 IDEPBMDTPR3IDE Primary Bus Master Descriptor Table Pointer Byte 3 Register (IDERD22:F2)....................................... 938 23.8.9 IDESBMCRIDE Secondary Bus Master Command Register (IDERD22:F2).................................................................... 939 23.8.10 IDESBMDS0RIDE Secondary Bus Master Device Specific 0 Register (IDERD22:F2) ..................................................... 939 23.8.11 IDESBMSRIDE Secondary Bus Master Status Register (IDERD22:F2).................................................................... 940 23.8.12 IDESBMDS1RIDE Secondary Bus Master Device Specific 1 Register (IDERD22:F2) ..................................................... 940 23.8.13 IDESBMDTPR0IDE Secondary Bus Master Descriptor Table Pointer Byte 0 Register (IDERD22:F2)....................................... 940 23.8.14 IDESBMDTPR1IDE Secondary Bus Master Descriptor Table Pointer Byte 1 Register (IDERD22:F2)....................................... 941 23.8.15 IDESBMDTPR2IDE Secondary Bus Master Descriptor Table Pointer Byte 2 Register (IDERD22:F2)....................................... 941 23.8.16 IDESBMDTPR3IDE Secondary Bus Master Descriptor Table Pointer Byte 3 Register (IDERD22:F2)....................................... 941 Serial Port for Remote Keyboard and Text (KT) Redirection (KTD22:F3) ................................................................................. 942 23.9.1 VVIDVendor Identification Register (KTD22:F3) ............................... 943 23.9.2 DIDDevice Identification Register (KTD22:F3).................................. 943 23.9.3 CMDCommand Register Register (KTD22:F3)................................... 943 23.9.4 STSDevice Status Register (KTD22:F3)........................................... 944 23.9.5 RIDRevision ID Register (KTD22:F3) .............................................. 944 23.9.6 CCClass Codes Register (KTD22:F3) ............................................... 944 23.9.7 CLSCache Line Size Register (KTD22:F3) ........................................ 945 23.9.8 KTIBAKT IO Block Base Address Register (KTD22:F3) ................................................................................... 945 23.9.9 KTMBAKT Memory Block Base Address Register (KTD22:F3) ................................................................................... 945 23.9.10 SVIDSubsystem Vendor ID Register (KTD22:F3) .............................. 946 23.9.11 SIDSubsystem ID Register (KTD22:F3)........................................... 946 23.9.12 CAPCapabilities Pointer Register (KTD22:F3) ................................... 946 23.9.13 INTRInterrupt Information Register (KTD22:F3)............................... 946
Datasheet
31
PIDPCI Power Management Capability ID Register (KTD22:F3).................................................................................... 947 23.9.15 PCPCI Power Management Capabilities ID Register (KTD22:F3).................................................................................... 947 23.9.16 MIDMessage Signaled Interrupt Capability ID Register (KTD22:F3) ....................................................................... 947 23.9.17 MCMessage Signaled Interrupt Message Control Register (KTD22:F3) ....................................................................... 948 23.9.18 MAMessage Signaled Interrupt Message Address Register (KTD22:F3) ....................................................................... 948 23.9.19 MAUMessage Signaled Interrupt Message Upper Address Register (KTD22:F3) ........................................................... 948 23.9.20 MDMessage Signaled Interrupt Message Data Register (KTD22:F3) ....................................................................... 949 23.10 KT IO/ Memory Mapped Device Registers ............................................................ 949 23.10.1 KTRxBRKT Receive Buffer Register (KTD23:F3) ................................ 950 23.10.2 KTTHRKT Transmit Holding Register (KTD23:F3) .............................. 950 23.10.3 KTDLLRKT Divisor Latch LSB Register (KTD23:F3) ............................ 951 23.10.4 KTIERKT Interrupt Enable Register (KTD23:F3) ................................ 951 23.10.5 KTDLMRKT Divisor Latch MSB Register (KTD23:F3)........................... 952 23.10.6 KTIIRKT Interrupt Identification Register (KTD23:F3).................................................................................... 952 23.10.7 KTFCRKT FIFO Control Register (KTD23:F3)..................................... 953 23.10.8 KTLCRKT Line Control Register (KTD23:F3)...................................... 953 23.10.9 KTMCRKT Modem Control Register (KTD23:F3) ................................ 954 23.10.10 KTLSRKT Line Status Register (KTD23:F3)....................................... 955 23.10.11 KTMSRKT Modem Status Register (KTD23:F3).................................. 956
23.9.14
Figures
2-1 2-2 4-1 5-1 5-2 5-3 5-4 5-5 5-6 5-7 5-8 5-9 5-10 5-11 5-12 5-13 5-14 5-15 5-16 5-17 5-18 5-19 5-20 6-1 6-2 6-3 6-4 6-5 6-6 7-1 7-2 7-3 8-1 8-2
PCH Interface Signals Block Diagram ......................................................................60 Example External RTC Circuit.................................................................................97 PCH High-Level Clock Diagram ............................................................................. 121 Generation of SERR# to Platform ......................................................................... 130 LPC Interface Diagram ........................................................................................ 140 PCH DMA Controller............................................................................................ 144 DMA Request Assertion through LDRQ# ................................................................ 147 TCO Legacy/Compatible Mode SMBus Configuration ................................................ 194 Advanced TCO Mode ........................................................................................... 196 Serial Post over GPIO Reference Circuit ................................................................. 198 Flow for Port Enable / Device Present Bits.............................................................. 206 Serial Data transmitted over the SGPIO Interface ................................................... 210 EHCI with USB 2.0 with Rate Matching Hub ........................................................... 226 PCH Intel Management Engine High-Level Block Diagram ...................................... 256 Flash Partition Boundary ..................................................................................... 260 Flash Descriptor Sections .................................................................................... 261 Analog Port Characteristics .................................................................................. 270 LVDS Signals and Swing Voltage .......................................................................... 272 LVDS Clock and Data Relationship ........................................................................ 272 Panel Power Sequencing ..................................................................................... 273 HDMI Overview.................................................................................................. 274 DP Overview...................................................................................................... 275 SDVO Conceptual Block Diagram .......................................................................... 277 PCH Ballout (top viewleft side) (Desktop) ........................................................... 284 PCH Ballout (top viewright side) (Desktop) ......................................................... 285 PCH ballout (top ViewLeff side) (Mobile Only) ...................................................... 295 PCH ballout (top Viewright side) (Mobile Only)..................................................... 296 PCH ballout (top viewleft side) (Mobile SFF Only) ................................................. 307 PCH ballout (top viewright side) (Mobile SFF Only) ............................................... 308 PCH Desktop Package Drawing............................................................................. 320 PCH B-Step Mobile Package Drawing..................................................................... 322 PCH Mobile SFF Package Drawing ......................................................................... 324 G3 w/RTC Loss to S4/S5 Timing Diagram .............................................................. 363 S5 to S0 Timing Diagram .................................................................................... 363
32
Datasheet
8-3 8-4 8-5 8-6 8-7 8-8 8-9 8-11 8-12 8-13 8-10 8-14 8-15 8-16 8-17 8-18 8-19 8-20 8-21 8-22 8-23 8-24 8-25 8-26 8-27 8-28 8-29 8-30 8-31
S3/M3 to S0 Timing Diagram............................................................................... 364 S5/Moff - S5/M3 Timing Diagram ......................................................................... 364 S0 to S5 Timing Diagram .................................................................................... 365 DRAMPWRGD Timing Diagram ............................................................................. 365 Clock Cycle Time ............................................................................................... 366 Transmitting Position (Data to Strobe).................................................................. 366 Clock Timing ..................................................................................................... 366 Setup and Hold Times ........................................................................................ 367 Float Delay ....................................................................................................... 367 Pulse Width....................................................................................................... 367 Valid Delay from Rising Clock Edge ...................................................................... 367 Output Enable Delay .......................................................................................... 368 USB Rise and Fall Times ..................................................................................... 368 USB Jitter ......................................................................................................... 368 USB EOP Width ................................................................................................. 369 SMBus/SMLINK Transaction ................................................................................ 369 SMBus/SMLINK Timeout ..................................................................................... 369 SPI Timings ...................................................................................................... 370 Intel High Definition Audio Input and Output Timings ........................................... 370 Dual Channel Interface Timings ........................................................................... 371 Dual Channel Interface Timings ........................................................................... 371 LVDS Load and Transition Times .......................................................................... 371 Transmitting Position (Data to Strobe).................................................................. 372 PCI Express Transmitter Eye ............................................................................... 372 PCI Express Receiver Eye.................................................................................... 373 Measurement Points for Differential Waveforms. .................................................... 374 PCH Test Load ................................................................................................... 375 Controller Link Receive Timings ........................................................................... 375 Controller Link Receive Slew Rate ........................................................................ 375
Tables
1-1 1-2 1-3 1-4 1-5 2-1 2-2 2-3 2-4 2-5 2-6 2-7 2-8 2-9 2-10 2-11 2-12 2-13 2-14 2-15 2-16 2-17 2-18 2-19 2-20 2-21 2-22 2-23 2-24 2-25 2-26 2-27 2-28 3-1
Industry Specifications ......................................................................................... 44 PCI Devices and Functions .................................................................................... 48 Intel 5 Series Chipset Desktop SKUs .................................................................... 55 Intel 5 Series Chipset Mobile SKUs....................................................................... 56 Intel 3400 Series Chipset Server SKUs ................................................................. 57 Direct Media Interface Signals ............................................................................... 61 PCI Express* Signals............................................................................................ 61 Firmware Hub Interface Signals ............................................................................. 62 PCI Interface Signals............................................................................................ 63 Serial ATA Interface Signals .................................................................................. 65 LPC Interface Signals ........................................................................................... 68 Interrupt Signals ................................................................................................. 68 USB Interface Signals........................................................................................... 69 Power Management Interface Signals ..................................................................... 71 Processor Interface Signals ................................................................................... 74 SM Bus Interface Signals ...................................................................................... 74 System Management Interface Signals ................................................................... 75 Real Time Clock Interface ..................................................................................... 75 Miscellaneous Signals ........................................................................................... 76 Intel High Definition Audio Link Signals................................................................. 77 Controller Link Signals.......................................................................................... 78 Serial Peripheral Interface (SPI) Signals.................................................................. 78 Intel Quiet System Technology Signals ................................................................. 79 JTAG Signals ....................................................................................................... 80 Clock Interface Signals ......................................................................................... 80 LVDS Interface Signals ......................................................................................... 82 Analog Display Interface Signals ............................................................................ 83 Intel Flexible Display Interface Signals ................................................................. 84 Digital Display Interface Signals............................................................................. 84 General Purpose I/O Signals.................................................................................. 87 Manageability Signals ........................................................................................... 90 Power and Ground Signals .................................................................................... 91 Functional Strap Definitions................................................................................... 93 Integrated Pull-Up and Pull-Down Resistors ............................................................. 99
Datasheet
33
3-2 3-3 3-4 3-5 4-1 4-2 5-1 5-2 5-3 5-4 5-5 5-6 5-7 5-8 5-9 5-10 5-11 5-12 5-13 5-14 5-15 5-16 5-17 5-18 5-19 5-20 5-21 5-22 5-23 5-24 5-25 5-26 5-27 5-28 5-29 5-30 5-31 5-32 5-33 5-34 5-35 5-36 5-37 5-38 5-39 5-40 5-41 5-42 5-43 5-44 5-45 5-46 5-47 5-48 5-49 5-50 5-51 5-52 5-53 5-54 5-55 5-56 5-57 5-58 5-59 5-60 6-1
Power Plane and States for Output and I/O Signals for Desktop Configurations ........... 101 Power Plane and States for Output and I/O Signals for Mobile Configurations ............. 106 Power Plane for Input Signals for Desktop Configurations ........................................ 112 Power Plane for Input Signals for Mobile Configurations ........................................... 115 PCH System Clock Inputs .................................................................................... 119 PCH System Clock Outputs .................................................................................. 120 PCI Bridge Initiator Cycle Types ........................................................................... 123 Type 1 Address Format ....................................................................................... 126 MSI versus PCI IRQ Actions ................................................................................. 128 LAN Mode Support.............................................................................................. 135 LPC Cycle Types Supported ................................................................................. 140 Start Field Bit Definitions..................................................................................... 141 Cycle Type Bit Definitions .................................................................................... 141 Transfer Size Bit Definition .................................................................................. 141 SYNC Bit Definition ............................................................................................. 142 DMA Transfer Size .............................................................................................. 145 Address Shifting in 16-Bit I/O DMA Transfers ......................................................... 146 Counter Operating Modes .................................................................................... 151 Interrupt Controller Core Connections ................................................................... 153 Interrupt Status Registers ................................................................................... 154 Content of Interrupt Vector Byte .......................................................................... 154 APIC Interrupt Mapping1 ..................................................................................... 160 Stop Frame Explanation ...................................................................................... 163 Data Frame Format ............................................................................................ 164 Configuration Bits Reset by RTCRST# Assertion...................................................... 167 INIT# Going Active............................................................................................. 169 NMI Sources...................................................................................................... 170 General Power States for Systems Using the PCH ................................................... 171 State Transition Rules for the PCH ........................................................................ 172 System Power Plane ........................................................................................... 173 Causes of SMI and SCI ....................................................................................... 174 Sleep Types....................................................................................................... 178 GPI Wake Events ............................................................................................... 180 Transitions Due to Power Failure .......................................................................... 181 Transitions Due to Power Button .......................................................................... 182 Transitions Due to RI# Signal .............................................................................. 183 Write Only Registers with Read Paths in ALT Access Mode........................................ 185 PIC Reserved Bits Return Values .......................................................................... 187 Register Write Accesses in ALT Access Mode .......................................................... 187 SLP_LAN# Pin Behavior ...................................................................................... 189 Causes of Host and Global Resets ......................................................................... 191 Event Transitions that Cause Messages ................................................................. 195 Multi-activity LED message type ........................................................................... 209 Legacy Replacement Routing ............................................................................... 212 Debug Port Behavior........................................................................................... 220 I2C Block Read................................................................................................... 230 Enable for SMBALERT# ....................................................................................... 232 Enables for SMBus Slave Write and SMBus Host Events ........................................... 233 Enables for the Host Notify Command ................................................................... 233 Slave Write Registers.......................................................................................... 234 Command Types ................................................................................................ 235 Slave Read Cycle Format..................................................................................... 236 Data Values for Slave Read Registers.................................................................... 236 Host Notify Format ............................................................................................. 239 I2C Write Commands to the ME ............................................................................ 243 Block Read Command Byte Definition ................................................................. 244 Processor Core Read Data Definition ..................................................................... 246 Region Size versus Erase Granularity of Flash Components ...................................... 259 Region Access Control Table ................................................................................ 262 Hardware Sequencing Commands and Opcode Requirements ................................... 265 Flash Protection Mechanism Summary .................................................................. 266 Recommended Pinout for 8-Pin Serial Flash Device ................................................. 267 Recommended Pinout for 16-Pin Serial Flash Device ............................................... 268 PCH supported Audio formats over HDMI and DisplayPort* ...................................... 276 PCH Digital Display Port Pin Mapping..................................................................... 278 Display Co-Existence Table .................................................................................. 279 PCH Ballout by Signal name (Desktop Only)........................................................... 286
34
Datasheet
6-2 6-3 8-1 8-2 8-3 8-4 8-5 8-6 8-7 8-8 8-9 8-10 8-11 8-12 8-13 8-14 8-15 8-16 8-17 8-18 8-19 8-20 8-21 8-22 8-23 8-24 8-25 8-26 8-27 8-28 8-29 8-30 8-31 8-32 8-33 8-34 8-35 8-36 8-37 8-38 8-39 9-1 9-2 9-3 9-4 10-1 11-1 12-1
PCH Ballout by Signal name (Mobile Only)............................................................. 297 PCH Ballout by Signal name (Mobile SFF Only)....................................................... 309 Storage Conditions............................................................................................. 325 Mobile Thermal Design Power .............................................................................. 326 PCH Absolute Maximum Ratings........................................................................... 326 PCH Power Supply Range.................................................................................... 327 Measured ICC (Desktop Only) ............................................................................. 327 Measured ICC (Mobile Only)................................................................................ 328 Measured ICC (SFF Only) ................................................................................... 329 DC Characteristic Input Signal Association............................................................. 330 DC Input Characteristics ..................................................................................... 332 DC Characteristic Output Signal Association .......................................................... 334 DC Output Characteristics ................................................................................... 337 Other DC Characteristics..................................................................................... 339 Signal Groups ................................................................................................... 340 CRT DAC Signal Group DC Characteristics: Functional Operating Range (VccADAC = 3.3 V 5%) .................................................................................... 340 LVDS Interface: Functional Operating Range (VccALVDS = 3.3 V 5%) .................... 341 Display Port Auxiliary Signal Group DC Characteristics ............................................ 341 PCI Express* Interface Timings ........................................................................... 342 HDMI Interface Timings (DDP[D:B][3:0]).............................................................. 343 SDVO Interface Timings...................................................................................... 343 DisplayPort Interface Timings (DDP[D:B][3:0])...................................................... 344 DisplayPort Aux Interface ................................................................................... 345 DDC Characteristics 345 LVDS Interface AC characteristics at Various Frequencies ........................................ 346 CRT DAC AC Characteristics ................................................................................ 348 Clock Timings.................................................................................................... 348 PCI Interface Timing .......................................................................................... 352 Universal Serial Bus Timing ................................................................................. 353 SATA Interface Timings ...................................................................................... 354 SMBus Timing ................................................................................................... 354 Intel High Definition Audio Timing ...................................................................... 355 LPC Timing ....................................................................................................... 355 Miscellaneous Timings ........................................................................................ 356 SPI Timings (20 MHz)......................................................................................... 356 SPI Timings (33 MHz)......................................................................................... 357 SPI Timings (50 MHz)......................................................................................... 357 SST Timings...................................................................................................... 358 PECI Timings..................................................................................................... 359 Controller Link Receive Timings ........................................................................... 359 Power Sequencing and Reset Signal Timings.......................................................... 360 PCI Devices and Functions .................................................................................. 378 Fixed I/O Ranges Decoded by Intel PCH.............................................................. 379 Variable I/O Decode Ranges ................................................................................ 382 Memory Decode Ranges from Processor Perspective ............................................... 383 Chipset Configuration Register Memory Map (Memory Space) .................................. 387 PCI Bridge Register Address Map (PCI-PCID30:F0) .............................................. 435 Gigabit LAN Configuration Registers Address Map (Gigabit LAND25:F0) ....................................................................................... 453 LPC Interface PCI Register Address Map (LPC I/FD31:F0) ..................................... 467 DMA Registers................................................................................................... 492 PIC Registers .................................................................................................... 503 APIC Direct Registers ......................................................................................... 511 APIC Indirect Registers....................................................................................... 511 RTC I/O Registers .............................................................................................. 516 RTC (Standard) RAM Bank .................................................................................. 517 Processor Interface PCI Register Address Map ....................................................... 521 Power Management PCI Register Address Map (PMD31:F0)................................... 524 APM Register Map .............................................................................................. 531 ACPI and Legacy I/O Register Map ....................................................................... 532 TCO I/O Register Address Map............................................................................. 551 Registers to Control GPIO Address Map................................................................. 558 SATA Controller PCI Register Address Map (SATAD31:F2)...................................... 571 Bus Master IDE I/O Register Address Map ............................................................. 600
DDC Signals: CRT_DDC_CLK, CRT_DDC_DATA, L_DDC_CLK, L_DDC_DATA, SDVO_CTRLCLK, SDVO_CTRLDATA, DDP[D:C]_CTRLCLK, DDP[D:C]_CTRLDATA .......................................................................................................
13-1 13-2 13-3 13-4 13-5 13-6 13-7 13-8 13-9 13-10 13-11 13-12 13-13 14-1 14-2
Datasheet
35
14-3 14-4 14-5 15-1 15-2 16-1 16-2 16-3 16-4 17-1 17-2 18-1 18-2 19-1 20-1 21-1 21-2 22-1 22-2 23-1 23-1 23-2 23-3 23-4 23-5 23-6 23-7 23-8
AHCI Register Address Map ................................................................................. 608 Generic Host Controller Register Address Map ........................................................ 609 Port [5:0] DMA Register Address Map ................................................................... 619 SATA Controller PCI Register Address Map (SATAD31:F5) ...................................... 637 Bus Master IDE I/O Register Address Map ............................................................. 655 USB EHCI PCI Register Address Map (USB EHCID29:F0, D26:F0) ........................... 663 Enhanced Host Controller Capability Registers........................................................ 685 Enhanced Host Controller Operational Register Address Map .................................... 688 Debug Port Register Address Map ......................................................................... 701 Intel High Definition Audio PCI Register Address Map (Intel High Definition Audio D27:F0) ................................................................... 705 Intel High Definition Audio PCI Register Address Map (Intel High Definition Audio D27:F0) ................................................................... 728 SMBus Controller PCI Register Address Map (SMBusD31:F3) ................................. 757 SMBus I/O and Memory Mapped I/O Register Address Map ...................................... 764 PCI Express* Configuration Registers Address Map (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/) .................................................... 775 Memory-Mapped Registers .................................................................................. 815 Serial Peripheral Interface (SPI) Register Address Map (SPI Memory Mapped Configuration Registers) ....................................................... 823 Gigabit LAN SPI Flash Program Register Address Map (GbE LAN Memory Mapped Configuration Registers)................................................ 846 Thermal Sensor Register Address Map................................................................... 859 Thermal Memory Mapped Configuration Register Address Map.................................. 868 Intel MEI Configuration Registers Address Map (MEID22:F0)................................................................................................... 887 MEI1 Configuration Registers Address Map (MEID22:F1)................................................................................................... 899 MEI MMIO Register Address Map (VED23:F0) ...................................................... 909 MEI MMIO Register Address Map (VED23:F0) ...................................................... 912 IDE Function for remote boot and Installations PT IDER Register Address Map............ 915 IDE BAR0 Register Address Map ........................................................................... 924 IDE BAR4 Register Address Map ........................................................................... 935 Serial Port for Remote Keyboard and Text (KT) Redirection Register Address Map...................................................................................................... 942 KT IO/ Memory Mapped Device Register Address Map ............................................. 949
36
Datasheet
Revision History
Description
002
SATA Port Multiplier Removal 1.5V On-Die PLL Voltage Regulator Support Removal Update on Note 9 for Table 2-25, General Purpose I/O Signal Updated GPIO15 and GPIO27 in Table 2-28, Functional Strap Definition Added Measure Icc for SFF Table Updated Measured Icc for Desktop and Mobile Tables Updated Table 2-20 CLKOUTFLEX0 type Updated PCIe Port Configurations Updated PME_B0_S5_DIS Bit Discription Updated Section 5.14.2.2 Advanced TCO Mode Updated Table 9-9 Other DC Characteristics Updated GCAP_ID Default Value Updated t240 and t218 Power Sequencing and Reset Signal Timings Added XTAL25 DC and AC Characteristics Added CEV1 Core Energy Value 1 Register to Section 22.2 Updated Section 14.4.1.11 VSP - Vendor Specific Default Value Updated Desktop SKUs Definitions Added BCLK Input to AC Characteristics Updated MPC2- Miscellaneous Port Configuration Register 2 Updated DMIC - DMI Control Register Description Updated NV_CLE Nomical pull-down in Table 3-1. Integrated Pull-ups and Pull-Downs Updated Section 10.1.62 BUC - Backed Up Control Register Addeed Intel B55 Express Chipset Updated bit description for USBIRAUSB Initialization Register A Updated Table 2-29. Intel 5 Series Chipset and Intel 3400 Series Chipset Device and Revision ID Table. Updated bit description for GP_RST_SEL1 GPIO Reset Select register Updated bit description for GP_RST_SEL2 GPIO Reset Select register Updated bit description for GP_RST_SEL3 GPIO Reset Select register Update Table 3-1 to include SPI_CS0# Updated Table 8-1, Storage Conditions Added Section 5.27.2.9 through Section 5.27.2.14 Updated Table 8-14, PCI Express* Interface Timings Updated Section 21.1.2, HSFSHardware Sequencing Flash Status Register
January 2010
003
June 2010
Datasheet
37
Revision Number
Description Updated Table 1-1, Industry Standards Updated Section 1.2, Overview Updated the initial set of bullets Updated Intel Active Management Technology Section Updated Serial Over Lan (SOL) Function Section Added KVM Section Updated IDE-R Function Section Added PCH Display Interface Section Added Intel Flexible Display Interconnect (FDI) Section Updated Table 2-5, Serial ATA Interface Signals Added TEMP_ALERT# to the SATA5GP /GPIO49 / TEMP_ALERT# Signals SCLOCK/GPIO22 Signal Added note under Table 2-7, Interrupt Signals Updated Table 2-8, USB Interface Signals Overcurrent Indicators description. Updated Table 2-9, Power Management Interface Signals description for SLP_LAN#/ GPIO29. Update Table 2-15, Intel High Definition Audio LInk Signals description for HDA_DOCK_RST#/GPIO13. Added Note 12 to Table 2-25, General Purpose I/O SIgnals. Updated Table 2-27, Power and Ground Signals description for DcpSusByp. Updated Table 2-28, Functional Strap Definitions Comment column for GNT3#/ GPIO55. Updated Table 2-29, Intel 5 Series Chipset and Intel 3400 Series Chipset Device and Revision ID Table. Added Note to Section 5.2, PCI Express* Root Ports (D28:F0, F1,F2,F3,F4,F5,F6,F7). Added note on wake up settings to Section 5.3.4.1.1, Advanced Power Management Wake Up and Section 5.3.4.1.2, ACPI Power Management Wake Up. Updated Table 5-27, Causes of Wake Events. Added Section 5.13.10.5, SLP_LAN# Pin Behavior and Section 5.13.10.6, RTCRST# and SRTCRST#. Updated Section 5.13.13, Reset Behavior. Updated Section 5.14.2.2, Advanced TCO Mode. Updated Section 5.16.11, SGPIO Signals. Added note to Block Read/Write command in Section 5.20.1.1, Command Protocols for the SMBus Host Controller. Updated Section 5.27, PCH Display Interfaces. Updated Section 8.2, Absolute Maximum and Minimum Ratings. Updated VOL3 and VOH3 in Table 8-10, DC Output Characteristics. Updated VccVRM in Table 8-11, Other DC Characteristics. Also, Added Note 3 to the table. Added notes to Table 8-16, PCI Express* Interface Timings, Table 8-17, HDMI Interface Timings, and Table 8-18, SDVO Interface Timings. Added SMLink0 Clock timings to Table 8-24, Clock Timings. Updated Table 8-28, SMBus Timing. Updated Table 8-37, Controller Link Receive Timings. Added Note 18 to Table 8-18, Power Sequencing and Reset Signal Timings for LAN_RST# timing. Added Figure 8-30, Controller Link Receive Timings and Figure 8-31, Controller Link Receive Slew Rate.
Revision Date
004
January 2012
38
Datasheet
Revision Number
Description Chapter 9, Register and Memory Mapping Added R/WL register access attribute definition and updated the definition for Default. Added notes to Table 9-1, PCI Devices and Functions. Updated Table 9-2, Fixed I/O Ranges Decoded by Intel PCH. Updated Table 9-3, Variable I/O Decode Ranges. Updated Table 9-4, Memory Decode Ranges from Processor Perspective. Updated Section 9.4.1, Boot-Block Update Scheme. Updated Section 10.1.9, LCAPLink Capabilities Register Bits 17:15 L1 Exit Latency (EL1). Updated Section 10.1.10, LCTLLink Control Register. Updated Section 10.1.15, RPFNRoot Port Function Number and Hide for PCI Express* Root Ports for bits 30:28 and 26:24. Updated Section 10.1.43, OIC Other Interrupt Control Register note below table. Updated Section 10.1.62, BUCBacked Up control Register bit 5 and bit 0. Updated Section 10.1.64, CGClock Gating Register bits 29:28. Updated Section 10.1.69, USBOCM2Overcurrent MAP Register 2. Added Section 13.1.12, CAPPCapability List Pointer Register (LPC I/FD31:Fo) Updated Section 14.1.22, IDE_TIMIDE Timing Register (SATAD31:F2). Added Section 14.1.23, SIDETIMSlave IDE Timing Register, Section 14.1.24, SDMA_CNTSynchronous DMA Control Register, Section 14.1.25, SDMA_TIMSynchronous DMA Timing Register, and Section 14.1.26, IDE_CONFIGIDE I/O COnfiguration Register. Updated Section 14.1.37, SCLKGCSATA Clock General Configuration Register. Updated Section 14.3.2.3, PxSERRSerial ATA Error Register (B31:F2) bit 23. Updated Section 14.4.1.10, RSTFRST Feature Capabilities Register bit 7. Updated Section 14.4.1.12, Intel RST Feature Capabilities. Updated Section 14.4.2.5, PxISPort [5:0] Interrupt Status Register (D31:F2) and Section 14.4.2.6, PxIEPort [5:0] Interrupt Enable Register 9D31:F2) Updated Section 15.1.21, IDE_TIMIDE Timing Register (SATAD31:F5) Added Section 15.1.22, SDMA_CNTSynchronous DMA Control Register, Section 15.1.23, SDMB_TIMSynchronous DMA Timing Register, and Section 15.1.24, IDE_CONFIGIDE I/O COnfiguration Register. Added note to Section 16.1, USB EHCI Configuration Registers (USB EHCID29:F0, D26:F0). Updated Section 16.1.20, PWR_CNTL_STSPower Managment Control/Status Register bits 1:0. Updated Section 16.1.31, EHCIR1EHCI Initialization Register 1 Added Section 16.1.32, EHCIIR2EHCI Initialization Register 2, Section 16.1.38, EHCIIR3EHCI Initialization Register 3, and Section 16.1.39, EHCIIR4EHCI Initialization Register 4. Added Section 17.1.20, HDINIT1Intel High Definition Audio Initialization Register 1. Updated Section 17.2.15, SSYNCStream Synchronization Register. Added note to Section 19.1, PCI Express Configuration Registers (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7). Updated Section 21.1.2, HSFSHardware Sequencing Flash Status Register bit 13 and Section 21.4.2, HSFSHardware Sequencing Flash Status Register bit 13 Updated Section 22.1.3, CMDCommand bit 2. Updated Section 22.2.5, TSTTPThermal Sensor Temperature Trip Point Register bits 23:16. Updated Section 22.2.12, PTAPCH Temperature Adjust.
Revision Date
004
January 2012
Datasheet
39
10 Gb/s each direction, full duplex Transparent to software PCI Express* NEW: 8 PCI Express root ports NEW: PCI Express 2.0 specification running at 2.5 GT/s. NEW: Ports 14 or Ports 58 can independently be configured to support four x1s, two x2s, one x2 and 2 x1s, or one x4 port widths. Support for full 2.5 Gb/s bandwidth in each direction per x1 lane Module based Hot-Plug supported (such as, ExpressCard*) PCI Bus Interface Supports PCI Rev 2.3 Specification at 33 MHz Four available PCI REQ/GNT pairs Support for 64-bit addressing on PCI using DAC protocol Integrated Serial ATA Host Controller Up to six SATA ports Data transfer rates up to 3.0 Gb/s (300 MB/s). Integrated AHCI controller External SATA support NEW: Port Disable Capability Intel Rapid Storage Technology Configures the PCH SATA controller as a RAID controller supporting RAID 0/1/5/10 Intel High Definition Audio Interface PCI Express endpoint Independent Bus Master logic for eight general purpose streams: four input and four output Support four external Codecs Supports variable length stream slots Supports multichannel, 32-bit sample depth, 192 kHz sample rate output Provides mic array support Allows for non-48 kHz sampling output Support for ACPI Device States Low Voltage Mode Intel Quiet System Technology Four TACH signals and Four PWM signals Simple Serial Transport (SST) 1.0 Bus and Platform Environmental Control Interface (PECI)
USB 2.0
Two EHCI Host Controllers, supporting up to fourteen external ports Per-Port-Disable Capability Includes up to two USB 2.0 High-speed Debug Ports Supports wake-up from sleeping states S1S4 Supports legacy Keyboard/Mouse software Integrated Gigabit LAN Controller NEW: PCI Express* connection Integrated ASF Management Controller Network security with System Defense Supports IEEE 802.3 10/100/1000 Mbps Ethernet Support Jumbo Frame Support Intel Active Management Technology with System Defense NEW: Network Outbreak Containment Heuristics Intel I/O Virtualization (VT-d) Support Intel Trusted Execution Technology Support Power Management Logic Supports ACPI 4.0a ACPI-defined power states (system level S0, S1, S3, S4, and S5 states, various internal device levels of Dx states, and processor driven C states) ACPI Power Management Timer SMI# generation All registers readable/restorable for proper resume from 0 V suspend states Support for A-based legacy power management for non-ACPI implementations External Glue Integration Integrated Pull-up, Pull-down and Series Termination resistors on processor interface Integrated Pull-down and Series resistors on USB Enhanced DMA Controller Two cascaded 8237 DMA controllers Supports LPC DMA
40
Datasheet
SMBus
Faster speed, up to 100 kbps Flexible SMBus/SMLink architecture to optimize for ASF Provides independent manageability bus through SMLink interface Supports SMBus 2.0 Specification Host interface allows processor to communicate using SMBus Slave interface allows an internal or external Microcontroller to access system resources Compatible with most two-wire components that are also I2C compatible High Precision Event Timers Advanced operating system interrupt scheduling Timers Based on 8254 System timer, Refresh request, Speaker tone output Real-Time Clock 256-byte battery-backed CMOS RAM Integrated oscillator components Lower Power DC/DC Converter implementation System TCO Reduction Circuits Timers to generate SMI# and Reset upon detection of system hang Timers to detect improper processor reset Integrated processor frequency strap logic Supports ability to disable external devices Serial Peripheral Interface (SPI) Supports up to two SPI devices Supports 20 MHz, 33 MHz, and 50 MHz SPI devices Support up to two different erase granularities
Interrupt Controller
Supports up to eight PCI interrupt pins Supports PCI 2.3 Message Signaled Interrupts Two cascaded 8259 with 15 interrupts Integrated I/O APIC capability with 24 interrupts Supports Processor System Bus interrupt delivery 1.05 V operation with 1.5 V and 3.3 V I/O 5 V tolerant buffers on PCI, USB and selected Legacy signals 1.05 V Core Voltage Five Integrated Voltage Regulators for different power rails Firmware Hub Interface supports BIOS Memory size up to 8 MB Low Pin Count (LPC) I/F Supports two Master/DMA devices. Support for Security Device (Trusted Platform Module) connected to LPC. GPIO TTL, Open-Drain, Inversion GPIO lock down Package 27 mm x 27 mm FCBGA (Desktop Only) 27 mm x 25 mm FCBGA (Mobile Only) 22 mm x 20 mm FCBGA (Mobile SFF Only) Analog Display Port Digital Display Three Digital Display ports capable of supporting HDMI/DVI and Display port One Digital Display port supporting SDVO LDVS (Mobile Only) Intel Anti-Theft Technology JTAG Boundary Scan for testing during board manufacturing
Note:
Not all features are available on all PCH SKUs. See Section 1.3 for more details.
Datasheet
41
42
Datasheet
Introduction
1
1.1
Introduction
About This Manual
This document is intended for Original Equipment Manufacturers and BIOS vendors creating Intel 5 Series Chipset and Intel 3400 Series Chipset based products. This document is for the following components: Intel 5 Series Chipset Intel P55 Express Chipset Intel H55 Express Chipset Intel H57 Express Chipset Intel Q57 Express Chipset Intel B55 Express Chipset Intel PM55 Express Chipset Intel QM57 Express Chipset Intel HM55 Express Chipset Intel HM57 Express Chipset Intel QS57 Express Chipset Intel 3400 Series Chipset Intel 3400 Chipset Intel 3420 Chipset Intel 3450 Chipset Section 1.3 provides high-level feature differences for the Intel 5 Series Chipset and Intel 3400 Series Chipset.
Note: Note:
Throughout this document, PCH is used as a general term and refers to the Intel 5 Series Chipset and Intel 3400 Series Chipset, unless specifically noted otherwise. Throughout this document, the term Desktop refers to information that is for the Intel P55 Express Chipset, Intel H55 Express Chipset, Intel H57 Express Chipset, Intel Q57 Express Chipset, Intel B55 Express Chipset, Intel 3400 Chipset, Intel 3420 Chipset, Intel 3450 Chipset, unless specifically noted otherwise. Throughout this document, the term Mobile Only refers to information that is for the Intel PM55 Express Chipset, Intel QM57 Express Chipset, Intel HM55 Express Chipset, Intel HM57 Express Chipset, and the Intel QS57 Express Chipset, unless specifically noted otherwise. This manual assumes a working knowledge of the vocabulary and principles of PCI Express*, USB, AHCI, SATA, Intel High Definition Audio (Intel HD Audio), SMBus, PCI, ACPI, and LPC. Although some details of these features are described within this manual, see the individual industry specifications listed in Table 1-1 for the complete details.
Datasheet
43
Introduction
Table 1-1.
Industry Specifications
Specification PCI Express* Base Specification, Revision 1.1 PCI Express* Base Specification, Revision 2.0 Low Pin Count Interface Specification, Revision 1.1 (LPC) System Management Bus Specification, Version 2.0 (SMBus) PCI Local Bus Specification, Revision 2.3 (PCI) PCI Power Management Specification, Revision 1.2 SFF-8485 Specification for Serial GPIO (SGPIO) Bus, Revision 0.7 Advanced Host Controller Interface specification for Serial ATA, Revision 1.2 Intel High Definition Audio Specification, Revision 1.0 Universal Serial Bus Specification (USB), Revision 2.0 Advanced Configuration and Power Interface, Version 3.0b (ACPI) Enhanced Host Controller Interface Specification for Universal Serial Bus, Revision 1.0 (EHCI) Serial ATA Specification, Revision 2.5 Serial ATA II: Extensions to Serial ATA 1.0, Revision 1.0 Serial ATA II Cables and Connectors Volume 2 Gold Alert Standard Format Specification, Version 1.03 IEEE 802.3 Fast Ethernet AT Attachment - 6 with Packet Interface (ATA/ATAPI 6) IA-PC HPET (High Precision Event Timers) Specification, Revision 0.98a TPM Specification 1.02, Level 2 Revision 103 Intel Virtualization Technology Location http://www.pcisig.com/specifications http://www.pcisig.com/specifications http://developer.intel.com/design/ chipsets/industry/lpc.htm http://www.smbus.org/specs/ http://www.pcisig.com/specifications http://www.pcisig.com/specifications ftp://ftp.seagate.com/sff/SFF-8485.PDF http://www.intel.com/technology/ serialata/ahci.htm http://www.intel.com/standards/ hdaudio/ http://www.usb.org/developers/docs http://www.acpi.info/spec.htm http://developer.intel.com/technology/ usb/ehcispec.htm http://www.serialata.org/ http://www.serialata.org/ http://www.serialata.org/ http://www.dmtf.org/standards/asf http://standards.ieee.org/getieee802/ http://T13.org (T13 1410D) http://www.intel.com/hardwaredesign/ hpetspec.htm http://www.trustedcomputinggroup.org/ specs/TPM http://www.intel.com/technology/ platform-technology/virtualization/ index.htm
44
Datasheet
Introduction
Chapter 1. Introduction Chapter 1 introduces the PCH and provides information on manual organization and gives a general overview of the PCH. Chapter 2. Signal Description Chapter 2 provides a block diagram of the PCH and a detailed description of each signal. Signals are arranged according to interface and details are provided as to the drive characteristics (Input/Output, Open Drain, etc.) of all signals. Chapter 3. PCH Pin States Chapter 3 provides a complete list of signals, their associated power well, their logic level in each power state, and their logic level before and after reset. Chapter 4. PCH and System Clock Domains Chapter 4 provides a list of each clock domain associated with the PCH in an Intel 5 Series Chipset or Intel 3400 Series Chipset based system. Chapter 5. Functional Description Chapter 5 provides a detailed description of the functions in the PCH. All PCI buses, devices and functions in this manual are abbreviated using the following nomenclature; Bus:Device:Function. This manual abbreviates buses as B0 and B1, devices as D22, D25, D25, D26, D27, D28, D29, D30 and D31 and functions as F0, F1, F2, F3, F4, F5, F6 and F7. For example Device 31 Function 0 is abbreviated as D31:F0, Bus 1 Device 8 Function 0 is abbreviated as B1:D8:F0. Generally, the bus number will not be used, and can be considered to be Bus 0. Note that the PCH external PCI bus is typically Bus 1, but may be assigned a different number depending upon system configuration. Chapter 6. Ballout Definition Chapter 6 provides a table of each signal and its ball assignment in the package. Chapter 7. Package Information Chapter 7 provides drawings of the physical dimensions and characteristics of the package. Chapter 8. Electrical Characteristics Chapter 8 provides all AC and DC characteristics including detailed timing diagrams. Chapter 9. Register and Memory Mappings Chapter 9 provides an overview of the registers, fixed I/O ranges, variable I/O ranges and memory ranges decoded by the PCH. Chapter 10. Chipset Configuration Registers Chapter 10 provides a detailed description of all registers and base functionality that is related to chipset configuration and not a specific interface (such as LPC, PCI, or PCI Express*). It contains the root complex register block, which describes the behavior of the upstream internal link. Chapter 11. PCI-to-PCI Bridge Registers Chapter 11 provides a detailed description of all registers that reside in the PCI-to-PCI bridge. This bridge resides at Device 30, Function 0 (D30:F0). Chapter 12. Integrated LAN Controller Registers Chapter 12 provides a detailed description of all registers that reside in the PCHs integrated LAN controller. The integrated LAN Controller resides at Device 25, Function 0 (D25:F0). Chapter 13. LPC Bridge Registers Chapter 13 provides a detailed description of all registers that reside in the LPC bridge. This bridge resides at Device 31, Function 0 (D31:F0). This function contains registers for many different units within the PCH including DMA, Timers, Interrupts, Processor Interface, GPIO, Power Management, System Management and RTC.
Datasheet
45
Introduction
Chapter 14. SATA Controller Registers Chapter 14 provides a detailed description of all registers that reside in the SATA controller #1. This controller resides at Device 31, Function 2 (D31:F2). Chapter 15. SATA Controller Registers Chapter 15 provides a detailed description of all registers that reside in the SATA controller #2. This controller resides at Device 31, Function 5 (D31:F5). Chapter 16. EHCI Controller Registers Chapter 16 provides a detailed description of all registers that reside in the two EHCI host controllers. These controllers reside at Device 29, Function 0 (D29:F0) and Device 26, Function 0 (D26:F0). Chapter 17. Intel High Definition Audio Controller Registers Chapter 17 provides a detailed description of all registers that reside in the Intel High Definition Audio controller. This controller resides at Device 27, Function 0 (D27:F0). Chapter 18. SMBus Controller Registers Chapter 18 provides a detailed description of all registers that reside in the SMBus controller. This controller resides at Device 31, Function 3 (D31:F3). Chapter 19. PCI Express* Port Controller Registers Chapter 19 provides a detailed description of all registers that reside in the PCI Express controller. This controller resides at Device 28, Functions 0 to 5 (D28:F0-F7). Chapter 20. High Precision Event Timers Registers Chapter 20 provides a detailed description of all registers that reside in the multimedia timer memory mapped register space. Chapter 21. Serial Peripheral Interface Registers Chapter 21 provides a detailed description of all registers that reside in the SPI memory mapped register space. Chapter 22. Thermal Sensors Chapter 22 provides a detailed description of all registers that reside in the thermal sensors PCI configuration space. The registers reside at Device 31, Function 6 (D31:F6). Chapter 23. Intel Management Engine (Intel ME) Chapter 23 provides a detailed description of all registers that reside in the Intel ME controller. The registers reside at Device 22, Function 0 (D22:F0).
46
Datasheet
Introduction
1.2
Overview
The PCH provides extensive I/O support. Functions and capabilities include: PCI Express* Base Specification, Revision 2.0 support for up to eight ports PCI Local Bus Specification, Revision 2.3 support for 33 MHz PCI operations (supports up to four Req/Gnt pairs) ACPI Power Management Logic Support, Revision 3.0b Enhanced DMA controller, interrupt controller, and timer functions Integrated Serial ATA host controllers with independent DMA operation on up to six ports USB host interface with support for up to fourteen USB ports; two EHCI high-speed USB 2.0 Host controllers and 2 rate matching hubs Integrated 10/100/1000 Gigabit Ethernet MAC with System Defense System Management Bus (SMBus) Specification, Version 2.0 with additional support for I2C devices Supports Intel High Definition Audio Supports Intel Rapid Storage Technology Supports Intel Active Management Technology Supports Intel Virtualization Technology for Directed I/O Supports Intel Trusted Execution Technology Supports Intel Flexible Display Interconnect (Intel FDI) Supports buffered mode generating extra clocks from a clock chip Analog and Digital Display ports Analog CRT HDMI DVI DisplayPort 1.1 SDVO LVDS (Mobile Only) Embedded DisplayPort Low Pin Count (LPC) interface Firmware Hub (FWH) interface support Serial Peripheral Interface (SPI) support Intel Quiet System Technology (Desktop only) Intel Anti-Theft Technology JTAG Boundary Scan support
The PCH incorporates a variety of PCI devices and functions, as shown in Table 1-2. They are divided into eight logical devices. The first is the DMI-To-PCI bridge (Device 30). The second device (Device 31) contains most of the standard PCI functions that always existed in the PCI-to-ISA bridges (South Bridges), such as the Intel PIIX4. The third and fourth (Device 29 and Device 26) are the USB host controller devices. The fifth (Device 28) is the PCI Express device. The sixth (Device 27) is the HD Audio controller device, and the seventh (Device 25) is the Gigabit Ethernet controller device. The eighth (Device 22) is the Intel Management Engine Interface Controller.
Datasheet
47
Introduction
Table 1-2.
NOTES: 1. The PCI-to-LPC bridge contains registers that control LPC, Power Management, System Management, GPIO, Processor Interface, RTC, Interrupts, Timers, and DMA. 2. Device 26:Function 2 may be configured as Device 29:Function 3 during BIOS Post. 3. SATA Controller 2 is only visible when D31:F2 CC.SCC=01h.
48
Datasheet
Introduction
1.2.1
Capability Overview
The following sub-sections provide an overview of the PCH capabilities.
AHCI
The PCH provides hardware support for Advanced Host Controller Interface (AHCI), a new programming interface for SATA host controllers. Platforms supporting AHCI may take advantage of performance features such as no master/slave designation for SATA deviceseach device is treated as a masterand hardware-assisted native command queuing. AHCI also provides usability enhancements such as Hot-Plug. AHCI requires appropriate software support (such as an AHCI driver) and for some features, hardware support in the SATA device or additional platform hardware. See Section 1.3 for details on SKU feature availability.
Datasheet
49
Introduction
PCI Interface
The PCH PCI interface provides a 33 MHz, Revision 2.3 implementation. The PCH integrates a PCI arbiter that supports up to four external PCI bus masters in addition to the internal PCH requests. This allows for combinations of up to four PCI down devices and PCI slots.
50
Datasheet
Introduction
RTC
The PCH contains a Motorola* MC146818B-compatible real-time clock with 256 bytes of battery-backed RAM. The real-time clock performs two key functions: keeping track of the time of day and storing system data, even when the system is powered down. The RTC operates on a 32.768 KHz crystal and a 3 V battery. The RTC also supports two lockable memory ranges. By setting bits in the configuration space, two 8-byte ranges can be locked to read and write accesses. This prevents unauthorized reading of passwords or other system security information. The RTC also supports a date alarm that allows for scheduling a wake up event up to 30 days in advance, rather than just 24 hours in advance.
GPIO
Various general purpose inputs and outputs are provided for custom system design. The number of inputs and outputs varies depending on the PCHs configuration.
Datasheet
51
Introduction
Intel Active Management Technology (Intel AMT) (Not available on all the Intel 5 Series Chipset or Intel 3400 Series Chipset SKUs)
Intel AMT is a fundamental component of Intel vPro technology. Intel AMT is a set of advanced manageability features developed as a direct result of IT customer feedback gained through Intel market research. With the advent of powerful tools like the Intel System Defense Utility, the extensive feature set of Intel AMT easily integrates into any network environment. See Section 1.3 for details on SKU feature availability.
Manageability
In addition to Intel AMT, the PCH integrates several functions designed to manage the system and lower the total cost of ownership (TCO) of the system. These system management functions are designed to report errors, diagnose the system, and recover from system lockups without the aid of an external microcontroller. TCO Timer. The PCHs integrated programmable TCO timer is used to detect system locks. The first expiration of the timer generates an SMI# that the system can use to recover from a software lock. The second expiration of the timer causes a system reset to recover from a hardware lock. Processor Present Indicator. The PCH looks for the processor to fetch the first instruction after reset. If the processor does not fetch the first instruction, the PCH will reboot the system. ECC Error Reporting. When detecting an ECC error, the host controller has the ability to send one of several messages to the PCH. The host controller can instruct the PCH to generate either an SMI#, NMI, SERR#, or TCO interrupt. Function Disable. The PCH provides the ability to disable the following integrated functions: LAN, USB, LPC, Intel HD Audio, SATA, PCI Express or SMBus. Once disabled, these functions no longer decode I/O, memory, or PCI configuration space. Also, no interrupts or power management events are generated from the disabled functions. Intruder Detect. The PCH provides an input signal (INTRUDER#) that can be attached to a switch that is activated by the system case being opened. The PCH can be programmed to generate an SMI# or TCO interrupt due to an active INTRUDER# signal.
52
Datasheet
Introduction
Intel Anti-Theft Technology (Not available on all the Intel 5 Series Chipset or Intel 3400 Series Chipset SKUs)
The PCH introduces a new hardware-based security technology which encrypts data stored on any SATA compliant HDD in AHCI Mode. This feature gives the end-user the ability to restrict access to HDD data by unknown parties. Intel Anti-Theft Technology can be used alone or can be combined with software encryption applications to add protection against data theft. Intel Anti-Theft Technology functionality requires a correctly configured system, including an appropriate processor, Intel Management Engine firmware, and system BIOS support.
Datasheet
53
Introduction
JTAG Boundary-Scan
The PCH adds the industry standard JTAG interface and enables Boundary-Scan in place of the XOR chains used in previous generations. Boundary-Scan can be used to ensure device connectivity during the board manufacturing process. The JTAG interface allows system manufacturers to improve efficiency by using industry available tools to test the PCH on an assembled board. Since JTAG is a serial interface, it eliminates the need to create probe points for every pin in an XOR chain. This eases pin breakout and trace routing and simplifies the interface between the system and a bed-of-nails tester. Note: Contact your local Intel Field Sales Representative for additional information about JTAG usage on the PCH.
KVM
KVM provides enhanced capabilities to its predecessor SOL. In addition to the features set provided by SOL, KVM provides mouse and graphic redirection across the integrated LAN. Unlike SOL, KVM does not appear as a host accessible PCI device but is instead almost completely performed by Intel AMT Firmware with minimal BIOS interaction as described in the Intel ME BIOS Writers Guide. The KVM feature is only available with internal graphics.
IDE-R Function
The IDE-R function is an IDE Redirection interface that provides client connection to management console ATA/ATAPI devices such as hard disk drives and optical disk drives. A remote machine can setup a diagnostic SW or OS installation image and direct the client to boot an IDE-R session. The IDE-R interface is the same as the IDE interface although the device is not physically connected to the system and supports the ATA/ATAPI-6 specification. IDE-R does not conflict with any other type of boot and can instead be implemented as a boot device option. The Intel AMT solution will use IDE-R when remote boot is required. The device attached through IDE-R is only visible to software during a management boot session. During normal boot session, the IDE-R controller does not appear as a PCI present device.
54
Datasheet
Introduction
1.3
Table 1-3.
Intel 5 Series Chipset and Intel 3400 Series Chipset SKU Definition
Intel 5 Series Chipset Desktop SKUs
Feature Set PCI Express* 2.0 Ports USB* 2.0 Ports SATA Ports HDMI/DVI/VGA/SDVO/DisplayPort/eDP LVDS Integrated Graphics Support with PAVP 1.5 Intel Quiet System Technology AHCI Raid 0/1/5/10 Support Intel Rapid Storage Technology Intel Intel Intel SKU Name(s) Q57 8 14 6 Yes No Yes Yes Yes Yes No Yes Yes Yes No No H57 8 14 6 Yes No Yes Yes Yes Yes No No No No Yes Yes H55 65 124 6 Yes No Yes Yes Yes No No No No No Yes Yes P55 8 14 6 No No No No Yes Yes Yes No No No No No B55 65 124 6 Yes No Yes Yes Yes No No No No No No No
Intel Remote PC Assist Technology for Business Intel Remote PC Assist Technology for Consumer Intel Remote Wake Technology
NOTES: 1. Contact your local Intel Field Sales Representative for currently available PCH SKUs. 2. Table above shows feature difference between the PCH skus. If a feature is not listed in the table it is considered a Base feature that is included in all SKUs. 3. The PCH provides hardware support for AHCI functionality when enabled by appropriate system configurations and software drivers. 4. USB ports 6 and 7 are disabled. 5. PCIe* ports 7 and 8 are disabled.
Datasheet
55
Introduction
Table 1-4.
Intel ME Ignition FW only Intel AT Intel Active Managment Technology (Intel AMT) 6.0 Intel Remote PC Assist Technology for Business Intel Remote PC Assist Technology for Consumer Intel Remote Wake Technology
NOTES: 1. Contact your local Intel Field Sales Representative for currently available PCH SKUs. 2. Table above shows feature difference between the PCH SKUs. If a feature is not listed in the table it is considered a Base feature that is included in all skus. 3. The PCH provides hardware support for AHCI functionality when enabled by appropriate system configurations and software drivers. 4. USB ports 6 and 7 are disabled. 5. PCIe* ports 7 and 8 are disabled. 6. SATA ports 2 and 3 are disabled.
56
Datasheet
Introduction
Table 1-5.
PCI Express* 2.0 Ports USB* 2.0 Ports SATA Ports HDMI/DVI/VGA/SDVO/DisplayPort LVDS Graphics Support with PAVP 1.5 Intel Quiet System Technology Intel Rapid Storage Technology AHCI Raid 0/1/5/10 Support
Intel ME Ignition FW only Intel AT Intel AMT 6.0 Intel Intel Remote PC Assist Technology for Business Remote PC Assist Technology for Consumer
Contact your local Intel Field Sales Representative for currently available PCH skus. Table above shows feature difference between the PCH skus. If a feature is not listed in the table it is considered a Base feature that is included in all skus. The PCH provides hardware support for AHCI functionality when enabled by appropriate system configurations and software drivers. USB ports 6 and 7 are disabled. USB ports 8, 9, 10, 11, 12 and 13 are disabled. SATA ports 2 and 3 are disabled. PCIe* ports 7 and 8 are disabled.
1.4
Reference Documents
Document Intel 5 Series Chipset and Intel 3400 Series Chipset Specification Update Intel 5 Series Chipset and Intel 3400 Series Chipset Thermal Mechanical Specifications and Design Guidelines Document Number / Location http://download.intel.com/ design/processor/ specupdt/322166.pdf www.intel.com/Assets/ PDF/designguide/ 322171.pdf
Datasheet
57
Introduction
58
Datasheet
Signal Description
Signal Description
This chapter provides a detailed description of each signal. The signals are arranged in functional groups according to their associated interface. The # symbol at the end of the signal name indicates that the active, or asserted state occurs when the signal is at a low voltage level. When # is not present, the signal is asserted when at the high voltage level. The symbol at the end of the signal name indicates that the signal is mobile only. The following notations are used to describe the signal type:
I O OD O I/OD I/O CMOS COD HVCMOS A Input Pin Output Pin Open Drain Output Pin. Bi-directional Input/Open Drain Output Pin. Bi-directional Input / Output Pin. CMOS buffers. 1.5 V tolerant. CMOS Open Drain buffers. 3.3 V tolerant. High Voltage CMOS buffers. 3.3 V tolerant. Analog reference or output.
The Type for each signal is indicative of the functional operating mode of the signal. Unless otherwise noted in Section 3.2 or Section 3.3, a signal is considered to be in the functional operating mode after RTCRST# de-asserts for signals in the RTC well, after RSMRST# de-asserts for signals in the suspend well, after PWROK asserts for signals in the core well, and after LAN_RST# de-asserts for signals in the LAN well.
Datasheet
59
Signal Description
Figure 2-1.
PCI Interface
Processor Interface
SATA[5:0]TXP, SATA[5:0]TXN SATA[5:0]RXP, SATA[5:0]RXN SATAICOMPO SATAICOMPI SATALED# SATA0GP/GPIO21 SATA1GP/GPIO19 SATA2GP/GPIO36 SATA3GP/GPIO37 SATA4GP/GPIO16 SATA5GP/GPIO49/TEMP_ALERT# SCLOCK/GPIO22 SLOAD/GPIO38 SDATAOUT0/GPIO39 SDATAOUT1/GPIO48
SPI
Clock Outputs
Power Mgnt.
Clock Inputs
TBD
Intel High Definition Audio
THRMTRIP# SYS_RESET# RSMRST# SLP_S3# SLP_S4# SLP_S5#/GPIO63 SLP_M# CLKRUN#/GPIO32 PWROK MEPWROK PWRBTN# RI# WAKE# SUS_STAT#/GPIO61 SUSCLK/GPIO62 LAN_RST# BATLOW#/GPIO72 PLTRST# STP_PCI#/GPIO34 ACPRESENT /GPIO31 DRAMPWROK LAN_PHY_PWR_CTRL
SLP_LAN#/GPIO29
PMSYNCH
HDA_RST# HDA_SYNC HDA_BCLK HDA_SDO HDA_SDIN[3:0] HDA_DOCK_EN#;HDA_DOCK_RST# DMI[3:0]TXP, DMI[3:0]TXN DMI[3:0]RXP, DMI[3:0]RXN DMI_ZCOMP DMI_IRCOMP LAD[3:0]/FWH[3:0] LFRAME#/FWH4 LDRQ0#; LDRQ1#/GPIO23 SMBDATA; SMBCLK SMBALERT#/GPIO11
SERIRQ PIRQ[D:A]# PIRQ[H:E]#/GPIO[5:2] USB[13:0]P; USB[13:0]N OC0#/GPIO59; OC1#/GPIO40 OC2#/GPIO41; OC3#/GPIO42 OC4#/GPIO43; OC5#/GPIO9 OC6#/GPIO10; OC7#/GPIO14 USBRBIAS USBRBIAS# RTCX1 RTCX2
INTVRMEN SPKR SRTCRST# RTCRST#
Interrupt Interface
USB
RTC
INTRUDER#; SML[0:1]DATA;SML[0:1]CLK; SML0ALERT#/GPIO60 SML1ALERT#/GPIO74 CRT_RED;CRT_GREEN;CRT_BLUE DAC_IREF CRT_HSYNC;CRT_VSYNC CRT_DDC_CLK;CRT_DDC_DATA CRT_IRTN LVDS[A:B]_DATA[3:0] LVDS[A:B]_DATA#[3:0] LVDS[A:B]_CLK:LVDS[A:B]_CLK# LVD_VREFH ;LVD_VREFL;LFV_VBG LVD_IBG L_DDC_CLK;L_DDC_DATA L_VDDEN;L_BLKTEN ;L_BKLTCTL DDPB_[3:0]P;DDPB_[3:0]N; DDPC_[3:0]P;DDPC_[3:0]N; DDPD_[3:0]P;DDPD_[3:0]N; DDP[B:D]_AUXP;DDP[B:D]_AUXN; DDP[B:D]_HPD SDVO_CTRLCLK;SDVO_CTRLDATA DDPC_CTRLCLK;DDPC_CTRLDATA DDPD_CTRLCLK;DDPD_CTRLDATA SDVO_INTP;SDVO_INTN SDVO_TVCLKINP;SDVO_TVCLKINN SDVO_STALLP;SDVO_STALLN
GPIO[72,57,35,32,28, 27,15,8,0]
LVDS
PWM[3:0]/TP[12:9] TACH0/GPIO17; TACH1/GPIO1 TACH2/GPIO6; TACH3/GPIO7 SST PECI JTAGTCK JTAGTMS JTAGTDI JTAGTDO CL_CLK1 CL_DATA1 CL_RST1#
60
Datasheet
Signal Description
2.1
Table 2-1.
2.2
Table 2-2.
PCI Express*
PCI Express* Signals
Name PETp1, PETn1 PERp1, PERn1 PETp2, PETn2 PERp2, PERn2 PETp3, PETn3 PERp3, PERn3 PETp4, PETn4 PERp4, PERn4 PETp5, PETn5 PERp5, PERn5 PETp6, PETn6 PERp6, PERn6 PETp7, PETn7 Type O I O I O I O I O I O I O Description PCI Express* Differential Transmit Pair 1 PCI Express Differential Receive Pair 1 PCI Express Differential Transmit Pair 2 PCI Express Differential Receive Pair 2 PCI Express Differential Transmit Pair 3 PCI Express Differential Receive Pair 3 PCI Express Differential Transmit Pair 4 PCI Express Differential Receive Pair 4 PCI Express Differential Transmit Pair 5 PCI Express Differential Receive Pair 5 PCI Express Differential Transmit Pair 6 PCI Express Differential Receive Pair 6 PCI Express Differential Transmit Pair 7 NOTE: Port 7 may not be available in all PCH SKUs. Please see Chapter 1.3 for more information.
Datasheet
61
Signal Description
Table 2-2.
PETp8, PETn8
PERp8, PERn8
2.3
Table 2-3.
62
Datasheet
Signal Description
2.4
Table 2-4.
PCI Interface
PCI Interface Signals (Sheet 1 of 3)
Name Type Description PCI Address/Data: AD[31:0] is a multiplexed address and data bus. During the first clock of a transaction, AD[31:0] contain a physical address (32 bits). During subsequent clocks, AD[31:0] contain data. The PCH will drive all 0s on AD[31:0] during the address phase of all PCI Special Cycles. Bus Command and Byte Enables: The command and byte enable signals are multiplexed on the same PCI pins. During the address phase of a transaction, C/BE[3:0]# define the bus command. During the data phase C/BE[3:0]# define the Byte Enables. C/BE[3:0]# 0000b 0001b 0010b C/BE[3:0]# I/O 0011b 0110b 0111b 1010b 1011b 1100b 1110b 1111b Command Type Interrupt Acknowledge Special Cycle I/O Read I/O Write Memory Read Memory Write Configuration Read Configuration Write Memory Read Multiple Memory Read Line Memory Write and Invalidate
AD[31:0]
I/O
All command encodings not shown are reserved. The PCH does not decode reserved values, and therefore will not respond if a PCI master generates a cycle using one of the reserved values. Device Select: The PCH asserts DEVSEL# to claim a PCI transaction. As an output, the PCH asserts DEVSEL# when a PCI master peripheral attempts an access to an internal PCH address or an address destined for DMI (main memory or graphics). As an input, DEVSEL# indicates the response to a PCH-initiated transaction on the PCI bus. DEVSEL# is tri-stated from the leading edge of PLTRST#. DEVSEL# remains tri-stated by the PCH until driven by a target device. Cycle Frame: The current initiator drives FRAME# to indicate the beginning and duration of a PCI transaction. While the initiator asserts FRAME#, data transfers continue. When the initiator negates FRAME#, the transaction is in the final data phase. FRAME# is an input to the PCH when the PCH is the target, and FRAME# is an output from the PCH when the PCH is the initiator. FRAME# remains tri-stated by the PCH until driven by an initiator. Initiator Ready: IRDY# indicates the PCH ability, as an initiator, to complete the current data phase of the transaction. It is used in conjunction with TRDY#. A data phase is completed on any clock both IRDY# and TRDY# are sampled asserted. During a write, IRDY# indicates the PCH has valid data present on AD[31:0]. During a read, it indicates the PCH is prepared to latch data. IRDY# is an input to the PCH when the PCH is the target and an output from the PCH when the PCH is an initiator. IRDY# remains tri-stated by the PCH until driven by an initiator.
DEVSEL#
I/O
FRAME#
I/O
IRDY#
I/O
Datasheet
63
Signal Description
Table 2-4.
TRDY#
I/O
STOP#
I/O
PAR
I/O
PERR#
I/O
REQ0# REQ1#/ GPIO50 REQ2#/ GPIO52 REQ3#/GPIO54 GNT0# GNT1#/ GPIO51 GNT2#/ GPIO53 GNT3#/GPIO55 I
CLKIN_PCILOO PBACK
64
Datasheet
Signal Description
Table 2-4.
PCIRST#
PLOCK#
I/O
SERR#
I/OD
PME#
I/OD
2.5
Table 2-5.
SATA0RXP SATA0RXN
SATA1TXP SATA1TXN
Datasheet
65
Signal Description
Table 2-5.
SATA4RXP SATA4RXN
SATA5TXP SATA5TXN
SATA5RXP SATA5RXN
SATAICOMPO SATAICOMPI
O I
SATA0GP / GPIO21
SATA1GP / GPIO19
66
Datasheet
Signal Description
Table 2-5.
SATA2GP / GPIO36
SATA3GP / GPIO37
SATA4GP / GPIO16
SATALED#
OD O
SCLOCK/ GPIO22
OD O
SLOAD/GPIO38
OD O
OD O
Datasheet
67
Signal Description
2.6
Table 2-6.
LPC Interface
LPC Interface Signals
Name LAD[3:0] / FWH[3:0] LFRAME# / FWH4 LDRQ0#, LDRQ1# / GPIO23 I Type I/O O Description LPC Multiplexed Command, Address, Data: For LAD[3:0], internal pullups are provided. LPC Frame: LFRAME# indicates the start of an LPC cycle, or an abort. LPC Serial DMA/Master Request Inputs: LDRQ[1:0]# are used to request DMA or bus master access. These signals are typically connected to an external Super I/O device. An internal pull-up resistor is provided on these signal. This signal can instead be used as GPIO23.
2.7
Table 2-7.
Interrupt Interface
Interrupt Signals
Name SERIRQ Type I/OD Description Serial Interrupt Request: This pin implements the serial interrupt protocol. PCI Interrupt Requests: In non-APIC mode the PIRQx# signals can be routed to interrupts 3, 4, 5, 6, 7, 9, 10, 11, 12, 14 or 15 as described in Section 5.8.6. Each PIRQx# line has a separate Route Control register. In APIC mode, these signals are connected to the internal I/O APIC in the following fashion: PIRQA# is connected to IRQ16, PIRQB# to IRQ17, PIRQC# to IRQ18, and PIRQD# to IRQ19. This frees the legacy interrupts. PCI Interrupt Requests: In non-APIC mode the PIRQx# signals can be routed to interrupts 3, 4, 5, 6, 7, 9, 10, 11, 12, 14 or 15 as described in Section 5.8.6. Each PIRQx# line has a separate Route Control register. I/OD In APIC mode, these signals are connected to the internal I/O APIC in the following fashion: PIRQE# is connected to IRQ20, PIRQF# to IRQ21, PIRQG# to IRQ22, and PIRQH# to IRQ23. This frees the legacy interrupts. These signals can instead be used as GPIOs. NOTE: PIRQ Interrupts can only be shared if it is configured as level sensitive. They cannot be shared if configured as edge triggered.
PIRQ[D:A]#
I/OD
PIRQ[H:E]# / GPIO[5:2]
68
Datasheet
Signal Description
2.8
Table 2-8.
USB Interface
USB Interface Signals (Sheet 1 of 2)
Name Type Description Universal Serial Bus Port [1:0] Differential: These differential pairs are used to transmit Data/Address/Command signals for port 0. USBP0P, USBP0N I/O NOTE: No external resistors are required on these signals. The PCH integrates 15 k pull-downs and provides an output driver impedance of 45 which requires no external series resistor. Universal Serial Bus Port [1:0] Differential: These differential pairs are used to transmit Data/Address/Command signals for port 1. USBP1P, USBP1N I/O NOTE: No external resistors are required on these signals. The PCH integrates 15 k pull-downs and provides an output driver impedance of 45 which requires no external series resistor. Universal Serial Bus Port [3:2] Differential: These differential pairs are used to transmit Data/Address/Command signals for port 2. USBP2P, USBP2N I/O NOTE: No external resistors are required on these signals. The PCH integrates 15 k pull-downs and provides an output driver impedance of 45 which requires no external series resistor. Universal Serial Bus Port [3:2] Differential: These differential pairs are used to transmit Data/Address/Command signals for port 3. USBP3P, USBP3N I/O NOTE: No external resistors are required on these signals. The PCH integrates 15 k pull-downs and provides an output driver impedance of 45 which requires no external series resistor. Universal Serial Bus Port [5:4] Differential: These differential pairs are used to transmit Data/Address/Command signals for port 4. USBP4P, USBP4N I/O NOTE: No external resistors are required on these signals. The PCH integrates 15 k pull-downs and provides an output driver impedance of 45 which requires no external series resistor. Universal Serial Bus Port [5:4] Differential: These differential pairs are used to transmit Data/Address/Command signals for port 5. USBP5P, USBP5N I/O NOTE: No external resistors are required on these signals. The PCH integrates 15 k pull-downs and provides an output driver impedance of 45 which requires no external series resistor. Universal Serial Bus Port [7:6] Differential: These differential pairs are used to transmit Data/Address/Command signals for port 6. USBP6P, USBP6N I/O NOTE: No external resistors are required on these signals. The PCH integrates 15 k pull-downs and provides an output driver impedance of 45 which requires no external series resistor. Universal Serial Bus Port [7:6] Differential: These differential pairs are used to transmit Data/Address/Command signals for port 7. USBP7P, USBP7N I/O NOTE: No external resistors are required on these signals. The PCH integrates 15 k pull-downs and provides an output driver impedance of 45 which requires no external series resistor.
Datasheet
69
Signal Description
Table 2-8.
OC0# / GPIO59 OC1# / GPIO40 OC2# / GPIO41 OC3# / GPIO42 OC4# / GPIO43 OC5# / GPIO9 OC6# / GPIO10 OC7# / GPIO14 USBRBIAS O
USBRBIAS#
70
Datasheet
Signal Description
2.9
Table 2-9.
PLTRST#
THRMTRIP#
SLP_S3#
SLP_LAN# / GPIO29
Datasheet
71
Signal Description
Table 2-9.
PWRBTN#
RI#
SYS_RESET#
RSMRST#
LAN_RST#
SUS_STAT# / GPIO61
72
Datasheet
Signal Description
Table 2-9.
DRAMPWROK
I/O
SYS_PWROK
STP_PCI# / GPIO34
Datasheet
73
Signal Description
2.10
Processor Interface
Name Type Description Keyboard Controller Reset Processor: The keyboard controller can generate INIT# to the processor. This saves the external OR gate with the PCHs other sources of INIT#. When the PCH detects the assertion of this signal, INIT# is generated for 16 PCI clocks. NOTE: The PCH will ignore RCIN# assertion during transitions to the S1, S3, S4, and S5 states. A20GATE I A20 Gate: A20GATE is from the keyboard controller. The signal acts as an alternative method to force the A20M# signal active. It saves the external OR gate needed with various other chipsets. Processor Power Good: This signal should be connected to the processors VCCPWRGOOD_1 and VCCPWRGOOD_0 input to indicate when the processor power is valid.
RCIN#
PROCPWRGD
2.11
SMBus Interface
Name SMBDATA SMBCLK SMBALERT# / GPIO11 Type I/OD I/OD I Description SMBus Data: External pull-up resistor is required. SMBus Clock: External pull-up resistor is required. SMBus Alert: This signal is used to wake the system or generate SMI#. This signal can instead be used as GPIO11.
74
Datasheet
Signal Description
2.12
SML0DATA SML0CLK SML0ALERT# / GPIO60 / SML1ALERT# / GPIO74 SML1CLK / GPIO58 SML1DATA / GPIO75
I/OD I/OD
O OD
2.13
Datasheet
75
Signal Description
2.14
Miscellaneous Signals
Name INTVRMEN Type I Description Internal Voltage Regulator Enable: This signal enables the internal 1.05 V regulators. This signal must be always pulled-up to VccRTC. Speaker: The SPKR signal is the output of counter 2 and is internally ANDed with Port 61h bit 1 to provide Speaker Data Enable. This signal drives an external speaker driver device, which in turn drives the system speaker. Upon PLTRST#, its output state is 0. NOTE: SPKR is sampled as a functional strap. See Section 2.28.1 for more details. There is a weak integrated pull-down resistor on SPKR pin. RTC Reset: When asserted, this signal resets register bits in the RTC well. NOTES: 1. Unless CMOS is being cleared (only to be done in the G3 power state), the RTCRST# input must always be high when all other RTC power planes are on. 2. In the case where the RTC battery is dead or missing on the platform, the RTCRST# pin must rise before the RSMRST# pin. Secondary RTC Reset: This signal resets the manageability register bits in the RTC well when the RTC battery is removed. NOTES: 1. The SRTCRST# input must always be high when all other RTC power planes are on. 2. In the case where the RTC battery is dead or missing on the platform, the SRTCRST# pin must rise before the RSMRST# pin.
SPKR
RTCRST#
SRTCRST#
76
Datasheet
Signal Description
2.15
HDA_BCLK
HDA_SDIN[3:0]
HDA_DOCK_RST# / GPIO13
Datasheet
77
Signal Description
2.16
Controller Link
Signal Name CL_RST1# / TP20 (Desktop Only) CL_CLK1 / TP18 (Desktop Only) CL_DATA1 / TP19 (Desktop Only) I/O Type O Description Controller Link Reset 1: Controller Link reset that connects to a Wireless LAN Device supporting Intel Active Management Technology. Controller Link Clock 1: Bi-directional clock that connects to a Wireless LAN Device supporting Intel Active Management Technology. Controller Link Data 1: Bi-directional data that connects to a Wireless LAN Device supporting Intel Active Management Technology.
I/O
2.17
SPI_CLK
78
Datasheet
Signal Description
2.18
PECI
I/O
Datasheet
79
Signal Description
2.19
JTAG Signals
Name JTAG_TCK JTAG_TMS JTAG_TDI JTAG_TDO Type I I I OD Description Test Clock Input (TCK): The test clock input provides the clock for the JTAG test logic. Test Mode Select (TMS): The signal is decoded by the Test Access Port (TAP) controller to control test operations. Test Data Input (TDI): Serial test instructions and data are received by the test logic at TDI. Test Data Output (TDO): TDO is the serial output for test instructions and data from the test logic defined in this standard. Test Reset (RST): RST is an active low asynchronous signal that can reset the Test Access Port (TAP) controller. TRST# I NOTE: The RST signal is optional per the IEEE 1149.1 specification, and is not functional for Boundary Scan Testing.
NOTE: JTAG Pin definitions are from IEEE Standard Test Access Port and Boundary-Scan Architecture (IEEE Std. 1149.1-2001).
2.20
Clock Signals
Name CLKIN_BCLK_P, CLKIN_BCLK_N CLKOUT_BCLK0_P / CLKOUT_PCIE8_P, CLKOUT_BCLK0_N / CLKOUT_PCIE8_N CLKOUT_DP_P / CLKOUT_BCLK1_P, CLKOUT_DP_N / CLKOUT_BCLK1_N Type I Description 133 MHz differential reference clock from a clock chip in Buffer-Through Mode. 133 MHz Differential output to Processor or 100 MHz PCIe* Gen 1.1 specification differential output to PCI Express devices.
120 MHz Differential output for DisplayPort reference or 133 MHz Differential output to processor 100 MHz differential reference clock from a clock chip in Buffer-Through Mode.
CLKIN_DMI_P, CLKIN_DMI_N
NOTE: This input clock is required to be PCIe 2.0 jitter spec compliant from a clock chip, for PCIe 2.0 discrete Graphics platforms. 100 MHz Gen2 specification jitter tolerant differential output to processor. 100 MHz differential reference clock from a clock chip, provided separately from CLKIN_DMI, for use only as a 100 MHz source for SATA. 96 MHz differential reference clock from a clock chip.
80
Datasheet
Signal Description
CLKOUT_PCI[4:0]
Datasheet
81
Signal Description
2.21
82
Datasheet
Signal Description
O O I O
2.22
DAC_IREF
CRT_HSYNC
Datasheet
83
Signal Description
2.23
2.24
HDMI / DVI Port B Data and Clock Lines DDPB_[3:0]P O DDPB_[0]P: DDPB_[1]P: DDPB_[2]P: DDPB_[3]P: TMDSB_DATA2 TMDSB_DATA1 TMDSB_DATA0 TMDSB_CLK
DisplayPort Port B DDPB_[0]P: DDPB_[1]P: DDPB_[2]P: DDPB_[3]P: Display Display Display Display Port Port Port Port Lane Lane Lane Lane 0 1 2 3
84
Datasheet
Signal Description
HDMI / DVI Port B Data and Clock Line Complements DDPB_[3:0]N O DDPB_[0]N: DDPB_[1]N: DDPB_[2]N: DDPB_[3]N: TMDSB_DATA2B TMDSB_DATA1B TMDSB_DATA0B TMDSB_CLKB
DisplayPort Port B DDPB_[0]N: DDPB_[1]N: DDPB_[2]N: DDPB_[3]N: DDPB_AUXP DDPB_AUXN DDPB_HPD SDVO_CRTLCLK SDVO_CTRLDATA SDVO_INTP SDVO_INTN SDVO_TVCLKINP SDVO_TVCLKINN SDVO_STALLP SDVO_STALLN I/O I/O I I/O I/O I I I I I I Display Display Display Display Port Port Port Port Lane Lane Lane Lane 0 1 2 3 complement complement complement complement
Port B: Display Port Aux Port B: Display Port Aux Complement Port B: TMDSB_HPD Hot Plug Detect Port B: HDMI Control Clock. Shared with port B SDVO Port B: HDMI Control Data. Shared with port B SDVO SDVO_INTP: Serial Digital Video Input Interrupt SDVO_INTN: Serial Digital Video Input Interrupt Complement. SDVO_TVCLKINP: Serial Digital Video TVOUT Synchronization Clock. SDVO_TVCLKINN: Serial Digital Video TVOUT Synchronization Clock Complement. SDVO_STALLP: Serial Digital Video Field Stall. SDVO_STALLN: Serial Digital Video Field Stall Complement. Port C: Capable of HDMI / DVI / DP HDMI / DVI Port C Data and Clock Lines DDPC_[0]P: DDPC_[1]P: DDPC_[2]P: DDPC_[3]P: TMDSC_DATA2 TMDSC_DATA1 TMDSC_DATA0 TMDSC_CLK
DDPC_[3:0]P
DisplayPort Port C DDPC_[0]P: DDPC_[1]P: DDPC_[2]P: DDPC_[3]P: Display Display Display Display Port Port Port Port Lane Lane Lane Lane 0 1 2 3
Datasheet
85
Signal Description
DDPC_[3:0]N
DisplayPort Port C Complements DDPC_[0]N: DDPC_[1]N: DDPC_[2]N: DDPC_[3]N: DDPC_AUXP DDPC_AUXN DDPC_HPD DDPC_CTRLCLK DDPC_CTRLDATA I/O I/O I I/O I/O Lane Lane Lane Lane 0 1 2 3 complement complement complement complement
Port C: Display Port Aux Port C: Display Port Aux Complement Port C: TMDSC_HPD Hot Plug Detect HDMI port C Control Clock HDMI port C Control Data Port D: Capable of HDMI / DVI / DP HDMI / DVI Port D Data and Clock Lines DDPD_[0]P: DDPD_[1]P: DDPD_[2]P: DDPD_[3]P: TMDSC_DATA2 TMDSC_DATA1 TMDSC_DATA0 TMDSC_CLK
DDPD_[3:0]P
DisplayPort Port D DDPD_[0]P: DDPD_[1]P: DDPD_[2]P: DDPD_[3]P: Display Display Display Display Port Port Port Port Lane Lane Lane Lane 0 1 2 3
Port D: Capable of HDMI / DVI / DisplayPort HDMI / DVI Port D Data and Clock Line Complements DDPD_[0]N: DDPD_[1]N: DDPD_[2]N: DDPD_[3]N: TMDSC_DATA2B TMDSC_DATA1B TMDSC_DATA0B TMDSC_CLKB
DDPD_[3:0]N
DisplayPort Port D Complements DDPD_[0]N: DDPD_[1]N: DDPD_[2]N: DDPD_[3]N: DDPD_AUXP DDPD_AUXN DDPD_HPD DDPD_CTRLCLK DDPD_CTRLDATA I/O I/O I I/O I/O Lane Lane Lane Lane 0 1 2 3 complement complement complement complement
Port D: Display Port Aux Port D: Display Port Aux Complement Port D: TMDSD_HPD Hot Plug Detect HDMI port D Control Clock HDMI port D Control Data
86
Datasheet
Signal Description
2.25
Datasheet
87
Signal Description
GPIO32
I/O
3.3 V
Core
GPIO31
I/O
3.3 V
Suspend
Yes
GPIO24
I/O
3.3 V
Suspend
GPO
Yes
GPIO23 GPIO22 GPIO21 GPIO20 GPIO19 GPIO18 GPIO17 GPIO16 GPIO15 GPIO14
I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O
3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
Core Core Core Core Core Core Core Core Suspend Suspend
Native GPI GPI Native GPI Native GPI GPI GPO Native
Yes Yes Yes Yes Yes Yes (Note 7) Yes Yes Yes Yes
88
Datasheet
Signal Description
GPIO13
I/O
GPI
NOTES: 1. All GPIOs can be configured as either input or output. 2. GPI[15:0] can be configured to cause a SMI# or SCI. Note that a GPI can be routed to either an SMI# or an SCI, but not both. 3. Some GPIOs exist in the VccSus3_3 power plane. Care must be taken to make sure GPIO signals are not driven high into powered-down planes. Also, external devices should not be driving powered down GPIOs high. Some GPIOs may be connected to pins on devices that exist in the core well. If these GPIOs are outputs, there is a danger that a loss of core power (PWROK low) or a Power Button Override event will result in the PCH driving a pin to a logic 1 to another device that is powered down. 4. The functionality that is multiplexed with the GPIO may not be used in desktop configuration. 5. When this signal is configured as GPO, the output stage is an open drain. 6. In a ME disabled system, GPIO31 may be used as ACPRESENT from the EC. 7. GPIO18 will toggle at a frequency of approximately 1 Hz when the signal is programmed as a GPIO (when configured as an output) by BIOS. 8. This pins are used as Functional straps. See Section 2.28.1 for more detail. 9. For functional purposes of SLP_LAN# (the native functionality of the pin), this pin always behaves as an output even if the GPIO defaults to an input. Therefore, this pin cannot be used as a true GPIO29 by system designers. If Host BIOS does not control SLP_LAN# control, SLP_LAN# behavior will be based on the setting of the RTC backed SLP_LAN# Default Bit (D31:F0:A4h:Bit 8). 10. When the multiplexed GPIO is used as GPIO functionality, care should be taken to ensure the signal is stable in its inactive state of the native functionality, immediately after reset until it is initialized to GPIO functionality. 11. GPIO13 is powered by VccSusHDA (either 3.3 V or 1.5 V). Voltage tolerance on the signal is the same as VccSusHDA.
Datasheet
89
Signal Description
2.26
Manageability Signals
The following signals can be optionally used by the PCH Management engine supported applications and appropriately configured by Management Engine firmware. When configured and used as a Manageability function, the associated host GPIO functionality is no longer available. If the Manageability function is not used in a platform, the signal can be used as a host General Purpose I/O or a native function.
90
Datasheet
Signal Description
2.27
DcpSST
VccME3_3
VccLAN
Datasheet
91
Signal Description
VccAClk
VccSATAPLL
VccAPLLEXP
VccFDIPLL
VccALVDS VccTX_LVDS
V_CPU_IO
92
Datasheet
Signal Description
2.28
2.28.1
Pin Straps
Functional Straps
The following signals are used for static configuration. They are sampled at the rising edge of PWROK to select configurations (except as noted), and then revert later to their normal usage. To invoke the associated mode, the signal should be driven at least four PCI clocks prior to the time it is sampled. The PCH has implemented Soft Straps. Soft Straps are used to configure specific functions within the PCH and processor very early in the boot process before BIOS or SW intervention. When Descriptor Mode is enabled, the PCH will read Soft Strap data out of the SPI device prior to the de-assertion of reset to both the Management Engine and the Host system. See Section 5.24.2 for information on Descriptor Mode.
SPKR
No Reboot
INIT3_3V#
Reserved
GNT[3]#/ GPIO[55]
INTVRMEN
Datasheet
93
Signal Description
NOTE: If option 00 LPC is selected, BIOS may still be placed on LPC; however, all platforms with the PCH require SPI flash connected directly to the PCH SPI bus with a valid descriptor to boot. NOTE: Booting to PCI is intended for debut/testing only. Boot BIOS Destination Select to LPC/PCI by functional strap or using Boot BIOS Destination Bit will not affect SPI accesses initiated by Intel Management Engine or Integrated GbE LAN. This Signal has a weak internal pull-up. Note that the internal pull-up is disabled after PCIRST# deasserts. This field determines the destination of accesses to the BIOS memory range. Also, controllable using Boot BIOS Destination bit (Chipset Config Registers:Offset 3410h:bit 10). This strap is used in conjunction with Boot BIOS Destination Selection 1 strap. Bit11 Boot BIOS Strap bit[0] BBS[0] Rising edge of PWROK 0 1 1 0 Bit 10 1 0 1 0 Boot BIOS Destination Reserved PCI SPI LPC
GNT[0]#
NOTE: If option 00 LPC is selected, BIOS may still be placed on LPC; however, all platforms with the PCH require SPI flash connected directly to the PCH's SPI bus with a valid descriptor to boot. NOTE: Booting to PCI is intended for debut/testing only. Boot BIOS Destination Select to LPC/PCI by functional strap or using Boot BIOS Destination Bit will not affect SPI accesses initiated by Management Engine or Integrated GbE LAN.
94
Datasheet
Signal Description
NV_ALE
Reserved
HDA_DOCK_E N#/GPIO[33]
Rising edge of MEPWROK Rising edge of PWROK Rising edge of RSMRST# Rising edge of RSMRST#
GPIO8
Reserved
GPIO27
Reserved
HDA_SYNC
Datasheet
95
Signal Description
96
Datasheet
Signal Description
2.28.2
Figure 2-2.
Schottky Diodes
1 K Vbatt 20 K 20 K
1uF
0.1uF
RTCRST#
SRTCRST#
Notes: 1. The exact capacitor values for C1 and C2 must be based on the crystal maker recommendations. 2. Vbatt is voltage provided by the battery. 3. VccRTC, RTCX1, and RTCX2 are PCH pins. 4. VccRTC powers PCH RTC well. 5. RTCX1 is the input to the internal oscillator. 6. RTCX2 is the amplified feedback for the external crystal.
Datasheet
97
Signal Description
98
Datasheet
3
3.1
Table 3-1.
Datasheet
99
Table 3-1.
NOTES: 1. Simulation data shows that these resistor values can range from 10 k to 40 k. 2. Simulation data shows that these resistor values can range from 9 k to 50 k. 3. Simulation data shows that these resistor values can range from 15 k to 40 k. 4. Simulation data shows that these resistor values can range from 7.5k to 16k. 5. Simulation data shows that these resistor values can range from 14.25 k to 24.8 k. 6. Simulation data shows that these resistor values can range from 10 k to 30 k. 7. The pull-up or pull-down on this signal is only enabled at boot/reset for strapping function. 8. Simulation data shows that these resistor values can range from 10 k to 20 k. The internal pull-up is only enabled during PLTRST# assertion. 9. The pull-down on this signal is only enabled when in S3. 10. The pull-up or pull-down on this signal is only enabled during reset. 11. The pull-up on this signal is not enabled when PCIRST# is high. 12. The pull-up on this signal is not enabled when PWROK is low. 13. Simulation data shows that these resistor values can range from 15 k to 31 k. 14. The pull-down is disabled after pins are driven strongly to logic zero when PWROK is asserted. 15. The Pull-up or pull down is not active when PLTRST# is NOT asserted. 16. The pull-down is enabled when PWROK is low. 17. External termination is also required on these signals for JTAG enabling. Internal pull-up is added in B-step Silicon. 18. External termination is also required on these signals for JTAG enabling. Internal pull-down is added in B-step Silicon. 19. Simulation data shows that these resistor values can range from 20 k to 27 k. 20. Pull-down is enabled only when PCIRST# pin is driven low. 21. Pull-up is disabled after RSMRST# is de-asserted. 22. The Controller Link Clock and Data buffers use internal pull-up or pull-down resistors to drive a logical 1 or 0.
100
Datasheet
3.2
Note:
Signal levels are the same in S4 and S5, except as noted. The PCH suspend well signal states are indeterminate and undefined and may glitch prior to RSMRST# de-assertion. This does not apply to SLP_S3#, SLP_S4#, SLP_S5#, GPIO24, and GPIO29. These signals are determinate and defined prior to RSMRST# deassertion. The PCH core well signal states are indeterminate and undefined and may glitch prior to PWROK assertion. This does not apply to THRMTRIP#. This signal is determinate and defined prior to PWROK assertion.
Table 3-2.
Power Plane and States for Output and I/O Signals for Desktop Configurations (Sheet 1 of 5)
Power Plane During Reset2 Immediately after Reset2 S0/S1 S3 S4/S5
Signal Name
PCI Express* PETp[8:1], PETn[8:1] Core High DMI DMI[3:0]TXP, DMI[3:0]TXN Core High PCI Bus AD[31:0] C/BE[3:0]# DEVSEL# FRAME# GNT0#8, GNT[3:1]#8/ GPIO[55, 53, 51] IRDY#, TRDY# Core Core Core Core Core Core Low Low High-Z High-Z High High-Z Undefined Undefined High-Z High-Z High High-Z Defined Defined High-Z High-Z High High-Z Off Off Off Off Off Off Off Off Off Off Off Off High Defined Off Off High5 Defined OFF OFF
Datasheet
101
Table 3-2.
Power Plane and States for Output and I/O Signals for Desktop Configurations (Sheet 2 of 5)
Power Plane Core Suspend Core Core Core During Reset2 Low Low High-Z High-Z High-Z Immediately after Reset2 Low High High-Z High-Z High-Z S0/S1 Low High High-Z High-Z High-Z S3 Off Low Off Off Off S4/S5 Off Low Off Off Off
LPC/FWH Interface LAD[3:0] / FWH[3:0] LFRAME# / FWH[4] INIT3_3V#8 Core Core Core High High High High High High High High High Off Off Off Off Off Off
SATA Interface SATA[5:0]TXP, SATA[5:0]TXN SATALED# SATAICOMPO SCLOCK/GPIO22 SLOAD/GPIO38 SDATAOUT[1:0]/ GPIO[48,39] Core Core Core Core Core Core High-Z High-Z High High-Z (Input) High-Z (Input) High-Z High-Z High-Z High High-Z (Input) High-Z (Input) High-Z Interrupts PIRQ[A:D]#, PIRQ[H:E]# / GPIO[5:2] SERIRQ Core Core Core High-Z High-Z (Input) High-Z High-Z High-Z (Input) High-Z High-Z Defined High-Z Off Off Off Off Off Off Defined Defined Defined Defined Defined High-Z Off Off Off Off Off Off Off Off Off Off Off Off
USB Interface USB[13:0][P,N] USBRBIAS Suspend Suspend Low High-Z Low High-Z Defined High Defined High Defined High
Suspend Suspend Suspend Suspend Suspend Suspend Suspend Suspend Suspend Core
Low Low Low Low Low Low Low Low Low Low
Defined High High High High High High Running High-Z Defined
102
Datasheet
Table 3-2.
Power Plane and States for Output and I/O Signals for Desktop Configurations (Sheet 3 of 5)
Power Plane Core Suspend During Reset2 High-Z (Input) Low Immediately after Reset2 High-Z (Input) Defined9 S0/S1 Defined High S3 Off Defined S4/S5 Off Defined
Processor Interface A20M# PROCPWRGD CPU CPU Dependant on A20GATE Signal Low3 See Note 1 High High High Off Off Off Off
SMBus Interface SMBCLK, SMBDATA Suspend High-Z High-Z Defined Defined Defined
System Management Interface SML0ALERT# / GPIO60 SML0DATA SML0CLK GPIO58/SML1CLK SML1ALERT#/GPIO74 SML1DATA//GPIO75 JTAG_TDO Suspend Suspend Suspend Suspend Suspend Suspend Suspend High-Z High-Z High-Z High-Z High-Z High-Z High-Z High-Z12 High-Z High-Z High-Z High-Z High-Z High-Z Defined Defined Defined Defined Defined Defined High-Z Defined Defined Defined Defined Defined Defined High-Z Defined Defined Defined Defined Defined Defined High-Z
Core
Low
Low
Defined
Off
Off
Clocking Signals CLKOUT_BCLK0_P / CLKOUT_PCIE8_P, CLKOUT_BCLK0_N / CLKOUT_PCIE8_N CLKOUT_DP_P / CLKOUT_BCLK1_P, CLKOUT_DP_N / CLKOUT_BCLK1_N CLKOUT_DMI_P, CLKOUT_DMI_N CLKOUT_PEG_A_P, CLKOUT_PEG_A_N CLKOUT_PEG_B_P, CLKOUT_PEG_B_N CLKOUT_PCIE[7:0] P, CLKOUT_PCIE[7:0] N CLKOUT_PCI[4:0] CLKOUTFLEX[3:0]/ GPIO[67:64] XTAL25_OUT XCLK_RCOMP
Core
Running
Running
Running
Off
Off
Core
Running
Running
Running
Off
Off
Datasheet
103
Table 3-2.
Power Plane and States for Output and I/O Signals for Desktop Configurations (Sheet 4 of 5)
Power Plane During Reset2 Immediately after Reset2 S0/S1 S3 S4/S5
Signal Name
Intel High Definition Audio Interface HDA_RST# HDA_SDO8 HDA_SYNC8 HDA_BCLK HDA Suspend HDA Suspend HDA Suspend HDA Suspend Low Low Low Low Low4 Low Low Low Defined Low Low Low Low Low Low Low Low Low Low Low
UnMultiplexed GPIO Signals GPIO88 GPIO158 GPIO24 GPIO278 GPIO32 GPIO35 GPIO57 GPIO72 Suspend Suspend Suspend Suspend Core Core Suspend Suspend High Low Low High High Low High-Z (Input) High-Z (Input) High Low Low Low High Low High-Z (Input) High-Z (Input) Defined Defined Defined Defined Defined Defined Defined Defined Defined Defined Defined Defined Off Off Defined Defined Defined Defined Defined Defined Off Off Defined Defined
Multiplexed GPIO Signals used as GPIO only GPIO0 GPIO1310, 14 GPIO28 GPIO3010 GPIO3110 GPIO3310 Core HDA Suspend Suspend Suspend Suspend Core High-Z (Input) Low High-Z High-Z (Input) High-Z (Input) High High-Z(Input) High-Z High-Z High-Z (Input) High-Z (Input) High Defined Defined Defined Defined Defined Defined Off Defined Defined Defined Defined Off Off Defined Defined Defined Defined Off
SPI Interface SPI_CS0# SPI_CS1# SPI_MOSI8 SPI_CLK ME33IO ME33IO ME33IO ME33IO High13 High Low
13
Low13
13
Intel Quiet System Technology and Thermal Reporting PWM[3:0] SST PECI Core Suspend CPU High-Z High-Z Low Low Low Low Defined Defined Defined Off Off Off Off Off Off
Analog Display / CRT DAC Signals CRT_RED, CRT_GREEN, CRT_BLUE DAC_IREF Core Core High-Z High-Z High-Z High-Z High-Z High-Z Off Off Off Off
104
Datasheet
Table 3-2.
Power Plane and States for Output and I/O Signals for Desktop Configurations (Sheet 5 of 5)
Power Plane Core Core Core Core Core During Reset2 Low Low High-Z High-Z High-Z Intel Immediately after Reset2 Low Low High-Z High-Z High-Z S0/S1 Low Low High-Z High-Z High-Z S3 Off Off Off Off Off S4/S5 Off Off Off Off Off
Flexible Display Interface High-Z High-Z High-Z High-Z High-Z High-Z High-Z High-Z Off Off Off Off Off Off Off Off
Digital Display Interface DDP[D:B]_[3:0]P, DDP[D:B]_[3:0]N DDP[D:B]_AUXP, DDP[D:B]_AUXN SDVO_CTRLCLK, SDVO_CTRLDATA DDPC_CTRLCLK, DDPC_CTRLDATA DDPD_CTRLCLK, DDPD_CTRLDATA Core Core Core Core Core High-Z High-Z Low High-Z High-Z High-Z High-Z High-Z High-Z High-Z Defined Defined Defined Defined Defined Off Off Off Off Off Off Off Off Off Off
NOTES: 1. PCH drives PROCPWRGD after PWROK and SYS_PWROK signals are active, and thus will be driven low by PCH when either of these signals are inactive. During boot, or during a hard reset with power cycling, PROCPWRGD will be expected to transition from low to High-Z 2. The states of Core and processor signals are evaluated at the times During PLTRST# and Immediately after PLTRST#. The states of the LAN and GLAN signals are evaluated at the times During LAN_RST# and Immediately after LAN_RST#. The states of the Controller Link signals are taken at the times During CL_RST1# and Immediately after CL_RST1#. The states of the Suspend signals are evaluated at the times During RSMRST# and Immediately after RSMRST#, with an exception to GPIO signals; see Section 2.25 for more details on GPIO state after reset. The states of the HDA signals are evaluated at the times During HDA_RST# and Immediately after HDA_RST#. 3. SLP_S5# signals will be high in the S4 state. 4. Low until Intel High Definition Audio Controller Reset bit set (D27:F0:Offset HDBAR+08h:bit 0), at which time HDA_RST# will be High and HDA_BIT_CLK will be Running. 5. PETp/n[8:1] high until port is enabled by software. 6. The SLP_M# state will be determined by Intel Management Engine Firmware. 7. The state of signals in S3S5 will be defined by Intel AMT Policies. 8. This signal is sampled as a functional strap during reset. See Functional straps definition table for usage. 9. SLP_LAN# behavior after reset is dependent on value of SLP_LAN# default value bit.
Datasheet
105
10.
Native functionality multiplexed with these GPIOs are not used in Desktop Configurations. During reset an Internal pull-down will drive this pin low. The pull down will be disabled after PCIRST# de-assertion. Native/GPIO functionality controlled using soft straps. Default to Native functionality until soft straps are loaded. State of the pins depend on the source of VccME3_3 power. Pin is tri-stated prior to MEPWROK assertion during Reset. GPIO13 is powered by VccSusHDA (either 3.3 V or 1.5 V). Pin tolerance is determined by VccSusHDA voltage.
Table 3-3.
Power Plane and States for Output and I/O Signals for Mobile Configurations (Sheet 1 of 5)
Power Plane During Reset2 Immediately after Reset2 PCI Express* C-x states S0/S1 S3 S4/S5
Signal Name
PET[8:1]p, PET[8:1]n
Core
High
High5 DMI
Defined
Defined
Off
Off
DMI[3:0]TXP, DMI[3:0]TXN
Core
High
Defined
Defined
Off
Off
AD[31:0] C/BE[3:0]# CLKRUN#18 (Mobile Only) / GPIO32 GNT0#8 GNT[3:1]#8/ GPIO[55,53,51] DEVSEL# FRAME# IRDY#, TRDY# PAR PCIRST# PERR# PLOCK# STOP#
106
Datasheet
Table 3-3.
Power Plane and States for Output and I/O Signals for Mobile Configurations (Sheet 2 of 5)
Power Plane During Reset2 Immediately after Reset2 LPC/FWH Interface C-x states S0/S1 S3 S4/S5
Signal Name
High-Z High-Z High-Z High-Z (Input) High-Z (Input) High-Z (Input) Interrupts
USB[13:0][P,N] USBRBIAS
Suspend Suspend
Low High-Z
Defined Defined
Defined Defined
Defined Defined
Defined Defined
PLTRST# SLP_M#6 SLP_S3# SLP_S4# SLP_S5#/GPIO63 SUS_STAT#/GPIO61 SUSCLK SUS_PWR_DN_ACK/ GPIO30 DRAMPWROK LAN_PHY_PWR_CTR L10/GPIO12 PMSYNCH STP_PCI#/GPIO34 SLP_LAN#15/ GPIO29
Suspend Suspend Suspend Suspend Suspend Suspend Suspend Suspend Suspend Suspend Core Core Suspend
Low Low Low Low Low Low Low High-Z (Input) Low Low Low High-Z (Input) Low
Datasheet
107
Table 3-3.
Power Plane and States for Output and I/O Signals for Mobile Configurations (Sheet 3 of 5)
Power Plane During Reset2 Immediately after Reset2 Processor Interface C-x states S0/S1 S3 S4/S5
Signal Name
PROCPWRGD
Core
Low
High
High
Off
Off
SMBCLK, SMBDATA
Suspend
High-Z
High-Z
Defined
Defined
Defined
Defined
System Management Interface SML0ALERT#/ GPIO60 SML0DATA SML0CLK GPIO58/SML1CLK SML1ALERT#/ GPIO74 SML1DATA/GPIO75 JTAG_TDO SPKR8 Suspend Suspend Suspend Suspend Suspend Suspend Suspend High-Z High-Z High-Z High-Z High-Z High-Z High-Z High-Z High-Z High-Z High-Z High-Z High-Z High-Z Defined Defined Defined Defined Defined Defined High-Z Defined Defined Defined Defined Defined Defined High-Z Defined Defined Defined Defined Defined Defined High-Z Defined Defined Defined Defined Defined Defined High-Z
Miscellaneous Signals Core Low Low Clocking Signals CLKOUT_BCLK0_P / CLKOUT_PCIEB_P, CLKOUT_BCLK0_N / CLKOUT_PCIEB_N CLKOUT_DP_P / CLKOUT_BCLK1_P, CLKOUT_DP_N / CLKOUT_BCLK1_N, CLKOUT_DMI_P, CLKOUT_DMI_N XTAL25_OUT XCLK_RCOMP CLKOUT_PEG_A_P, CLKOUT_PEG_A_N CLKOUT_PEG_B_P, CLKOUT_PEG_B_N CLKOUT_PCIE[7:0] P, CLKOUT_PCIE[7:0] N CLKOUT_PCI[4:0] CLKOUTFLEX[3:0]/ GPIO[67:64] Defined Defined Off Off
Core
Running
Running
Running
Running
Off
Off
Core
Running
Running
Running
Running
Off
Off
Intel High Definition Audio Interface HDA_RST# HDA Suspend Low Low4 High Defined Low Low
108
Datasheet
Table 3-3.
Power Plane and States for Output and I/O Signals for Mobile Configurations (Sheet 4 of 5)
Power Plane HDA Suspend HDA Suspend HDA Suspend Core HDA Suspend During Reset2 Low Low Low High Low11 Immediately after Reset2 Low Low Low High12 High-Z11 C-x states Low Low Low Defined Defined S0/S1 Low Low Low Defined Defined S3 Low Low Low Off Defined S4/S5 Low Low Low Off Defined
UnMultiplexed GPIO Signals GPIO8 Suspend Suspend Suspend Suspend Suspend Core Suspend High Low Low High High-Z Low High-Z (Input) High Low Low Low High-Z Low High-Z (Input) Defined Defined Defined Defined Defined Defined Defined Defined Defined Defined Defined Defined Defined Defined Defined Defined Defined Defined Defined Off Defined Defined Defined Defined Defined Defined Off Defined GPIO158 GPIO24 GPIO278 GPIO28 GPIO35 GPIO57
Multiplexed GPIO Signals used as GPIO only GPIO0 GPIO[7,6,1,17]9 Core Core High-Z (Input) High-Z High17 High
17
Defined Defined
Defined Defined
Off Off
Off Off
Low17 Low17
Quiet System Technology and Thermal Reporting Low High/Low14 High/Low14 Low Low Controller Link High/Low14 High/Low14 High LVDS Signals Defined Defined Off Off
CPU
Datasheet
109
Table 3-3.
Power Plane and States for Output and I/O Signals for Mobile Configurations (Sheet 5 of 5)
Power Plane Core Core Core Core Core Core Core Core Core During Reset2 High-Z High-Z Low High-Z High-Z High-Z High-Z High-Z High-Z Immediately after Reset2 High-Z High-Z High-Z High-Z High-Z High-Z High-Z High-Z High-Z C-x states Defined/ High-Z13 High-Z High-Z High/ High-Z13 High/ High-Z13 High/ High-Z13 High-Z High-Z High-Z S0/S1 Defined/ High-Z13 High-Z High-Z High/ High-Z13 High/ High-Z13 High/ High-Z13 High-Z High-Z High-Z S3 Off Off Off Off Off Off Off Off Off S4/S5 Off Off Off Off Off Off Off Off Off
Signal Name LVDSB_CLK, LVDSB_CLK# L_DDC_CLK L_DDC_DATA L_VDD_EN L_BKLTEN L_BKLTCTL L_CTRL_CLK L_CTRL_DATA LVD_VBG, LVD_VREFH, LVD_VREFL
Analog Display / CRT DAC Signals CRT_RED, CRT_GREEN, CRT_BLUE DAC_IREF CRT_HSYNC CRT_VSYNC CRT_DDC_CLK CRT_DDC_DATA CRT_IRTN Core Core Core Core Core Core Core High-Z High-Z Low Low High-Z High-Z High-Z Intel FDI_RXP[7:0], FDI_RXN[7:0] FDI_FSYNC[1:0] FDI_LSYNC[1:0] FDI_INT Core Core Core Core
Flexible Display Interface High-Z High-Z High-Z High-Z Defined Defined Defined Defined Defined Defined Defined Defined Off Off Off Off Off Off Off Off
Digital Display Interface DDP[D:B]_[3:0]P, DDP[D:B]_[3:0]N, DDP[D:B]_AUXP, DDP[D:B]_AUXN SDVO_CTRLCLK, SDVO_CTRLDATA DDPC_CTRLCLK, DDPC_CTRLDATA DDPD_CTRLCLK, DDPD_CTRLDATA Core Core Core Core Core High-Z High-Z Low High-Z High-Z High-Z High-Z High-Z High-Z High-Z Defined Defined Defined Defined Defined Defined Defined Defined Defined Defined Off Off Off High-Z High-Z Off Off Off Off Off
110
Datasheet
NOTES: 1. PCH drives PROCPWRGD after PWROK and SYS_PWROK signals are active, and thus will be driven low by PCH when either of these signals are inactive. During boot, or during a hard reset with power cycling, PROCPWRGD will be expected to transition from low to High-Z 2. The states of Core and processor signals are evaluated at the times during PLTRST# and Immediately after PLTRST#. The states of the LAN and GLAN signals are evaluated at the times During LAN_RST# and Immediately after LAN_RST#. The states of the Controller Link signals are taken at the times During CL_RST1# and Immediately after CL_RST1#. The states of the Suspend signals are evaluated at the times During RSMRST# and Immediately after RSMRST#, with an exception to GPIO signals; see Section 2.25 for more details on GPIO state after reset. The states of the HDA signals are evaluated at the times During HDA_RST# and Immediately after HDA_RST#. 3. SLP_S5# signals will be high in the S4 state. 4. Low until Intel High Definition Audio Controller Reset bit set (D27:F0:Offset HDBAR+08h:bit 0), at which time HDA_RST# will be High and HDA_BIT_CLK will be Running. 5. PETp/n[8:1] high until port is enabled by software. 6. The SLP_M# state will be determined by Intel Management Engine Firmware. 7. The state of signals in S3S5 will be defined by Intel AMT Policies. 8. This signal is sampled as a functional strap during Reset. See Functional straps definition table for usage. 9. Native functionality multiplexed with these GPIOs is not used in Mobile Configurations. 10. Native/GPIO functionality controlled using soft straps. Default to Native functionality until soft straps are loaded. 11. This pin will be driven to a High when Dock Attach bit is set (Docking Control Register D27:F0 offset 4Ch). During reset an Internal pull-down will drive this pin low. The pull down will be disabled after PCIRST# de-assertion. 12. This pin will be driven to a Low when Dock Attach bit is set (Docking Control Register D27:F0 offset 4Ch). 13. PCH tristates these signals when LVDS port is disabled. 14. Controller Link Clock and Data buffers use internal pull-up and pull-down resistors to drive a logical 1 or a 0. 15. SLP_LAN# behavior after reset is dependent on value of SLP_LAN# default value bit. 16. State of the pins depend on the source of VccME3_3 power. 17. Pin is tri-stated prior to MEPWROK assertion during Reset. 18. CLKRUN# is driven to a logic 1 during reset for Mobile configurations (default is native function) to ensure that PCI clocks can toggle before devices come out of reset. For desktop configurations this pin defaults to GPIO mode strongly driving a logic 1. 19. HDA_DOCK_RST#/GPIO13 is powered by VccSusHDA (either 3.3 V or 1.5 V). Pin tolerance is determined by VccSusHDA voltage.
Datasheet
111
3.3
Table 3-4.
Core Core
Running Driven
Off Off
Off Off
PER[8:1]p, PERn[8:1]n
Core
Driven
Off
Off
Core
External Pull-up
Driven
Off
Off
Suspend Core
Driven High
Driven Off
Driven Off
Core Core
High High
Off Off
Off Off
SATA[5:0]RXP, SATA[5:0]RXN SATAICOMPI SATA[5:4]GP/TEMP_ALERT/ GPIO[49,16]1 SATA[3:0]GP / GPIO[37, 36, 19, 21]1
SATA Drive High-Z External Device or External Pull-up/Pull-down External Device or External Pull-up/Pull-down
112
Datasheet
Table 3-4.
Suspend Suspend
Driven Driven
Driven Driven
Driven Driven
MEPWROK LAN_RST# PWRBTN# PWROK RI# RSMRST# SYS_RESET# SYS_PWROK THRMTRIP# WAKE#
Suspend Suspend Suspend RTC Suspend RTC Core Suspend CPU Suspend
External Circuit External Circuit Internal Pull-up System Power Supply Serial Port Buffer External RC Circuit External Circuit External Circuit External Thermal Sensor External Pull-up Processor Interface
High High Driven Driven Driven High Driven High Driven Driven
Driven Static Driven Driven Driven High Off Driven Off Driven
Driven Static Driven Driven Driven High Off Driven Off Driven
A20GATE RCIN#
Core Core
Static High
Off Off
Off Off
System Management Interface SMBALERT# / GPIO11 INTRUDER# Suspend RTC External Pull-up External Switch JTAG Interface JTAG_TDI JTAG_TMS JTAG_TCK Suspend Suspend Suspend Internal Pull-up4 Internal Pull-up4 Internal Pull-down
5
Driven Driven
Driven High
Driven High
Miscellaneous Signals INTVRMEN2 RTCRST# SRTCRST# RTC RTC RTC External Pull-up External RC Circuit External RC Circuit Digital Display Interface DDP[B:C:D]_HPD SDVO_INTP, SDVO_INTN SDVO_TVCLKINP, SDVO_TVCLKINN Core Core Core External Pull-down SDVO controller device SDVO controller device Driven Driven Driven Off Off Off Off Off Off High High High High High High High High High
Datasheet
113
Table 3-4.
Intel Flexible Display Interface FDI_RXP[7:0], FDI_RXN[7:0] Core Processor Clock Interface CLKIN_DMI_P, CLKIN_DMI_N CLKIN_SATA_N/CKSSCD_N, CLKIN_SATA_P/CKSSCD_P CLKIN_BCLK_P, CLKIN_BCLK_N CLKIN_DOT_96P, CLKIN_DOT_96N CLKIN_PCILOOPBACK PCIECLKRQ[7:3]#/ GPIO[46:44,26:25]1,PCIECL KRQ0#/GPIO731 PCIECLKRQ[2:1]#/ GPIO[20:18]1 PEG_A_CLKRQ#/GPIO471, PEG_B_CLKRQ#/GPIO561 REFCLK14IN XTAL25_IN Core Core Core Core Core Suspend Clock Generator Clock Generator Clock Generator Clock Generator Clock Generator External Pull-up Running Running Running Running Running Driven Running Running Running Running Running Driven Off Off Off Off Off Driven Driven Off Off
Intel High Definition Audio Interface HDA_SDIN[3:0] Suspend Internal Pull-down SPI Interface SPI_MISO ME33IO External Pull-up Driven Driven Driven Low Low Low
Intel Quiet System Technology TACH[3:0]/GPIO[7,6,1,17]1 Core External Pull-up Driven Off Off
NOTES: 1. These signals can be configured as outputs in GPIO mode. 2. This signal is sampled as a functional strap during Reset. See Functional straps definition table for usage. 3. State of the pins depend on the source of VccME3_3 power. 4. Internal pull-ups are implemented. 5. Internal pull-down is implemented.
114
Datasheet
Table 3-5.
Signal Name
Core Core
Running Driven
Running Driven
Off Off
Off Off
PER[6:1]p, PER[6:1]n
Core
Driven
Driven
Off
Off
Core Core
Driven Driven
High High
Off Off
Off Off
SATA[5:0]RXP, SATA[5:0]RXN SATAICOMPI SATA[5:4]GP/ TEMP_ALERT/ GPIO[49,16]1 SATA[3:0]GP / GPIO[37, 36, 19, 21]1
SATA Drive High-Z External Device or External Pull-up/Pull-down External Device or External Pull-up/Pull-down USB Interface
Suspend Suspend
Driven Driven
Driven Driven
Driven Driven
Driven Driven
ACPRESENT (Mobile Only) /GPIO311 BATLOW# (Mobile Only) /GPIO721 MEPWROK LAN_RST# PWRBTN# PWROK RI#
External Microcontroller External Pull-up External Circuit External Circuit Internal Pull-up System Power Supply Serial Port Buffer
Datasheet
115
Table 3-5.
A20GATE RCIN#
Core Core
Static High
Static High
Off Off
Off Off
System Management Interface SMBALERT# / GPIO11 INTRUDER# Suspend RTC External Pull-up External Switch JTAG Interface JTAG_TDI JTAG_TMS JTAG_TCK Suspend Suspend Suspend Internal Pull-up4 Internal Pull-up
4
Driven Driven
Driven Driven
Driven High
Driven High
Intel High Definition Audio Interface HDA_SDIN[3:0] Suspend Intel High Definition Audio Codec SPI Interface SPI_MISO ME33IO Internal Pull-up Clock Interface CLKIN_DMI_P, CLKIN_DMI_N CLKIN_SATA_N/ CKSSCD_N, CLKIN_SATA_P/ CKSSCD_P CLKIN_BCLK_P, CLKIN_BCLK_N CLKIN_DOT_96P, CLKIN_DOT_96N CLKIN_PCILOOPBACK PCIECLKRQ[7:3]#/ GPIO[46:44,26:25]1, PCIECLKRQ0#/ GPIO731 Core Clock Generator Running Running Off Off Driven Driven Driven Driven Driven Low Low Low
Core
Clock Generator
Running
Running
Off
Off
116
Datasheet
Table 3-5.
Signal Name PCIECLKRQ[2:1]#/ GPIO[20:18]1 PEG_A_CLKRQ#/ GPIO471, PEG_B_CLKRQ#/ GPIO561 XTAL25_IN REFCLK14IN CLKIN_PCILOOPBACK
FDI_RXP[7:0], FDI_RXN[7:0]
Core
Digital Display Interface DDP[B:C:D]_HPD SDVO_INTP, SDVO_INTN SDVO_TVCLKINP, SDVO_TVCLKINN SDVO_STALLP, SDVO_STALLN Core Core Core Core External Pull-down SDVO controller device SDVO controller device SDVO controller device Driven Driven Driven Driven Driven Driven Driven Driven Off Off Off Off Off Off Off Off
NOTES: 1. These signals can be configured as outputs in GPIO mode. 2. This signal is sampled as a functional strap during Reset. See Functional straps definition table for usage. 3. State of the pins depend on the source of VccME3_3 power. 4. Internal pull-ups are implemented . 5. Internal pull-down is implemented only.
Datasheet
117
118
Datasheet
System Clocks
System Clocks
Table 4-1 shows the system clock input to the PCH. Table 4-2 shows system clock domains generated by the PCH in buffered mode. Figure 4-1 shows the assumed connection of the Main Clock Generator to the PCH in buffer mode to the various system components. For complete details of the system clocking solution, see the systems clock generator component specification, Clock Signals section and the PCH Clocks.
Table 4-1.
100 MHz
CLKIN_PCILOOPB ACK
33 MHz
REFCLK14IN
14.31818 MHz
96 MHz
133 MHZ
Datasheet
119
System Clocks
Table 4-2.
CLKOUT_PCI[4:0]
33 MHz
CLKOUT_PCIE[7:0]P, CLKOUT_PCIE[7:0]N CLKOUT_PEG_A_P, CLKOUT_PEG_A_N, CLKOUT_PEG_B_P, CLKOUT_PEG_B_N, CLKOUTFLEX0 / GPIO64, CLKOUTFLEX1 / GPIO65, CLKOUTFLEX2 / GPIO66 CLKOUTFLEX3 / GPIO67
100 MHz
100 MHz
48 MHz, 33 MHz, or 14.31818 MHz 17.86 MHz/ 31.25 MHz 133 MHz Or 100 MHz
Drive SPI devices connected to the PCH. Generated by the PCH. 133 MHz Differential output to Processor or 100 MHz PCIe* Gen 1.1 specification differential output to PCI Express* devices
120 MHz Differential output for DisplayPort reference or 133 MHz Differential output to Processor
120
Datasheet
System Clocks
Figure 4-1.
Datasheet
121
System Clocks
122
Datasheet
Functional Description
Functional Description
This chapter describes the functions and interfaces of the Intel 5 Series Chipset and Intel 3400 Series Chipset.
5.1
5.1.1
5.1.2
Table 5-1.
Datasheet
123
Functional Description
5.1.2.1
5.1.2.2
5.1.2.3
5.1.2.4
Locked Cycles
The bridge propagates locks from DMI per the PCI Local Bus Specification. The PCI bridge implements bus lock, which means the arbiter will not grant to any agent except DMI while locked. If a locked read results in a target or master abort, the lock is not established (as per the PCI Local Bus Specification). Agents north of the PCH must not forward a subsequent locked read to the bridge if they see the first one finish with a failed completion.
5.1.2.5
5.1.2.6
5.1.2.7
124
Datasheet
Functional Description
5.1.2.8
5.1.3
Datasheet
125
Functional Description
5.1.4
PCIRST#
The PCIRST# pin is generated under two conditions: PLTRST# active BCTRL.SBR (D30:F0:Offset 3Eh:bit 6) set to 1 The PCIRST# pin is in the suspend well. PCIRST# should be tied to PCI bus agents, but not other agents in the system.
5.1.5
Peer Cycles
The PCI bridge may be the initiator of peer cycles. Peer cycles include memory, I/O, and configuration cycle types. Peer cycles are only allowed through VC0, and are enabled with the following bits: BPC.PDE (D30:F0:Offset 4Ch:bit 2) Memory and I/O cycles BPC.CDE (D30:F0:Offset 4Ch:bit 1) Configuration cycles When enabled for peer for one of the above cycle types, the PCI bridge will perform a peer decode to see if a peer agent can receive the cycle. When not enabled, memory cycles (posted and/or non-posted) are sent to DMI, and I/O and/or configuration cycles are not claimed. Configuration cycles have special considerations. Under the PCI Local Bus Specification, these cycles are not allowed to be forwarded upstream through a bridge. However, to enable things such as manageability, BPC.CDE can be set. When set, type 1 cycles are allowed into the part. The address format of the type 1 cycle is slightly different from a standard PCI configuration cycle to allow addressing of extended PCI space. The format is shown in Table 5-2.
Table 5-2.
Note:
126
Datasheet
Functional Description
5.1.6
5.1.7
5.1.8
Warning:
Configuration writes to internal devices, when the devices are disabled, are illegal and may cause undefined results.
5.2
Note:
This section assumes the default PCI Express Function Number-to-Root Port mapping is used. Function numbers for a given root port are assignable through the Root Port Function Number and Hide for PCI Express Root Ports registers (RCBA+0404h). PCI Express Root Ports 1-4 and Ports 5-8 can independently be configured as four x1s, two x2s, one x2 and 2 x1s, or one x4 port widths. The port configuration is set by soft straps in the Flash Descriptor.
Note:
PCI Express port 7 and 8 are not available for the H55, HM55, and Intel 3400 chipsets. PCIe* ports are numbered from 18.
Datasheet
127
Functional Description
5.2.1
Interrupt Generation
The root port generates interrupts on behalf of Hot-Plug and power management events, when enabled. These interrupts can either be pin based, or can be MSIs, when enabled. When an interrupt is generated using the legacy pin, the pin is internally routed to the PCH interrupt controllers. The pin that is driven is based upon the setting of the chipset configuration registers. Specifically, the chipset configuration registers used are the D28IP (Base address + 310Ch) and D28IR (Base address + 3146h) registers. Table 5-3 summarizes interrupt behavior for MSI and wire-modes. In the table bits refers to the Hot-Plug and PME interrupt bits.
Table 5-3.
5.2.2
5.2.2.1
Power Management
S3/S4/S5 Support
Software initiates the transition to S3/S4/S5 by performing an IO write to the Power Management Control register in the PCH. After the IO write completion has been returned to the processor, each root port will send a PME_Turn_Off TLP (Transaction Layer Packet) message on its downstream link. The device attached to the link will eventually respond with a PME_TO_Ack TLP message followed by sending a PM_Enter_L23 DLLP (Data Link Layer Packet) request to enter the L2/L3 Ready state. When all of the PCH root ports links are in the L2/L3 Ready state, the PCH power management control logic will proceed with the entry into S3/S4/S5. Prior to entering S3, software is required to put each device into D3HOT. When a device is put into D3HOT, it will initiate entry into a L1 link state by sending a PM_Enter_L1 DLLP. Thus under normal operating conditions when the root ports sends the PME_Turn_Off message the link will be in state L1. However, when the root port is instructed to send the PME_Turn_Off message, it will send it whether or not the link was in L1. Endpoints attached to PCH can make no assumptions about the state of the link prior to receiving a PME_Turn_Off message.
128
Datasheet
Functional Description
5.2.2.2
5.2.2.3
5.2.2.4
SMI/SCI Generation
Interrupts for power management events are not supported on legacy operating systems. To support power management on non-PCI Express aware operating systems, PM events can be routed to generate SCI. To generate SCI, MPC.PMCE must be set. When set, a power management event will cause SMSCS.PMCS (D28:F0/F1/F2/F3/F4/ F5/F6/F7:Offset DCh:bit 31) to be set. Additionally, BIOS workarounds for power management can be supported by setting MPC.PMME (D28:F0/F1/F2/F3/F4/F5/F6/F7:Offset D8h:bit 0). When this bit is set, power management events will set SMSCS.PMMS (D28:F0/F1/F2/F3/F4/F5/F6/ F7:Offset DCh:bit 0), and SMI # will be generated. This bit will be set regardless of whether interrupts or SCI is enabled. The SMI# may occur concurrently with an interrupt or SCI.
Datasheet
129
Functional Description
5.2.3
SERR# Generation
SERR# may be generated using two paths through PCI mechanisms involving bits in the PCI header, or through PCI Express* mechanisms involving bits in the PCI Express capability structure.
Figure 5-1.
Secondary Parity Error PCI Primary Parity Error Secondary SERR# PCICMD.SEE Correctable SERR# PCI Express Fatal SERR# Non-Fatal SERR#
PSTS.SSE
SERR#
5.2.4
Hot-Plug
Each root port implements a Hot-Plug controller which performs the following: Messages to turn on / off / blink LEDs Presence and attention button detection Interrupt generation The root port only allows Hot-Plug with modules (such as, ExpressCard*). Edgeconnector based Hot-Plug is not supported.
5.2.4.1
Presence Detection
When a module is plugged in and power is supplied, the physical layer will detect the presence of the device, and the root port sets SLSTS.PDS (D28:F0/F1/F2/F3/F4/ F5:Offset 5Ah:bit 6) and SLSTS.PDC (D28:F0/F1/F2/F3:Offset 6h:bit 3). If SLCTL.PDE (D28:F0/F1/F2/F3/F4/F5/F6/F7:Offset 58h:bit 3) and SLCTL.HPE (D28:F0/F1/F2/F3/ F4/F5/F6/F7:Offset 58h:bit 5) are both set, the root port will also generate an interrupt. When a module is removed (using the physical layer detection), the root port clears SLSTS.PDS and sets SLSTS.PDC. If SLCTL.PDE and SLCTL.HPE are both set, the root port will also generate an interrupt.
130
Datasheet
Functional Description
5.2.4.2
Message Generation
When system software writes to SLCTL.AIC (D28:F0/F1/F2/F3/F4/F5/F6/F7:Offset 58h:bits 7:6) or SLCTL.PIC (D28:F0/F1/F2/F3/F4/F5/F6/F7:Offset 58h:bits 9:8), the root port will send a message down the link to change the state of LEDs on the module. Writes to these fields are non-postable cycles, and the resulting message is a postable cycle. When receiving one of these writes, the root port performs the following: Changes the state in the register Generates a completion into the upstream queue Formulates a message for the downstream port if the field is written to regardless of if the field changed Generates the message on the downstream port When the last message of a command is transmitted, sets SLSTS.CCE (D28:F0/F1/ F2/F3/F4/F5/F6/F7:Offset 58h:bit 4) to indicate the command has completed. If SLCTL.CCE and SLCTL.HPE (D28:F0/F1/F2/F3/F4/F5/F6/F7:Offset 58h:bit 5) are set, the root port generates an interrupt. The command completed register (SLSTS.CC) applies only to commands issued by software to control the Attention Indicator (SLCTL.AIC), Power Indicator (SLCTL.PIC), or Power Controller (SLCTL.PCC). However, writes to other parts of the Slot Control Register would invariably end up writing to the indicators, power controller fields; Hence, any write to the Slot Control Register is considered a command and if enabled, will result in a command complete interrupt. The only exception to this rule is a write to disable the command complete interrupt which will not result in a command complete interrupt. A single write to the Slot Control register is considered to be a single command, and hence receives a single command complete, even if the write affects more than one field in the Slot Control Register.
5.2.4.3
Datasheet
131
Functional Description
5.2.4.4
SMI/SCI Generation
Interrupts for Hot-Plug events are not supported on legacy operating systems. To support Hot-Plug on non-PCI Express aware operating systems, Hot-Plug events can be routed to generate SCI. To generate SCI, MPC.HPCE (D28:F0/F1/F2/F3/F4/F5/F6/ F7:Offset D8h:bit 30) must be set. When set, enabled Hot-Plug events will cause SMSCS.HPCS (D28:F0/F1/F2/F3/F4/F5/F6/F7:Offset DCh:bit 30) to be set. Additionally, BIOS workarounds for Hot-Plug can be supported by setting MPC.HPME (D28:F0/F1/F2/F3/F4/F5/F6/F7:Offset D8h:bit 1). When this bit is set, Hot-Plug events can cause SMI status bits in SMSCS to be set. Supported Hot-Plug events and their corresponding SMSCS bit are: Command Completed SCSCS.HPCCM (D28:F0/F1/F2/F3/F4/F5/F6/F7:Offset DCh:bit 3) Presence Detect Changed SMSCS.HPPDM (D28:F0/F1/F2/F3/F4/F5/F6/F7:Offset DCh:bit 1) Attention Button Pressed SMSCS.HPABM (D28:F0/F1/F2/F3/F4/F5/F6/F7:Offset DCh:bit 2) Link Active State Changed SMSCS.HPLAS (D28:F0/F1/F2/F3/F4/F5/F6/F7:Offset DCh:bit 4) When any of these bits are set, SMI# will be generated. These bits are set regardless of whether interrupts or SCI are enabled for Hot-Plug events. The SMI# may occur concurrently with an interrupt or SCI.
5.3
Note:
PCIe validation tools cannot be used for electrical validation of this interface; however, PCIe layout rules apply for on-board routing. The integrated GbE controller operates at full-duplex at all supported speeds or halfduplex at 10/100 Mb/s. It also adheres to the IEEE 802.3x Flow Control Specification.
Note:
GbE operation (1000 Mb/s) is only supported in S0 mode. In Sx modes, SMBus is the only active bus and is used to support manageability/remote wake-up functionality.
132
Datasheet
Functional Description
The integrated GbE controller provides a system interface using a PCI Express function. A full memory-mapped or I/O-mapped interface is provided to the software, along with DMA mechanisms for high performance data transfer. The integrated GbE controller features are: Network Features Compliant with the 1 Gb/s Ethernet 802.3 802.3u 802.3ab specifications Multi-speed operation: 10/100/1000 Mb/s Full-duplex operation at 10/100/1000Mb/s: Half-duplex at 10/100 Mb/s Flow control support compliant with the 802.3X specification VLAN support compliant with the 802.3q specification MAC address filters: perfect match unicast filters; multicast hash filtering, broadcast filter and promiscuous mode PCI Express/SMBus interface to GbE PHYs Host Interface Features 64-bit address master support for systems using more than 4 GB of physical memory Programmable host memory receive buffers (256 Bytes to 16 KB) Intelligent interrupt generation features to enhance driver performance Descriptor ring management hardware for transmit and receive Software controlled reset (resets everything except the configuration space) Message Signaled Interrupts Performance Features Configurable receive and transmit data FIFO, programmable in 1 KB increments TCP segmentation capability compatible with NT 5.x off loading features Fragmented UDP checksum offload for packet reassembly IPv4 and IPv6 checksum offload support (receive, transmit, and TCP segmentation offload) Split header support to eliminate payload copy from user space to host space Receive Side Scaling (RSS) with two hardware receive queues Supports 9018 bytes of jumbo packets Packet buffer size LinkSec offload compliant with 802.3ae specification TimeSync offload compliant with 802.1as specification Virtualization Technology Features Warm function reset function level reset (FLR) VMDq1 Power Management Features Magic Packet* wake-up enable with unique MAC address ACPI register set and power down functionality supporting D0 and D3 states Full wake up support (APM, ACPI) MAC power down at Sx, DMoff with and without WoL
Datasheet
133
Functional Description
5.3.1
5.3.1.1
Transaction Layer
The upper layer of the host architecture is the transaction layer. The transaction layer connects to the device core using an implementation specific protocol. Through this core-to-transaction-layer protocol, the application-specific parts of the device interact with the subsystem and transmit and receive requests to or from the remote agent, respectively.
5.3.1.2
5.3.1.2.1
Data Alignment
4 KB Boundary PCI requests must never specify an address/length combination that causes a memory space access to cross a 4 KB boundary. It is hardwares responsibility to break requests into 4 KB-aligned requests (if needed). This does not pose any requirement on software. However, if software allocates a buffer across a 4 KB boundary, hardware issues multiple requests for the buffer. Software should consider aligning buffers to a 4 KB boundary in cases where it improves performance. The alignment to the 4 KB boundaries is done in the core. The transaction layer does not do any alignment according to these boundaries.
5.3.1.2.2
64 Bytes PCI requests are multiples of 64 bytes and aligned to make better use of memory controller resources. Writes, however, can be on any boundary and can cross a 64-byte alignment boundary.
5.3.1.3
134
Datasheet
Functional Description
5.3.2
5.3.2.1
5.3.2.2
5.3.3
Ethernet Interface
The integrated GbE controller provides a complete CSMA/CD function supporting IEEE 802.3 (10 Mb/s), 802.3u (100 Mb/s) implementations. It also supports the IEEE 802.3z and 802.3ab (1000 Mb/s) implementations. The device performs all of the functions required for transmission, reception, and collision handling called out in the standards. The mode used to communicate between the PCH and the 82577/82578 PHY supports 10/100/1000 Mb/s operation, with both half- and full-duplex operation at 10/100 Mb/s, and full-duplex operation at 1000 Mb/s.
5.3.3.1
Intel 5 Series Chipset and Intel 3400 Series Chipset 82577/82578 PHY Interface
The integrated GbE controller and the 82577/82578 PHY communicate through the PCIe and SMBus interfaces. All integrated GbE controller configuration is performed using device control registers mapped into system memory or I/O space. The 82577/ 82578 is configured using the PCI Express or SMBus interface. The integrated GbE controller supports various modes as listed in Table 5-4.
Table 5-4.
System State S0 Sx
NOTES:
Datasheet
135
Functional Description
5.3.4
5.3.4.1
Wake Up
The integrated GbE controller supports two types of wake-up mechanisms: 1. Advanced Power Management (APM) Wake Up 2. ACPI Power Management Wake Up Both mechanisms use an internal logic signal to wake the system up. The wake-up steps are as follows: 1. Host wake event occurs (note that packet is not delivered to host). 2. The 82577/82578 receives a WoL packet/link status change. 3. The 82577/82578 wakes up the integrated GbE controller using an SMBus message. 4. The integrated GbE controller sets the PME_STATUS bit. 5. System wakes from Sx state to S0 state. 6. The host LAN function is transitioned to D0. 7. The host clears the PME_STATUS bit.
5.3.4.1.1
Advanced Power Management Wake Up Advanced Power Management Wake Up or APM Wake Up was previously known as Wake on LAN (WoL). It is a feature that has existed in the 10/100 Mb/s NICs for several generations. The basic premise is to receive a broadcast or unicast packet with an explicit data pattern and then to assert a signal to wake up the system. In earlier generations, this was accomplished by using a special signal that ran across a cable to a defined connector on the motherboard. The NIC would assert the signal for approximately 50 ms to signal a wake up. The integrated GbE controller uses (if configured to) an in-band PM_PME message for this. At power up, the integrated GbE controller reads the APM Enable bits from the NVM PCI Init Control Word into the APM Enable (APME) bits of the Wake Up Control (WUC) register. These bits control enabling of APM wake up. When APM wake up is enabled, the integrated GbE controller checks all incoming packets for Magic Packets*. Once the integrated GbE controller receives a matching Magic Packet*, it: Sets the Magic Packet* Received bit in the Wake Up Status (WUS) register. Sets the PME_Status bit in the Power Management Control/Status Register (PMCSR). APM wake up is supported in all power states and only disabled if a subsequent NVM read results in the APM Wake Up bit being cleared or the software explicitly writes a 0b to the APM Wake Up (APM) bit of the WUC register.
136
Datasheet
Functional Description
Note:
APM wake up settings will be restored to NVM default by the PCH when LAN connected Device (PHY) power is turned off and subsequently restored. Some example host WOL flows are: 1. When system transitions to G3 after WOL is disabled from the BIOS, APM host WOL would get enabled. 2. Anytime power to the LAN Connected Device (PHY) is cycled while in S4/S5 after WOL is disabled from the BIOS, APM host WOL would get enabled. Anytime power to the LAN Connected Device (PHY) is cycled while in S3, APM host WOL configuration is lost.
5.3.4.1.2
ACPI Power Management Wake Up The integrated GbE controller supports ACPI Power Management based Wake ups. It can generate system wake-up events from three sources: Receiving a Magic Packet*. Receiving a Network Wake Up Packet. Detecting a link change of state. Activating ACPI Power Management Wakeup requires the following steps: The software device driver programs the Wake Up Filter Control (WUFC) register to indicate the packets it needs to wake up from and supplies the necessary data to the IPv4 Address Table (IP4AT) and the Flexible Filter Mask Table (FFMT), Flexible Filter Length Table (FFLT), and the Flexible Filter Value Table (FFVT). It can also set the Link Status Change Wake Up Enable (LNKC) bit in the Wake Up Filter Control (WUFC) register to cause wake up when the link changes state. The operating system (at configuration time) writes a 1b to the PME_EN bit of the Power Management Control/Status Register (PMCSR.8). Normally, after enabling wake up, the operating system writes a 11b to the lower two bits of the PMCSR to put the integrated GbE controller into low-power mode. Once wake up is enabled, the integrated GbE controller monitors incoming packets, first filtering them according to its standard address filtering method, then filtering them with all of the enabled wake-up filters. If a packet passes both the standard address filtering and at least one of the enabled wake-up filters, the integrated GbE controller: Sets the PME_Status bit in the PMCSR Sets one or more of the Received bits in the Wake Up Status (WUS) register. (More than one bit is set if a packet matches more than one filter.) If enabled, a link state change wake up causes similar results, setting the Link Status Changed (LNKC) bit in the Wake Up Status (WUS) register when the link goes up or down. After receiving a wake-up packet, the integrated GbE controller ignores any subsequent wake-up packets until the software device driver clears all of the Received bits in the Wake Up Status (WUS) register. It also ignores link change events until the software device driver clears the Link Status Changed (LNKC) bit in the Wake Up Status (WUS) register.
Note:
ACPI wake up settings are not preserved when the LAN Connected Device (PHY) power is turned off and subsequently restored. Some example host WOL flows are: 1. Anytime power to the LAN Connected Device (PHY) is cycled while in S3 or S4, ACPI host WOL configuration is lost.
Datasheet
137
Functional Description
5.3.5
Configurable LEDs
The integrated GbE controller supports three controllable and configurable LEDs that are driven from the 82577/82578. Each of the three LED outputs can be individually configured to select the particular event, state, or activity, which is indicated on that output. In addition, each LED can be individually configured for output polarity as well as for blinking versus non-blinking (steady-state) indication. The configuration for LED outputs is specified using the LEDCTL register. Furthermore, the hardware-default configuration for all the LED outputs, can be specified using NVM fields, thereby supporting LED displays configurable to a particular OEM preference. Each of the three LEDs might be configured to use one of a variety of sources for output indication. The MODE bits control the LED source: LINK_100/1000 is asserted when link is established at either 100 or 1000 Mb/s. LINK_10/1000 is asserted when link is established at either 10 or 1000 Mb/s. LINK_UP is asserted when any speed link is established and maintained. ACTIVITY is asserted when link is established and packets are being transmitted or received. LINK/ACTIVITY is asserted when link is established AND there is NO transmit or receive activity LINK_10 is asserted when a 10 Mb/ps link is established and maintained. LINK_100 is asserted when a 100 Mb/s link is established and maintained. LINK_1000 is asserted when a 1000 Mb/s link is established and maintained. FULL_DUPLEX is asserted when the link is configured for full duplex operation. COLLISION is asserted when a collision is observed. PAUSED is asserted when the device's transmitter is flow controlled. LED_ON is always asserted; LED_OFF is always de-asserted. The IVRT bits enable the LED source to be inverted before being output or observed by the blink-control logic. LED outputs are assumed to normally be connected to the negative side (cathode) of an external LED. The BLINK bits control whether the LED should be blinked while the LED source is asserted, and the blinking frequency (either 200 ms on and 200 ms off or 83 ms on and 83 ms off). The blink control can be especially useful for ensuring that certain events, such as ACTIVITY indication, cause LED transitions, which are sufficiently visible to a human eye. The same blinking rate is shared by all LEDs.
5.3.6
138
Datasheet
Functional Description
5.3.6.1
5.3.6.1.1
FLR Steps
FLR Initialization 1. FLR is initiated by software by writing a 1b to the Initiate FLR bit. 2. All subsequent requests targeting the function is not claimed and will be master abort immediate on the bus. This includes any configuration, I/O or memory cycles, however, the function must continue to accept completions targeting the function.
5.3.6.1.2
FLR Operation Function resets all configuration, I/O and memory registers of the function except those indicated otherwise and resets all internal states of the function to the default or initial condition.
5.3.6.1.3
FLR Completion The Initiate FLR bit is reset (cleared) when the FLR reset completes. This bit can be used to indicate to the software that the FLR reset completed.
Note:
From the time the Initiate FLR bit is written to 1b, software must wait at least 100 ms before accessing the function.
5.4
Note:
5.4.1
LPC Interface
The PCH implements an LPC interface as described in the Low Pin Count Interface Specification, Revision 1.1. The LPC interface to the PCH is shown in Figure 5-2. Note that the PCH implements all of the signals that are shown as optional, but peripherals are not required to do so.
Datasheet
139
Functional Description
Figure 5-2.
PCI CLK LAD [3:0] LFRAME# LDRQ[1:0]# (Optional) LPCPD# (Optional) LSMI# (Optional)
PCI RST#
PCI SERIRQ
PCI PME#
PCH
LPC Device
SUS_STAT# GPI
5.4.1.1
Table 5-5.
NOTES: 1. The PCH provides a single generic memory range (LGMR) for decoding memory cycles and forwarding them as LPC Memory cycles on the LPC bus. The LGMR memory decode range is 64 KB in size and can be defined as being anywhere in the 4 GB memory space. This range needs to be configured by BIOS during POST to provide the necessary memory resources. BIOS should advertise the LPC Generic Memory Range as Reserved to the OS to avoid resource conflict. For larger transfers, the PCH performs multiple 8-bit transfers. If the cycle is not claimed by any peripheral, it is subsequently aborted, and the PCH returns a value of all 1s to the processor. This is done to maintain compatibility with ISA memory cycles where pull-up resistors would keep the bus high if no device responds. 2. Bus Master Read or Write cycles must be naturally aligned. For example, a 1-byte transfer can be to any address. However, the 2-byte transfer must be word-aligned (that is, with an address where A0=0). A DWord transfer must be DWord-aligned (that is, with an address where A1 and A0 are both 0).
140
Datasheet
Functional Description
5.4.1.2
Table 5-6.
5.4.1.3
Table 5-7.
5.4.1.4
Size
Bits[3:2] are reserved. The PCH always drives them to 00. Peripherals running bus master cycles are also supposed to drive 00 for bits 3:2; however, the PCH ignores those bits. Bits[1:0] are encoded as listed in Table 5-8.
Table 5-8.
Datasheet
141
Functional Description
5.4.1.5
SYNC
Valid values for the SYNC field are shown in Table 5-9.
Table 5-9.
0101
0110
1001
1010
NOTES: 1. All other combinations are RESERVED. 2. If the LPC controller receives any SYNC returned from the device other than short (0101), long wait (0110), or ready (0000) when running a FWH cycle, indeterminate results may occur. A FWH device is not allowed to assert an Error SYNC.
5.4.1.6
SYNC Time-Out
There are several error cases that can occur on the LPC interface. The PCH responds as defined in section 4.2.1.9 of the Low Pin Count Interface Specification, Revision 1.1 to the stimuli described therein. There may be other peripheral failure conditions; however, these are not handled by the PCH.
5.4.1.7
5.4.1.8
LFRAME# Usage
The PCH follows the usage of LFRAME# as defined in the Low Pin Count Interface Specification, Revision 1.1. The PCH performs an abort for the following cases (possible failure cases): The PCH starts a Memory, I/O, or DMA cycle, but no device drives a valid SYNC after four consecutive clocks. The PCH starts a Memory, I/O, or DMA cycle, and the peripheral drives an invalid SYNC pattern. A peripheral drives an illegal address when performing bus master cycles. A peripheral drives an invalid value.
142
Datasheet
Functional Description
5.4.1.9
I/O Cycles
For I/O cycles targeting registers specified in the PCH decode ranges, the PCH performs I/O cycles as defined in the Low Pin Count Interface Specification, Revision 1.1. These are 8-bit transfers. If the processor attempts a 16-bit or 32-bit transfer, the PCH breaks the cycle up into multiple 8-bit transfers to consecutive I/O addresses.
Note:
If the cycle is not claimed by any peripheral (and subsequently aborted), the PCH returns a value of all 1s (FFh) to the processor. This is to maintain compatibility with ISA I/O cycles where pull-up resistors would keep the bus high if no device responds.
5.4.1.10
Note:
The PCH does not support LPC Bus Masters performing I/O cycles. LPC Bus Masters should only perform memory read or memory write cycles.
5.4.1.11
Note:
The Low Pin Count Interface Specification, Revision 1.1 defines the LPCPD# protocol where there is at least 30 s from LPCPD# assertion to LRST# assertion. This specification explicitly states that this protocol only applies to entry/exit of low power states which does not include asynchronous reset events. The PCH asserts both SUS_STAT# (connects to LPCPD#) and PLTRST# (connects to LRST#) at the same time during a global reset. This is not inconsistent with the LPC LPCPD# protocol.
5.4.1.12
Note:
The PCH cannot accept PCI write cycles from PCI-to-PCI bridges or devices with similar characteristics (specifically those with a Retry Read feature which is enabled) to an LPC device if there is an outstanding LPC read cycle towards the same PCI device or bridge. These cycles are not part of normal system operation, but may be encountered as part of platform validation testing using custom test fixtures.
Datasheet
143
Functional Description
5.5
Figure 5-3.
Each DMA channel is hardwired to the compatible settings for DMA device size: channels [3:0] are hardwired to 8-bit, count-by-bytes transfers, and channels [7:5] are hardwired to 16-bit, count-by-words (address shifted) transfers. The PCH provides 24-bit addressing in compliance with the ISA-Compatible specification. Each channel includes a 16-bit ISA-Compatible Current Register which holds the 16 least-significant bits of the 24-bit address, an ISA-Compatible Page Register which contains the eight next most significant bits of address. The DMA controller also features refresh address generation, and auto-initialization following a DMA termination.
5.5.1
Channel Priority
For priority resolution, the DMA consists of two logical channel groups: channels 03 and channels 47. Each group may be in either fixed or rotate mode, as determined by the DMA Command Register. DMA I/O slaves normally assert their DREQ line to arbitrate for DMA service. However, a software request for DMA service can be presented through each channel's DMA Request Register. A software request is subject to the same prioritization as any hardware request. See the detailed register description for Request Register programming information in Section 13.2.
5.5.1.1
Fixed Priority
The initial fixed priority structure is as follows:
High priority 0, 1, 2, 3 Low priority 5, 6, 7
The fixed priority ordering is 0, 1, 2, 3, 5, 6, and 7. In this scheme, channel 0 has the highest priority, and channel 7 has the lowest priority. Channels [3:0] of DMA-1 assume the priority position of channel 4 in DMA-2, thus taking priority over channels 5, 6, and 7.
144
Datasheet
Functional Description
5.5.1.2
Rotating Priority
Rotation allows for fairness in priority resolution. The priority chain rotates so that the last channel serviced is assigned the lowest priority in the channel group (03, 57). Channels 03 rotate as a group of 4. They are always placed between channel 5 and channel 7 in the priority list. Channel 57 rotate as part of a group of 4. That is, channels (57) form the first three positions in the rotation, while channel group (03) comprises the fourth position in the arbitration.
5.5.2
5.5.3
5.5.3.1
The PCH maintains compatibility with the implementation of the DMA in the PC AT that used the 8237. The DMA shifts the addresses for transfers to/from a 16-bit device count-by-words. Note: The least significant bit of the Low Page Register is dropped in 16-bit shifted mode. When programming the Current Address Register (when the DMA channel is in this mode), the Current Address must be programmed to an even address with the address value shifted right by one bit.
Datasheet
145
Functional Description
The address shifting is shown in Table 5-11. Table 5-11. Address Shifting in 16-Bit I/O DMA Transfers
Output Address A0 A[16:1] A[23:17] 8-Bit I/O Programmed Address (Ch 03) A0 A[16:1] A[23:17] 16-Bit I/O Programmed Address (Ch 57) (Shifted) 0 A[15:0] A[23:17]
NOTE: The least significant bit of the Page Register is dropped in 16-bit shifted mode.
5.5.4
Autoinitialize
By programming a bit in the DMA Channel Mode Register, a channel may be set up as an autoinitialize channel. When a channel undergoes autoinitialization, the original values of the Current Page, Current Address and Current Byte/Word Count Registers are automatically restored from the Base Page, Address, and Byte/Word Count Registers of that channel following TC. The Base Registers are loaded simultaneously with the Current Registers by the microprocessor when the DMA channel is programmed and remain unchanged throughout the DMA service. The mask bit is not set when the channel is in autoinitialize. Following autoinitialize, the channel is ready to perform another DMA service, without processor intervention, as soon as a valid DREQ is detected.
5.5.5
Software Commands
There are three additional special software commands that the DMA controller can execute. The three software commands are: Clear Byte Pointer Flip-Flop Master Clear Clear Mask Register They do not depend on any specific bit pattern on the data bus.
146
Datasheet
Functional Description
5.6
LPC DMA
DMA on LPC is handled through the use of the LDRQ# lines from peripherals and special encodings on LAD[3:0] from the host. Single, Demand, Verify, and Increment modes are supported on the LPC interface. Channels 03 are 8 bit channels. Channels 57 are 16-bit channels. Channel 4 is reserved as a generic bus master request.
5.6.1
Figure 5-4.
LCLK LDRQ#
Start
MSB
LSB
ACT
Start
Datasheet
147
Functional Description
5.6.2
5.6.3
5.6.4
Terminal Count
Terminal count is communicated through LAD[3] on the same clock that DMA channel is communicated on LAD[2:0]. This field is the CHANNEL field. Terminal count indicates the last byte of transfer, based upon the size of the transfer. For example, on an 8-bit transfer size (SIZE field is 00b), if the TC bit is set, then this is the last byte. On a 16-bit transfer (SIZE field is 01b), if the TC bit is set, then the second byte is the last byte. The peripheral, therefore, must internalize the TC bit when the CHANNEL field is communicated, and only signal TC when the last byte of that transfer size has been transferred.
148
Datasheet
Functional Description
5.6.5
Verify Mode
Verify mode is supported on the LPC interface. A verify transfer to the peripheral is similar to a DMA write, where the peripheral is transferring data to main memory. The indication from the host is the same as a DMA write, so the peripheral will be driving data onto the LPC interface. However, the host will not transfer this data into main memory.
5.6.6
Note: Note:
Indicating a 0000b or 1010b encoding on the SYNC field of an odd byte of a 16-bit channel (first byte of a 16-bit transfer) is an error condition. The host stops the transfer on the LPC bus as indicated, fills the upper byte with random data on DMA writes (peripheral to memory), and indicates to the 8237 that the DMA transfer occurred, incrementing the 8237s address and decrementing its byte count.
Datasheet
149
Functional Description
5.6.7
5.7
150
Datasheet
Functional Description
5.7.1
Timer Programming
The counter/timers are programmed in the following fashion: 1. Write a control word to select a counter. 2. Write an initial count for that counter. 3. Load the least and/or most significant bytes (as required by Control Word bits 5, 4) of the 16-bit counter. 4. Repeat with other counters. Only two conventions need to be observed when programming the counters. First, for each counter, the control word must be written before the initial count is written. Second, the initial count must follow the count format specified in the control word (least significant byte only, most significant byte only, or least significant byte and then most significant byte). A new initial count may be written to a counter at any time without affecting the counter's programmed mode. Counting is affected as described in the mode definitions. The new count must follow the programmed count format. If a counter is programmed to read/write two-byte counts, the following precaution applies: A program must not transfer control between writing the first and second byte to another routine which also writes into that same counter. Otherwise, the counter will be loaded with an incorrect count. The Control Word Register at port 43h controls the operation of all three counters. Several commands are available: Control Word Command. Specifies which counter to read or write, the operating mode, and the count format (binary or BCD). Counter Latch Command. Latches the current count so that it can be read by the system. The countdown process continues. Read Back Command. Reads the count value, programmed mode, the current state of the OUT pins, and the state of the Null Count Flag of the selected counter. Table 5-12 lists the six operating modes for the interval counters.
4 5
Datasheet
151
Functional Description
5.7.2
5.7.2.1
Simple Read
The first method is to perform a simple read operation. The counter is selected through port 40h (counter 0), 41h (counter 1), or 42h (counter 2).
Note:
Performing a direct read from the counter does not return a determinate value, because the counting process is asynchronous to read operations. However, in the case of counter 2, the count can be stopped by writing to the GATE bit in port 61h.
5.7.2.2
5.7.2.3
152
Datasheet
Functional Description
Both count and status of the selected counters may be latched simultaneously. This is functionally the same as issuing two consecutive, separate Read Back commands. If multiple count and/or status Read Back commands are issued to the same counters without any intervening reads, all but the first are ignored. If both count and status of a counter are latched, the first read operation from that counter returns the latched status, regardless of which was latched first. The next one or two reads, depending on whether the counter is programmed for one or two type counts, returns the latched count. Subsequent reads return unlatched count.
5.8
8259
8259 Input 0 1 2
Typical Interrupt Source Internal Keyboard Internal Serial Port A Serial Port B Parallel Port / Generic Floppy Disk Parallel Port / Generic Internal Real Time Clock Generic Generic Generic PS/2 Mouse
Connected Pin / Function Internal Timer / Counter 0 output / HPET #0 IRQ1 via SERIRQ Slave controller INTR output IRQ3 via SERIRQ, PIRQ# IRQ4 via SERIRQ, PIRQ# IRQ5 via SERIRQ, PIRQ# IRQ6 via SERIRQ, PIRQ# IRQ7 via SERIRQ, PIRQ# Internal RTC / HPET #1 IRQ9 via SERIRQ, SCI, TCO, or PIRQ# IRQ10 via SERIRQ, SCI, TCO, or PIRQ# IRQ11 via SERIRQ, SCI, TCO, or PIRQ#, or HPET #2 IRQ12 via SERIRQ, SCI, TCO, or PIRQ#, or HPET #3 State Machine output based on processor FERR# assertion. May optionally be used for SCI or TCO interrupt if FERR# not needed. SATA Primary (legacy mode), or via SERIRQ or PIRQ# SATA Secondary (legacy mode) or via SERIRQ or PIRQ#
Master
3 4 5 6 7 0 1 2 3
Slave
Internal
6 7
SATA SATA
The PCH cascades the slave controller onto the master controller through master controller interrupt input 2. This means there are only 15 possible interrupts for the PCH PIC.
Datasheet
153
Functional Description
Interrupts can individually be programmed to be edge or level, except for IRQ0, IRQ2, IRQ8#, and IRQ13. Note: Active-low interrupt sources (such as, the PIRQ#s) are inverted inside the PCH. In the following descriptions of the 8259s, the interrupt levels are in reference to the signals at the internal interface of the 8259s, after the required inversions have occurred. Therefore, the term high indicates active, which means low on an originating PIRQ#.
5.8.1
5.8.1.1
Interrupt Handling
Generating Interrupts
The PIC interrupt sequence involves three bits, from the IRR, ISR, and IMR, for each interrupt level. These bits are used to determine the interrupt vector returned, and status of any other pending interrupts. Table 5-14 defines the IRR, ISR, and IMR.
ISR
IMR
5.8.1.2
Acknowledging Interrupts
The processor generates an interrupt acknowledge cycle that is translated by the host bridge into a PCI Interrupt Acknowledge Cycle to the PCH. The PIC translates this command into two internal INTA# pulses expected by the 8259 cores. The PIC uses the first internal INTA# pulse to freeze the state of the interrupts for priority resolution. On the second INTA# pulse, the master or slave sends the interrupt vector to the processor with the acknowledged interrupt code. This code is based upon bits [7:3] of the corresponding ICW2 register, combined with three bits representing the interrupt within that controller.
154
Datasheet
Functional Description
5.8.1.3
5.8.2
5.8.2.1
ICW1
An I/O write to the master or slave controller base address with data bit 4 equal to 1 is interpreted as a write to ICW1. Upon sensing this write, the PCHs PIC expects three more byte writes to 21h for the master controller, or A1h for the slave controller, to complete the ICW sequence. A write to ICW1 starts the initialization sequence during which the following automatically occur: 1. Following initialization, an interrupt request (IRQ) input must make a low-to-high transition to generate an interrupt. 2. The Interrupt Mask Register is cleared. 3. IRQ7 input is assigned priority 7. 4. The slave mode address is set to 7. 5. Special mask mode is cleared and Status Read is set to IRR.
Datasheet
155
Functional Description
5.8.2.2
ICW2
The second write in the sequence (ICW2) is programmed to provide bits [7:3] of the interrupt vector that will be released during an interrupt acknowledge. A different base is selected for each interrupt controller.
5.8.2.3
ICW3
The third write in the sequence (ICW3) has a different meaning for each controller. For the master controller, ICW3 is used to indicate which IRQ input line is used to cascade the slave controller. Within the PCH, IRQ2 is used. Therefore, bit 2 of ICW3 on the master controller is set to a 1, and the other bits are set to 0s. For the slave controller, ICW3 is the slave identification code used during an interrupt acknowledge cycle. On interrupt acknowledge cycles, the master controller broadcasts a code to the slave controller if the cascaded interrupt won arbitration on the master controller. The slave controller compares this identification code to the value stored in its ICW3, and if it matches, the slave controller assumes responsibility for broadcasting the interrupt vector.
5.8.2.4
ICW4
The final write in the sequence (ICW4) must be programmed for both controllers. At the very least, bit 0 must be set to a 1 to indicate that the controllers are operating in an Intel Architecture-based system.
5.8.3
5.8.4
5.8.4.1
Modes of Operation
Fully Nested Mode
In this mode, interrupt requests are ordered in priority from 0 through 7, with 0 being the highest. When an interrupt is acknowledged, the highest priority request is determined and its vector placed on the bus. Additionally, the ISR for the interrupt is set. This ISR bit remains set until: the processor issues an EOI command immediately before returning from the service routine; or if in AEOI mode, on the trailing edge of the second INTA#. While the ISR bit is set, all further interrupts of the same or lower priority are inhibited, while higher levels generate another interrupt. Interrupt priorities can be changed in the rotating priority mode.
156
Datasheet
Functional Description
5.8.4.2
5.8.4.3
5.8.4.4
5.8.4.5
Poll Mode
Poll mode can be used to conserve space in the interrupt vector table. Multiple interrupts that can be serviced by one interrupt service routine do not need separate vectors if the service routine uses the poll command. Poll mode can also be used to expand the number of interrupts. The polling interrupt service routine can call the appropriate service routine, instead of providing the interrupt vectors in the vector table. In this mode, the INTR output is not used and the microprocessor internal Interrupt Enable flip-flop is reset, disabling its interrupt input. Service to devices is achieved by software using a Poll command. The Poll command is issued by setting P=1 in OCW3. The PIC treats its next I/O read as an interrupt acknowledge, sets the appropriate ISR bit if there is a request, and reads the priority level. Interrupts are frozen from the OCW3 write to the I/O read. The byte returned during the I/O read contains a 1 in bit 7 if there is an interrupt, and the binary code of the highest priority level in bits 2:0.
Datasheet
157
Functional Description
5.8.4.6
5.8.4.7
5.8.4.8
5.8.4.9
158
Datasheet
Functional Description
5.8.5
5.8.5.1
Masking Interrupts
Masking on an Individual Interrupt Request
Each interrupt request can be masked individually by the Interrupt Mask Register (IMR). This register is programmed through OCW1. Each bit in the IMR masks one interrupt channel. Masking IRQ2 on the master controller masks all requests for service from the slave controller.
5.8.5.2
5.8.6
Datasheet
159
Functional Description
5.9
5.9.1
Interrupt Handling
The I/O APIC handles interrupts very differently than the 8259. Briefly, these differences are: Method of Interrupt Transmission. The I/O APIC transmits interrupts through memory writes on the normal datapath to the processor, and interrupts are handled without the need for the processor to run an interrupt acknowledge cycle. Interrupt Priority. The priority of interrupts in the I/O APIC is independent of the interrupt number. For example, interrupt 10 can be given a higher priority than interrupt 3. More Interrupts. The I/O APIC in the PCH supports a total of 24 interrupts. Multiple Interrupt Controllers. The I/O APIC architecture allows for multiple I/O APIC devices in the system with their own interrupt vectors.
5.9.2
Interrupt Mapping
The I/O APIC within the PCH supports 24 APIC interrupts. Each interrupt has its own unique vector assigned by software. The interrupt vectors are mapped as follows, and match Config 6 of the Multi-Processor Specification.
160
Datasheet
Functional Description
NOTES: 1. When programming the polarity of internal interrupt sources on the APIC, interrupts 0 through 15 receive active-high internal interrupt sources, while interrupts 16 through 23 receive active-low internal interrupt sources. 2. If IRQ 11 is used for HPET #2, software should ensure IRQ 11 is not shared with any other devices to ensure the proper operation of HPET #2. The PCH hardware does not prevent sharing of IRQ 11. 3. If IRQ 12 is used for HPET #3, software should ensure IRQ 12 is not shared with any other devices to ensure the proper operation of HPET #3. The PCH hardware does not prevent sharing of IRQ 12. 4. PIRQ[E:H] are Multiplexed with GPIO pins. Interrupts PIRQ[E:H] will not be exposed if they are configured as GPIOs.
5.9.3
5.9.4
5.9.5
Datasheet
161
Functional Description
5.10
Note:
When the SATA controller is configured for legacy IDE mode, IRQ14 and IRQ15 are expected to behave as ISA legacy interrupts that cannot be shared (that is, through the Serial Interrupt pin). If IRQ14 and IRQ15 are shared with Serial Interrupt pin then abnormal system behavior may occur. For example, IRQ14/15 may not be detected by the PCH's interrupt controller. When the SATA controller is not running in Native IDE mode, IRQ14 and IRQ15 are used as special interrupts. If the SATA controller is in native modes, these interrupts can be mapped to other devices accordingly.
5.10.1
Start Frame
The serial IRQ protocol has two modes of operation which affect the start frame. These two modes are: Continuous, where the PCH is solely responsible for generating the start frame; and Quiet, where a serial IRQ peripheral is responsible for beginning the start frame. The mode that must first be entered when enabling the serial IRQ protocol is continuous mode. In this mode, the PCH asserts the start frame. This start frame is 4, 6, or 8 PCI clocks wide based upon the Serial IRQ Control Register, bits 1:0 at 64h in Device 31:Function 0 configuration space. This is a polling mode. When the serial IRQ stream enters quiet mode (signaled in the Stop Frame), the SERIRQ line remains inactive and pulled up between the Stop and Start Frame until a peripheral drives the SERIRQ signal low. The PCH senses the line low and continues to drive it low for the remainder of the Start Frame. Since the first PCI clock of the start frame was driven by the peripheral in this mode, the PCH drives the SERIRQ line low for 1 PCI clock less than in continuous mode. This mode of operation allows for a quiet, and therefore lower power, operation.
162
Datasheet
Functional Description
5.10.2
Data Frames
Once the Start frame has been initiated, all of the SERIRQ peripherals must start counting frames based on the rising edge of SERIRQ. Each of the IRQ/DATA frames has exactly 3 phases of 1 clock each: Sample Phase. During this phase, the SERIRQ device drives SERIRQ low if the corresponding interrupt signal is low. If the corresponding interrupt is high, then the SERIRQ devices tri-state the SERIRQ signal. The SERIRQ line remains high due to pull-up resistors (there is no internal pull-up resistor on this signal, an external pull-up resistor is required). A low level during the IRQ01 and IRQ215 frames indicates that an active-high ISA interrupt is not being requested, but a low level during the PCI INT[A:D], SMI#, and IOCHK# frame indicates that an active-low interrupt is being requested. Recovery Phase. During this phase, the device drives the SERIRQ line high if in the Sample Phase it was driven low. If it was not driven in the sample phase, it is tri-stated in this phase. Turn-around Phase. The device tri-states the SERIRQ line.
5.10.3
Stop Frame
After all data frames, a Stop Frame is driven by the PCH. The SERIRQ signal is driven low by the PCH for 2 or 3 PCI clocks. The number of clocks is determined by the SERIRQ configuration register. The number of clocks determines the next mode.
5.10.4
Datasheet
163
Functional Description
5.10.5
IRQ0 IRQ1 SMI# IRQ3 IRQ4 IRQ5 IRQ6 IRQ7 IRQ8 IRQ9 IRQ10 IRQ11 IRQ12 IRQ13 IRQ14 IRQ15 IOCHCK# PCI INTA# PCI INTB# PCI INTC# PCI INTD#
164
Datasheet
Functional Description
5.11
Note:
The leap year determination for adding a 29th day to February does not take into account the end-of-the-century exceptions. The logic simply assumes that all years divisible by 4 are leap years. According to the Royal Observatory Greenwich, years that are divisible by 100 are typically not leap years. In every fourth century (years divisible by 400, like 2000), the 100-year-exception is over-ridden and a leap-year occurs. Note that the year 2100 will be the first time in which the current RTC implementation would incorrectly calculate the leap-year. The PCH does not implement month/year alarms.
5.11.1
Update Cycles
An update cycle occurs once a second, if the SET bit of register B is not asserted and the divide chain is properly configured. During this procedure, the stored time and date are incremented, overflow is checked, a matching alarm condition is checked, and the time and date are rewritten to the RAM locations. The update cycle will start at least 488 s after the UIP bit of register A is asserted, and the entire cycle does not take more than 1984 s to complete. The time and date RAM locations (09) are disconnected from the external bus during this time. To avoid update and data corruption conditions, external RAM access to these locations can safely occur at two times. When a updated-ended interrupt is detected, almost 999 ms is available to read and write the valid time and date data. If the UIP bit of Register A is detected to be low, there is at least 488 s before the update cycle begins.
Warning:
The overflow conditions for leap years adjustments are based on more than one date or time item. To ensure proper operation when adjusting the time, the new time and data values should be set at least two seconds before leap year occurs.
Datasheet
165
Functional Description
5.11.2
Interrupts
The real-time clock interrupt is internally routed within the PCH both to the I/O APIC and the 8259. It is mapped to interrupt vector 8. This interrupt does not leave the PCH, nor is it shared with any other interrupt. IRQ8# from the SERIRQ stream is ignored. However, the High Performance Event Timers can also be mapped to IRQ8#; in this case, the RTC interrupt is blocked.
5.11.3
5.11.4
Century Rollover
The PCH detects a rollover when the Year byte (RTC I/O space, index offset 09h) transitions form 99 to 00. Upon detecting the rollover, the PCH sets the NEWCENTURY_STS bit (TCOBASE + 04h, bit 7). If the system is in an S0 state, this causes an SMI#. The SMI# handler can update registers in the RTC RAM that are associated with century value. If the system is in a sleep state (S1S5) when the century rollover occurs, the PCH also sets the NEWCENTURY_STS bit, but no SMI# is generated. When the system resumes from the sleep state, BIOS should check the NEWCENTURY_STS bit and update the century value in the RTC RAM.
5.11.5
166
Datasheet
Functional Description
PMBase + 00h
11
PMBase + 02h PMBase + 04h PMBase + 2Ch PMBase + 2Ch PMBase + 2Ch TCOBase + 04h TCOBase + 06h Chipset Config Registers:Offset 3414h
10 12:10 11 10 8 7 0 0
0 0 0 0 0 0 0 X
Warning:
Datasheet
167
Functional Description
5.12
5.12.1
5.12.1.1
168
Datasheet
Functional Description
5.12.1.2
INIT (Initialization)
The INIT# VLW Message is asserted based on any one of several events described in Table 5-20. When any of these events occur, INIT# is asserted for 16 PCI clocks, then driven high.
Note:
INIT3_3V# is functionally identical to INIT# VLW but it is a physical signal at 3.3 V on desktop SKUs only.
RCIN# input signal goes low. RCIN# is expected to be driven by the external microcontroller (KBC).
CPU BIST
5.12.1.3
Note:
Datasheet
169
Functional Description
5.12.1.4
5.12.1.5
5.12.2
5.12.2.1
Dual-Processor Issues
Usage Differences
In dual-processor designs, some of the processor signals are unused or used differently than for uniprocessor designs. A20M#/A20GATE and FERR# are generally not used, but still supported. I/O APIC and SMI# are assumed to be used.
5.12.3
Note:
IGNNE# VLW message is not required to be generated by the PCH as it is internally emulated by the Processor. VLW are inbound messages to the processor. They are communicated using Vendor Defined Message over the DMI link. Legacy processor signals can only be delivered using VLW in the PCH. Delivery of legacy processor signals (A20M#, INTR, SMI#, INIT# or NMI) using I/O APIC controller is not supported.
170
Datasheet
Functional Description
5.13
5.13.1
5.13.2
Table 5-22. General Power States for Systems Using the PCH
State/ Substates G0/S0/C0 Legacy Name / Description Full On: Processor operating. Individual devices may be shut down or be placed into lower power states to save power. Cx State: Cx states are processor power states within the S0 system state that provide for various levels of power savings. The processor initiates C-state entry and exit while interacting with the PCH. The PCH will base its behavior on the processor state. S1: The PCH provides the S1 messages and the S0 messages on a wake event. It is preferred for systems to use C-states than S1. Suspend-To-RAM (STR): The system context is maintained in system DRAM, but power is shut off to non-critical circuits. Memory is retained and refreshes continue. All external clocks stop except RTC. Suspend-To-Disk (STD): The context of the system is maintained on the disk. All power is then shut off to the system except for the logic required to resume. Soft Off (SOFF): System context is not maintained. All power is shut off except for the logic required to restart. A full boot is required when waking. Mechanical OFF (MOFF): System context not maintained. All power is shut off except for the RTC. No Wake events are possible. This state occurs if the user removes the main system batteries in a mobile system, turns off a mechanical switch, or if the system power supply is at a level that is insufficient to power the waking logic. When system power returns, transition will depend on the state just prior to the entry to G3 and the AFTERG3_EN bit in the GEN_PMCON3 register (D31:F0, offset A4). See Table 5-28 for more details.
G0/S0/Cx
G3
Datasheet
171
Functional Description
Table 5-23 shows the transitions rules among the various states. Note that transitions among the various states may appear to temporarily transition through intermediate states. For example, in going from S0 to S3, it may appear to pass through the G1/S1 states. These intermediate transitions and states are not listed in the table. Table 5-23. State Transition Rules for the PCH
Present State Transition Trigger DMI Msg G0/S0/C0 SLP_EN bit set Power Button Override Mechanical Off/Power Failure G0/S0/Cx G1/S1, G1/S3, or G1/S4 G2/S5 DMI Msg Power Button Override Mechanical Off/Power Failure Any Enabled Wake Event Power Button Override Mechanical Off/Power Failure Any Enabled Wake Event Mechanical Off/Power Failure Power Returns Next State G0/S0/Cx G1/Sx or G2/S5 state G2/S5 G3
G0/S0/C0 S5 G3 G0/S0/C0 (See Note 2) G2/S5 G3 G0/S0/C0 (See Note 2) G3 Optional to go to S0/C0 (reboot) or G2/ S5 (stay off until power button pressed or other wake event). (See Notes 1 and 2)
G3
NOTES: 1. Some wake events can be preserved through power failure. 2. Transitions from the S1S5 or G3 states to the S0 state are deferred until BATLOW# is inactive in mobile configurations.
172
Datasheet
Functional Description
5.13.3
Plane CPU
Description The SLP_S3# signal can be used to cut the power to the processor completely. When SLP_S3# goes active, power can be shut off to any circuit not required to wake the system from the S3 state. Since the S3 state requires that the memory context be preserved, power must be retained to the main memory. The processor, devices on the PCI bus, LPC I/F, and graphics will typically be shut off when the Main power plane is off, although there may be small subsections powered. When SLP_S4# goes active, power can be shut off to any circuit not required to wake the system from the S4. Since the memory context does not need to be preserved in the S4 state, the power to the memory can also be shut down. When SLP_S5# goes active, power can be shut off to any circuit not required to wake the system from the S5 state. Since the memory context does not need to be preserved in the S5 state, the power to the memory can also be shut. This pin is asserted when the manageability platform goes to MOff. Depending on the platform, this pin may be used to control the Management Engine power planes, the clock chip power, LAN subsystem power, and the SPI flash power. This signal is asserted in Sx/Moff when both host and Intel ME WOL are not supported. This signal can be use to control power to the Intel 82567 GbE PHY and depending on platform design may also control power to VccME3_3. Individual subsystems may have their own power plane. For example, GPIO signals may be used to control the power to disk drives, audio amplifiers, or the display screen.
MAIN
SLP_S3# signal
MEMORY
ME
SLP_M#
LAN
SLP_LAN#
DEVICE[n]
Implementation Specific
5.13.4
SMI#/SCI Generation
Upon any enabled SMI event taking place while the End of SMI (EOS) bit is set, the PCH will clear the EOS bit and assert SMI to the processor, which will cause it to enter SMM space. SMI assertion is performed using a Virtual Legacy Wire (VLW) message. Prior system generations (those based upon legacy processors) used an actual SMI# pin. Once the SMI VLW has been delivered, the PCH takes no action on behalf of active SMI events until Host software sets the End of SMI (EOS) bit. At that point, if any SMI events are still active, the PCH will send another SMI VLW message. The SCI is a level-mode interrupt that is typically handled by an ACPI-aware operating system. In non-APIC systems (which is the default), the SCI IRQ is routed to one of the 8259 interrupts (IRQ 9, 10, or 11). The 8259 interrupt controller must be programmed to level mode for that interrupt.
Datasheet
173
Functional Description
In systems using the APIC, the SCI can be routed to interrupts 9, 10, 11, 20, 21, 22, or 23. The interrupt polarity changes depending on whether it is on an interrupt shareable with a PIRQ or not (see Section 13.1.3). The interrupt remains asserted until all SCI sources are removed. Table 5-25 shows which events can cause an SMI and SCI. Note that some events can be programmed to cause either an SMI or SCI. The usage of the event for SCI (instead of SMI) is typically associated with an ACPI-based system. Each SMI or SCI source has a corresponding enable and status bit. Table 5-25. Causes of SMI and SCI (Sheet 1 of 2)
Cause PME# PME_B0 (Internal, Bus 0, PMECapable Agents) PCI Express* PME Messages PCI Express Hot Plug Message Power Button Press Power Button Override (Note 7) RTC Alarm Ring Indicate USB#1 wakes USB#2 wakes USB#3 wakes USB#4 wakes USB#5 wakes USB#6 wakes USB#7 wakes ACPI Timer overflow (2.34 sec.) SCI Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes SMI Yes Yes Yes Yes Yes No Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes Additional Enables PME_EN=1 PME_B0_EN=1 PCI_EXP_EN=1 (Not enabled for SMI) HOT_PLUG_EN=1 (Not enabled for SMI) PWRBTN_EN=1 None RTC_EN=1 RI_EN=1 USB1_EN=1 USB2_EN=1 USB3_EN=1 USB4_EN=1 USB5_EN=1 USB6_EN=1 USB7_EN=1 TMROF_EN=1 GPI[x]_Route=10; GPI[x]_EN=1 Any GPI[15:0] Yes Yes (SCI) GPI[x]_Route=01; ALT_GPI_SMI[x]_EN=1 (SMI) GP27_EN=1 TCOSCI_EN=1 none TCO_EN=1 none none none none NMI2SMI_EN=1 GPI[x]_STS ALT_GPI_SMI[x]_STS Where Reported PME_STS PME_B0_STS PCI_EXP_STS HOT_PLUG_STS PWRBTN_STS PRBTNOR_STS RTC_STS RI_STS USB1_STS USB2_STS USB3_STS USB4_STS USB5_STS USB6_STS USB7_STS TMROF_STS
GPIO[27] TCO SCI Logic TCO SCI message from CPU TCO SMI Logic TCO SMIYear 2000 Rollover TCO SMITCO TIMEROUT TCO SMIOS writes to TCO_DAT_IN register TCO SMIMessage from CPU TCO SMINMI occurred (and NMIs mapped to SMI)
174
Datasheet
Functional Description
NOTES: 1. SCI_EN must be 1 to enable SCI, except for BIOS_RLS. SCI_EN must be 0 to enable SMI. 2. SCI can be routed to cause interrupt 9:11 or 20:23 (20:23 only available in APIC mode). 3. GBL_SMI_EN must be 1 to enable SMI. 4. EOS must be written to 1 to re-enable SMI for the next 1. 5. The PCH must have SMI fully enabled when the PCH is also enabled to trap cycles. If SMI is not enabled in conjunction with the trap enabling, then hardware behavior is undefined. 6. Only GPI[15:0] may generate an SMI or SCI. 7. When a power button override first occurs, the system will transition immediately to S5. The SCI will only occur after the next wake to S0 if the residual status bit (PRBTNOR_STS) is not cleared prior to setting SCI_EN. 8. GBL_STS being set will cause an SCI, even if the SCI_EN bit is not set. Software must take great care not to set the BIOS_RLS bit (which causes GBL_STS to be set) if the SCI handler is not in place.
Datasheet
175
Functional Description
5.13.4.1
5.13.4.2
5.13.5
C-States
PCH-based systems implement C-states by having the processor control the states. The chipset exchanges messages with the processor as part of the C-state flow, but the chipset no longer directly controls any of the processor impacts of C-states, such as voltage levels or processor clocking. In addition to the new messages, the PCH also provides additional information to the processor using a sideband pin (PM_SYNC). All of the legacy C-state related pins (STPCLK#, STP_CPU#, DPRSLP#, DPRSLPVR#, etc.) do not exist on the PCH.
5.13.6
Note: Note:
The 33 MHz clock to the PCH is free-running and is not affected by the STP_PCI# signal. STP_PCI# is only used if PCI/LPC clocks are distributed from clock synthesizer rather than PCH.
176
Datasheet
Functional Description
5.13.6.1
5.13.6.2
5.13.6.3
5.13.6.4
Datasheet
177
Functional Description
5.13.6.5
5.13.7
5.13.7.1
Sleep States
Sleep State Overview
The PCH directly supports different sleep states (S1S5), which are entered by methods such as setting the SLP_EN bit or due to a Power Button press. The entry to the Sleep states is based on several assumptions: The G3 state cannot be entered using any software mechanism. The G3 state indicates a complete loss of power.
5.13.7.2
S3
S4 S5
178
Datasheet
Functional Description
5.13.7.3
Note:
(Mobile Only) If the BATLOW# signal is asserted, the PCH does not attempt to wake from an S1S5 state, even if the power button is pressed. This prevents the system from waking when the battery power is insufficient to wake the system. Wake events that occur while BATLOW# is asserted are latched by the PCH, and the system wakes after BATLOW# is de-asserted.
Cause
How Enabled
Set RTC_EN bit in PM1_EN register. Always enabled as Wake event. GPE0_EN register Note: GPIs that are in the core well are not capable of waking the system from sleep states when the core well is not powered. Set GP27_EN in GPE0_EN Register. Will use PME#. Wake enable set with LAN logic. Set RI_EN bit in GPE0_EN register. Event sets PME_B0_STS bit; PM_B0_EN must be enabled. Can not wake from S5 state if it was entered due to power failure or power button override.
GPI[15:0]
Y Y Y
Y Y Y
Primary PME# PME_B0_EN bit in GPE0_EN register. Secondary PME# PCI_EXP_WA KE# SATA Set PME_EN bit in GPE0_EN register. PCI_EXP_WAKE bit. (Note 3) Set PME_EN bit in GPE0_EN register. (Note 4) Must use the PCI Express* WAKE# pin rather than messages for wake from S3, S4, or S5. Always enabled as Wake event.
Y Y Y
Y Y Y
S1
S1
S1 Y
S1 Y Y
Datasheet
179
Functional Description
Cause
How Enabled
SMBus Slave Wake Message (01h) SMBus Host Notify message received
Wake/SMI# command always enabled as a Wake event. Note: SMBus Slave Message can wake the system from S1S5, as well as from S5 due to Power Button Override. HOST_NOTIFY_WKEN bit SMBus Slave Command register. Reported in the SMB_WAK_STS bit in the GPEO_STS register.
Intel ME Non-Maskable Always enabled as a wake event. Wake Integrated WOL Enable Override WOL Enable Override bit (in Configuration Space).
NOTES: 1. This column represents what the PCH would honor as wake events but there may be enabling dependencies on the device side which are not enabled after a power loss. 2. Reset Types include: Power Button override, Intel ME initiated power button override, Intel ME initiated host partition reset with power down, Intel ME Watchdog Timer, SMBus unconditional power down, Processor thermal trip, PCH catastrophic temperature event. 3. When the WAKE# pin is active and the PCI Express device is enabled to wake the system, the PCH will wake the platform. 4. SATA can only trigger a wake event in S1, but if PME is asserted prior to S3/S4/S5 entry and software does not clear the PME_B0_STS, a wake event would still result.
It is important to understand that the various GPIs have different levels of functionality when used as wake events. The GPIs that reside in the core power well can only generate wake events from sleep states where the core well is powered. Also, only certain GPIs are ACPI Compliant, meaning that their Status and Enable bits reside in ACPI I/O space. Table 5-27 summarizes the use of GPIs as wake events. Table 5-27. GPI Wake Events
GPI GPI[7:0] GPI[15:8] Power Well Core Suspend Wake From S1 S1S5 Notes ACPI Compliant ACPI Compliant
The latency to exit the various Sleep states varies greatly and is heavily dependent on power supply design, so much so that the exit latencies due to the PCH are insignificant.
180
Datasheet
Functional Description
5.13.7.4
5.13.7.5
Note:
Although PME_EN is in the RTC well, this signal cannot wake the system after a power loss. PME_EN is cleared by RTCRST#, and PME_STS is cleared by RSMRST#.
5.13.8
Datasheet
181
Functional Description
5.13.8.1
Note:
During the time that the SLP_S4# signal is stretched for the minimum assertion width (if enabled), the Power Button is not a wake event. See Power Button Override Function section below for further detail.
S0/Cx
S1S5 G3
PWRBTN# goes low PWRBTN# pressed PWRBTN# held low for at least 4 consecutive seconds
Standard wakeup No effect since no power Not latched nor detected No dependence on processor (DMI Messages) or any other subsystem
S0S4
Note:
182
Datasheet
Functional Description
Sleep Button
The Advanced Configuration and Power Interface, Version 2.0b defines an optional Sleep button. It differs from the power button in that it only is a request to go from S0 to S1S4 (not S5). Also, in an S5 state, the Power Button can wake the system, but the Sleep Button cannot. Although the PCH does not include a specific signal designated as a Sleep Button, one of the GPIO signals can be used to create a Control Method Sleep Button. See the Advanced Configuration and Power Interface, Version 2.0b for implementation details.
5.13.8.2
Note:
5.13.8.3
5.13.8.4
SYS_RESET# Signal
When the SYS_RESET# pin is detected as active after the 16 ms debounce logic, the PCH attempts to perform a graceful reset, by waiting up to 25 ms for the SMBus to go idle. If the SMBus is idle when the pin is detected active, the reset occurs immediately; otherwise, the counter starts. If at any point during the count the SMBus goes idle the reset occurs. If, however, the counter expires and the SMBus is still active, a reset is forced upon the system even though activity is still occurring. Once the reset is asserted, it remains asserted for 5 to 6 ms regardless of whether the SYS_RESET# input remains asserted or not. It cannot occur again until SYS_RESET# has been detected inactive after the debounce logic, and the system is back to a full S0 state with PLTRST# inactive. Note that if bit 3 of the CF9h I/O register is set then SYS_RESET# will result in a full power cycle reset.
5.13.8.5
THRMTRIP# Signal
If THRMTRIP# goes active, the processor is indicating an overheat condition, and the PCH immediately transitions to an S5 state, driving SLP_S3#, SLP_S4#, SLP_S5# low, and setting the CTS bit. The transition looks like a power button override.
Datasheet
183
Functional Description
When a THRMTRIP# event occurs, the PCH will power down immediately without following the normal S0 -> S5 path. The PCH will immediately drive SLP_S3#, SLP_S4#, and SLP_S5# low after sampling THRMTRIP# active. If the processor is running extremely hot and is heating up, it is possible (although very unlikely) that components around it, such as the PCH, are no longer executing cycles properly. Therefore, if THRMTRIP# goes active, and the PCH is relying on state machine logic to perform the power down, the state machine may not be working, and the system will not power down. The PCH provides filtering for short low glitches on the THRMTRIP# signal to prevent erroneous system shut downs from noise. Glitches shorter than 25 nsec are ignored. During boot, THRMTRIP# is ignored until SLP_S3#, PWROK, and PLTRST# are all 1. During entry into a powered-down state (due to S3, S4, S5 entry, power cycle reset, etc.) THRMTRIP# is ignored until either SLP_S3# = 0, or PCH PWROK = 0, or SYS_PWROK = 0. Note: A thermal trip event will: Clear the PWRBTN_STS bit Clear all the GPE0_EN register bits Clear the SMB_WAK_STS bit only if SMB_SAK_STS was set due to SMBus slave receiving message and not set due to SMBAlert
5.13.9
184
Datasheet
Functional Description
5.13.9.1
Table 5-31. Write Only Registers with Read Paths in ALT Access Mode (Sheet 1 of 2)
Restore Data I/O Addr # of Rds Access 1 00h 2 2 1 01h 2 2 1 02h 2 2 1 03h 2 2 1 04h 2 2 1 05h 2 2 1 06h 2 2 1 07h 2 2 Data DMA Chan 0 base address low byte DMA Chan 0 base address high byte DMA Chan 0 base count low byte DMA Chan 0 base count high byte DMA Chan 1 base address low byte DMA Chan 1 base address high byte DMA Chan 1 base count low byte DMA Chan 1 base count high byte DMA Chan 2 base address low byte DMA Chan 2 base address high byte DMA Chan 2 base count low byte DMA Chan 2 base count high byte DMA Chan 3 base address low byte DMA Chan 3 base address high byte DMA Chan 3 base count low byte DMA Chan 3 base count high byte 41h 42h 70h 1 1 1 1 C4h 2 2 1 C6h 2 2 1 C8h 2 2 40h 7 I/O Addr # of Rds Restore Data Access 1 2 3 4 5 6 7 Data Timer Counter 0 status, bits [5:0] Timer Counter 0 base count low byte Timer Counter 0 base count high byte Timer Counter 1 base count low byte Timer Counter 1 base count high byte Timer Counter 2 base count low byte Timer Counter 2 base count high byte Timer Counter 1 status, bits [5:0] Timer Counter 2 status, bits [5:0] Bit 7 = NMI Enable, Bits [6:0] = RTC Address DMA Chan 5 base address low byte DMA Chan 5 base address high byte DMA Chan 5 base count low byte DMA Chan 5 base count high byte DMA Chan 6 base address low byte DMA Chan 6 base address high byte
Datasheet
185
Functional Description
Table 5-31. Write Only Registers with Read Paths in ALT Access Mode (Sheet 2 of 2)
Restore Data I/O Addr # of Rds Access 1 2 3 08h 6 4 5 6 1 2 3 4 5 20h 12 6 7 8 9 10 11 12 Data DMA Chan 03 Command2 CAh DMA Chan 03 Request DMA Chan 0 Mode: Bits(1:0) = 00 DMA Chan 1 Mode: Bits(1:0) = 01 DMA Chan 2 Mode: Bits(1:0) = 10 DMA Chan 3 Mode: Bits(1:0) = 11. PIC ICW2 of Master controller PIC ICW3 of Master controller PIC ICW4 of Master controller PIC OCW1 of Master controller1 PIC OCW2 of Master controller PIC OCW3 of Master controller PIC ICW2 of Slave controller PIC ICW3 of Slave controller PIC ICW4 of Slave controller PIC OCW1 of Slave controller1 PIC OCW2 of Slave controller PIC OCW3 of Slave controller D0h 6 2 2 1 CCh 2 2 1 CEh 2 2 1 2 3 4 5 6 I/O Addr # of Rds Restore Data Access 1 Data DMA Chan 6 base count low byte DMA Chan 6 base count high byte DMA Chan 7 base address low byte DMA Chan 7 base address high byte DMA Chan 7 base count low byte DMA Chan 7 base count high byte DMA Chan 47 Command2 DMA Chan 47 Request DMA Chan 4 Mode: Bits(1:0) = 00 DMA Chan 5 Mode: Bits(1:0) = 01 DMA Chan 6 Mode: Bits(1:0) = 10 DMA Chan 7 Mode: Bits(1:0) = 11.
NOTES: 1. The OCW1 register must be read before entering ALT access mode. 2. Bits 5, 3, 1, and 0 return 0.
186
Datasheet
Functional Description
5.13.9.2
5.13.9.3
5.13.10
5.13.10.1
Datasheet
187
Functional Description
The SLP_S4# output signal is used to remove power to additional subsystems that are powered during SLP_S3#. SLP_S5# output signal can be used to cut power to the system core supply, as well as power to the system memory, since the context of the system is saved on the disk. Cutting power to the memory may be done using the power supply, or by external FETs on the motherboard. SLP_M# output signal can be used to cut power to the Management Engine, Clock chip and SPI flash on a platform that supports Intel AMT. SLP_LAN# output signal can be used to cut power to the external Intel 82567 GbE PHY device. Depending on platform design SLP_LAN# may also be used to control power to VccME3_3 if it is desired to always power the LAN and ME subsystems up and down together.
5.13.10.2
Note:
To use the minimum DRAM power-down feature that is enabled by the SLP_S4# Assertion Stretch Enable bit (D31:F0:A4h bit 3), the DRAM power must be controlled by the SLP_S4# signal.
5.13.10.3
PWROK Signal
When asserted, PWROK is an indication to the PCH that its core well power rails are powered and stable. PWROK can be driven asynchronously. When PCH PWROK is low, the PCH asynchronously asserts PLTRST#. PWROK must not glitch, even if RSMRST# is low. It is required that the power associated with PCI/PCIe have been valid for 99 ms prior to PWROK assertion to comply with the 100 ms PCI 2.3 / PCIe 2.0 specification on PLTRST# de-assertion.
Note:
SYS_RESET# is recommended for implementing the system reset button. This saves external logic that is needed if the PWROK input is used. Additionally, it allows for better handling of the SMBus and processor resets and avoids improperly reporting power failures.
5.13.10.4
188
Datasheet
Functional Description
5.13.10.5
5.13.10.6
5.13.11
Clock Generators
The clock generator is expected to provide the frequencies shown in Table 4-1.
Datasheet
189
Functional Description
5.13.12
5.13.12.1
5.13.12.2
5.13.13
Reset Behavior
When a reset is triggered, the PCH will send a warning message to the processor to allow the processor to attempt to complete any outstanding memory cycles and put memory into a safe state before the platform is reset. When the processor is ready, it will send an acknowledge message to the PCH. Once the message is received the PCH asserts PLTRST#. The PCH does not require an acknowledge message from the processor to trigger PLTRST#. A global reset will occur after 4 seconds if an acknowledge from the processor is not received. When the PCH causes a reset by asserting PLTRST# its output signals will go to their reset states as defined in Chapter 3.
190
Datasheet
Functional Description
A reset in which the host platform is reset and PLTRST# is asserted is called a Host Reset or Host Partition Reset. Depending on the trigger a host reset may also result in power cycling see Table 5-37 for details. If a host reset is triggered and the PCH times out before receiving an acknowledge message from the processor a Global Reset with power cycle will occur. A reset in which the host and Intel ME partitions of the platform are reset is called a Global Reset. During a Global Reset, all PCH functionality is reset except RTC Power Well backed information and Suspend well status, configuration, and functional logic for controlling and reporting the reset. Intel ME and Host power back up after the power cycle period. Straight to S5 is another reset type where all power wells that are controlled by the SLP_S3#, SLP_S4#, and SLP_A# pins, as well as SLP_S5# and SLP_LAN# (if pins are not configured as GPIOs), are turned off. All PCH functionality is reset except RTC Power Well backed information and Suspend well status, configuration, and functional logic for controlling and reporting the reset. The host stays there until a valid wake event occurs. Table 5-35 shows the various reset triggers. Table 5-35. Causes of Host and Global Resets (Sheet 1 of 2)
Trigger Write of 0Eh to CF9h Register when Global Reset Bit=0b Write of 06h to CF9h Register when Global Reset Bit=0b Write of 06h or 0Eh to CF9h Register when Global Reset Bit=1b SYS_RESET# Asserted and CF9h Bit 3 = 0 SYS_RESET# Asserted and CF9h Bit 3 = 1 SMBus Slave Message received for Reset with Power Cycle SMBus Slave Message received for Reset without Power Cycle TCO Watchdog Timer reaches zero two times Power Failure: PWROK signal goes inactive in S0/S1 or RSMRST# asserts SYS_PWROK Failure: SYS_PWROK signal goes inactive in S0/S1 Processor Thermal Trip (THRMTRIP#) causes transition to S5 and reset asserts Power Button 4 second override causes transition to S5 and reset asserts Special shutdown cycle from processor causes CF9h-like PLTRST# and CF9h Global Reset Bit = 1 Special shutdown cycle from processor causes CF9h-like PLTRST# and CF9h Global Reset Bit = 0 and Bit 3 = 1 Special shutdown cycle from processor causes CF9h-like PLTRST# and CF9h Global Reset Bit = 0 and Bit 3 = 0 Intel Management Engine Triggered Host Reset without power cycle Intel Management Engine Triggered Host Reset with power cycle Intel Management Engine Watchdog Timer Timeout Intel Management Engine Triggered Global Reset Host Reset without Power Cycle1 No Yes No Yes No No Yes Yes No No No No No No Yes Yes No No No Host Reset with Power Cycle2 Yes No No No Yes Yes No No No No No No No Yes No No Yes No No Global Reset with Power Cycle3 No (Note 4) No (Note 4) Yes No (Note 4) No (Note 4) No (Note 4) No (Note 4) No (Note 4) Yes Yes No No Yes No (Note 4) No (Note 4) No (Note 4) No (Note 4) No Yes Yes Yes Yes Straight to S5 (Host Stays there)
Datasheet
191
Functional Description
NOTES: 1. The PCH drops this type of reset request if received while the system is in S3/S4/S5. 2. PCH does not drop this type of reset request if received while system is in a softwareentered S3/S4/S5 state. However, the PCH will perform the reset without executing the RESET_WARN protocol in these states. 3. The PCH does not send warning message to processor, reset occurs without delay. 4. Trigger will result in Global Reset with power cycle if the acknowledge message is not received by the PCH. 5. The PCH waits for enabled wake event to complete reset.
5.14
Note:
192
Datasheet
Functional Description
5.14.1
Theory of Operation
The System Management functions are designed to allow the system to diagnose failing subsystems. The intent of this logic is that some of the system management functionality can be provided without the aid of an external microcontroller.
5.14.1.1
5.14.1.2
Handling an Intruder
The PCH has an input signal, INTRUDER#, that can be attached to a switch that is activated by the systems case being open. This input has a two RTC clock debounce. If INTRUDER# goes active (after the debouncer), this will set the INTRD_DET bit in the TCO2_STS register. The INTRD_SEL bits in the TCO_CNT register can enable the PCH to cause an SMI# or interrupt. The BIOS or interrupt handler can then cause a transition to the S5 state by writing to the SLP_EN bit. The software can also directly read the status of the INTRUDER# signal (high or low) by clearing and then reading the INTRD_DET bit. This allows the signal to be used as a GPI if the intruder function is not required. If the INTRUDER# signal goes inactive some point after the INTRD_DET bit is written as a 1, then the INTRD_DET signal will go to a 0 when INTRUDER# input signal goes inactive. Note that this is slightly different than a classic sticky bit, since most sticky bits would remain active indefinitely when the signal goes active and would immediately go inactive when a 1 is written to the bit.
Note:
The INTRD_DET bit resides in the PCHs RTC well, and is set and cleared synchronously with the RTC clock. Thus, when software attempts to clear INTRD_DET (by writing a 1 to the bit location) there may be as much as two RTC clocks (about 65 s) delay before the bit is actually cleared. Also, the INTRUDER# signal should be asserted for a minimum of 1 ms to ensure that the INTRD_DET bit will be set. If the INTRUDER# signal is still active when software attempts to clear the INTRD_DET bit, the bit remains set and the SMI is generated again immediately. The SMI handler can clear the INTRD_SEL bits to avoid further SMIs. However, if the INTRUDER# signal goes inactive and then active again, there will not be further SMIs, since the INTRD_SEL bits would select that no SMI# be generated.
Note:
5.14.1.3
5.14.1.4
Datasheet
193
Functional Description
5.14.2
5.14.2.1
TCO Modes
TCO Legacy/Compatible Mode
In TCO Legacy/Compatible mode, only the host SMBus is used. TCO Slave can be connected to the host SMBus internally by setting the soft trap TCO Slave Select in the flash descriptor. If a device has a single SMBus interface and needs access to the TCO slave and be visible to the host SMBus controller, TCO slave needs to be configured to be connected to the SMBus pins by the soft strap. In this mode, the Management Engine SMBus controllers are not used and should be disabled by soft strap.
Figure 5-5.
X SPD (Slave) PCI/PCIe* Device uCtrl SMBus Legacy Sensors (Master or Slave with ALERT) 3rd Party NIC
Host SMBus
TCO Slave
In TCO Legacy/Compatible mode the PCH can function directly with an external LAN controller or equivalent external LAN controller to report messages to a network management console without the aid of the system processor. This is crucial in cases where the processor is malfunctioning or cannot function due to being in a low-power state. Table 5-36 includes a list of events that will report messages to the network management console.
194
Datasheet
Functional Description
THRM# pin
yes
yes
NOTE: The GPIO11/SMBALERT# pin will trigger an event message (when enabled by the GPIO11_ALERT_DISABLE bit) regardless of whether it is configured as a GPI or not.
5.14.2.2
Datasheet
195
Functional Description
Figure 5-6.
PCH
Intel ME SMBus Controller 3 Intel ME SMBus Controller 2
SMLink0
SPD (Slave)
PCI/PCIe* Device
SMBus
TCO Slave
196
Datasheet
Functional Description
5.15
5.15.1
Power Wells
Some GPIOs exist in the suspend power plane. Care must be taken to make sure GPIO signals are not driven high into powered-down planes. Some PCH GPIOs may be connected to pins on devices that exist in the core well. If these GPIOs are outputs, there is a danger that a loss of core power (PWROK low) or a Power Button Override event results in the PCH driving a pin to a logic 1 to another device that is powered down.
5.15.2
5.15.3
Triggering
GPIO[15:0] have sticky bits on the input. See the GPE0_STS register and the ALT_GPI_SMI_STS register. As long as the signal goes active for at least 2 clock cycles, the PCH keeps the sticky status bit active. The active level can be selected in the GP_INV register. This does not apply to GPI_NMI_STS residing in GPIO IO space. If the system is in an S0 or an S1 state, the GPI inputs are sampled at 33 MHz, so the signal only needs to be active for about 60 ns to be latched. In the S3S5 states, the GPI inputs are sampled at 32.768 kHz, and thus must be active for at least 61 microseconds to be latched.
Note:
GPIs that are in the core well are not capable of waking the system from sleep states where the core well is not powered. If the input signal is still active when the latch is cleared, it will again be set. Another edge trigger is not required. This makes these signals level triggered inputs.
5.15.4
Datasheet
197
Functional Description
Once these registers are locked down, they become Read-Only registers and any software writes to these registers will have no effect. To unlock the registers, the GPIO Lockdown Enable (GLE) bit is required to be cleared to 0. When the GLE bit changes from a 1 to a 0 a System Management Interrupt (SMI#) is generated if enabled. Once the GPIO_UNLOCK_SMI bit is set, it can not be changed until a PLTRST# occurs. This ensures that only BIOS can change the GPIO configuration. If the GLE bit is cleared by unauthorized software, BIOS will set the GLE bit again when the SMI# is triggered and these registers will continue to be locked down.
5.15.5
5.15.5.1
Theory of operation
For the PCH generation POST code serialization logic will be shared with GPIO. These GPIOs will likely be shared with LED control offered by the Super I/O (SIO) component. Figure 5-7 shows a likely configuration.
Figure 5-7.
V_3P3_STBY
R PCH
LED
SIO
198
Datasheet
Functional Description
the on/off state of the LED. To allow flexibility in pull-up resistor values for power optimization, the frequency of the transmission is programmable using the DRS field in the GP_GB_CMDSTS register. The serial bit stream is Manchester encoded. This choice of transmission ensures that a transition will be seen on every clock. The 1 or 0 data is based on the transmission happening during the high or low phase of the clock. As the clock will be encoded within the data stream, hardware must ensure that the Z-0 and 0-Z transitions are glitch-free. Driving the pin directly from a flop or through glitch-free logic are possible methods to meet the glitch-free requirement. A simplified hardware/software register interface provides control and status information to track the activity of this block. Software enabling the serial blink capability should implement an algorithm referenced below to send the serialized message on the enabled GPIO. 1. Read the Go/Busy status bit in the GP_GB_CMDSTS register and verify it is cleared. This will ensure that the GPIO is idled and a previously requested message is still not in progress. 2. Write the data to serialize into the GP_GB_DATA register. 3. Write the DLS and DRS values into the GP_GB_CMDSTS register and set the Go bit. This may be accomplished using a single write. The reference diagram shows the LEDs being powered from the suspend supply. By providing a generic capability that can be used both in the main and the suspend power planes maximum flexibility can be achieved. A key point to make is that the PCH will not unintentionally drive the LED control pin low unless a serialization is in progress. System board connections utilizing this serialization capability are required to use the same power plane controlling the LED as the PCH GPIO pin. Otherwise, the PCH GPIO may float low during the message and prevent the LED from being controlled from the SIO. The hardware will only be serializing messages when the core power well is powered and the processor is operational. Care should be taken to prevent the PCH from driving an active 1 on a pin sharing the serial LED capability. Since the SIO could be driving the line to 0, having the PCH drive a 1 would create a high current path. A recommendation to avoid this condition involves choosing a GPIO defaulting to an input. The GP_SER_BLINK register should be set first before changing the direction of the pin to an output. This sequence ensures the open-drain capability of the buffer is properly configured before enabling the pin as an output.
5.15.5.2
Datasheet
199
Functional Description
The idle field is enforced by the hardware and is at least 2 bit times long. The hardware will not clear the Busy and Go bits until this idle time is met. Supporting the idle time in hardware prevents time-based counting in BIOS as the hardware is immediately ready for the next serial code when the Go bit is cleared. Note that the idle state is represented as a high-Z condition on the pin. If the last transmitted bit is a 1, returning to the idle state will result in a final 0-1 transition on the output Manchester data. Two full bit times of idle correspond to a count of 4 time intervals (the width of the time interval is controlled by the DRS field). The following waveform shows a 1-byte serial write with a data byte of 5Ah. The internal clock and bit position are for reference purposes only. The Manchester D is the resultant data generated and serialized onto the GPIO. Since the buffer is operating in open-drain mode the transitions are from high-Z to 0 and back.
7 6 5 4 3 2 1 0
5A data byte
2 clk idle
5.16
Note:
SATA port 2 and 3 are not available for the HM55 and Intel 3400 chipsets. The PCH SATA controllers interact with an attached mass storage device through a register interface that is equivalent to that presented by a traditional IDE host adapter. The host software follows existing standards and conventions when accessing the register interface and follows standard command protocol conventions.
Note:
SATA interface transfer rates are independent of UDMA mode settings. SATA interface transfer rates will operate at the buss maximum speed, regardless of the UDMA mode reported by the SATA device or the system BIOS.
200
Datasheet
Functional Description
5.16.1
Feature Native Command Queuing (NCQ) Auto Activate for DMA Hot Plug Support Asynchronous Signal Recovery 3 Gb/s Transfer Rate ATAPI Asynchronous Notification Host & Link Initiated Power Management Staggered Spin-Up Command Completion Coalescing External SATA
Feature Native Command Queuing (NCQ) Auto Activate for DMA Hot Plug Support Asynchronous Signal Recovery 3 Gb/s Transfer Rate ATAPI Asynchronous Notification Host & Link Initiated Power Management Staggered Spin-Up Command Completion Coalescing External SATA
Description Allows the device to reorder commands for more efficient data transfers Collapses a DMA Setup then DMA Activate sequence into a DMA Setup only Allows for device detection without power being applied and ability to connect and disconnect devices without prior notification to the system Provides a recovery from a loss of signal or establishing communication after hot plug Capable of data transfers up to 3Gb/s A mechanism for a device to send a notification to the host that the device requires attention Capability for the host controller or device to request Partial and Slumber interface power states Enables the host the ability to spin up hard drives sequentially to prevent power load problems on boot Reduces interrupt and completion overhead by allowing a specified number of commands to complete and then generating an interrupt to process the commands Technology that allows for an outside the box connection of up to 2 meters (when using the cable defined in SATA-IO)
Datasheet
201
Functional Description
5.16.2
5.16.2.1
Theory of Operation
Standard ATA Emulation
The PCH contains a set of registers that shadow the contents of the legacy IDE registers. The behavior of the Command and Control Block registers, PIO, and DMA data transfers, resets, and interrupts are all emulated.
Note:
The PCH will assert INTR when the master device completes the EDD command regardless of the command completion status of the slave device. If the master completes EDD first, an INTR is generated and BSY will remain '1' until the slave completes the command. If the slave completes EDD first, BSY will be '0' when the master completes the EDD command and asserts INTR. Software must wait for busy to clear (0) before completing an EDD command, as required by the ATA5 through ATA7 (T13) industry standards.
5.16.2.2
5.16.3
Note:
This SATA swap bay operation requires board hardware (implementation specific), BIOS, and operating system support.
5.16.4
5.16.4.1
202
Datasheet
Functional Description
5.16.5
5.16.5.1
5.16.5.1.1
FLR Steps
FLR Initialization 1. A FLR is initiated by software writing a 1 to the Initiate FLR bit. 2. All subsequent requests targeting the Function will not be claimed and will be Master Abort Immediate on the bus. This includes any configuration, I/O or Memory cycles, however, the Function shall continue to accept completions targeting the Function.
5.16.5.1.2
FLR Operation The Function will Reset all configuration, I/O and memory registers of the Function except those indicated otherwise and reset all internal states of the Function to the default or initial condition.
5.16.5.1.3
FLR Completion The Initiate FLR bit is reset (cleared) when the FLR reset is completed. This bit can be used to indicate to the software that the FLR reset is completed.
Note:
From the time Initiate FLR bit is written to 1 software must wait at least 100 ms before accessing the function.
5.16.6
Datasheet
203
Functional Description
By using the PCHs built-in Intel Rapid Storage Technology, there is no loss of PCI resources (request/grant pair) or add-in card slot. Intel Rapid Storage Technology functionality requires the following items: 1. The PCH SKU enabled for Intel Rapid Storage Technology (see Section 1.3) 2. Intel Rapid Storage Manager RAID Option ROM must be on the platform 3. Intel Rapid Storage Manager drivers, most recent revision. 4. At least two SATA hard disk drives (minimum depends on RAID configuration). Intel Rapid Storage Technology is not available in the following configurations: 1. The SATA controller is in compatible mode.
5.16.6.1
5.16.7
5.16.7.1
204
Datasheet
Functional Description
Finally, SATA defines three PHY layer power states, which have no equivalent mappings to parallel ATA. They are: PHY READY PHY logic and PLL are both on and active. Partial PHY logic is powered, but in a reduced state. Exit latency is no longer than 10 ns. Slumber PHY logic is powered, but in a reduced state. Exit latency can be up to 10 ms. Since these states have much lower exit latency than the ACPI D1 and D3 states, the SATA controller defines these states as sub-states of the device D0 state.
5.16.7.2
5.16.7.2.1
5.16.7.2.2
Device D1, D3 States These states are entered after some period of time when software has determined that no commands will be sent to this device for some time. The mechanism for putting a device in these states does not involve any work on the host controller, other then sending commands over the interface to the device. The command most likely to be used in ATA/ATAPI is the STANDBY IMMEDIATE command.
5.16.7.2.3
Host Controller D3HOT State After the interface and device have been put into a low power state, the SATA host controller may be put into a low power state. This is performed using the PCI power management registers in configuration space. There are two very important aspects to note when using PCI power management. 1. When the power state is D3, only accesses to configuration space are allowed. Any attempt to access the memory or I/O spaces will result in master abort. 2. When the power state is D3, no interrupts may be generated, even if they are enabled. If an interrupt status bit is pending when the controller transitions to D0, an interrupt may be generated. When the controller is put into D3, it is assumed that software has properly shut down the device and disabled the ports. Therefore, there is no need to sustain any values on the port wires. The interface will be treated as if no device is present on the cable, and power will be minimized. When returning from a D3 state, an internal reset will not be performed.
Datasheet
205
Functional Description
5.16.7.2.4
Non-AHCI Mode PME# Generation When in non-AHCI mode (legacy mode) of operation, the SATA controller does not generate PME#. This includes attach events (since the port must be disabled), or interlock switch events (using the SATAGP pins).
5.16.7.3
5.16.8
Figure 5-8.
206
Datasheet
Functional Description
5.16.9
SATA LED
The SATALED# output is driven whenever the BSY bit is set in any SATA port. The SATALED# is an active-low open-drain output. When SATALED# is low, the LED should be active. When SATALED# is high, the LED should be inactive.
5.16.10
AHCI Operation
The PCH provides hardware support for Advanced Host Controller Interface (AHCI), a programming interface for SATA host controllers developed through a joint industry effort. AHCI defines transactions between the SATA controller and software and enables advanced performance and usability with SATA. Platforms supporting AHCI may take advantage of performance features such as no master/slave designation for SATA deviceseach device is treated as a masterand hardware assisted native command queuing. AHCI also provides usability enhancements such as Hot-Plug. AHCI requires appropriate software support (such as, an AHCI driver) and for some features, hardware support in the SATA device or additional platform hardware. The PCH supports all of the mandatory features of the Serial ATA Advanced Host Controller Interface Specification, Revision 1.2 and many optional features, such as hardware assisted native command queuing, aggressive power management, LED indicator support, and Hot-Plug through the use of interlock switch support (additional platform hardware and software may be required depending upon the implementation).
Note:
For reliable device removal notification while in AHCI operation without the use of interlock switches (surprise removal), interface power management should be disabled for the associated port. See Section 7.3.1 of the AHCI Specification for more information.
5.16.11
SGPIO Signals
The SGPIO signals, in accordance to the SFF-8485 specification, support per-port LED signaling. These signals are not related to SATALED#, which allows for simplified indication of SATA command activity. The SGPIO group interfaces with an external controller chip that fetches and serializes the data for driving across the SGPIO bus. The output signals then control the LEDs. This feature is only valid in AHCI/RAID mode.
Note:
Intel does not validate all possible usage cases of this feature. Customers should validate their specific design implementation on their own platforms.
5.16.11.1
Mechanism
The enclosure management for SATA Controller 1 (Device 31: Function 2) involves sending messages that control LEDs in the enclosure. The messages for this function are stored after the normal registers in the AHCI BAR, at Offset 580h bytes for the PCH from the beginning of the AHCI BAR as specified by the EM_LOC global register (Section 14.4.1.8). Software creates messages for transmission in the enclosure management message buffer. The data in the message buffer should not be changed if CTL.TM bit is set by software to transmit an update message. Software should only update the message buffer when CTL.TM bit is cleared by hardware otherwise the message transmitted will be indeterminate. Software then writes a register to cause hardware to transmit the message or take appropriate action based on the message content. The software should only create message types supported by the controller, which is LED messages for the PCH. If the software creates other non LED message types (such as, SAF-TE, SES-2), the SGPIO interface may hang and the result is indeterminate.
Datasheet
207
Functional Description
During reset all SGPIO pins will be in tri-state. The interface will continue to be in tristate after reset until the first transmission occurs when software programs the message buffer and sets the transmit bit CTL.TM. The SATA Host controller will initiate the transmission by driving SCLOCK and at the same time drive the SLOAD to 0 prior to the actual bit stream transmission. The Host will drive SLOAD low for at least 5 SCLOCK then only start the bit stream by driving the SLOAD to high. SLOAD will be driven high for 1 SCLOCK follow by vendor specific pattern that is default to 0000 if software has yet to program the value. A total of 21-bit stream from 7 ports (Port0, Port1, Port2, Port3, Port4 Port5 and Port6) of 3-bit per port LED message will be transmitted on SDATAOUT0 pin after the SLOAD is driven high for 1 SCLOCK. Only 3 ports (Port4, Port5 and Port6) of 9 bit total LED message follow by 12 bits of tri-state value will be transmitted out on SDATAOUT1 pin. All the default LED message values will be high prior to software setting them, except the Activity LED message that is configured to be hardware driven that will be generated based on the activity from the respective port. All the LED message values will be driven to 1 for the port that is unimplemented as indicated in the Port Implemented register regardless of the software programmed value through the message buffer. There are 2 different ways of resetting the PCHs SGPIO interface, asynchronous reset and synchronous reset. Asynchronous reset is caused by platform reset to cause the SGPIO interface to be tri-state asynchronously. Synchronous reset is caused by setting the CTL.RESET bit, clearing the GHC.AE bit or HBA reset, where Host Controller will complete the existing full bit stream transmission then only tri-state all the SGPIO pins. After the reset, both synchronous and asynchronous, the SGPIO pins will stay tristated. Note: The PCH Host Controller does not ensure that it will cause the target SGPIO device or controller to be reset. Software is responsible to keep the PCH SGPIO interface in tristate for 2 second to cause a reset on the target of the SGPIO interface.
5.16.11.2
Message Format
Messages shall be constructed with a one DWord header that describes the message to be sent followed by the actual message contents. The first DWord shall be constructed as follows:
Description
Message Type (MTYPE): Specifies the type of the message. The message types are: 27:24 0h 1h 2h 3h = = = = LED SAF-TE SES-2 SGPIO (register based interface)
All other values reserved Data Size (DSIZE): Specifies the data size in bytes. If the message (enclosure services command) has a data buffer that is associated with it that is transferred, the size of that data buffer is specified in this field. If there is no separate data buffer, this field shall have a value of 0. The data directly follows the message in the message buffer. For the PCH, this value should always be 0. Message Size (MSIZE): Specifies the size of the message in bytes. The message size does not include the one DWord header. A value of 0 is invalid. For the PCH, the message size is always 4 bytes. Reserved
23:16
15:8 7:0
208
Datasheet
Functional Description
The SAF-TE, SES-2, and SGPIO message formats are defined in the corresponding specifications, respectively. The LED message type is defined in Section 5.16.11.3. It is the responsibility of software to ensure the content of the message format is correct. If the message type is not programmed as 'LED' for this controller, the controller shall not take any action to update its LEDs. Note that for LED message type, the message size is always consisted of 4 bytes.
5.16.11.3
Datasheet
209
Functional Description
5.16.11.4
Figure 5-9.
SGPIO Waveform
Serial Data transmitted over the SGPIO Interface
210
Datasheet
Functional Description
5.16.12
External SATA
The PCH supports external SATA. External SATA uses the SATA interface outside of the system box. The usage model for this feature must comply with the Serial ATA II Cables and Connectors Volume 2 Gold specification at www.sata-io.org. Intel validates two configurations: 1. The cable-up solution involves an internal SATA cable that connects to the SATA motherboard connector and spans to a back panel PCI bracket with an eSATA connector. A separate eSATA cable is required to connect an eSATA device. 2. The back-panel solution involves running a trace to the I/O back panel and connecting a device using an external SATA connector on the board.
5.17
5.17.1
Timer Accuracy
1. The timers are accurate over any 1 ms period to within 0.05% of the time specified in the timer resolution fields. 2. Within any 100 microsecond period, the timer reports a time that is up to two ticks too early or too late. Each tick is less than or equal to 100 ns, so this represents an error of less than 0.2%. 3. The timer is monotonic. It does not return the same value on two consecutive reads (unless the counter has rolled over and reached the same value). The main counter is clocked by the 14.31818 MHz clock, synchronized into the 66.666 MHz domain. This results in a non-uniform duty cycle on the synchronized clock, but does have the correct average period. The accuracy of the main counter is as accurate as the 14.31818 MHz clock.
Datasheet
211
Functional Description
5.17.2
Interrupt Mapping
Mapping Option #1 (Legacy Replacement Option)
In this case, the Legacy Replacement Rout bit (LEG_RT_CNF) is set. This forces the mapping found in Table 5-38.
NOTE: The Legacy Option does not preclude delivery of IRQ0/IRQ8 using direct FSB interrupt messages.
5.17.3
212
Datasheet
Functional Description
Periodic Mode
Timer 0 is the only timer that supports periodic mode. See Section 2.3.9.2.2 of the IAPC HPET Specification for a description of this mode. The following usage model is expected: 1. Software clears the ENABLE_CNF bit to prevent any interrupts. 2. Software Clears the main counter by writing a value of 00h to it. 3. Software sets the TIMER0_VAL_SET_CNF bit. 4. Software writes the new value in the TIMER0_COMPARATOR_VAL register. 5. Software sets the ENABLE_CNF bit to enable interrupts. The Timer 0 Comparator Value register cannot be programmed reliably by a single 64-bit write in a 32-bit environment except if only the periodic rate is being changed during run-time. If the actual Timer 0 Comparator Value needs to be reinitialized, then the following software solution will always work regardless of the environment: 1. Set TIMER0_VAL_SET_CNF bit. 2. Set the lower 32 bits of the Timer0 Comparator Value register. 3. Set TIMER0_VAL_SET_CNF bit. 4. Set the upper 32 bits of the Timer0 Comparator Value register.
5.17.4
5.17.5
Interrupt Levels
Interrupts directed to the internal 8259s are active high. See Section 5.9 for information regarding the polarity programming of the I/O APIC for detecting internal interrupts. If the interrupts are mapped to the 8259 or I/O APIC and set for level-triggered mode, they can be shared with PCI interrupts. They may be shared although its unlikely for the operating system to attempt to do this. If more than one timer is configured to share the same IRQ (using the TIMERn_INT_ROUT_CNF fields), then the software must configure the timers to leveltriggered mode. Edge-triggered interrupts cannot be shared.
Datasheet
213
Functional Description
5.17.6
Handling Interrupts
If each timer has a unique interrupt and the timer has been configured for edgetriggered mode, then there are no specific steps required. No read is required to process the interrupt. If a timer has been configured to level-triggered mode, then its interrupt must be cleared by the software. This is done by reading the interrupt status register and writing a 1 back to the bit position for the interrupt to be cleared. Independent of the mode, software can read the value in the main counter to see how time has passed between when the interrupt was generated and when it was first serviced. If Timer 0 is set up to generate a periodic interrupt, the software can check to see how much time remains until the next interrupt by checking the timer value register.
5.17.7
Note:
On a 64-bit platform, if software attempts a 64 bit read of the 64-bit counter, software must be aware that some platforms may split the 64 bit read into two 32 bit reads. The read maybe inaccurate if the low 32 bits roll over between the high and low reads.
214
Datasheet
Functional Description
5.18
5.18.1
EHC Initialization
The following descriptions step through the expected PCH Enhanced Host Controller (EHC) initialization sequence in chronological order, beginning with a complete power cycle in which the suspend well and core well have been off.
5.18.1.1
BIOS Initialization
BIOS performs a number of platform customization steps after the core well has powered up. Contact your Intel Field Representative for additional PCH BIOS information.
5.18.1.2
Driver Initialization
See Chapter 4 of the Enhanced Host Controller Interface Specification for Universal Serial Bus, Revision 1.0.
5.18.1.3
EHC Resets
In addition to the standard PCH hardware resets, portions of the EHC are reset by the HCRESET bit and the transition from the D3HOT device power management state to the D0 state. The effects of each of these resets are:
Reset
Does Reset Memory space registers except Structural Parameters (which is written by BIOS).
Comments The HCRESET must only affect registers that the EHCI driver controls. PCI Configuration space and BIOS-programmed parameters can not be reset. The D3-to-D0 transition must not cause wake information (suspend well) to be lost. It also must not clear BIOSprogrammed registers because BIOS may not be invoked following the D3-to-D0 transition.
Configuration registers.
Software writes the Device Power State from D3HOT (11b) to D0 (00b).
If the detailed register descriptions give exceptions to these rules, those exceptions override these rules. This summary is provided to help explain the reasons for the reset policies.
5.18.2
Datasheet
215
Functional Description
5.18.3
5.18.4
5.18.5
Packet Formats
See Chapter 8 of the Universal Serial Bus Specification, Revision 2.0. The PCH EHCI allows entrance to USB test modes, as defined in the USB 2.0 specification, including Test J, Test Packet, etc. However note that the PCH Test Packet test mode interpacket gap timing may not meet the USB 2.0 specification.
5.18.6
216
Datasheet
Functional Description
5.18.6.1
5.18.7
5.18.7.1
5.18.7.2
Suspend Feature
The Enhanced Host Controller Interface (EHCI) For Universal Serial Bus Specification, Section 4.3 describes the details of Port Suspend and Resume.
Datasheet
217
Functional Description
5.18.7.3
5.18.7.4
5.18.8
218
Datasheet
Functional Description
5.18.9
5.18.9.1
Theory of Operation
There are two operational modes for the USB debug port: 1. Mode 1 is when the USB port is in a disabled state from the viewpoint of a standard host controller driver. In Mode 1, the Debug Port controller is required to generate a keepalive packets less than 2 ms apart to keep the attached debug device from suspending. The keepalive packet should be a standalone 32-bit SYNC field. 2. Mode 2 is when the host controller is running (that is, host controllers Run/Stop# bit is 1). In Mode 2, the normal transmission of SOF packets will keep the debug device from suspending.
Behavioral Rules
1. In both modes 1 and 2, the Debug Port controller must check for software requested debug transactions at least every 125 microseconds. 2. If the debug port is enabled by the debug driver, and the standard host controller driver resets the USB port, USB debug transactions are held off for the duration of the reset and until after the first SOF is sent. 3. If the standard host controller driver suspends the USB port, then USB debug transactions are held off for the duration of the suspend/resume sequence and until after the first SOF is sent. 4. The ENABLED_CNT bit in the debug register space is independent of the similar port control bit in the associated Port Status and Control register.
Datasheet
219
Functional Description
Table 5-39 shows the debug port behavior related to the state of bits in the debug registers as well as bits in the associated Port Status and Control register. Table 5-39. Debug Port Behavior
OWNER_CNT 0 1 ENABLED_CT X 0 Port Enable X X Run / Stop X X Suspend X X Debug Port Behavior Debug port is not being used. Normal operation. Debug port is not being used. Normal operation. Debug port in Mode 1. SYNC keepalives sent plus debug traffic Debug port in Mode 2. SOF (and only SOF) is sent as keepalive. Debug traffic is also sent. Note that no other normal traffic is sent out this port, because the port is not enabled. Invalid. Host controller driver should never put controller into this state (enabled, not running and not suspended). Port is suspended. No debug traffic sent. Debug port in Mode 2. Debug traffic is interspersed with normal traffic. Port is suspended. No debug traffic sent.
220
Datasheet
Functional Description
5.18.9.1.1
OUT Transactions An Out transaction sends data to the debug device. It can occur only when the following are true: The debug port is enabled The debug software sets the GO_CNT bit The WRITE_READ#_CNT bit is set The sequence of the transaction is: 1. Software sets the appropriate values in the following bits: USB_ADDRESS_CNF USB_ENDPOINT_CNF DATA_BUFFER[63:0] TOKEN_PID_CNT[7:0] SEND_PID_CNT[15:8] DATA_LEN_CNT WRITE_READ#_CNT: (note: this will always be 1 for OUT transactions) GO_CNT: (note: this will always be 1 to initiate the transaction) 2. The debug port controller sends a token packet consisting of: SYNC TOKEN_PID_CNT field USB_ADDRESS_CNT field USB_ENDPOINT_CNT field 5-bit CRC field 3. After sending the token packet, the debug port controller sends a data packet consisting of: SYNC SEND_PID_CNT field The number of data bytes indicated in DATA_LEN_CNT from the DATA_BUFFER 16-bit CRC NOTE: A DATA_LEN_CNT value of 0 is valid in which case no data bytes would be included in the packet. 4. After sending the data packet, the controller waits for a handshake response from the debug device: If a handshake is received, the debug port controller: a. Places the received PID in the RECEIVED_PID_STS field b. Resets the ERROR_GOOD#_STS bit c. Sets the DONE_STS bit If no handshake PID is received, the debug port controller: a. Sets the EXCEPTION_STS field to 001b b. Sets the ERROR_GOOD#_STS bit c. Sets the DONE_STS bit
Datasheet
221
Functional Description
5.18.9.1.2
IN Transactions An IN transaction receives data from the debug device. It can occur only when the following are true: The debug port is enabled The debug software sets the GO_CNT bit The WRITE_READ#_CNT bit is reset The sequence of the transaction is: 1. Software sets the appropriate values in the following bits: USB_ADDRESS_CNF USB_ENDPOINT_CNF TOKEN_PID_CNT[7:0] DATA_LEN_CNT WRITE_READ#_CNT: (note: this will always be 0 for IN transactions) GO_CNT: (note: this will always be 1 to initiate the transaction) 2. The debug port controller sends a token packet consisting of: SYNC TOKEN_PID_CNT field USB_ADDRESS_CNT field USB_ENDPOINT_CNT field 5-bit CRC field. 3. After sending the token packet, the debug port controller waits for a response from the debug device. If a response is received: The received PID is placed into the RECEIVED_PID_STS field Any subsequent bytes are placed into the DATA_BUFFER The DATA_LEN_CNT field is updated to show the number of bytes that were received after the PID. 4. If a valid packet was received from the device that was one byte in length (indicating it was a handshake packet), then the debug port controller: Resets the ERROR_GOOD#_STS bit Sets the DONE_STS bit 5. If a valid packet was received from the device that was more than one byte in length (indicating it was a data packet), then the debug port controller: Transmits an ACK handshake packet Resets the ERROR_GOOD#_STS bit Sets the DONE_STS bit 6. If no valid packet is received, then the debug port controller: Sets the EXCEPTION_STS field to 001b Sets the ERROR_GOOD#_STS bit Sets the DONE_STS bit.
222
Datasheet
Functional Description
5.18.9.1.3
Debug Software
Datasheet
223
Functional Description
5.18.10
EHCI Caching
EHCI Caching is a power management feature in the USB (EHCI) host controllers which enables the controller to execute the schedules entirely in cache and eliminates the need for the DMA engine to access memory when the schedule is idle. EHCI caching allows the processor to maintain longer C-state residency times and provides substantial system power savings.
5.18.11
5.18.12
5.18.12.1
FLR Steps
5.18.12.1.1 FLR Initialization 1. A FLR is initiated by software writing a 1 to the Initiate FLR bit. 2. All subsequent requests targeting the Function will not be claimed and will be Master Abort Immediate on the bus. This includes any configuration, I/O or Memory cycles, however, the Function shall continue to accept completions targeting the Function. 5.18.12.1.2 FLR Operation The Function will Reset all configuration, I/O and memory registers of the Function except those indicated otherwise and reset all internal states of the Function to the default or initial condition. 5.18.12.1.3 FLR Completion The Initiate FLR bit is reset (cleared) when the FLR reset is completed. This bit can be used to indicate to the software that the FLR reset is completed. Note: From the time Initiate FLR bit is written to 1, software must wait at least 100 ms before accessing the function.
224
Datasheet
Functional Description
5.18.13
Datasheet
225
Functional Description
5.19
5.19.1
Figure 5-10. EHCI with USB 2.0 with Rate Matching Hub
5.19.2
Architecture
A hub consists of three components: the Hub Repeater, the Hub Controller, and the Transaction Translator. 1. The Hub Repeater is responsible for connectivity setup and tear-down. It also supports exception handling, such as bus fault detection and recovery and connect/ disconnect detect. 2. The Hub Controller provides the mechanism for host-to-hub communication. Hubspecific status and control commands permit the host to configure a hub and to monitor and control its individual downstream facing ports. 3. The Transaction Translator (TT) responds to high-speed split transactions and translates them to full-/low-speed transactions with full-/low-speed devices attached on downstream facing ports. There is 1 TT per RMH in the PCH. See chapter 11 of the USB 2.0 Specification for more details on the architecture of the hubs.
226
Datasheet
Functional Description
5.20
5.20.1
Host Controller
The SMBus host controller is used to send commands to other SMBus slave devices. Software sets up the host controller with an address, command, and, for writes, data and optional PEC; and then tells the controller to start. When the controller has finished transmitting data on writes, or receiving data on reads, it generates an SMI# or interrupt, if enabled. The host controller supports 8 command protocols of the SMBus interface (see System Management Bus (SMBus) Specification, Version 2.0): Quick Command, Send Byte, Receive Byte, Write Byte/Word, Read Byte/Word, Process Call, Block Read/Write, Block WriteBlock Read Process Call, and Host Notify. The SMBus host controller requires that the various data and command fields be setup for the type of command to be sent. When software sets the START bit, the SMBus Host controller performs the requested transaction, and interrupts the processor (or generates an SMI#) when the transaction is completed. Once a START command has been issued, the values of the active registers (Host Control, Host Command, Transmit Slave Address, Data 0, Data 1) should not be changed or read until the interrupt status message (INTR) has been set (indicating the completion of the command). Any register values needed for computation purposes should be saved prior to issuing of a new command, as the SMBus host controller updates all registers while completing the new command.
Datasheet
227
Functional Description
The PCH supports the System Management Bus (SMBus) Specification, Version 2.0. Slave functionality, including the Host Notify protocol, is available on the SMBus pins. The SMLink and SMBus signals can be tied together externally depending on TCO mode used. See Section 5.14.2 for more details. Using the SMB host controller to send commands to the PCH SMB slave port is not supported.
5.20.1.1
Command Protocols
In all of the following commands, the Host Status Register (offset 00h) is used to determine the progress of the command. While the command is in operation, the HOST_BUSY bit is set. If the command completes successfully, the INTR bit will be set in the Host Status Register. If the device does not respond with an acknowledge, and the transaction times out, the DEV_ERR bit is set. If software sets the KILL bit in the Host Control Register while the command is running, the transaction will stop and the FAILED bit will be set.
Quick Command
When programmed for a Quick Command, the Transmit Slave Address Register is sent. The PEC byte is never appended to the Quick Protocol. Software should force the PEC_EN bit to 0 when performing the Quick Command. Software must force the I2C_EN bit to 0 when running this command. See section 5.5.1 of the System Management Bus (SMBus) Specification, Version 2.0 for the format of the protocol.
Write Byte/Word
The first byte of a Write Byte/Word access is the command code. The next 1 or 2 bytes are the data to be written. When programmed for a Write Byte/Word command, the Transmit Slave Address, Device Command, and Data0 Registers are sent. In addition, the Data1 Register is sent on a Write Word command. Software must force the I2C_EN bit to 0 when running this command. See section 5.5.4 of the System Management Bus (SMBus) Specification, Version 2.0 for the format of the protocol.
Read Byte/Word
Reading data is slightly more complicated than writing data. First the PCH must write a command to the slave device. Then it must follow that command with a repeated start condition to denote a read from that device's address. The slave then returns 1 or 2 bytes of data. Software must force the I2C_EN bit to 0 when running this command. When programmed for the read byte/word command, the Transmit Slave Address and Device Command Registers are sent. Data is received into the DATA0 on the read byte, and the DAT0 and DATA1 registers on the read word. See section 5.5.5 of the System Management Bus (SMBus) Specification, Version 2.0 for the format of the protocol.
228
Datasheet
Functional Description
Process Call
The process call is so named because a command sends data and waits for the slave to return a value dependent on that data. The protocol is simply a Write Word followed by a Read Word, but without a second command or stop condition. When programmed for the Process Call command, the PCH transmits the Transmit Slave Address, Host Command, DATA0 and DATA1 registers. Data received from the device is stored in the DATA0 and DATA1 registers. The Process Call command with I2C_EN set and the PEC_EN bit set produces undefined results. Software must force either I2C_EN or PEC_EN to 0 when running this command. See section 5.5.6 of the System Management Bus (SMBus) Specification, Version 2.0 for the format of the protocol. Note: Note: For process call command, the value written into bit 0 of the Transmit Slave Address Register (SMB I/O register, offset 04h) needs to be 0. If the I2C_EN bit is set, the protocol sequence changes slightly: the Command Code (bits 18:11 in the bit sequence) are not sent - as a result, the slave will not acknowledge (bit 19 in the sequence).
Block Read/Write
The PCH contains a 32-byte buffer for read and write data which can be enabled by setting bit 1 of the Auxiliary Control register at offset 0Dh in I/O space, as opposed to a single byte of buffering. This 32-byte buffer is filled with write data before transmission, and filled with read data on reception. In the PCH, the interrupt is generated only after a transmission or reception of 32 bytes, or when the entire byte count has been transmitted/received. Note: When operating in I2C mode (I2C_EN bit is set), the PCH will never use the 32-byte buffer for any block commands. The byte count field is transmitted but ignored by the PCH as software will end the transfer after all bytes it cares about have been sent or received. For a Block Write, software must either force the I2C_EN bit or both the PEC_EN and AAC bits to 0 when running this command. The block write begins with a slave address and a write condition. After the command code the PCH issues a byte count describing how many more bytes will follow in the message. If a slave had 20 bytes to send, the first byte would be the number 20 (14h), followed by 20 bytes of data. The byte count may not be 0. A Block Read or Write is allowed to transfer a maximum of 32 data bytes. When programmed for a block write command, the Transmit Slave Address, Device Command, and Data0 (count) registers are sent. Data is then sent from the Block Data Byte register; the total data sent being the value stored in the Data0 Register. On block read commands, the first byte received is stored in the Data0 register, and the remaining bytes are stored in the Block Data Byte register. See section 5.5.7 of the System Management Bus (SMBus) Specification, Version 2.0 for the format of the protocol. Note: For Block Write, if the I2C_EN bit is set, the format of the command changes slightly. The PCH will still send the number of bytes (on writes) or receive the number of bytes (on reads) indicated in the DATA0 register. However, it will not send the contents of the DATA0 register as part of the message. Also, the Block Write protocol sequence changes slightly: the Byte Count (bits 27:20 in the bit sequence) are not sent - as a result, the slave will not acknowledge (bit 28 in the sequence).
Datasheet
229
Functional Description
I2C Read
This command allows the PCH to perform block reads to certain I2C devices, such as serial E2PROMs. The SMBus Block Read supports the 7-bit addressing mode only. However, this does not allow access to devices using the I2C Combined Format that has data bytes after the address. Typically these data bytes correspond to an offset (address) within the serial memory chips. Note: This command is supported independent of the setting of the I2C_EN bit. The I2C Read command with the PEC_EN bit set produces undefined results. Software must force both the PEC_EN and AAC bit to 0 when running this command. For I2C Read command, the value written into bit 0 of the Transmit Slave Address Register (SMB I/O register, offset 04h) needs to be 0. The format that is used for the command is shown in Table 5-40. Table 5-40. I2C Block Read
Bit 1 8:2 9 10 18:11 19 20 27:21 28 29 37:30 38 46:39 47 Start Slave Address7 bits Write Acknowledge from slave Send DATA1 register Acknowledge from slave Repeated Start Slave Address7 bits Read Acknowledge from slave Data byte 1 from slave8 bits Acknowledge Data byte 2 from slave8 bits Acknowledge Data bytes from slave / Acknowledge Data byte N from slave8 bits NOT Acknowledge Stop Description
The PCH will continue reading data from the peripheral until the NAK is received.
230
Datasheet
Functional Description
5.20.2
Bus Arbitration
Several masters may attempt to get on the bus at the same time by driving the SMBDATA line low to signal a start condition. The PCH continuously monitors the SMBDATA line. When the PCH is attempting to drive the bus to a 1 by letting go of the SMBDATA line, and it samples SMBDATA low, then some other master is driving the bus and the PCH will stop transferring data. If the PCH sees that it has lost arbitration, the condition is called a collision. The PCH will set the BUS_ERR bit in the Host Status Register, and if enabled, generate an interrupt or SMI#. The processor is responsible for restarting the transaction. When the PCH is a SMBus master, it drives the clock. When the PCH is sending address or command as an SMBus master, or data bytes as a master on writes, it drives data relative to the clock it is also driving. It will not start toggling the clock until the start or stop condition meets proper setup and hold time. The PCH will also ensure minimum time between SMBus transactions as a master.
Note:
The PCH supports the same arbitration protocol for both the SMBus and the System Management (SMLink) interfaces.
Datasheet
231
Functional Description
5.20.3
5.20.3.1
Bus Timing
Clock Stretching
Some devices may not be able to handle their clock toggling at the rate that the PCH as an SMBus master would like. They have the capability of stretching the low time of the clock. When the PCH attempts to release the clock (allowing the clock to go high), the clock will remain low for an extended period of time. The PCH monitors the SMBus clock line after it releases the bus to determine whether to enable the counter for the high time of the clock. While the bus is still low, the high time counter must not be enabled. Similarly, the low period of the clock can be stretched by an SMBus master if it is not ready to send or receive data.
5.20.3.2
5.20.4
Interrupts / SMI#
The PCH SMBus controller uses PIRQB# as its interrupt pin. However, the system can alternatively be set up to generate SMI# instead of an interrupt, by setting the SMBUS_SMI_EN bit (Device 31:Function 0:Offset 40h:bit 1). Table 5-42 and Table 5-43 specify how the various enable bits in the SMBus function control the generation of the interrupt, Host and Slave SMI, and Wake internal signals. The rows in the tables are additive, which means that if more than one row is true for a particular scenario then the Results for all of the activated rows will occur.
Event
Result
232
Datasheet
Functional Description
Table 5-42. Enables for SMBus Slave Write and SMBus Host Events
Event INTREN (Host Control I/O Register, Offset 02h, Bit 0) SMB_SMI_EN (Host Configuration Register, D31:F3:Offset 40h, Bit1) Event Wake generated when asleep. Slave SMI# generated when awake (SMBUS_SMI_STS). Slave SMI# generated when in the S0 state (SMBUS_SMI_STS) None Interrupt generated Host SMI# generated
Slave Write to Wake/ SMI# Command Slave Write to SMLINK_SLAVE_SMI Command Any combination of Host Status Register [4:1] asserted
X 0 1 1
X X 0 1
Result
5.20.5
SMBALERT#
SMBALERT# is multiplexed with GPIO[11]. When enable and the signal is asserted, the PCH can generate an interrupt, an SMI#, or a wake event from S1S5.
5.20.6
Datasheet
233
Functional Description
5.20.7
Note:
The external microcontroller should not attempt to access the PCH SMBus slave logic until either: 800 milliseconds after both: RTCRST# is high and RSMRST# is high, OR The PLTRST# de-asserts If a master leaves the clock and data bits of the SMBus interface at 1 for 50 s or more in the middle of a cycle, the PCH slave logic's behavior is undefined. This is interpreted as an unexpected idle and should be avoided when performing management activities to the slave logic.
Note:
When an external microcontroller accesses the SMBus Slave Interface over the SMBus a translation in the address is needed to accommodate the least significant bit used for read/write control. For example, if the PCH slave address (RCV_SLVA) is left at 44h (default), the external micro controller would use an address of 88h/89h (write/read).
5.20.7.1
234
Datasheet
Functional Description
NOTE: The external microcontroller is responsible to make sure that it does not update the contents of the data byte registers until they have been read by the system processor. The PCH overwrites the old value with any new value received. A race condition is possible where the new value is being written to the register just at the time it is being read. The PCH will not attempt to cover this race condition (that is, unpredictable results in this case).
Description
WAKE/SMI#. This command wakes the system if it is not already awake. If system is already awake, an SMI# is generated. NOTE: The SMB_WAK_STS bit will be set by this command, even if the system is already awake. The SMI handler should then clear this bit. Unconditional Powerdown. This command sets the PWRBTNOR_STS bit, and has the same effect as the Powerbutton Override occurring. HARD RESET WITHOUT CYCLING: This command causes a hard reset of the system (does not include cycling of the power supply). This is equivalent to a write to the CF9h register with bits 2:1 set to 1, but bit 3 set to 0. HARD RESET SYSTEM. This command causes a hard reset of the system (including cycling of the power supply). This is equivalent to a write to the CF9h register with bits 3:1 set to 1. Disable the TCO Messages. This command will disable the PCH from sending Heartbeat and Event messages (as described in Section 5.14). Once this command has been executed, Heartbeat and Event message reporting can only be reenabled by assertion and de-assertion of the RSMRST# signal. WD RELOAD: Reload watchdog timer. Reserved SMLINK_SLV_SMI. When the PCH detects this command type while in the S0 state, it sets the SMLINK_SLV_SMI_STS bit (see Section 13.9.5). This command should only be used if the system is in an S0 state. If the message is received during S1S5 states, the PCH acknowledges it, but the SMLINK_SLV_SMI_STS bit does not get set. NOTE: It is possible that the system transitions out of the S0 state at the same time that the SMLINK_SLV_SMI command is received. In this case, the SMLINK_SLV_SMI_STS bit may get set but not serviced before the system goes to sleep. Once the system returns to S0, the SMI associated with this bit would then be generated. Software must be able to handle this scenario. Reserved
6 7
9FFh
Datasheet
235
Functional Description
5.20.7.2
236
Datasheet
Functional Description
7 6 7 8 9 A B C D E F 10hFFh 7:0 7:0 7:0 7:0 7:0 7:0 7:0 7:0 7:0 7:0 7:0
Datasheet
237
Functional Description
5.20.7.2.1
Behavioral Notes According to SMBus protocol, Read and Write messages always begin with a Start bit Address Write bit sequence. When the PCH detects that the address matches the value in the Receive Slave Address register, it will assume that the protocol is always followed and ignore the Write bit (bit 9) and signal an Acknowledge during bit 10. In other words, if a Start AddressRead occurs (which is illegal for SMBus Read or Write protocol), and the address matches the PCHs Slave Address, the PCH will still grab the cycle. Also according to SMBus protocol, a Read cycle contains a Repeated StartAddressRead sequence beginning at bit 20. Once again, if the Address matches the PCHs Receive Slave Address, it will assume that the protocol is followed, ignore bit 28, and proceed with the Slave Read cycle.
Note:
An external microcontroller must not attempt to access the PCHs SMBus Slave logic until at least 1 second after both RTCRST# and RSMRST# are de-asserted (high).
5.20.7.3
5.20.7.4
Note:
Host software must always clear the HOST_NOTIFY_STS bit after completing any necessary reads of the address and data registers. Table 5-48 shows the Host Notify format.
238
Datasheet
Functional Description
18 19 27:20 28 36:29 37 38
UnusedAlways 0 ACK Data Byte Low8 bits ACK Data Byte High8 bits ACK Stop
External Master PCH External Master PCH External Master PCH External Master
Datasheet
239
Functional Description
5.21
5.21.1
Thermal Management
Thermal Sensor
The PCH incorporates one on-die Digital thermal sensor (DTS) for thermal management. The thermal sensor is used for Intel Quiet System Technology (Intel QST). The QST firmware can internally access the temperature measured by the sensors and use the data as a factor to determine how to control the fans. This thermal sensor is located near the DMI interface. The on-die thermal sensor is placed as close as possible to the hottest on-die location to reduce thermal gradients and to reduce the error on the sensor trip thresholds. The thermal Sensor trip points may be programmed to generate various interrupts including SCI, SMI, PCI and other General Purpose events.
5.21.1.1
240
Datasheet
Functional Description
5.21.1.1.1
Recommended Programming for Available Trip Points There may be a 2 C offset due to thermal gradient between the hot-spot and the location of the thermal sensor. Trip points should be programmed to account for this temperature offset between the hot-spot Tj,max and the thermal sensor. Aux Trip Points should be programmed for software and firmware control using interrupts. Hot Trip Point should be set to throttle at 108 C (Tj,max) due to DTS trim accuracy adjustments. Hot trip points should also be programmed for a software response. Catastrophic Trip Point should be set to halt operation to avoid maximum Tj of about 120 C.
Note:
Crossing a trip point in either direction may generate several types of interrupts. Each trip point has a register that can be programmed to select the type of interrupt to be generated. Crossing a trip point is implemented as edge detection on each trip point to generate the interrupts. Thermal Sensor Accuracy (Taccuracy) Taccuracy for the PCH is 5 C in the temperature range 90 C to 120 C. Taccuracy is 10 C for temperatures from 45 C 90 C. The PCH may not operate above +108 C. This value is based on product characterization and is not ensured by manufacturing test. Software has the ability to program the Tcat, Thot, and Taux trip points, but these trip points should be selected with consideration for the thermal sensor accuracy and the quality of the platform thermal solution. Overly conservative (unnecessarily low) temperature settings may unnecessarily degrade performance due to frequent throttling, while overly aggressive (dangerously high) temperature settings may fail to protect the part against permanent thermal damage.
5.21.1.1.2
5.21.2
Note:
To enable Thermal Reporting, the Thermal Data Reporting enable and processor/PCH/ DIMM temperature read enables have to be set in the Thermal Reporting Control (TRC) Register (See Section 22.2 for details on the register) There are 2 uses for the PCH's thermal reporting capability: 1. To provide system thermal data to an external controller. The controller can manage the fans and other cooling elements based on this data. In addition, the PCH can be programmed by setting appropriate bits in the Alert Enable (AE) Register (See Section 22.2 for details on this register) to alert the controller when a device has gone outside of its temperature limits. The alert causes the assertion of the PCH TEMP_ALERT# (SATA5GP/GPIO49/TEMP_ALERT#) signal. See Section 5.21.2.6 for more details. 2. To provide an interface between the external controller and host software. This software interface has no direct affect on the PCH's thermal collection. It is strictly a software interface to pass information or data.
Datasheet
241
Functional Description
The PCH responds to thermal requests only when the system is in S0 or S1. Once the PCH has been programmed, it will start responding to a request while the system is in S0 or S1. To implement this thermal reporting capability, the platform is required to have appropriate Intel ME firmware, BIOS support, and compatible devices that support the SMBus protocol.
5.21.2.1
Supported Addresses
The PCH supports 2 addresses: I2C Address for writes and Block Read Address for reads. These addresses need to be distinct. The two addresses may be fixed by the external controller, or programmable within the controller. The addresses used by the PCH are completely programmable.
5.21.2.1.1
I2C Address This address is used for writes to the PCH. The address is set by soft straps which are values stored in SPI flash and are defined by the OEM. The address can be set to any value the platform requires. This address supports all the writes listed in Table 5-49. SMBus reads by the external controller to this address are not allowed and result in indeterminate behavior.
5.21.2.1.2
Block Read Address This address is used for reads from the PCH. The address is set by soft straps or BIOS. It can be set to any value the platform requires. This address only supports SMBus Block Read command and not Byte or Word Read. The Block Read command is supported as defined in the SMBus 2.0 specification, with the command being 40h, and the byte count being provided by the PCH following the block read format in the SMBus specification. Writes are not allowed to this address, and result in indeterminate behavior. Packet Error Code (PEC) may be enabled or not, which is set up by BIOS.
242
Datasheet
Functional Description
5.21.2.2
Transaction
Write STS Register (See Note below) Write Processor Core Temp Limits Write Memory Controller/ Graphics Temp Limits Write PCH Temp Limits Write DIMM Temp Limits Write Processor Core Power Clamp
I2 C
41h
STS [47:40] Lower Limit [15:8] Lower Limit [7:0] Lower Limit [7:0] Lower Limit [7:0] Power Clamp [15:8]
STS [39:32] Lower Limit [7:0] Upper Limit [7:0] Upper Limit [7:0] Upper Limit [7:0] Power Clamp [7:0]
STS [15:8]
STS [7:0]
I2C
42h
4h
I2C
43h
2h
I2C
44h
2h
I2C
45h
2h
I2C
50h
2h
NOTE: The Status Register (STS register) is only writable by an external controller and readable by host SW. Whenever the controller writes to this register, an interrupt, if enabled by BIOS/OS, is sent to the host. The controller must always write a full 48 bits to update this register. Writes of anything other than 6 bytes result in indeterminate behavior. For bit definition of this register, see Section 22.2.26 and Section 22.2.29.
5.21.2.3
Datasheet
243
Functional Description
244
Datasheet
Functional Description
Byte 19:14
A controller that only wants the single highest temperature from the processor core and memory controller/graphics could read one byte. A 2-byte read would provide both the PCH and processor temperature. A device that wants each components temperature would do a 5-byte read and ignore the first byte. A device that also wants DIMM information would read 9 bytes. If an external controller wanted to read the Host status, it must read 20 bytes and ignore the first 14. A device can also read the energy data provided by the processor core by reading 14 bytes.
5.21.2.4
Datasheet
245
Functional Description
5.21.2.4.1
Processor Core Temperature The processor core temperature reading on SMLink1 is 16 bits as described in Table 5-51. The granularity is 1/64th degree.
The Top byte of the SMLink1 reported processor temperature (byte 3 in Table 5-53) represents the integer component of the data, while top 6 bits of byte 2 represents the fraction portion of the reported temperature. Bit[1] is unused and Bit[0] is used as an error flag. This interpretation of the SMLink1 reported temperature differs from the temperature stored in Core Temperature Value 1 (CTV1) register. See the CTV1 register in Section 22.2.17 for the interpretation of the fields. If the processor core polling has been disabled, then the value returned is 0000h. If there is an error when the PCH reads the data from the processor core, then bit 0 is set to 1. The data provided on the SMBus read and the Write Processor Core Temp Limits command use the format above for their data. 5.21.2.4.2 PCH, Memory Controller/Graphics, and DIMM Temperature The temperature readings for Bytes 01 and 48, which are the PCH, DIMM, and memory controller/graphics temperatures, are 8-bit unsigned values from 0255. The minimum granularity supported by the internal thermal sensor is 1 C. Thus, there are no fractional values for the PCH, memory controller/graphics, or DIMM temperatures. Note the sensors used within the components do not support values below 0 degrees, so this field is treated as 8 bits (0255) absolute and not 2's complement (-128 to 127). Devices that are not present or that are disabled will be set to 0h. Devices that have a failed reading (that is, the read from the device did not return any legal value) will be set to FFh. A failed reading means that the attempt to read that device returned a failure. The failure could have been from a bus failure or that the device itself had an internal failure. For instance, a system may only have one DIMM and it would report only that one value, and the values for the other DIMMs would all be 00h.
5.21.2.5
246
Datasheet
Functional Description
5.21.2.6
Note:
The TEMP_ALERT# assertion is only valid when PLTRST# is de-asserted. The controller should mask the state of this signal when PLTRST# is asserted. Since the controller may be powered even when the PCH and the rest of the platform are not, the signal may glitch as power is being asserted; thus, the controller should wait until PLTRST# has de-asserted before monitoring the signal.
Datasheet
247
Functional Description
5.21.2.6.1
Special Conditions The external controller should have a graceful means of handling the following: 1. TEMP_ALERT# asserts, and the controller reads PCH, but all temperature values are within limits. In this case, the controller should assume that by the time the controller could read the data, it had changed and moved back within the limits. 2. External controller writes new values to temperature limits, but TEMP_ALERT# is still asserted after several hundred msecs. When read, the values are back within limits. In this case, the controller should treat this as case where the temperature changed and caused TEMP_ALERT# assertion, and then changed again to be back within limits. 3. There is the case where the external controller writes an update to the limit register, while the PCH is collecting the thermal information and updating the thermal registers. The limit change will only take affect when the write completes and the Intel ME can process this change. If the Intel ME is already in the process of collecting data and doing the compares, then it will continue to use the old limits during this round of compares, and then use the new limits in the next compare window. 4. Each SMBus write to change the limits is an atomic operation, but is distinct in itself. Therefore the external controller could write PCH limit, and then write memory controller/graphics limit. In the middle of those 2 writes, the thermal collecting procedure could be called by the Intel ME, so that the comparisons for the limits are done with the new PCH limits but the old memory controller/graphics limits.
Note:
The limit writes are done when the SMBus write is complete; therefore, the limits are updated atomically with respect to the thermal updates and compares. There is never a case where the compares and the thermal update are interrupted in the middle by the write of new limits. The thermal updates and compares are done as one noninterruptible routine, and then the limit writes would change the limit value outside of that routine.
5.21.2.7
BIOS Set Up
For the PCH to properly report temperature and enable alerts, the BIOS must configure the PCH at boot or from suspend/resume state by writing the following information to the PCH MMIO space. This information is NOT configurable using the external controller. Enables for each of the 4 possible thermal alerts (Processor core, Memory Controller/Graphics, PCH and DIMM). Note that each DIMM is enabled individually. Enables for reading DIMM, Processor Core, Memory Controller/Graphics, and PCH temperatures. Note that each can be enabled individually. SMBus address to use for each DIMM. Setting up the temperature calculation equations.
248
Datasheet
Functional Description
5.21.2.8
SMBus Rules
The PCH may NACK an incoming SMBus transaction. In certain cases the PCH will NACK the address, and in other cases it will NACK the command depending on internal conditions (such as, errors, busy conditions). Given that most of the cases are due to internal conditions, the external controller must alias a NACK of the command and a NACK of the address to the same behavior. The controller must not try to make any determination of the reason for the NACK, based on the type of NACK (command vs. address). The PCH will NACK when it is enabled but busy. The external controller is required to retry up to 3 times when they are NACK'ed to determine if the FW is busy with a data update. When the data values are being updated by the Intel ME, it will force this NACK to occur so that the data is atomically updated to the external controller. In reality if there is a NACK because of the PCH being busy, in almost all cases the next read will succeed since the update internally takes very little time. The only long delay where there can be a NACK is if the internal Intel ME engine is reset. This is due to some extreme error condition and is therefore rare. In this case the NACK may occur for up to 30 seconds. After that, the external controller must assume that the PCH will never return good data. Even in the best of cases, when this internal reset occurs, it will always be a second or 2 to re-enable responding.
5.21.2.8.1
During Block Read On the Block Read, the PCH will respect the NACK and Stop indications from the external controller, but will consider this an error case. It will recover from this case and correctly handle the next SMBus request. The PCH will honor STOP during the block read command and cease providing data. On the next Block Read, the data will start with byte 0 again. However, this is not a recommended usage except for 'emergency cases'. In general the external controller should read the entire length of data that was originally programmed.
5.21.2.8.2
Power On On the Block Read, the PCH will respect the NACK and Stop indications from the external controller, but will consider this an error case. It will recover from this case and correctly handle the next SMBus request. The PCH will honor STOP during the block read command and cease providing data. On the next Block Read, the data will start with byte 0 again. However, this is not a recommended usage except for 'emergency cases'. In general the external controller should read the entire length of data that was originally programmed.
Datasheet
249
Functional Description
5.21.2.9
250
Datasheet
Functional Description
external controller sees a NACK from the PCH, then it should restart its sequence counter, or otherwise be aware that the NACK condition needs to be factored into the sequence number usage. The use of sequence numbers is not required, but is provided as a means to ensure correct PCH FW operation. 5. When the PCH updates the Block Read data structure, the external controller gets a NACK during this period. To ensure atomicity of the SMBus data read with respect to the data itself, when the data buffer is being updated, the PCH will NACK the Block Read transaction. The update is only a few micro-seconds, so very short in terms of SMBus polling time; therefore, the next read should be successful. The external controller should attempt 3 reads to handle this condition before moving on. If the Block read has started (that is, the address is ACK'ed) then the entire read will complete successfully, and the PCH will update the data only after the SMBus read has completed. 6. System is going from S0 to S3/4/5. Note that the thermal monitoring FW is fully operational if the system is in S0/S1, so the following only applies to S3/4/5. When the PCH detects the OS request to go to S3/4/5, it will take the SMLink1 controller offline as part of the system preparation. The external controller will see a period where its transactions are getting NACK'ed, and then see SLP_S3# assert. This period is relatively short (a couple of seconds depending on how long all the devices take to place themselves into the D3 state), and would be far less than the 30 second limit mentioned above. 7. TEMP_ALERT#Since there can be an internal reset, the TEMP_ALERT# may get asserted after the reset. The external controller must accept this assertion and handle it. 5.21.2.9.1 Example Algorithm for Handling Transaction One algorithm for the transaction handling could be summarized as follows. This is just an example to illustrate the above rules. There could be other algorithms that can achieve the same results. 1. Perform SMBus transaction. 2. If ACK, then continue. 3. If NACK: a. b. Try again for 2 more times, in case the PCH is busy updating data. If 3 successive transactions receive NACK, then: - Ramp fans, assuming some general long reset or failure - Try every 1-10 seconds to see if SMBus transactions are now working - If they start then return to step 1 - If they continue to fail, then stay in this step and poll, but keep the fans ramped up or implement some other failure recovery mechanism
Datasheet
251
Functional Description
5.22
5.22.1
5.22.1.1
252
Datasheet
Functional Description
the signals low so that when the state of the signal on both sides of the switch is the same when the switch is turned on. This reduces the potential for charge coupling glitches on these signals. Note that in the PCH the first 8 bits of the Command field are reserved and always driven to 0's. This creates a predictable point in time to always assert HDA_DOCK_EN#. Note that the HD Audio link reset exit specification that requires that SYNC and SDO be driven low during Bit Clock startup is not ensured. Note also that the SDO and Bit Clock signals may not be low while HDA_DOCK_RST# is asserted which also violates the spec. 6. After the controller asserts HDA_DOCK_EN# it waits for a minimum of 2400 Bit Clocks (100us) and then de-asserts HDA_DOCK_RST#. This is done in such a way to meet the HD Audio link reset exit specification. HDA_DOCK_RST# de-assertion should be synchronous to Bit Clock and timed such that there are least 4 full Bit ClockS from the de-assertion of HDA_DOCK_RST# to the first frame SYNC assertion. 7. The Connect/Turnaround/Address Frame hardware initialization sequence will now occur on the dock codecs' SDI signals. A dock codec is detected when SDI is high on the last Bit Clock cycle of the Frame Sync of a Connect Frame. The appropriate bit(s) in the State Change Status (STATESTS) register will be set. The Turnaround and Address Frame initialization sequence then occurs on the dock codecs' SDI(s). 8. After this hardware initialization sequence is complete (approximately 32 frames), the controller hardware sets the DCKSTS.DM bit to 1 indicating that the dock is now mated. ACPI BIOS polls the DCKSTS.DM bit and when it detects it is set to 1, conveys this to the OS through a plug-N-play IRP. This eventually invokes the HD Audio Bus Driver, which then begins it's codec discovery, enumeration, and configuration process. 9. Alternatively to step #8, the HD Audio Bus Driver may choose to enable an interrupt by setting the WAKEEN bits for SDINs that didn't originally have codecs attached to them. When a corresponding STATESTS bit gets set an interrupt will be generated. In this case the HD Audio Bus Driver is called directly by this interrupt instead of being notified by the plug-N-play IRP. 10. HD Audio Bus Driver software discovers the dock codecs by comparing the bits now set in the STATESTS register with the bits that were set prior to the docking event.
5.22.1.2
Datasheet
253
Functional Description
5.22.1.3
5.22.1.4
Undock Sequence
There are two possible undocking scenarios. The first is the one that is initiated by the user that invokes software and gracefully shuts down the dock codecs before they are undocked. The second is referred to as the surprise undock where the user undocks while the dock codec is running. Both of these situations appear the same to the controller as it is not cognizant of the surprise removal. But both sequences will be discussed here.
5.22.1.5
Normal Undock
1. In the docked quiescent state, the Dock Attach (DCKCTL.DA) bit and the Dock Mate (DCKSTS.DM) bit are both asserted. The HDA_DOCK_EN# signal is asserted and HDA_DOCK_RST# is de-asserted. 2. The user initiates an undock event through the GUI interface or by pushing a button. This mechanism is outside the scope of this section of the document. Either way ACPI BIOS software will be invoked to manage the undock process. 3. ACPI BIOS will call the HD Audio Bus Driver software to halt the stream to the dock codec(s) prior to electrical undocking. If the HD Audio Bus Driver is not capable of halting the stream to the docked codec, ACPI BIOS will initiate the hardware undocking sequence as described in the next step while the dock stream is still running. From this standpoint, the result is similar to the surprise undock scenario where an audio glitch may occur to the docked codec(s) during the undock process. 4. The ACPI BIOS initiates the hardware undocking sequence by writing a 0 to the DCKCTL.DA bit. 5. The HD Audio controller asserts HDA_DOCK_RST#. HDA_DOCK_RST# assertion shall be synchronous to Bit Clock. There are no other timing requirements for HDA_DOCK_RST# assertion. Note that the HD Audio link reset specification requirement that the last Frame sync be skipped will not be met. 6. A minimum of 4 Bit Clocks after HDA_DOCK_RST# the controller will de-assert HDA_DOCK_EN# to isolate the dock codec signals from the PCH HD Audio link signals. HDA_DOCK_EN# is de-asserted synchronously to Bit Clock and timed such that Bit Clock, SYNC, and SDO are low. 7. After this hardware undocking sequence is complete the controller hardware clears the DCKSTS.DM bit to 0 indicating that the dock is now un-mated. ACPI BIOS software polls DCKSTS.DM and when it sees DM set, conveys to the end user that physical undocking can proceed. The controller is now ready for a subsequent docking event.
254
Datasheet
Functional Description
5.22.1.6
Surprise Undock
1. In the surprise undock case the user undocks before software has had the opportunity to gracefully halt the stream to the dock codec and initiate the hardware undock sequence. 2. A signal on the docking connector is connected to the switch that isolates the dock codec signals from the PCH HD Audio link signals (DOCK_DET# in the conceptual diagram). When the undock event begins to occur the switch will be put into isolate mode. 3. The undock event is communicated to the ACPI BIOS using ACPI control methods that are outside the scope of this section of the document. 4. ACPI BIOS software writes a 0 to the DCKCTL.DA bit. ACPI BIOS then calls the HD Audio Bus Driver using plug-N-play IRP. The Bus Driver then posthumously cleans up the dock codec stream. 5. The HD Audio controller hardware is oblivious to the fact that a surprise undock occurred. The flow from this point on is identical to the normal undocking sequence described in section 0 starting at step 3). It finishes with the hardware clearing the DCKSTS.DM bit set to 0 indicating that the dock is now un-mated. The controller is now ready for a subsequent docking event.
5.22.1.7
5.22.1.8
Datasheet
255
Functional Description
5.23
256
Datasheet
Functional Description
5.23.1
5.23.2
Datasheet
257
Functional Description
5.24
Note:
If Boot BIOS Strap =00 LPC is selected as the location for BIOS. BIOS may still be placed on LPC, but all platforms with the PCH requires SPI flash connected directly to the PCH's SPI bus with a valid descriptor connected to Chip select 0 to boot. When SPI is selected by the Boot BIOS Destination Strap and a SPI device is detected by the PCH, LPC based BIOS flash is disabled.
Note:
5.24.1
5.24.1.1
Non-Descriptor Mode
Non-Descriptor Mode is not supported as a valid flash descriptor is required for all PCH Platforms.
5.24.1.2
Descriptor Mode
Descriptor Mode is required for all SKUs of the PCH. It enables many new features of the chipset: Integrated Gigabit Ethernet and Host processor for Gigabit Ethernet Software Intel Active Management Technology Intel Quiet System Technology Intel Management Engine Firmware PCI Express* root port configuration Supports up to two SPI components using two separate chip select pins Hardware enforced security restricting master accesses to different regions Chipset Soft Strap regions provides the ability to use Flash NVM as an alternative to hardware pull-up/pull-down resistors for the PCH and Processor Supports the SPI Fast Read instruction and frequencies of up to 33 MHz Uses standardized Flash Instruction Set
258
Datasheet
Functional Description
5.24.1.2.1
SPI Flash Regions In Descriptor Mode the Flash is divided into five separate regions:
Region 0 1 2 3 4 Content Flash Descriptor BIOS Management Engine Gigabit Ethernet Platform Data
Only three masters can access the four regions: Host processor running BIOS code, Integrated Gigabit Ethernet and Host processor running Gigabit Ethernet Software, and Management Engine. The only required region is Region 0, the Flash Descriptor. Region 0 must be located in the first sector of device 0 (offset 0).
Datasheet
259
Functional Description
5.24.1.3
Device Partitioning
The PCH SPI Flash controller supports two sets of attributes in SPI flash space. This allows for supporting an asymmetric flash component that has two separate sets of attributes in the upper and lower part of the memory array. An example of this is a flash part that has different erase granularities in two different parts of the memory array. This allows for the usage of two separate flash vendors if using two different flash parts.
5.24.2
Flash Descriptor
The maximum size of the Flash Descriptor is 4 KB. If the block/sector size of the SPI flash device is greater than 4 KB, the flash descriptor will only use the first 4 KB of the first block. The flash descriptor requires its own block at the bottom of memory (00h). The information stored in the Flash Descriptor can only be written during the manufacturing process as its read/write permissions must be set to Read only when the computer leaves the manufacturing floor. The Flash Descriptor is made up of eleven sections (see Figure 5-13).
260
Datasheet
Functional Description
4KB
Reserved
Signature
1. The Flash signature selects Descriptor Mode as well as verifies if the flash is programmed and functioning. The data at the bottom of the flash (offset 0) must be 0FF0A55Ah to be in Descriptor mode. 2. The Descriptor map has pointers to the other five descriptor sections as well as the size of each.
Datasheet
261
Functional Description
3. The component section has information about the SPI flash in the system including: the number of components, density of each, illegal instructions (such as chip erase), and frequencies for read, fast read and write/erase instructions. 4. The Region section points to the three other regions as well as the size of each region. 5. The master region contains the security settings for the flash, granting read/write permissions for each region and identifying each master by a requestor ID. See Section 5.24.2.1 for more information. 6 & 7. The Processor and PCH chipset soft strap sections contain Processor and PCH configurable parameters. 8. The Reserved region between the top of the Processor strap section and the bottom of the OEM Section is reserved for future chipset usages. 9. The Descriptor Upper MAP determines the length and base address of the Management Engine VSCC Table. 10. The Management Engine VSCC Table holds the JEDEC ID and the VSCC information of the entire SPI Flash supported by the NVM image. 11. OEM Section is 256 Bytes reserved at the top of the Flash Descriptor for use by OEM.
5.24.2.1
Management Engine
Read / Write GbE software can always read from and write to GbE region N/A
Read / Write
N/A
N/A
262
Datasheet
Functional Description
5.24.3
Flash Access
There are two types of flash accesses: Direct Access: Masters are allowed to do direct read only of their primary region Gigabit Ethernet region can only be directly accessed by the Gigabit Ethernet controller. Gigabit Ethernet software must use Program Registers to access the Gigabit Ethernet region. Master's Host or Management Engine virtual read address is converted into the SPI Flash Linear Address (FLA) using the Flash Descriptor Region Base/Limit registers Program Register Access: Program Register Accesses are not allowed to cross a 4 KB boundary and can not issue a command that might extend across two components Software programs the FLA corresponding to the region desired Software must read the devices Primary Region Base/Limit address to create a FLA.
5.24.3.1
5.24.3.2
Note:
Processor running Gigabit Ethernet software can access Gigabit Ethernet registers Masters are only allowed to read or write those regions they have read/write permission Using the Flash Region Access Permissions, one master can give another master read/write permissions to their area Using the five Protected Range registers, each master can add separate read/write protection above that granted in the Flash Descriptor for their own accesses Example: BIOS may want to protect different regions of BIOS from being erased Ranges can extend across region boundaries
Datasheet
263
Functional Description
5.24.4
Note:
5.24.4.1
5.24.4.2
5.24.4.2.1
SPI Flash Unlocking Requirements for Integrated LAN BIOS must ensure there is no SPI flash based read/write/erase protection on the GbE region. GbE firmware and drivers for the integrated LAN need to be able to read, write and erase the GbE region at all times.
264
Datasheet
Functional Description
5.24.4.3
5.24.4.3.1
SPI Flash Unlocking Requirements for Management Engine Flash devices must be globally unlocked (read, write and erase access on the ME region) from power on by writing 00h to the flashs status register to disable write protection. If the status register must be unprotected, it must use the enable write status register command 50h or write enable 06h. Opcode 01h (write to status register) must then be used to write a single byte of 00h into the status register. This must unlock the entire part. If the SPI flashs status register has non-volatile bits that must be written to, bits [5:2] of the flashs status register must be all 0h to indicate that the flash is unlocked. If bits [5:2] return a non zero values, the Intel ME firmware will send a write of 00h to the status register. This must keep the flash part unlocked. If there is no need to execute a write enable on the status register, then opcodes 06h and 50h must be ignored. After global unlock, BIOS has the ability to lock down small sections of the flash as long as they do not involve the ME or GbE region.
5.24.4.4
Program Data Read Data Write Disable Read Status Write Enable Fast Read Enable Write to Status Register
Enables a bit in the status register to allow an update to the status register
Datasheet
265
Functional Description
5.24.4.4.1
JEDEC ID Since each serial flash device may have unique capabilities and commands, the JEDEC ID is the necessary mechanism for identifying the device so the uniqueness of the device can be comprehended by the controller (master). The JEDEC ID uses the opcode 9Fh and a specified implementation and usage model. This JEDEC Standard Manufacturer and Device ID read method is defined in Standard JESD21-C, PRN03-NV.
5.24.5
Note:
This usage model requirement is based on any given bit only being written once from a 1 to a 0without requiring the preceding erase. An erase would be required to change bits back to the 1 state.
5.24.5.1
A blocked command will appear to software to finish, except that the Blocked Access status bit is set in this case.
266
Datasheet
Functional Description
5.24.5.2
Note:
Once BIOS has locked down the Protected BIOS Range registers, this mechanism remains in place until the next system reset.
5.24.5.3
5.24.6
5.24.7
Although an 8-pin device is preferred over a 16-pin device due to footprint compatibility, the following table contains the recommended serial flash device pin-out for a 16-pin SOIC.
Datasheet
267
Functional Description
5.24.8
5.24.8.1
5.24.8.2
268
Datasheet
Functional Description
5.25
Note:
Intel Quiet System Technology functionality requires a correctly configured system, including an appropriate processor, PCH with Intel ME, Intel ME Firmware, and system BIOS support.
5.25.1
PWM Outputs
This signal is driven as open-drain. An external pull-up resistor is integrated into the fan to provide the rising edge of the PWM output signal. The PWM output is driven low during reset, which represents 0% duty cycle to the fans. After reset de-assertion, the PWM output will continue to be driven low until one of the following occurs: The internal PWM control register is programmed to a non-zero value by the Intel QST firmware. The watchdog timer expires (enabled and set at 4 seconds by default). The polarity of the signal is inverted by the Intel QST firmware. Note that if a PWM output will be programmed to inverted polarity for a particular fan, then the low voltage driven during reset represents 100% duty cycle to the fan.
5.25.2
TACH Inputs
This signal is driven as an open-collector or open-drain output from the fan. An external pull-up is expected to be implemented on the motherboard to provide the rising edge of the TACH input. This signal has analog hysteresis and digital filtering due to the potentially slow rise and fall times. This signal has a weak internal pull-up resistor to keep the input buffer from floating if the TACH input is not connected to a fan.
5.26
Datasheet
269
Functional Description
5.27
5.27.1
270
Datasheet
Functional Description
5.27.1.1
Integrated RAMDAC
The display function contains a RAM-based Digital-to-Analog Converter (RAMDAC) that transforms the digital data from the graphics and video subsystems to analog data for the VGA monitor. The PCHs integrated 340.4 MHz RAMDAC supports resolutions up to 2048x 1536 @ 75 Hz. Three 8-bit DACs provide the R, G, and B signals to the monitor.
5.27.1.1.1
Sync Signals HSYNC and VSYNC signals are digital and conform to TTL signal levels at the connector. Since these levels cannot be generated internal to the device, external level shifting buffers are required. These signals can be polarity adjusted and individually disabled in one of the two possible states. The sync signals should power up disabled in the high state. No composite sync or special flat panel sync support are included.
5.27.1.1.2
VESA/VGA Mode VESA/VGA mode provides compatibility for pre-existing software that set the display mode using the VGA CRTC registers. Timings are generated based on the VGA register values and the timing generator registers are not used.
5.27.1.2
5.27.2
5.27.2.1
Datasheet
271
Functional Description
Logic values of 1s and 0s are represented by the differential voltage between the pair of signals. As shown in the Figure 5-16 a serial pattern of 1100011 represents one cycle of the clock. Figure 5-16. LVDS Clock and Data Relationship
5.27.2.2
When in the active state, several data formats are supported. When in powered down state, the circuit enters a low power state and drives out 0V or the buffer is in the Hi-Z state on both the output pins for the entire channel. The common mode Hi-Z state is both pins of the pair set to the common mode voltage. When in the send zeros state, the circuit is powered up but sends only zero for the pixel color data regardless what the actual data is with the clock lines and timing signals sending the normal clock and timing data. The LVDS Port can be enabled/disabled using software. A disabled port enters a low power state. Once the port is enabled, individual driver pairs may be disabled based on the operating mode. Disabled drivers can be powered down for reduced power consumption or optionally fixed to forced 0s output. Individual pairs or sets of LVDS pairs can be selectively powered down when not being used. The panel power sequencing can be set to override the selected power state of the drivers during power sequencing.
272
Datasheet
Functional Description
5.27.2.3
Note:
Platforms using the PCH for integrated graphics support 24-bpp display panels of Type 1 only (compatible with VESA LVDS color mapping).
5.27.2.4
T4
T1+T2
T5 Panel On
TX
T3
T4
Clock/Data Lines
Valid
Off
Power On Sequence from off state and Power Off Sequence after full On
NOTE: Support for programming parameters TX and T1 through T5 using software is provided.
Datasheet
273
Functional Description
5.27.2.5
LVDS DDC
The display pipe selected by the LVDS display port is programmed with the panel timing parameters that are determined by installed panel specifications or read from an onboard EDID ROM. The programmed timing values are then locked into the registers to prevent unwanted corruption of the values. From that point on, the display modes are changed by selecting a different source size for that pipe, programming the VGA registers, or selecting a source size and enabling the VGA. The LVDS DDC helps to read the panel timing parameters or panel EDID.
5.27.2.6
274
Datasheet
Functional Description
5.27.2.7
5.27.2.8
Display Port*
DisplayPort is a digital communication interface that utilizes differential signaling to achieve a high bandwidth bus interface designed to support connections between PCs and monitors, projectors, and TV displays. DisplayPort is also suitable for display connections between consumer electronics devices such as high definition optical disc players, set top boxes, and TV displays. A DisplayPort consists of a Main Link, Auxiliary channel, and a Hot Plug Detect signal. The Main Link is a uni-directional, high-bandwidth, and low latency channel used for transport of isochronous data streams such as uncompressed video and audio. The Auxiliary Channel (AUX CH) is a half-duplex bidirectional channel used for link management and device control. The Hot Plug Detect (HPD) signal serves as an interrupt request for the sink device. PCH is designed as per VESA DisplayPort Standard Version 1.1a. The PCH supports VESA DisplayPort* PHY Compliance Test Specification 1.1 and VESA DisplayPort* Link Layer Compliance Test Specification 1.1.
Note:
5.27.2.9
Embedded DisplayPort
Embedded DisplayPort (eDP*) is an embedded version of the DisplayPort standard oriented towards applications such as notebook and All-In-One PCs. eDP is supported only on Digital Port D. Like DisplayPort, Embedded DisplayPort also consists of a Main Link, Auxiliary channel, and a optional Hot Plug Detect signal.
Datasheet
275
Functional Description
The eDP support on desktop PCH is possible because of the addition of the panel power sequencing pins: L_VDD, L_BKLT_EN and L_BLKT_CTRL. The eDP on the PCH can be configured for 2 or 4 lanes. PCH supports Embedded DisplayPort* (eDP*) Standard Version 1.1.
5.27.2.10
5.27.2.11
5.27.2.12
Table 5-58. PCH supported Audio formats over HDMI and DisplayPort*
Audio Formats AC-3 - Dolby* Digital Dolby* Digital Plus DTS-HD* LPCM, 192 KHz/24 bit, 8 Channel Dolby True HD, DTS-HD Master Audio (Losses Blu-Ray Audio Format) HDMI Yes Yes Yes Yes Yes No No No Yes (two channel - up to 96 KHz 24 bit) No DisplayPort
PCH adds support for Silent stream. Silent stream is a integrated audio feature that enables short audio streams such as system events to be heard over the HDMI and DisplayPort monitors. PCH supports silent streams over the HDMI and DisplayPort interfaces at 48 kHz, 96 kHz, and 192 kHz sampling rates.
5.27.2.13
276
Datasheet
Functional Description
TV Clock in Stall Interrupt Control Clock 3rd Party SDVO External Device
SDVO B
PCH
LVDS Panel
5.27.2.14
Control Bus
Communication to SDVO registers and if utilized, ADD2 PROMs and monitor DDCs, are accomplished by using the SDVOCTRLDATA and SDVOCTRLCLK signals through the SDVO device. These signals run up to 400 kHz and connect directly to the SDVO device. The SDVO device is then responsible for routing the DDC and PROM data streams to the appropriate location. Consult SDVO device data sheets for level shifting requirements of these signals.
Datasheet
277
Functional Description
5.27.3
278
Datasheet
Functional Description
5.27.4
A = Single Pipe Single Display, Intel Dual Display Clone (Only 24-bpp), or Extended Desktop Mode C = Clone Mode E = Extended Desktop Mode S = Single Pipe Single Display S1 = Single Pipe Single Display With One Display Device Disabled X = Unsupported/Not Applicable
5.27.5
Datasheet
279
Functional Description
5.27.6
5.28
5.28.1
5.28.2
280
Datasheet
Functional Description
5.28.3
Support for Function Level Reset (FLR) in Intel 5 Series Chipset and Intel 3400 Series Chipset
Intel VT-d allows system software (VMM/OS) to assign I/O devices to multiple domains. The system software, then, requires ways to reset I/O devices or their functions within, as it assigns/re-assigns I/O devices from one domain to another. The reset capability is required to ensure the devices have undergone proper re-initialization and are not keeping the stale state. A standard ability to reset I/O devices is also useful for the VMM in case where a guest domain with assigned devices has become unresponsive or has crashed. PCI Express defines a form of device hot reset which can be initiated through the Bridge Control register of the root/switch port to which the device is attached. However, the hot reset cannot be applied selectively to specific device functions. Also, no similar standard functionality exists for resetting root-complex integrated devices. Current reset limitations can be addressed through a function level reset (FLR) mechanism that allows software to independently reset specific device functions.
5.28.4
5.28.5
Datasheet
281
Functional Description
5.29
Intel 5 Series Chipset and Intel 3400 Series Chipset Platform Clocks
PCH-based platforms require several single-ended and differential clocks to synchronize signal operation and data propagation system-wide between interfaces, and across clock domains. Depending on implementation, the clocks will either be provided by a third-party clock chip, in buffered mode, or by the PCH itself. In buffered mode, the clock chip provides the following clocks to the PCH: 133-MHz differential, SSC capable 100-MHz differential, SSC capable 100-MHz differential isolated for SATA, SSC capable 96 MHz differential 14.318 MHz single-ended Some clock chips may have an additional 25-Mhz single-ended output. This output is typically provided for LAN clocking and will not be routed through the PCH. The output signals from the PCH are: 1x 133-MHz differential source for processor and memory, reusable as a 100-MHz PCI Express * Gen. 1.1 clock source. 1x 100-MHz differential source for DMI (PCI Express* 2.0 jitter tolerant) 2x 100-MHz differential sources for PCI Express* 2.0 8x 100-MHz differential sources for PCI Express* 1.1 5x 33.3 MHz single-ended source for PCI (1x of these is reserved as loopback clock) 1x 120-MHz differential source for onboard DisplayPort, reusable as a processor clock source 2x flexible single-ended outputs that can range from 14.31818 OR 48 MHz usable for USB, legacy platform functions, etc.
5.29.1
282
Datasheet
Ballout Definition
6
6.1
Ballout Definition
This chapter contains the PCH ballout information.
Datasheet
283
Ballout Definition
Figure 6-1.
BA 1 Vss_NCTF AY AW TP22_NCT Vcc3_3_NC F TF Vss_NCTF ---
Vcc3_3
---
AD23
---
AD13
---
VccME
---
---
DAC_IREF
Vss
---
CRT_BLUE
C/BE0#
AD12
---
AD9
---
AD15
Vss
---
VccME
Vss
Vss
---
4 5
--Vss
--Vss
PERR# AD21
PIRQB# ---
REQ0# C/BE2#
--Vss
VccME VccME
VccME ---
Vss ---
CRT_IRTN Vss CLKOUTFL EX2 / GPIO66 DDPD_CT RLCLK Vss DDPD_CT RLDATA DDPC_CT RLCLK DDPC_CT RLDATA SDVO_CT RLDATA SDVO_CT RLCLK --VccME VccME --Vss Vss Vss --Vss Vss VccCore --VccCore Vss --Vss Vss SATA2TXN
4 5
---
C/BE1#
SERR#
AD2
DEVSEL#
---
PAR
AD29
---
TRDY#
---
---
---
Vss CLKOUT_P CI1 Vss CLKOUT_P CI3 CLKOUTFL EX0 / GPIO64 Vss CLKOUT_P CI4 VccME --VccME VccME --VccCore Vss VccCore --Vss VccCore Vss --VccCore Vcc3_3 --Vss Vss Vss
---
---
7 8 9
--AD19 ---
AD10 --AD8
--PIRQA# AD0
--AD11 AD6
IRDY# --AD4
-------
-------
-------
-------
-------
-------
7 8 9
10
AD3
C/BE3#
AD25
---
---
---
---
---
Vss
AD20 CLKIN_PCI LOOPBAC K LDRQ0# --TACH1 / GPIO1 --FWH2 / LAD2 --USBP12P --USBP6P ---
Vss
---
PCIRST#
---
---
---
---
10
11
--PWM0 --Vss --USBP13P ----USBP8N --Vss --USBP1N ----VccSus3_3 --Vss --RTCX2 ---
TACH3 / GPIO7 --PWM3 --USBRBIAS # --USBP13N USBP8P --USBP5N --USBP2P --USBP1P USBP0P --VccSus3_3 --VccRTC ---
---
PIRQC# FWH0 / LAD0 --Vss --GPIO33 --Vss --USBP11P --Vss --TP9 ----VccIO --OC1# / GPIO40 OC0# / GPIO59
Vss PWM1 --FWH4 / LFRAME# --GPIO13 --Vss --USBP11N --USBP3N --TP10 ----Vss --Vss SML1DATA / GPIO75
AD1 PIRQG# / GPIO4 --LDRQ1# / GPIO23 --HDA_SDO --HDA_SDIN 1 --Vss --USBP3P --Vss ----SRTCRST# --OC3# / GPIO42 OC4# / GPIO43
AD31
AD17
GNT0#
---
PME#
---
Vss
---
---
---
11
12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
Vss
Vss --Vss --HDA_SDIN 3 --Vss --USBP9P --Vss --INTRUDER # ----Vss --Vss SST
PLOCK# --Vcc3_3 --FWH1 / LAD1 --USBP12N --USBP6N --Vss --RTCRST# ----OC2# / GPIO41 --GPIO8
AD30 VccME --Vss Vcc3_3 --Vcc3_3 Vss VccIO --VccIO VccIO Vss --Vss Vss --Vss TP21 SUSCLK / GPIO62
-----------------------------------------
Vss VccME --Reserved VccME --Vss VccCore VccCore --VccCore VccCore VccCore --Vss DcpSusByp --Vss DcpSus Vss
------VccME VccME --VccCore VccCore VccCore --VccCore VccCore VccCore --VccCore Vcc3_3 ---------
-----------------------------------------
------VccME VccME --VccME Vss Vss --Vss VccCore VccCore --VccIO VccIO ---------
12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
HDA_BCLK HDA_RST# --V5REF_Su s Vss Vss USBP7P --USBP5P --USBP2N Vss USBP0N VccSus3_3 --Vss --RTCX1 USBRBIAS --USBP10N USBP10P --USBP7N USBP4N USBP4P --Vss VccSus3_3 ---
CLKIN_DO CLKIN_DO T_96N T_96P --PWROK ----Vss --OC7# / GPIO14 --RSMRST# ----OC5# / GPIO9 --OC6# / GPIO10
32
---
SMBCLK
---
---
---
---
---
Vss
GPIO57
Vss
---
Vss
---
Vss
---
SATA5TXP
---
SATA2TXP
---
32
33
---
SML0CLK
---
Vss
RI#
WAKE#
---
---
MEPWROK JTAG_TCK
---
DcpSST
---
Vss
---
SATA5TXN
---
Vss
---
33
34
GPIO72
PLTRST#
GPIO24
---
---
JTAG_TMS
Vss
---
Vss
---
SATA5RXP
---
Vss
---
Vss
---
34
35
---
---
---
TRST#
TP18
---
TP23
---
SATA5RXN
---
SATA2RXP
---
SATA1TXP
---
35
36
GPIO15
---
---
JTAG_TDI
PWRBTN#
--SATA0GP / GPIO21
Vss
---
Vss
---
SATA2RXN
---
SATA1TXN
---
36
37
Vss
---
---
Vss
---
---
Vss
---
A20GATE
Vss
---
---
Vss
SATA3TXN
---
37
38
---
DcpRTC
---
Vss
---
SLOAD / GPIO38
SYS_RESE T#
---
SPKR
---
SATA4TXP SATA4TXN
---
SATA3TXP
Vss
38
39
VccRTC_N CTF
---
VccSus3_3
TP20
---
INIT3_3V#
---
SATALED#
---
---
Vss
Vss
Vss
SATA3RXP
---
Vss
39
40
GPIO28
---
STP_PCI# / GPIO34
---
GPIO31
---
RCIN#
SERIRQ
---
GPIO32
---
---
SATA4RXP
Vss
---
Vss
---
40
41
Vss_NCTF AW
--AV
Vss AU
--AT
GPIO35 AR
--AP
SCLOCK / GPIO22 AN
--AM
--AL
GPIO0 AK
--AJ
Vss AH
SATA4RXN AF
--AE
--AD
SATA3RXN AC
--AB
Vss AA
41
284
Datasheet
Ballout Definition
Figure 6-2.
Y 1 --XTAL25_O UT --W CLKOUT_P CIE0P --V --CLKOUT_P CIE0N Vss
Vss
---
VccADPLLA
Vss
---
DDPD_HPD
---
DDPC_1P
---
DDPC_3N
VccVRM
Vss_NCTF
---
Vss
Vss
Vss
---
Vss
DDPC_HPD
---
DDPC_1N
---
DDPC_0P
DDPC_3P
VccVRM
---
TP22_NCTF
4 5 6
XTAL25_IN Vss CLKOUT_P EG_A_N CLKOUT_P EG_A_P CLKOUT_P CIE5N CLKOUT_P CIE5P Vss Reserved Reserved Vss --VccME VccME --VccME VccME VccLAN
--Vss ---
CLKOUT_P CLKOUT_P CIE6P CIE6N --Vss CLKOUT_P EG_B_N CLKOUT_P EG_B_P Vss -----
--Vss CLKOUT_P CIE7P CLKOUT_P CIE7N Vss CLKOUT_P CIE1P CLKOUT_P CIE1N Vss TP7 TP6 --VccIO Vss --Vss VccIO VccCore
--Vss Vss
DDPB_3P -----
----DDPD_1P
DDPC_2P --DDPD_0N
--Vss_NCTF ---
4 5 6
CLKOUT_P SDVO_TVC CIE2N LKINP CLKOUT_P SDVO_TVC CIE2P LKINN Vss Vss
---
---
---
---
---
Vss
Vss
---
---
---
DDPD_1N
PERn8
---
Vss
---
---
---
---
---
DDPB_0N
---
DDPD_2N
DDPD_2P
Vss
PERn6
---
PERp8
---
---
---
---
TP13
---
CLKOUT_P DDPC_AUX CIE3N P CLKOUT_P DDPC_AUX CIE3P N Vss Vss --Vss --VccIO --VccIO --VccIO Vss Vss --PETp4 --Vss --TP1 --Vss
---
---
Vss
DDPD_3N
DDPD_3P
Vss
---
PERp6
---
Vcc3_3
10 11 12 13 14 15 16 17 18 19 20
-----------------------
-----------------------
PETp7 PETn7 --PERp4 PERn4 PERn1 --PETp1 PETn1 --DMI2RXP DMI_IRCO MP Vss --VccIO VccIO --VccCore VccCore VccCore --FDI_RXN2
Vss Vss PERn5 --PERp3 --PERp1 Vss Vss DMI1RXP --DMI_ZCOM P --Vss VccIO VccIO VccCore --VccCore --FDI_RXN5 Vss
----PERn7 --Vss --PERp2 ----DMI0RXN --VccAPLLEX P --VccDMI ----VccCore --VccCore --Vss ---
10 11 12 13 14 15 16 17 18 19 20
CLKIN_DMI CLKIN_DMI _N _P --DMI0TXP --DMI2TXN --VccIO --VccCore --FDI_RXN1 Vss --DMI1TXN --DMI2TXP --VccIO --VccCore --FDI_RXP1 FDI_RXP3
21 22 23 24 25 26 27 28 29 30 31
--VccLAN VccCore VccCore --VccIO Vss --VccIO Vss CLKIN_BCL K_P CLKIN_BCL K_N Vss CLKIN_SAT A_N / CKSSCD_N CLKIN_SAT A_P / CKSSCD_P VccIO
-----------------------
-----------------------
21 22 23 24 25 26 27 28 29 30 31
32 33
-----
SPI_CS0# Vss
-----
SPI_CS1# Reserved
-----
Reserved Reserved
-----
Reserved Vss
Vss Reserved
Vss ---
-----
--Reserved
--Reserved
--Reserved
--Vss FDI_FSYNC 0
FDI_RXP2 ---
Vss FDI_RXN7
FDI_RXP6 ---
--FDI_RXN6
32 33
34
---
TP8
---
SPI_MOSI
---
Vss
---
Reserved
Vss
---
NV_ALE
---
Vss
Vss
Vss
---
FDI_RXP7
---
34
35
---
Vss
---
Vss
---
Reserved
---
Reserved
NV_CLE
---
Reserved
Reserved
---
---
---
FDI_LSYNC FDI_LSYNC 1 0
---
Vss
35
36
---
VccIO
---
VccIO
---
Reserved
---
Reserved
Reserved
---
Reserved
Reserved CLKOUT_D P_N / CLKOUT_B CLK1_N CLKOUT_D P_P / CLKOUT_B CLK1_P --CLKOUT_D MI_N --H
---
Reserved
FDI_FSYNC 1
PECI
---
FDI_INT
---
36
37
SATA1RXP
Vss
---
---
VccIO
VccIO
---
Vss
Vss
---
---
Vss
---
Reserved
Vss
Vss
PMSYNCH
---
VccFDIPLL
37
38
SATA1RXN
---
SATA0TXP
SATA0TXN
---
VccIO
VccIO
VccME3_3
---
CLKOUT_B CLKOUT_B CLK0_N / CLK0_P / CLKOUT_P CLKOUT_P CIE8N CIE8P VccVRM Vss
---
Vss
Reserved
---
---
THRMTRIP PROCPWR # GD
---
38
39
---
Vss
Vss
Vss
SATAICOM PI --SATAICOM PO T
---
VccIO
---
VccPNAND
Vss
Vss
---
Reserved
Vss
Vss
V_CPU_IO
39
40
Vss
---
SATA0RXP
Vcc3_3
VccIO
--VccSATAPL L P
VccME3_3
---
VccVRM
Vss
--CLKOUT_D MI_P J
---
Reserved
---
Reserved
---
Vss_NCTF
40
41
--Y
SATA0RXN W
--V
--U
--R
--N
VccPNAND M
--L
--K
Vss G
--F
Reserved E
--D
Vss_NCTF C
Vss_NCTF TP22_NCTF B A
41
Datasheet
285
Ballout Definition
Table 6-1.
286
Datasheet
Ballout Definition
PCH Desktop Ball Name DDPD_1P DDPD_2N DDPD_2P DDPD_3N DDPD_3P DDPD_AUXN DDPD_AUXP DDPD_CTRLCLK DDPD_CTRLDATA DDPD_HPD DEVSEL# DMI_IRCOMP DMI_ZCOMP DMI0RXN DMI0RXP DMI0TXN DMI0TXP DMI1RXN DMI1RXP DMI1TXN DMI1TXP DMI2RXN DMI2RXP DMI2TXN DMI2TXP DMI3RXN DMI3RXP DMI3TXN DMI3TXP DRAMPWROK FDI_FSYNC0 FDI_FSYNC1 FDI_INT FDI_LSYNC0 FDI_LSYNC1 FDI_RXN0 FDI_RXN1 FDI_RXN2 FDI_RXN3 FDI_RXN4 FDI_RXN5 FDI_RXN6 FDI_RXN7 FDI_RXP0
Ball # D6 G8 F8 G9 F9 L4 K4 AB7 AB9 H2 AT6 D21 C21 A19 B18 J22 H22 B20 C19 G22 F22 E20 D20 H24 G24 G18 H18 L24 K24 AW32 E34 E36 B36 C35 D35 K30 H30 D31 F31 K31 C30 A33 C33 J30
PCH Desktop Ball Name FDI_RXP1 FDI_RXP2 FDI_RXP3 FDI_RXP4 FDI_RXP5 FDI_RXP6 FDI_RXP7 FRAME# FWH0 / LAD0 FWH1 / LAD1 FWH2 / LAD2 FWH3 / LAD3 FWH4 / LFRAME# GNT0# GNT1# / GPIO51 GNT2# / GPIO53 GNT3# / GPIO55 GPIO0 GPIO8 GPIO13 GPIO15 GPIO24 GPIO27 GPIO28 GPIO31 GPIO32 GPIO33 GPIO35 GPIO57 GPIO72 HDA_BCLK HDA_RST# HDA_SDIN0 HDA_SDIN1 HDA_SDIN2 HDA_SDIN3 HDA_SDO HDA_SYNC INIT3_3V# INTRUDER# INTVRMEN IRDY# JTAG_TCK JTAG_TDI
Ball # G30 D32 G31 J31 B31 B32 B34 AL7 AT12 AK16 AL16 AM16 AR14 AK11 AK6 BA9 AM3 AK41 AK30 AR16 AY36 AR34 AP37 AV40 AP40 AJ40 AT16 AR41 AL32 AY34 AW14 AV14 AV13 AP18 AU13 AN16 AP16 AU15 AR39 AN24 AW31 AP7 AK33 AL36
PCH Desktop Ball Name JTAG_TDO JTAG_TMS LAN_PHY_PWR_CT RL / GPIO12 LAN_RST# LDRQ0# LDRQ1# / GPIO23 MEPWROK NV_ALE NV_CLE OC0# / GPIO59 OC1# / GPIO40 OC2# / GPIO41 OC3# / GPIO42 OC4# / GPIO43 OC5# / GPIO9 OC6# / GPIO10 OC7# / GPIO14 PAR PCIECLKRQ0# / GPIO73 PCIECLKRQ1# / GPIO18 PCIECLKRQ2# / GPIO20 PCIECLKRQ3# / GPIO25 PCIECLKRQ4# / GPIO26 PCIECLKRQ5# / GPIO44 PCIECLKRQ6# / GPIO45 PCIECLKRQ7# / GPIO46 PCIRST# PECI PEG_A_CLKRQ# / GPIO47 PEG_B_CLKRQ# / GPIO56 PERn1 PERn2 PERn3 PERn4 PERn5
Ball # AN34 AL34 AU34 AY31 AL12 AP14 AL33 J34 L35 AT31 AT30 AK28 AP30 AP31 AL28 AL30 AM30 AP6 AN35 AM39 AP38 AP33 AW37 AW38 AV36 AP36 AH10 D36 AV39 AW35 D15 B17 B15 D14 C12
Datasheet
287
Ballout Definition
PCH Desktop Ball Name PERn6 PERn7 PERn8 PERp1 PERp2 PERp3 PERp4 PERp5 PERp6 PERp7 PERp8 PERR# PETn1 PETn2 PETn3 PETn4 PETn5 PETn6 PETn7 PETn8 PETp1 PETp2 PETp3 PETp4 PETp5 PETp6 PETp7 PETp8 PIRQA# PIRQB# PIRQC# PIRQD# PIRQE# / GPIO2 PIRQF# / GPIO3 PIRQG# / GPIO4 PIRQH# / GPIO5 PLOCK# PLTRST# PME# PMSYNCH PROC_MISSING/ GPIO30 PROCPWRGD PWM0
Ball # D8 A12 C7 C16 A16 C14 D13 B13 C9 B11 B8 AT4 D18 H16 H14 K14 H12 G11 D11 K12 D17 G16 G14 L14 G12 H11 D10 J12 AT8 AR4 AT11 BA5 AU8 AH7 AP12 AW4 AK12 AV34 AH11 C37 AT37 B38 BA12
PCH Desktop Ball Name PWM1 PWM2 PWM3 PWRBTN# PWROK RCIN# REFCLK14IN REQ0# REQ1# / GPIO50 REQ2# / GPIO52 REQ3# / GPIO54 Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved
Ball # AR12 AW12 AY13 AK36 AM24 AM40 AF7 AP4 AW5 AY4 AH8 AF15 V11 Y12 V10 Y11 H36 H35 P32 E41 T33 P35 H33 F37 E39 G33 D40 F33 T31 P33 M35 L33 M36 M34 M30 F36 P36 F40 M32 L36 M31 F38 J36 J35
PCH Desktop Ball Name RI# RSMRST# RTCRST# RTCX1 RTCX2 SATA0GP / GPIO21 SATA0RXN SATA0RXP SATA0TXN SATA0TXP SATA1GP / GPIO19 SATA1RXN SATA1RXP SATA1TXN SATA1TXP SATA2GP / GPIO36 SATA2RXN SATA2RXP SATA2TXN SATA2TXP SATA3GP / GPIO37 SATA3RXN SATA3RXP SATA3TXN SATA3TXP SATA4GP / GPIO16 / CLK_CFG_SEL1 SATA4RXN SATA4RXP SATA4TXN SATA4TXP SATA5GP / GPIO49 / TEMP_ALERT# SATA5RXN SATA5RXP SATA5TXN SATA5TXP SATAICOMPI SATAICOMPO SATALED# SCLOCK / GPIO22 SDATAOUT0 / GPIO39 SDATAOUT1 / GPIO48
Ball # AT33 AL24 AK24 AW30 BA30 AJ37 W41 V40 U38 V38 AH38 Y38 Y37 AB36 AB35 AK39 AD36 AD35 AB31 AB32 AR38 AC41 AC39 AB37 AB38 AH39 AF41 AE40 AD38 AE38 AG40 AF35 AF34 AD33 AD32 T39 T41 AN39 AN41 AL39 AG38
288
Datasheet
Ballout Definition
PCH Desktop Ball Name SDVO_CTRLCLK SDVO_CTRLDATA SDVO_INTN SDVO_INTP SDVO_STALLN SDVO_STALLP SDVO_TVCLKINN SDVO_TVCLKINP SERIRQ SERR# SLOAD / GPIO38 SLP_LAN# / GPIO29 SLP_M# SLP_S3# SLP_S4# SLP_S5# / GPIO63 SMBALERT# / GPIO11 SMBCLK SMBDATA SML0ALERT# / GPIO60 / CLK_CFG_SEL3 SML0CLK SML0DATA SML1ALERT# / GPIO74 / CLK_CFG_SEL2 SML1CLK / GPIO58 SML1DATA / GPIO75 SPI_CLK SPI_CS0# SPI_CS1# SPI_MISO SPI_MOSI SPKR SRTCRST# SST STOP# STP_PCI# / GPIO34 SUS_STAT# / GPIO61 SUSCLK / GPIO62
Ball # AB13 AB12 N4 M3 P3 N2 L7 L6 AL40 AV6 AM38 BA35 AT36 AV35 AP35 AU36 AL31 AV32 AM31 BA33 AW33 AT34 AY32 AV31 AR31 V31 V32 T32 V30 T34 AJ38 AP28 AN31 AN8 AT40 AK31 AH31
PCH Desktop Ball Name SYS_PWROK SYS_RESET# TACH0 / GPIO17 TACH1 / GPIO1 TACH2 / GPIO6 TACH3 / GPIO7 THRMTRIP# TP1 TP2 TP3 TP4 TP5 TP6 TP7 TP8 TP9 TP10 TP11 TP12 TP13 TP18 TP19 TP20 TP21 TP22_NCTF TP22_NCTF TP22_NCTF TP22_NCTF TP23 TRDY# TRST# USBP0N USBP0P USBP1N USBP1P USBP2N USBP2P USBP3N USBP3P USBP4N USBP4P USBP5N USBP5P USBP6N
Ball # AT38 AL38 AW11 AL14 AV11 AY11 C38 L18 K18 J20 P12 P13 T13 T12 V34 AT24 AR24 V20 P10 P9 AK35 AN36 AU39 AH30 AY1 A3 BA41 A41 AH35 AL6 AL35 AW25 AY25 BA23 AY24 AW23 AY22 AR22 AP22 AV21 AV22 AY20 AW21 AK20
PCH Desktop Ball Name USBP6P USBP7N USBP7P USBP8N USBP8P USBP9N USBP9P USBP10N USBP10P USBP11N USBP11P USBP12N USBP12P USBP13N USBP13P USBRBIAS USBRBIAS# V_CPU_IO V_CPU_IO_NCTF V5REF V5REF_Sus Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3_NCTF Vcc3_3_NCTF VccAClk VccADAC VccADPLLA VccADPLLB VccAPLLEXP VccCore VccCore VccCore VccCore VccCore
Ball # AL20 AV20 AW19 BA19 AY18 AM20 AN20 AV17 AV18 AR20 AT20 AK18 AL18 AY17 BA16 AV15 AY15 B39 A39 AN1 AW16 AV2 AY3 AK14 AJ14 AJ16 AE27 AD27 U40 A9 AH16 AH18 AW1 BA3 AA1 AF1 R2 T1 A21 AE18 AD18 AF19 AE19 AF20
Datasheet
289
Ballout Definition
PCH Desktop Ball Name VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore
Ball # AE20 AD20 U20 T20 AF22 AE22 U22 T22 AF23 AE23 AD23 AA23 Y23 V23 U23 T23 AF24 AE24 AB24 AA24 Y24 V24 T24 AE26 AD26 AB26 V26 U26 T26 P26 E26 C26 A26 T27 P27 E27 D27 B27 N28 M28 L28 K28 J28 H28
PCH Desktop Ball Name VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccDMI VccFDIPLL VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO
Ball # G28 F28 D28 C28 A28 P29 E29 D29 B29 A23 A37 AH20 AJ22 AH22 AH23 U15 T15 AA27 Y29 V29 T29 T30 Y36 V36 T36 T37 R37 R38 P38 P39 R40 P24 U19 AA26 V15 Y26 AT28 N22 N24 N26 P15 P16 N16 M16
PCH Desktop Ball Name VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccLAN VccLAN VccME VccME VccME VccME VccME VccME VccME VccME VccME VccME VccME VccME VccME VccME VccME VccME VccME VccME VccME VccME
Ball # N18 M18 N20 M20 M22 M24 D24 C24 B24 D25 C25 B25 M26 L26 K26 J26 H26 G26 F26 P18 T19 P19 Y20 Y22 AH1 AJ2 AH3 AJ4 AH4 AJ5 AG5 AH6 AF8 AF10 AH13 AF13 AD13 AE15 AD15 AB16 AD16 AF16 AE16 AB15
290
Datasheet
Ballout Definition
PCH Desktop Ball Name VccME VccME VccME VccME VccME VccME VccME VccME3_3 VccME3_3 VccPNAND VccPNAND VccPNAND VccRTC VccRTC_NCTF VccSATAPLL VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3_NCTF VccSus3_3_NCTF VccSusHDA VccVRM VccVRM VccVRM VccVRM Vss Vss Vss Vss Vss
Ball # AA15 Y15 AA16 Y16 AA18 Y18 Y19 N38 N40 P30 M39 M41 AY29 BA39 P41 AV25 BA26 AW26 AU26 AT26 AR26 AP26 AN26 AM26 AL26 AK26 AY27 AV27 AU27 AW39 AW40 AV29 BA40 AY40 AJ18 C2 L39 L40 C3 AV28 U39 B10 AF3 AH29
PCH Desktop Ball Name Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # AR1 P1 G1 AD2 U2 K2 AW3 AK3 AE3 W3 V3 U3 T3 L3 K3 AE4 AA4 R4 P4 E4 AV5 AU5 AN5 AK5 AF5 AC5 AB5 Y5 W5 T5 R5 N5 M5 J5 H5 F5 E5 AD6 V6 J6 E6 BA7 J7 H7
PCH Desktop Ball Name Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # A7 AL8 AK8 AD8 AB8 T8 P8 M8 L8 E8 AU9 AK9 AH9 V9 H9 E9 AM10 AK10 Y10 C10 AR11 AF11 AD11 T11 P11 M11 L11 F11 C11 AU12 AN12 AM12 AF12 V12 M12 L12 F12 E12 Y13 V13 E13 BA14 AT14 AN14
Datasheet
291
Ballout Definition
PCH Desktop Ball Name Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # AM14 N14 M14 J14 F14 A14 AH15 E15 AU16 V16 U16 T16 L16 K16 J16 F16 E16 AW17 C17 AW18 AT18 AR18 AN18 AM18 AF18 AB18 V18 U18 T18 J18 F18 C18 AU19 AH19 AD19 AB19 AA19 V19 E19 AU20 AP20 AJ20 AB20 AA20
PCH Desktop Ball Name Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # P20 L20 K20 F20 BA21 AU22 AT22 AN22 AK22 AD22 AB22 AA22 V22 L22 K22 E22 D22 AU23 AB23 E23 AW24 AV24 AP24 AJ24 AH24 AD24 U24 J24 F24 AJ26 AH26 AF26 AH27 AB27 Y27 V27 U27 BA28 AW28 AR28 AN28 AM28 AJ28 AU29
PCH Desktop Ball Name Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # AF29 AD29 AB29 AU30 AR30 AN30 AD30 AB30 Y30 L30 F30 E30 A30 AF31 AD31 P31 L31 H31 C31 AM32 AK32 AH32 AF32 L32 K32 C32 AU33 AF33 AB33 Y33 V33 M33 E33 AK34 AH34 AD34 AB34 P34 L34 G34 F34 D34 V35 T35
292
Datasheet
Ballout Definition
PCH Desktop Ball Name Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss_NCTF Vss_NCTF Vss_NCTF
Ball # A35 AH36 AF36 BA37 AU37 AN37 AK37 AF37 AC37 W37 N37 M37 J37 E37 D37 AU38 AA38 G38 AF39 AE39 AD39 AA39 W39 V39 K39 J39 G39 D39 C39 AD40 AB40 Y40 K40 AU41 AH41 AA41 G41 P23 B22 P22 C23 BA1 E1 C1
PCH Desktop Ball Name Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF WAKE# XCLK_RCOMP XTAL25_IN XTAL25_OUT
Ball # BA2 AY2 B2 A5 B40 A40 AY41 AW41 C41 B41 AR33 AA3 Y4 Y2
Datasheet
293
Ballout Definition
6.2
294
Datasheet
Ballout Definition
Figure 6-3.
53 BJ BH BG BF BE BD BC BB BA AY AW AV AU AT AR AP AN AM AL AK CLKOU T_PEG_ B_N CLKOU T_PCIE 5P XTAL25 _OUT Vss VssA_D AC VccADA C CRT_RE D Vss CRT_G REEN CRT_BL UE CRT_HS YNC Vss CRT_D DC_DAT A DDPD_ CTRLDA TA SDVO_ CTRLDA TA Vss CLKOU T_PCI1 CLKOU T_PCI0 REQ3# / GPIO54 Vss PIRQF# / GPIO3 AD23 GNT3# / GPIO55 Vss AD14 Vss_NC TF Vss_NC TF REQ0# PERR# Vss Vss Vss_NC Vss_NC TF TF Vss_NC Vss_NC TF TF 53 52 AD24 C/BE0# AD22 CLKOU T_PCI3 CLKOU TFLEX3 / GPIO67 SDVO_ CTRLCL K CRT_D DC_CLK DDPD_ CTRLCL K CRT_VS YNC CRT_IR TN Vss Vss VssA_D AC VccADA C XTAL25 _IN CLKOU T_PCIE 4P Vss CLKOU T_PEG_ B_P CLKOU T_PCIE 5N VccAClk Vss CLKOU T_PCIE 4N LVDSB_ DATA#3 Vss VccAClk Vss LVDSA_ CLK# LVDSB_ DATA#2 LVDSB_ DATA3 LVDSB_ DATA#0 Vss LVDSA_ CLK LVDSB_ DATA2 VccADP LLA LVDSA_ DATA#1 LVDSB_ DATA0 Vss_NC TF Vss_NC TF VccADP LLB Vss VccADP LLA LVDSA_ DATA1 Vss Vss VccADP LLB 52 51 50 Vss_NC Vss_NC TF TF Vss_NC Vss_NC TF TF Vss
Vss
Vss
Vss
AJ
VccIO CLKOU CLKOUT T_PCIE _PCIE6N 6P CLKOU T_PCIE 3N CLKOU T_PCIE 3P VssA_L VDS VccALV DS
Vss
Vss
VccCore
VccCore
Vss VccCor e
AJ
AH AG AF AE AD AC AB AA Y W V
Vss
Vss
Vss
Vss
VccIO
VccIO
Vss
VccCore
VccCore
AH AG
Vss
CLKOU T_PCIE 7N
CLKOU T_PCIE 7P
Vss
Vss
VccME
VccME
VccME
Vss
XCLK_R COMP
Vss
VccIO
VccIO
VccCore
VccCore
VccCor e
AF AE
Vss
DAC_IR EF
Vss
Vss
CLKOUT _PEG_A_ P
CLKOUT _PEG_A_ N
Vss
VccME
VccME
VccME
Vcc3_3
Vss
Vss
Vss
Vss
VccCor e
AD AC
Vss
L_CTRL _CLK
NC_1
Vss
NC_3
NC_4
Vss
NC_2
Vcc3_3 VccME
AB AA Y W
Vss
Vss
L_DDC_ DATA
Vss
VccME
VccME
VccME
Vss
VccME
Vss
Vss
Vss
Vss
Vss
VccME
VccME
VccME
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
T R P
Vss
L_BKLT L_VDD_ EN EN
Vss
Vss
Vss
NC_5
T R
Vss
CLKOU T_PCI4
Vss
CLKOU T_PCI2
Vss
Vss
REFCLK 14IN
Vss
Vcc3_3
Vss
Vss
Vss
Vss
Vcc3_3
AD1
TP15
TP17
M L K J
Vss
AD12
AD30
Vss
AD13
AD16
Vss
AD15 Vss
Vss Vcc3_3
Vcc3_3 Vss
Vss AD25
TP14 Vss
TP16 VccSusHD A
M L K
V5REF
AD18
Vss
AD21
GNT1# / GPIO51
Vss CLKIN_ PCILOO PBACK AD27 Vcc3_3 AD17 AD5 GPIO7 HDA_DOC K_EN# / GPIO33 Vss HDA_SDI N3 HDA_SDI N2 FWH0 / LAD0 AD4 PIRQC # AD3 39 38 37 PIRQG# / GPIO4 36 Vss LDRQ0# 35 34 33 FWH4 / LFRAM E# FWH1 / LAD1 FWH3 / LAD3 32 FWH2 / LAD2 Vss HDA_BCL K 30 HDA_RST # HDA_S DO VccSus 3_3 28 HDA_DOC K_RST# / GPIO13 Vss HDA_SDI N0 HDA_SDI N1 Vss HDA_S YNC VccSus 3_3 VccSu s3_3 VccSus 3_3 VccSus 3_3 VccSus 3_3 VccSus 3_3 VccSus 3_3
H G F E D C B A
PIRQB#
Vss
AD9
C/BE2# AD28
H G F E D C B A 27
Vss
GNT0# Vss
DEVSEL # Vss
PLOCK# TRDY# Vss Vss_NC Vss_NC PIRQH# TF TF / GPIO5 50 49 48 REQ1# / GPIO50 46 FRAME #
GPIO1
51
47
45
31
29
Datasheet
295
Ballout Definition
Figure 6-4.
26 BJ BH BG BF BE BD BC BB BA AY AW AV AU VccIO VccIO VccIO CLKIN_ DMI_N Vss VccVR M VccVR M TP2 Vss Vss VccIO VccIO VccIO VccIO VccIO VccIO DMI_IR COMP Vss DMI0R XP DMI0R XN Vss CLKIN_ DMI_P DMI0TX N DMI0TX P Vss TP3 TP1 VccIO DMI_ZC OMP Vss 25 24 VccAPL LEXP 23 22 DMI1RX N Vss DMI1RX P
AT AR AP AN
VccIO
VccVRM
VccVRM
VccDMI
Vss
Vss
Vss
Reserved
Vss
Vss
Reserved
Vss
AT AR AP AN
VccIO
VccIO
VccIO
VccIO
VccIO
Vss
AM AL AK AJ AH AG AF AE AD AC AB
Vss
Vss
VccIO
Vss
Vss
Vss
AM AL AK AJ AH AG
VccPNAN VccPNAN D D
VccPNAN D
Vss
SATA0TX N
SATA0TX P
Vss
SATA0RXN
SATA0RX P
Vss
VccLAN VccLAN
VccIO
VccIO
VccIO
SATA2RX N Vss
SATA2RX P
Vss
SATA2TXN
SATA2TX P
Vss Vss
SATA3TXP
AF AE
Vss
Vss
VccIO
VccIO
VccIO
Vcc3_3
Vss
SATA4RX SATA4RXP N
Vss
SATA5RXP
AD AC
VccCor e
Vss
VccIO
VccIO
VccIO
Vss
Vss
Vss
SERIRQ
Vss
SATA2GP / GPIO36
SATA5TXN
SATA5TXP
AB
AA
Vss
Vss
TP19
Vss
SATA4GP / GPIO16 BMBUSY# / GPIO0 Vss SLOAD / GPIO38 CLKRUN# / GPIO32 SATA1GP / GPIO19 A20GATE SATALED# Vss RCIN#
AA
Y W V U T R P
VccIO
VccIO
Vss
DcpSus
Vss
Vcc3_3
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Y W V U T R
VccIO
VccIO
Vss
Vss
Vcc3_3
Vcc3_3
GPIO28
DcpSST
Vss
Vss
GPIO35
VccSus VccSus3 3_3 _3 OC7# / GPIO14 CL_CLK1 Vss CL_DATA 1 CL_RST1 # Vss GPIO15 SYS_RES ET# Vss
Vss
Vss
VccSus3_ 3 TP10
Vss OC0# / GPIO59 Vss OC3# / GPIO42 SML1ALE RT# / GPIO74 Vss
Vss
PCIECLK ACPRESE SUS_STAT PWRBTN RQ0# / NT / INIT3_3V# # / GPIO61 # GPIO73 GPIO31 PCIECLKR Q2# / GPIO20
SPKR
USBP6P
M L
USBP6N Vss
TP9 Vss
Vss
STP_PCI #/ GPIO34
Vss
PME#
SYS_PWR OK
Vss
JTAG_TCK Vss
M L
Vss
SLP_M#
Vss
MEPWR PCIRST# OK
JTAG_TMS
JTAG_TDI
VccSus 3_3 VccSus 3_3 VccSus 3_3 VccSus 3_3 VccSus 3_3 USBRBI AS VccSus 3_3 USBRBI AS# VccSus 3_3 26 25
USBP8P
USBP0P
USBP8N
USBP0N
SLP_S4#
Vss
Vss
Vss
Vss
USBP9P
SUSCLK / GPIO62
E D C B
USBP9N
Vss
E D C
Vss_NCT Vss_NCTF F
USBP1P PWROK
Vss Vss
USBP1N 18
VccRTC 12
296
Datasheet
Ballout Definition
Table 6-2.
Datasheet
297
Ballout Definition
PCH Mobile Ball Name DDPC_AUXP DDPC_CTRLCLK DDPC_CTRLDATA DDPC_HPD DDPD_0N DDPD_0P DDPD_1N DDPD_1P DDPD_2N DDPD_2P DDPD_3N DDPD_3P DDPD_AUXN DDPD_AUXP DDPD_CTRLCLK DDPD_CTRLDATA DDPD_HPD DEVSEL# DMI_IRCOMP DMI_ZCOMP DMI0RXN DMI0RXP DMI0TXN DMI0TXP DMI1RXN DMI1RXP DMI1TXN DMI1TXP DMI2RXN DMI2RXP DMI2TXN DMI2TXP DMI3RXN DMI3RXP DMI3TXN DMI3TXP DRAMPWROK FDI_FSYNC0 FDI_FSYNC1 FDI_INT FDI_LSYNC0 FDI_LSYNC1 FDI_RXN0 FDI_RXN1
Ball # BD44 Y49 AB49 AV40 BJ40 BG40 BJ38 BG38 BF37 BH37 BE36 BD36 BC46 BD46 U50 U52 AT38 F46 BF25 BH25 BC24 BD24 BE22 BD22 BJ22 BG22 BF21 BH21 AW20 BA20 BD20 BC20 BJ20 BG20 BE18 BD18 D9 BF13 BH13 BJ14 BJ12 BG14 BA18 BH17
PCH Mobile Ball Name FDI_RXN2 FDI_RXN3 FDI_RXN4 FDI_RXN5 FDI_RXN6 FDI_RXN7 FDI_RXP0 FDI_RXP1 FDI_RXP2 FDI_RXP3 FDI_RXP4 FDI_RXP5 FDI_RXP6 FDI_RXP7 FRAME# FWH0 / LAD0 FWH1 / LAD1 FWH2 / LAD2 FWH3 / LAD3 FWH4 / LFRAME# GNT0# GNT1# / GPIO51 GNT2# / GPIO53 GNT3# / GPIO55 GPIO0 GPIO1 GPIO6 GPIO7 GPIO8 GPIO15 GPIO17 GPIO24 GPIO27 GPIO28 GPIO35 GPIO57 HDA_BCLK HDA_DOCK_EN# / GPIO33 HDA_DOCK_RST# / GPIO13 HDA_RST# HDA_SDIN0 HDA_SDIN1 HDA_SDIN2
Ball # BD16 BJ16 BA16 BE14 BA14 BC12 BB18 BF17 BC16 BG16 AW16 BD14 BB14 BD12 C46 D33 B33 C32 A32 C34 F48 K45 F36 H53 Y3 C38 D37 J32 F10 T7 F38 H10 AB12 V13 V6 F8 A30 H32 J30 C30 G30 F30 E32
PCH Mobile Ball Name HDA_SDIN3 HDA_SDO HDA_SYNC INIT3_3V# INTRUDER# INTVRMEN IRDY# JTAG_TCK JTAG_TDI JTAG_TDO JTAG_TMS L_BKLTCTL L_BKLTEN L_CTRL_CLK L_CTRL_DATA L_DDC_CLK L_DDC_DATA L_VDD_EN LAN_PHY_PWR_CT RL / GPIO12 LAN_RST# LDRQ0# LDRQ1# / GPIO23 LVD_IBG LVD_VBG LVD_VREFH LVD_VREFL LVDSA_CLK# LVDSA_CLK LVDSA_DATA#0 LVDSA_DATA#1 LVDSA_DATA#2 LVDSA_DATA#3 LVDSA_DATA0 LVDSA_DATA1 LVDSA_DATA2 LVDSA_DATA3 LVDSB_CLK# LVDSB_CLK LVDSB_DATA#0 LVDSB_DATA#1 LVDSB_DATA#2 LVDSB_DATA#3 LVDSB_DATA0
Ball # F32 B29 D29 P6 A16 A14 A42 M3 K1 J2 K3 Y48 T48 AB46 V48 AB48 Y45 T47 K9 A10 A34 F34 AP39 AP41 AT43 AT42 AV53 AV51 BB47 BA52 AY48 AV47 BB48 BA50 AY49 AV48 AP48 AP47 AY53 AT49 AU52 AT53 AY51
298
Datasheet
Ballout Definition
PCH Mobile Ball Name LVDSB_DATA1 LVDSB_DATA2 LVDSB_DATA3 MEPWROK NC_1 NC_2 NC_3 NC_4 NC_5 NV_ALE NV_CLE OC0# / GPIO59 OC1# / GPIO40 OC2# / GPIO41 OC3# / GPIO42 OC4# / GPIO43 OC5# / GPIO9 OC6# / GPIO10 OC7# / GPIO14 PAR PCIECLKRQ0# / GPIO73 PCIECLKRQ1# / GPIO18 PCIECLKRQ2# / GPIO20 PCIECLKRQ3# / GPIO25 PCIECLKRQ4# / GPIO26 PCIECLKRQ5# / GPIO44 PCIECLKRQ6# / GPIO45 PCIECLKRQ7# / GPIO46 PCIRST# PECI PEG_A_CLKRQ# / GPIO47 PEG_B_CLKRQ# / GPIO56 PERn1 PERn2 PERn3 PERn4
Ball # AT48 AU50 AT51 K5 AB45 AB38 AB42 AB41 T39 BD3 AY6 N16 J16 F16 L16 E14 G16 F12 T15 H44 P9 U4 N4 A8 M9 H6 H3 F1 K6 BG10 H1 P13 BG30 AW30 AU30 BA32
PCH Mobile Ball Name PERn5 PERn6 PERn7 PERn8 PERp1 PERp2 PERp3 PERp4 PERp5 PERp6 PERp7 PERp8 PERR# PETn1 PETn2 PETn3 PETn4 PETn5 PETn6 PETn7 PETn8 PETp1 PETp2 PETp3 PETp4 PETp5 PETp6 PETp7 PETp8 PIRQA# PIRQB# PIRQC# PIRQD# PIRQE# / GPIO2 PIRQF# / GPIO3 PIRQG# / GPIO4 PIRQH# / GPIO5 PLOCK# PLTRST# PME# PMSYNCH PROCPWRGD PWRBTN# PWROK
Ball # BF33 BA34 AT34 BG34 BJ30 BA30 AT30 BB32 BH33 AW34 AU34 BJ34 E50 BF29 BC30 AU32 BD32 BG32 BC34 AU36 BG36 BH29 BD30 AV32 BE32 BJ32 BD34 AV36 BJ36 G38 H51 B37 A44 B41 K53 A36 A48 D49 D5 M7 BJ10 BE10 P5 B17
PCH Mobile Ball Name RCIN# REFCLK14IN REQ0# REQ1# / GPIO50 REQ2# / GPIO52 REQ3# / GPIO54 Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved RI# RSMRST# RTCRST# RTCX1 RTCX2 SATA0GP / GPIO21 SATA0RXN SATA0RXP SATA0TXN SATA0TXP
Ball # T1 P41 F51 A46 B45 M53 AY9 BD1 AP15 BD8 AV9 BG8 AP7 AP6 BD6 BB7 BC8 BJ8 BJ6 BG6 AT6 AT9 BB1 AV6 BB3 BA4 BE4 BB6 AV7 AU2 AY8 AY5 AV11 BF5 F14 C16 C14 B13 D13 Y9 AK7 AK6 AK11 AK9
Datasheet
299
Ballout Definition
PCH Mobile Ball Name SATA1GP / GPIO19 SATA1RXN SATA1RXP SATA1TXN SATA1TXP SATA2GP / GPIO36 SATA2RXN SATA2RXP SATA2TXN SATA2TXP SATA3GP / GPIO37 SATA3RXN SATA3RXP SATA3TXN SATA3TXP SATA4GP / GPIO16 SATA4RXN SATA4RXP SATA4TXN SATA4TXP SATA5GP / GPIO49/ TEMP_ALERT# SATA5RXN SATA5RXP SATA5TXN SATA5TXP SATAICOMPI SATAICOMPO SATALED# SCLOCK / GPIO22 SDATAOUT0 / GPIO39 SDATAOUT1 / GPIO48 SDVO_CTRLCLK SDVO_CTRLDATA SDVO_INTN SDVO_INTP SDVO_STALLN SDVO_STALLP SDVO_TVCLKINN SDVO_TVCLKINP SERIRQ SERR# SLOAD / GPIO38
Ball # V1 AH6 AH5 AH9 AH8 AB7 AF11 AF9 AF7 AF6 AB13 AH3 AH1 AF3 AF1 AA2 AD9 AD8 AD6 AD5 AA4 AD3 AD1 AB3 AB1 AF15 AF16 T3 Y7 P3 AB6 T51 T53 BF45 BH45 BJ48 BG48 BJ46 BG46 AB9 E44 V3
PCH Mobile Ball Name SLP_LAN# / GPIO29 SLP_M# SLP_S3# SLP_S4# SLP_S5# / GPIO63 SMBALERT# / GPIO11 SMBCLK SMBDATA SML0ALERT# / GPIO60 SML0CLK SML0DATA SML1ALERT# / GPIO74 SML1CLK / GPIO58 SML1DATA / GPIO75 SPI_CLK SPI_CS0# SPI_CS1# SPI_MISO SPI_MOSI SPKR SRTCRST# STOP# STP_PCI# / GPIO34 SUS_PWR_DN_ACK / GPIO30 SUS_STAT# / GPIO61 SUSCLK / GPIO62 SYS_PWROK SYS_RESET# THRMTRIP# TP1 TP2 TP3 TP4 TP5 TP6 TP7 TP8 TP9 TP10
Ball # F6 K8 P12 H7 E4 B9 H14 C8 J14 C6 G8 M14 E10 G12 BA2 AV3 AY3 AV1 AY1 P1 D17 D41 M11 M1 P8 F3 M6 T6 BD10 BA22 AW22 BB22 AY45 AY46 AV43 AV45 AF13 M18 N18
PCH Mobile Ball Name TP11 TP12 TP13 TP14 TP15 TP16 TP17 TP18 TP19 TP23 TP24 TRDY# TRST# USBP0N USBP0P USBP1N USBP1P USBP2N USBP2P USBP3N USBP3P USBP4N USBP4P USBP5N USBP5P USBP6N USBP6P USBP7N USBP7P USBP8N USBP8P USBP9N USBP9P USBP10N USBP10P USBP11N USBP11P USBP12N USBP12P USBP13N USBP13P USBRBIAS USBRBIAS# V_CPU_IO
Ball # AJ24 AK41 AK42 M32 N32 M30 N30 H12 AA23 N2 C10 C48 J4 H18 J18 A18 C18 N20 P20 J20 L20 F20 G20 A20 C20 M22 N22 B21 D21 H22 J22 E22 F22 A22 C22 G24 H24 L24 M24 A24 C24 D25 B25 AT18
300
Datasheet
Ballout Definition
PCH Mobile Ball Name V_CPU_IO V5REF V5REF_Sus Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 VccAClk VccAClk VccADAC VccADAC VccADPLLA VccADPLLA VccADPLLB VccADPLLB VccALVDS VccAPLLEXP VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccDMI VccDMI
Ball # AU18 K49 F24 AB34 AB35 AD35 AN35 AD13 V15 V16 Y16 J38 L38 M36 N36 P36 U35 AP51 AP53 AE50 AE52 BB51 BB53 BD51 BD53 AH38 BJ24 AB24 AB26 AB28 AD26 AD28 AF26 AF28 AF30 AF31 AH26 AH28 AH30 AH31 AJ30 AJ31 AT16 AU16
PCH Mobile Ball Name VccFDIPLL VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO
Ball # BJ18 AN30 AN31 AN23 AN24 AN26 AN28 AT26 AT28 AU26 AU28 AV26 AV28 AW26 AW28 BA26 BA28 BB26 BB28 BC26 BC28 BD26 BD28 BE26 BE28 BG26 BG28 BH27 BJ26 BJ28 AN20 AN22 V23 AH23 AH35 AJ35 AH22 AK24 AM23 AB19 AB20 AB22 AD19 AD20
PCH Mobile Ball Name VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccLAN VccLAN VccME VccME VccME VccME VccME VccME VccME VccME VccME VccME VccME VccME VccME VccME VccME VccME VccME3_3 VccME3_3 VccME3_3 VccME3_3 VccPNAND VccPNAND VccPNAND VccPNAND VccPNAND VccPNAND VccPNAND VccPNAND VccPNAND
Ball # AD22 AF19 AF20 AF22 AH20 AH19 AF32 AF34 AH34 V24 V26 Y24 Y26 AF23 AF24 AD38 AD39 AD41 AF41 AF42 AF43 AA34 Y34 Y35 AA35 V39 V41 V42 Y39 Y41 Y42 AM8 AM9 AP11 AP9 AK13 AK15 AK16 AK19 AK20 AM12 AM13 AM15 AM16
301
Datasheet
Ballout Definition
PCH Mobile Ball Name VccRTC VccSATAPLL VccSATAPLL VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSusHDA VccTX_LVDS VccTX_LVDS VccTX_LVDS VccTX_LVDS VccVRM VccVRM VccVRM VccVRM
Ball # A12 AK1 AK3 U23 P18 U19 U20 U22 A26 A28 B27 C26 C28 E26 E28 F26 F28 G26 G28 H26 H28 J26 J28 L26 L28 M26 M28 N26 N28 P26 P28 U24 U26 U28 V28 L30 AP43 AP45 AT45 AT46 AT24 AT22 AT20 AU24 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # AU22 AV18 AA19 AA20 AA22 AA24 AA26 AA28 AA30 AA31 AA32 AA50 AB11 AB15 AB23 AB30 AB31 AB32 AB39 AB43 AB47 AB5 AB8 AC2 AC52 AD11 AD15 AD16 AD23 AD24 AD30 AD31 AD32 AD34 AD42 AD46 AD47 AD49 AD51 AD7 AE2 AE4 AF12 AF35 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # AF39 AF45 AF46 AF49 AF5 AF8 AG2 AG52 AH11 AH15 AH16 AH24 AH32 AH43 AH47 AH48 AH49 AH7 AJ19 AJ2 AJ20 AJ22 AJ23 AJ26 AJ28 AJ32 AJ34 AJ4 AK12 AK22 AK23 AK26 AK28 AK30 AK31 AK32 AK34 AK35 AK38 AK39 AK43 AK45 AK46 AK49
Datasheet
302
Ballout Definition
PCH Mobile Ball Name Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # AK5 AK8 AL2 AL52 AM11 AM19 AM20 AM22 AM24 AM26 AM28 AM30 AM31 AM32 AM34 AM35 AM38 AM39 AM41 AM42 AM46 AM49 AM5 AM6 AM7 AN19 AN32 AN50 AN52 AP12 AP13 AP42 AP46 AP49 AP5 AP8 AR2 AR52 AT11 AT12 AT13 AT32 AT36 AT41 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # AT47 AT5 AT7 AT8 AU20 AU4 AV12 AV14 AV16 AV20 AV22 AV24 AV30 AV34 AV38 AV42 AV46 AV49 AV5 AV8 AW14 AW18 AW2 AW32 AW36 AW40 AW52 AY11 AY43 AY47 AY7 B11 B15 B19 B23 B31 B35 B39 B43 B47 B7 BA12 BA42 BB10 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # BB12 BB16 BB20 BB24 BB30 BB34 BB38 BB42 BB44 BB49 BB5 BC10 BC14 BC18 BC2 BC22 BC32 BC36 BC40 BC44 BC52 BD48 BD49 BD5 BE12 BE16 BE20 BE24 BE30 BE34 BE38 BE42 BE46 BE48 BE50 BE6 BE8 BF3 BF49 BF51 BF9 BG12 BG18 BG24
303
Datasheet
Ballout Definition
PCH Mobile Ball Name Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # BG4 BG50 BH11 BH15 BH19 BH23 BH31 BH35 BH39 BH43 BH47 BH7 BH9 C12 C50 D51 E12 E16 E20 E24 E30 E34 E38 E42 E46 E48 E6 E8 F49 F5 G10 G14 G18 G2 G22 G32 G36 G40 G44 G52 H16 H20 H30 H34 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # H38 H42 H49 H5 J24 K11 K43 K47 K7 L14 L18 L2 L22 L32 L36 L40 L52 M12 M16 M20 M34 M38 M42 M46 M49 M5 M8 N24 N38 P11 P16 P22 P30 P32 P34 P38 P42 P45 P47 P49 R2 R52 T12 T41 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # T43 T46 T49 T5 T8 U30 U31 U32 U34 V11 V19 V20 V22 V30 V31 V32 V34 V35 V38 V43 V45 V46 V47 V49 V5 V7 V8 W2 W52 Y11 Y12 Y13 Y15 Y19 Y23 Y28 Y30 Y31 Y32 Y38 Y43 Y46 Y47 Y5
Datasheet
304
Ballout Definition
PCH Mobile Ball Name Vss Vss Vss Vss Vss Vss Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF VssA_DAC VssA_DAC VssA_LVDS WAKE# XCLK_RCOMP XTAL25_IN XTAL25_OUT
Ball # Y6 Y8 AB16 AN34 AD12 P24 A4 A49 A5 A50 A52 A53 B2 B4 B52 B53 BE1 BE53 BF1 BF53 BH1 BH2 BH52 BH53 BJ1 BJ2 BJ4 BJ49 BJ5 BJ50 BJ52 BJ53 D1 D2 D53 E1 E53 AF51 AF53 AH39 J12 AF38 AH51 AH53
305
Datasheet
Ballout Definition
6.3
Datasheet
306
Ballout Definition
Figure 6-5.
51 BE BD BC BB BA AY AW AV AU AT AR AP AN AM AL AK AJ AH CLKOUT _PEG_A _P Vss VccA_CL K XTAL25_ IN CRT_DD C_DATA Vss DDPD_C TRLDAT A SDVO_C TRLCLK L_DDC_ DATA Vss L_VDD_ EN L_CTRL_ DATA CLKOUT _PCI2 Vss CLKOUT FLEX0 / GPIO64 REQ3# / GPIO54 AD12 Vss AD15 GNT0# AD21 Vss SERR# PIRQE# / GPIO2 Vss_NCT F Vss_NCT Vss_NCT F F Vss Vss AD26 DEVSEL # PIRQC# C/BE3# AD18 GNT1# / GPIO51 AD13 AD14 CLKOUT _PCI3 PIRQF# / GPIO3 CLKOUT _PCI4 Vss L_BKLTC TL L_CTRL_ CLK L_BKLTE N Vss CRT_DD C_CLK SDVO_C TRLDAT A DDPD_C TRLCLK Vss XCLK_R COMP XTAL25_ OUT CLKOUT _PCIE7P CLKOUT _PEG_B _P CLKOUT _PEG_A _N Vss CLKOUT _PCIE5P Vss CLKOUT _PCIE7N CLKOUT _PEG_B _N CLKOUT _PCIE6P CLKOUT _PCIE0P CLKOUT _PCIE5N Vss CLKOUT _PCIE4P Vss CLKOUT _PCIE6N CLKOUT _PCIE0N CLKOUT _PCIE3P CLKOUT _PCIE2P CLKOUT _PCIE4N Vss CLKOUT _PCIE1P Vss CLKOUT _PCIE3N CLKOUT _PCIE2N TP4 TP6 CLKOUT _PCIE1N Vss 50 49 48 Vss_NCT Vss_NCT Vss_NCT F F F Vss_NCT Vss_NCT F F Vss_NCT F Vss TP5 TP7 Vss Vss Vss
AG AF AE AD AC AB AA
AG AF AE AD AC AB AA
Y W V U T R P N M L K J H G F E D C B A
Vss
Vcc3_3
Vcc3_3
Vss
Vss
Vss
VccME
VccME
VccME
Y W V U T R P N M L K J H G F E D C B A
47
307
Datasheet
Ballout Definition
Figure 6-6.
25 BE BD BC BB BA AY AW AV AU AT AR AP PETp2 Vss PETn2 Vss VccVRM VccVRM PERp1 Vss TP1 Vss PERn1 Vss CLKIN_D MI_P Vss PETn1 Vss CLKIN_D MI_N Vss PETp1 Vss DMI1TXN Vss 24 23 DMI1TXP Vss 22
Reserved
AK
Vss
VccIO
Vss
VccIO
V_CPU_I V_CPU_I O O
Vss
Vss
Vss
Vss
Vss
Vss
AK
Vcc3_3 Vss SATA0TX N VccCore VccCore VccLAN VccLAN VccPNAN VccPNAN D D VccE3_3 VccME3_ 3 SATAICO MPI SATA2RX N VccCore VccCore VccCore VccCore VccCore VccCore Vss Vss Vss Vss Vss Vss VccIO VccIO VccIO Vss VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO Vss SATAICO MPO
SATA0RX N
AJ AH
AG
AG
AF AE AD AC AB AA Y
AF AE AD AC AB AA Y
VSS
VccCore
VccCore
Vss
Vcc3_3
Vcc3_3
Vss
Vss
Vss
SERIRQ
V U T R P
Vss
VccIO
VccIO
VccIO
Vss
Vss
DcpSusB yp
DcpSusB yp
Vss CL_CLK1
A20GATE TP23 CL_DATA 1 PCIECLK RQ1# / GPIO18 PEG_A_C LKRQ# / GPIO47 CL_RST1 # DcpSST
Vss
V U T R P
VccSus3_ 3
VccIO
Vss
VccIO
VccIO
VccIO
Vss
Vss
Vss
VccSus3_ VccSus3_ 3 3
VccSus3_ 3
Vss
VccSus3_ VccSus3_ 3 3
VccSus3_ 3
VccSus3_ 3
Vss
M L K USBP9N
Vss
M L K
USBP9P
USBP6N
USBP1N
TP9
TP17
Vss
Vss
Vss
Vss
USBP13P
USBP7N
USBP4N
USBP3N
TP24
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
USBP13N
USBP7P
USBP4P
USBP3P
CLKIN_D OT_96P Vss OC5# / GPIO9 Vss RTCRST# SML1DAT A/ GPIO75 17 PWROK
INTVRME N
Vss
USBP10N
Vss
USBP2P
C B A
USBP0P
C B A
USBP0N 19 18
308
Datasheet
Ballout Definition
Table 6-3.
Datasheet
309
Ballout Definition
PCH SFF Ball Name DDPB_AUXP DDPB_HPD DDPC_0N DDPC_0P DDPC_1N DDPC_1P DDPC_2N DDPC_2P DDPC_3N DDPC_3P DDPC_AUXN DDPC_AUXP DDPC_CTRLCLK DDPC_CTRLDATA DDPC_HPD DDPD_0N DDPD_0P DDPD_1N DDPD_1P DDPD_2N DDPD_2P DDPD_3N DDPD_3P DDPD_AUXN DDPD_AUXP DDPD_CTRLCLK DDPD_CTRLDATA DDPD_HPD DEVSEL# DMI_IRCOMP DMI_ZCOMP DMI0RXN DMI0RXP DMI0TXN DMI0TXP DMI1RXN DMI1RXP DMI1TXN DMI1TXP DMI2RXN DMI2RXP
Ball # AW41 BD36 BB40 BD40 BC41 BE41 AW37 BA37 BA35 AW35 BA43 AW43 U47 U45 BB36 BC37 BE37 BE39 BC39 BC35 BE35 AW33 BA33 AY44 BA45 AC49 AA51 AU37 D48 AW21 BA21 BC21 BE21 BA19 AW19 BE19 BC19 BC23 BE23 BC17 BE17
PCH SFF Ball Name DMI2TXN DMI2TXP DMI3RXN DMI3RXP DMI3TXN DMI3TXP DRAMPWROK FDI_FSYNC0 FDI_FSYNC1 FDI_INT FDI_LSYNC0 FDI_LSYNC1 FDI_RXN0 FDI_RXN1 FDI_RXN2 FDI_RXN3 FDI_RXN4 FDI_RXN5 FDI_RXN6 FDI_RXN7 FDI_RXP0 FDI_RXP1 FDI_RXP2 FDI_RXP3 FDI_RXP4 FDI_RXP5 FDI_RXP6 FDI_RXP7 FRAME# FWH0 / LAD0 FWH1 / LAD1 FWH2 / LAD2 FWH3 / LAD3 FWH4 / LFRAME# GNT0# GNT1# / GPIO51 GNT2# / GPIO53 GNT3# / GPIO55 GPIO0 GPIO1 GPIO6
Ball # BD20 BB20 AW17 BA17 BE15 BC15 D6 BB8 BC9 BE11 BE9 BC11 AU17 AW15 BB12 AR15 BC13 AU13 AW13 AW11 AR17 BA15 BD12 AU15 BE13 AR13 BA13 BA11 G43 E31 D32 C31 B32 G33 H50 H48 C41 J45 W5 E37 A35
PCH SFF Ball Name GPIO7 GPIO8 GPIO15 GPIO17 GPIO24 GPIO27 GPIO28 GPIO35 GPIO57 HDA_BCLK HDA_DOCK_EN# / GPIO33 HDA_DOCK_RST# / GPIO13 HDA_RST# HDA_SDIN0 HDA_SDIN1 HDA_SDIN2 HDA_SDIN3 HDA_SDO HDA_SYNC INIT3_3V# INTRUDER# INTVRMEN IRDY# JTAG_TCK JTAG_TDI JTAG_TDO JTAG_TMS L_BKLTCTL L_BKLTEN L_CTRL_CLK L_CTRL_DATA L_DDC_CLK L_DDC_DATA L_VDD_EN LAN_PHY_PWR_CTR L / GPIO12 LAN_RST# LDRQ0# LDRQ1# / GPIO23 LVD_IBG
Ball # E35 G9 G5 C33 G7 L3 L1 R5 A7 E27 E33 A33 C29 B28 J29 A29 D28 G29 E29 P2 G15 E11 A37 J5 L5 G1 J3 U49 W49 T48 T50 U43 W51 U51 F6 C11 A31 G31 AE43
310
Datasheet
Ballout Definition
PCH SFF Ball Name LVD_VBG LVD_VREFH LVD_VREFL LVDSA_CLK LVDSA_CLK# LVDSA_DATA#0 LVDSA_DATA#1 LVDSA_DATA#2 LVDSA_DATA#3 LVDSA_DATA0 LVDSA_DATA1 LVDSA_DATA2 LVDSA_DATA3 LVDSB_CLK LVDSB_CLK# LVDSB_DATA#0 LVDSB_DATA#1 LVDSB_DATA#2 LVDSB_DATA#3 LVDSB_DATA0 LVDSB_DATA1 LVDSB_DATA2 LVDSB_DATA3 MEPWROK NC_1 NC_2 NC_3 NC_4 NC_5 NV_ALE NV_CLE OC0# / GPIO59 OC1# / GPIO40 OC2# / GPIO41 OC3# / GPIO42 OC4# / GPIO43 OC5# / GPIO9 OC6# / GPIO10 OC7# / GPIO14 PAR
Ball # AE41 AG43 AG41 AP46 AP44 AR41 AV44 AN43 AT46 AR43 AV46 AN41 AT44 AH44 AH46 AL41 AK44 AM46 AJ43 AL43 AK46 AM44 AJ41 M10 W41 AC41 AA41 U41 N41 AU3 AU1 C9 E15 G13 C15 A15 C17 D10 D12 E47
PCH SFF Ball Name PCIECLKRQ0# / GPIO73 PCIECLKRQ1# / GPIO18 PCIECLKRQ2# / GPIO20 PCIECLKRQ3# / GPIO25 PCIECLKRQ4# / GPIO26 PCIECLKRQ5# / GPIO44 PCIECLKRQ6# / GPIO45 PCIECLKRQ7# / GPIO46 PCIRST# PECI PEG_A_CLKRQ# / GPIO47 PEG_B_CLKRQ# / GPIO56 PERn1 PERn2 PERn3 PERn4 PERn5 PERn6 PERn7 PERn8 PERp1 PERp2 PERp3 PERp4 PERp5 PERp6 PERp7 PERp8 PERR# PETn1 PETn2 PETn3 PETn4 PETn5
Ball # K4 R11 N1 D8 C3 G3 J7 H4 F2 BC7 R9 A9 BA25 BE27 AW27 BD28 AW29 AU33 BE31 BD32 AW25 BC27 BA27 BB28 BA29 AR33 BC31 BB32 J43 BC25 AU25 AU27 AU29 BE29
PCH SFF Ball Name PETn6 PETn7 PETn8 PETp1 PETp2 PETp3 PETp4 PETp5 PETp6 PETp7 PETp8 PIRQA# PIRQB# PIRQC# PIRQD# PIRQE# / GPIO2 PIRQF# / GPIO3 PIRQG# / GPIO4 PIRQH# / GPIO5 PLOCK# PLTRST# PME# PMSYNCH PROCPWRGD PWRBTN# PWROK RCIN# REFCLK14IN REQ0# REQ1# / GPIO50 REQ2# / GPIO52 REQ3# / GPIO54 Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved
Ball # BA31 AR31 BE33 BE25 AR25 AR27 AR29 BC29 AW31 AU31 BC33 B36 L37 G49 B44 D50 M48 D44 A45 D40 D4 L7 BD8 BE7 R7 D16 U3 R47 L39 E41 L35 M50 AU7 AW3 AL11 BA7 AT4 BA3 AN9 AN11 AW7
Datasheet
311
Ballout Definition
PCH SFF Ball Name Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved RI# RSMRST# RTCRST# RTCX1 RTCX2 SATA0GP / GPIO21 SATA0RXN SATA0RXP SATA0TXN SATA0TXP SATA1GP / GPIO19 SATA1RXN SATA1RXP SATA1TXN SATA1TXP SATA2GP / GPIO36 SATA2RXN SATA2RXP SATA2TXN SATA2TXP SATA3GP / GPIO37 SATA3RXN
Ball # BB2 BB4 AW9 BA9 BC5 AR7 AR5 AR1 AR9 AR11 AU5 AU9 AW5 AV2 BA1 AV4 AW1 AR3 BA5 K10 D14 B16 A13 C13 T4 AJ7 AJ5 AG11 AG9 V2 AE1 AE3 AG3 AG1 V4 AE11 AE9 AE7 AE5 M4 AC9
PCH SFF Ball Name SATA3RXP SATA3TXN SATA3TXP SATA4GP / GPIO16 SATA4RXN SATA4RXP SATA4TXN SATA4TXP SATA5GP / GPIO49/ TEMP_ALERT# SATA5RXN SATA5RXP SATA5TXN SATA5TXP SATAICOMPI SATAICOMPO SATALED# SCLOCK / GPIO22 SDATAOUT0 / GPIO39 SDATAOUT1 / GPIO48 SDVO_CTRLCLK SDVO_CTRLDATA SDVO_INTN SDVO_INTP SDVO_STALLN SDVO_STALLP SDVO_TVCLKINN SDVO_TVCLKINP SERIRQ SERR# SLOAD / GPIO38 SLP_LAN# / GPIO29 SLP_M# SLP_S3# SLP_S4# SLP_S5# / GPIO63 SMBALERT# / GPIO11 SMBCLK
Ball # AC11 AC5 AC7 W9 AC3 AC1 AA3 AA1 W11 AA11 AA9 AA5 AA7 AF12 AF10 U7 U5 R1 W3 Y50 Y48 BA39 AW39 AU35 AR35 AU39 AR39 W7 E51 R3 E5 L9 F4 D2 H8 J11 L11
PCH SFF Ball Name SMBDATA SML0ALERT# / GPIO60 SML0CLK SML0DATA SML1ALERT# / GPIO74 SML1CLK / GPIO58 SML1DATA / GPIO75 SPI_CLK SPI_CS0# SPI_CS1# SPI_MISO SPI_MOSI SPKR SRTCRST# STOP# STP_PCI# / GPIO34 SUS_PWR_DN_ACK / GPIO30 SUS_STAT# / GPIO61 SUSCLK / GPIO62 SYS_PWROK SYS_RESET# THRMTRIP# TP1 TP2 TP3 TP4 TP5 TP6 TP7 TP8 TP9 TP10 TP12 TP13 TP14 TP15 TP16
Ball # A11 E9 B8 J9 E7 B12 A17 AL5 AL7 AL9 AN5 AN7 U1 J15 G37 N5 N3 K2 L13 N9 P4 BE5 AU23 AU21 AU19 BA51 BA49 AY50 AY48 AJ9 J17 L17 AE47 AE45 L29 J31 L31
312
Datasheet
Ballout Definition
PCH SFF Ball Name TP17 TP18 TP23 TP24 TRDY# TRST# USBP0N USBP0P USBP1N USBP1P USBP2N USBP2P USBP3N USBP3P USBP4N USBP4P USBP5N USBP5P USBP6N USBP6P USBP7N USBP7P USBP8N USBP8P USBP9N USBP9P USBP10N USBP10P USBP11N USBP11P USBP12N USBP12P USBP13N USBP13P USBRBIAS USBRBIAS# V_CPU_IO V_CPU_IO V5REF V5REF_Sus Vcc3_3
Ball # L33 J13 U9 G11 J37 J1 A19 C19 J19 L19 B20 D20 G19 E19 G21 E21 C21 A21 J23 L23 G23 E23 C23 A23 L25 J25 D24 B24 C25 A25 J27 G27 E25 G25 A27 C27 AK18 AK19 J33 J21 AB33
PCH SFF Ball Name Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 Vcc3_3 VccAClk VccADAC VccADPLLA VccADPLLB VccALVDS VccAPLLEXP VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccCore VccDMI VCCFDIPLL VccIO VccIO
Ball # AB34 AB36 AB38 Y36 Y38 AM38 AJ11 Y18 Y19 P30 P31 P33 P34 P36 P38 AE51 AC45 AM34 AM33 AD38 AM27 AB24 AB25 AC24 AC25 AD24 AD25 AF24 AF25 AF27 AF28 AH27 AH28 AH30 AH31 Y22 Y24 AH22 BD16 AK27 AK28
PCH SFF Ball Name VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccIO VccLAN VccLAN VccME VccME VccME VccME VccME VccME VccME VccME VccME VccME
Ball # AM19 AM21 AM22 AM24 AM25 AM16 AM18 T21 AD19 AF33 AF34 AD16 AK24 AK21 AB14 AB16 AB18 AB19 AC14 AC16 AC18 AC19 AD14 AD33 AD34 T24 V21 V22 V24 AF21 AF22 AB30 AB31 AC30 AC31 AD30 AD31 V34 T34 T36 V36
Datasheet
313
Ballout Definition
PCH SFF Ball Name VccME VccME VccME VccME VccME VccME VccME3_3 VccME3_3 VccME3_3 VccME3_3 VccPNAND VccPNAND VccPNAND VccPNAND VccRTC VCCSATAPLL VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSus3_3 VccSusHDA VccTX_LVDS VccTX_LVDS VccTX_LVDS VccTX_LVDS VccVRM VccVRM VccVRM VccVRM Vss Vss Vss Vss Vss Vss Vss
Ball # V27 V28 V30 Y27 Y28 Y30 AF14 AF16 AH14 AH16 AF18 AF19 AH18 AH19 E13 AJ1 T25 P14 P16 P18 P19 P22 P24 P25 P27 L27 AF36 AF38 AH36 AH38 AR21 AP22 AR19 AR23 AP18 AP16 AB10 AB12 AB2 AB21 AB22 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # AB27 AB28 AB4 AB40 AB42 AB44 AB46 AB48 AB50 AB6 AB8 AC21 AC22 AC27 AC28 AC33 AC34 AC36 AC38 AD10 AD12 AD18 AD2 AD21 AD22 AD27 AD28 AD4 AD40 AD42 AD44 AD46 AD6 AD8 AF2 AF30 AF31 AF4 AF40 AF42 AF44 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # AF46 AF48 AF50 AF6 AF8 AG45 AG47 AH10 AH2 AH21 AH24 AH25 AH33 AH34 AH4 AH40 AH42 AH6 AH8 AJ3 AJ45 AJ47 AK10 AK12 AK14 AK16 AK22 AK25 AK30 AK31 AK33 AK34 AK36 AK38 AK40 AK42 AK48 AK50 AK6 AK8 AL45
314
Datasheet
Ballout Definition
PCH SFF Ball Name Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # AL47 AM10 AM12 AM14 AM2 AM28 AM30 AM31 AM4 AM40 AM42 AM6 AM8 AN45 AN47 AP10 AP12 AP14 AP20 AP24 AP26 AP28 AP30 AP32 AP34 AP36 AP38 AP40 AP42 AP48 AP50 AP6 AP8 AR37 AR45 AR47 AT10 AT12 AT14 AT16 AT18 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # AT2 AT20 AT22 AT24 AT26 AT28 AT30 AT32 AT34 AT36 AT38 AT40 AT42 AT6 AT8 AU41 AU43 AU45 AU47 AV10 AV12 AV14 AV16 AV18 AV20 AV22 AV24 AV26 AV28 AV30 AV32 AV34 AV36 AV38 AV40 AV42 AV48 AV50 AV6 AV8 AW45 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # AW47 AY10 AY12 AY14 AY16 AY18 AY2 AY20 AY22 AY24 AY26 AY28 AY30 AY32 AY34 AY36 AY38 AY4 AY40 AY42 AY46 AY6 AY8 B10 B14 B18 B22 B26 B3 B30 B34 B38 B42 B46 B49 B6 BA47 BB10 BB14 BB16 BB18
Datasheet
315
Ballout Definition
PCH SFF Ball Name Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # BB22 BB24 BB26 BB30 BB34 BB38 BB42 BB46 BB48 BB50 BB6 BC3 BC49 BD10 BD14 BD18 BD22 BD24 BD26 BD3 BD30 BD34 BD38 BD42 BD46 BD49 BD6 C49 D18 D22 D26 D30 D34 D38 D42 E3 F10 F12 F14 F16 F18 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # F20 F22 F24 F26 F28 F30 F32 F34 F36 F38 F40 F42 F44 F46 F50 F8 H10 H12 H14 H16 H18 H2 H20 H22 H24 H26 H28 H30 H32 H34 H36 H38 H40 H42 H44 H46 H6 K12 K14 K16 K18 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # K20 K22 K24 K26 K28 K30 K32 K34 K36 K38 K40 K42 K44 K46 K50 K6 K8 L21 M12 M14 M16 M18 M2 M20 M22 M24 M26 M28 M30 M32 M34 M36 M38 M40 M42 M44 M46 M6 M8 N47 P12
316
Datasheet
Ballout Definition
PCH SFF Ball Name Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # P21 P28 P40 P42 P44 P46 P48 P50 P6 P8 T12 T14 T16 T2 T22 T28 T30 T31 T33 T38 T40 T42 T44 T46 T6 T8 V12 V18 V19 V25 V31 V33 V38 V40 V42 V44 V46 V48 V50 V6 V8 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss
Ball # Y10 Y12 Y14 Y16 Y2 Y21 Y25 Y31 Y33 Y34 Y4 Y40 Y42 Y44 Y46 Y6 Y8 AU11 AM36 AH12 T27 A3 A49 A5 A50 A51 B2 B50 B51 BC1 BC51 BD1 BD2 BD50 BD51 BE1 BE2 BE3 BE49 BE50 BE51
PCH SFF Ball Name Vss_NCTF Vss_NCTF Vss_NCTF VssA_DAC VssA_LVDS WAKE# XCLK_RCOMP XTAL25_IN XTAL25_OUT
Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF Vss_NCTF
Datasheet
317
Ballout Definition
318
Datasheet
Package Information
7
7.1
Package Information
PCH package (Desktop Only)
FCBGA package Package size: 27 mm x 27 mm Ball Count: 951 Ball pitch: 0.7 mm The Desktop package information is shown in Figure 7-1.
Note:
Datasheet
319
Package Information
Figure 7-1.
320
Datasheet
Package Information
7.2
The PCH Mobile package information is shown in Figure 7-2. Note: All dimensions, unless otherwise specified, are in millimeters.
Datasheet
321
Package Information
Figure 7-2.
322
Datasheet
Package Information
7.3
Note:
Datasheet
323
Package Information
Figure 7-3.
324
Datasheet
Electrical Characteristics
8
8.1
8.1.1
Electrical Characteristics
This chapter contains the DC and AC characteristics for the PCH. AC timing diagrams are included.
Thermal Specifications
Desktop Storage Specifications and Thermal Design Power (TDP)
For desktop thermal information, see the Intel 5 Series Express Chipset Platform Controller Hub (PCH) Thermal Mechanical Specifications and Design Guidelines (TMS), Document # 407051.
8.1.2
Table 8-1.
Description The non-operating device storage temperature. Damage (latent or otherwise) may occur when exceeded for any length of time The ambient storage temperature (in shipping media) for a sustained period of time. The maximum device storage relative humidity for a sustained period of time. A prolonged or extended period of time; typically associated with customer shelf life. Mobile Thermal Junction Operating Temperature limits
Min -55 C -5 C
Max 125 C 40 C
Tj (Mobile only)
NOTES: 1. Refers to a component device that is not assembled in a board or socket and is not electrically connected to a voltage reference or I/O signal. 2. Specified temperatures are not to exceed values based on data collected. Exceptions for surface mount reflow are specified by the applicable JEDEC standard. Non-adherence may affect PCH reliability. 3. Tabsolute storage applies to the unassembled component only and does not apply to the shipping media, moisture barrier bags, or dessicant. 4. Intel branded products are specified and certified to meet the following temperature and humidity limits that are given as an example only (Non-Operating Temperature Limit: -40 C to 70 C and Humidity: 50% to 90%, non-condensing with a maximum wet bulb of 28 C.) Post board attach storage temperature limits are not specified for non-Intel branded boards. 5. The JEDEC J-JSTD-020 moisture level rating and associated handling practices apply to all moisture sensitive devices removed from the moisture barrier bag. 6. Nominal temperature and humidity conditions and durations are given and tested within the constraints imposed by TSUSTAINED storage and customer shelf life in applicable Intel boxes and bags. 7. The thermal solution needs to ensure that the temperature does not exceed the maximum junction temperature (Tj,max) limit. See the Embedded Controller Support Provided by Ibex Peak(IBX) - Technical Update - Rev. 1.5 Document number 390730 for details on how measure Tj.
Datasheet
325
Electrical Characteristics
Table 8-2.
NOTES: 1. For usage configurations please see the Mobile Ibex Peak Platform Controller Hub (PCH) Thermal Design Power (TDP) and Scenario Guidance Document # 427704.
8.2
Table 8-3.
326
Datasheet
Electrical Characteristics
8.3
Table 8-4.
Intel 5 Series Chipset and Intel 3400 Series Chipset Power Supply range
PCH Power Supply Range
Power Supply 1.05 V 1.5 V 1.8 V 3.3 V 5V Minimum 1.00 V 1.43 V 1.71 V 3.14 V 4.75 V Nominal 1.05 V 1.50 V 1.80 V 3.30 V 5.00 V Maximum 1.10 V 1.58 V 1.89 V 3.47 V 5.25 V
8.4
General DC Characteristics
Note that ICC values in Table 8-5 and Table 8-6 are all pre-silicon estimates. Values will be updated when characterized on real silicon is completed.
Table 8-5.
Voltage Rail
V_CPU_IO V5REF V5REF_Sus Vcc3_3 VccADAC VccADPLLA VccADPLLB VccCore VccDMI VccIO VccLAN VccME VccME3_3 VccRTC VccSus3_3 VccSusHDA VccVRM
1.1/ 1.05 5 5 3.3 3.3 1.05 1.05 1.05 1.1 1.05 1.05 1.05 3.3 3.3 3.3 3.3 1.8
.001 .001 .001 .305 .075 .1100 .1100 1.76 .063 3.482 .253 1.41 .0308 N/A .0924 .0088 .169
.001 .001 .001 .305 .0011 .0440 .0440 1.584 .063 2.862 .253 1.41 .0308 N/A .0924 .0088 .123
.001 .001 .001 .035 .0011 .1034 .022 .528 .0011 .9504 .091 .493 .0022 N/A .0154 .001 .129
.001 .001 .001 .035 .0011 .022 .022 .44 .0011 .519 .091 .493 .0022 N/A .0154 .001 .052
6 uA See notes 1, 2
NOTES: 1. G3 state shown to provide an estimate of battery life. 2. Icc (RTC) data is taken with VccRTC at 3.0 V while the system in a mechanical off (G3) state at room temperature.
Datasheet
327
Electrical Characteristics
Table 8-6.
Voltage Rail
G3
V_CPU_IO V5REF V5REF_Sus Vcc3_3 VccADAC VccADPLLA VccADPLLB VccCore VccDMI VccIO VccLAN VccME VccME3_3 VccRTC VccSus3_3 VccSusHDA VccVRM VccALVDS VccTX_LVDS
1.1/ 1.05 5 5 3.3 3.3 1.05 1.05 1.05 1.1 1.05 1.05 1.05 3.3 3.3 3.3 3.3 1.8 3.3 1.8
.001 .001 .001 .305 .075 .088 .088 1.43 .055 3.23 .220 1.2 .031 N/A .087 .0088 .156 .0011 .066
.001 .001 .001 .305 .0011 .0176 .0176 1.254 .055 2.628 .220 1.2 .031 N/A .087 .0088 .114 .0011 .0011
.001 .001 .001 .0176 .0011 .0825 .0044 .3685 .0011 .463 .066 .186 .0022 N/A .0132 .001 .113 .0011 .0198
.001 .001 .001 .0176 .0011 .0044 .0044 .2805 .0011 .285 .066 .186 .0022 N/A .0132 .001 .045 .0011 .0011 .132 .98 .0154 N/A .133 .001 .0044 .0022 N/A .0297 .001 .001
6 uA See notes 1, 2
NOTES: 1. G3 state shown to provide an estimate of battery life. 2. Icc (RTC) data is taken with VccRTC at 3.0 V while the system in a mechanical off (G3) state at room temperature.
328
Datasheet
Electrical Characteristics
Table 8-7.
Voltage Rail
G3
V_CPU_IO V5REF V5REF_Sus Vcc3_3 VccADAC VccADPLLA VccADPLLB VccCore VccDMI VccIO VccLAN VccME VccME3_3 VccpNAND VccRTC VccSus3_3 VccSusHDA VccVRM VccALVDS VccTX_LVDS
1.1/ 1.05 5 5 3.3 3.3 1.05 1.05 1.05 1.1 1.05 1.05 1.05 3.3 1.8 3.3 3.3 3.3 1.8 3.3 1.8
.001 .001 .001 .305 .075 .078 .078 1.32 .055 3.15 .176 .892 .031 .0055 N/A .087 .0088 .156 .0011 .066
.001 .001 .001 .305 .0011 .011 .011 1.14 .055 2.56 .176 .892 .031 .0055 N/A .087 .0088 .114 .0011 .0011
.001 .001 .001 .0176 .0011 .081 .0044 .352 .0011 .437 .057 .169 .0022 .0022 N/A .0132 .001 .113 .0011 .0198
.001 .001 .001 .0176 .0011 .0044 .0044 .264 .0011 .252 .057 .169 .0022 .0022 N/A .0132 .001 .045 .0011 .0011 N/A .122 .001 N/A .0286 .001 .11 .826 .0154 .0044 .0022 .001
6 uA See notes 1, 2
NOTES: 1. G3 state shown to provide an estimate of battery life. 2. Icc (RTC) data is taken with VccRTC at 3.0 V while the system in a mechanical off (G3) state at room temperature.
Datasheet
329
Electrical Characteristics
Table 8-8.
VIH3/VIL3
330
Datasheet
Electrical Characteristics
Table 8-8.
VIH15/VIL15
NOTES: 1. VDI = | USBPx[P] USBPx[N]. 2. Includes VDI range. 3. Applies to Low-Speed/High-Speed USB. 4. PCI Express mVdiff p-p = 2*|PETp[x] PETn[x]|. 5. SATA Vdiff, RX (VIMAX10/MIN10) is measured at the SATA connector on the receiver side (generally, the motherboard connector), where SATA mVdiff p-p = 2*|SATA[x]RXP SATA[x]RXN|. 6. VccRTC is the voltage applied to the VccRTC well of the PCH. When the system is in a G3 state, this is generally supplied by the coin cell battery, but for S5 and greater, this is generally VccSus3_3. 7. CL_Vref = 0.27 CL_VREF1 applies to Mobile configurations. 8. This is an AC characteristic that represents transient values for these signals. 9. Applies to High-Speed USB 2.0.
Datasheet
331
Electrical Characteristics
Table 8-9.
Symbol VIL1 VIH1 VIL2 VIH2 VIL3 VIH3 VIL4 VIH4 VIL5 VIH5 VIL6 VIH6 VIL7 VIH7 VIMIN8 VIMAX8 VIL9 VIH9 VIMIN10Gen1i VIMAX10Gen1i VIMIN10Gen1m VIMAX10Gen1m VIMIN10Gen2i VIMAX10Gen2i VIMIN10Gen2m VIMAX10Gen2m VIL11
0.5
332
Datasheet
Electrical Characteristics
Table 8-9.
Symbol VIH11 VIL12 (Absolute Minimum) VIH12 (Absolute Maximum) VIL13 VIH13 VIL14 VIH14 VIL15 VIH15 VIL_CL VIH_CL Vclk_in_cros s(abs) VDI VCM VSE VHSSQ VHSDSC VHSCM VIL_HDA VIH_HDA VIL_SST VIH_SST VIL_PECI VIH_PECI VIL_FDI VIH_FDI
Input High Voltage Input Low Voltage Input High Voltage Input Low Voltage Input High Voltage Input Low Voltage Input High Voltage Input Low Voltage Input High Voltage Absolute Crossing Point Differential Input Sensitivity Differential Common Mode Range Single-Ended Receiver Threshold HS Squelch Detection Threshold HS Disconnect Detection Threshold HS Data Signaling Common Mode Voltage Range Input Low Voltage Input High Voltage Input Low Voltage Input High Voltage Input Low Voltage Input High Voltage Minimum Input Voltage Maximum Input Voltage
1.150 0.78 VccRTC + 0.5 0.78 VccRTC + 0.5 0.3*(3.3 V) 3.3 V + 0.5 (CL_VREF - 0.075) 1.2 0.550 2.5 2.0 150 625 500 0.4(Vcc_HDA) 1.5 0.4 1.5 0.275(V_CPU_IO) V_CPU_IO + 0.15 1000
V V V V V V V V V V V V V mV mV mV V V V V V V mVdiff p-p mVdiff p-p Note 1,3 Note 2,3 Note 3 Note 9 Note 9 Note 9 Note 6 Note 10 Note 10 Note 7 Note 7 Note 6
0.5
2.3
0.5
2.0
0.5
0.7*(3.3 V)
0.3
(CL_VREF + 0.075) 0.250 0.2 0.8 0.8 100 525 50 0 0.6(Vcc_HDA) -0.3 1.1 -0.15 0.725(V_CPU_IO) 175
Datasheet
333
Electrical Characteristics
Table 8-9.
Symbol VAUX-Diff-PP VIL_XTAL25 VIH_XTAL25
NOTES: 1. VDI = | USBPx[P] USBPx[N]. 2. Includes VDI range. 3. Applies to Low-Speed/Full-Speed USB. 4. PCI Express mVdiff p-p = 2*|PETp[x] - PETn[x]|. 5. SATA Vdiff, RX (VIMAX10/MIN10) is measured at the SATA connector on the receiver side (generally, the motherboard connector), where SATA mVdiff p-p = 2*|SATA[x]RXP SATA[x]RXN|. 6. VccRTC is the voltage applied to the VccRTC well of the PCH. When the system is in a G3 state, this is generally supplied by the coin cell battery, but for S5 and greater, this is generally VccSus3_3. 7. CL_Vref = 0.27 (VccCL1_5). CL_VREF0 applies to Desktop configurations. CL_VREF1 applies to Mobile configurations. 8. This is an AC Characteristic that represents transient values for these signals. 9. Applies to High-Speed USB 2.0. 10. 3.3 V refers to VccSus3_3 for signals in the suspend well and to Vcc3_3 for signals in the core well and to VccME3_3 for signals in the ME well. See Table 3-2, or Table 3-3 for signal and power well association. 11. 1.1 V refers to VccIO or VccCore for signals in the core well and to VccME for signals in the ME well. See Table 3-2 or Table 3-3 for signal and power well association. 12. Specification applies when 25 MHz crystal is used on the platform. XTAL25_IN is terminated low when crystal input is not used.
334
Datasheet
Electrical Characteristics
SATA Signals: SATA[5:0]RX[P,N] (3.0 Gb/s Internal and External SATA) PCI Express* Data TX Signals: PET[p,n][8:1]
VOMIN8/VOMAX8
Digital Display Ports when configured as HDMI/DVI: DDPB_[3:0][P,N], DDPC_[3:0][P,N], DDPD_[3:0][P,N] SDVO Signals: SDVO_INT[P,N], SDVO_TVCLKIN[P,N], SDVO_STALL[P,N] Power Management Signal: PLTRST#
VOH9/VOL9 VHSOI VHSOH VHSOL VCHIRPJ VCHIRPK VOH_HDA/ VOL_HDA VOL_JTAG VOH_PCICLK/ VOL_PCICLK VOL_SGPIO VOH_PWM/ VOL_PWM
Intel High Definition Audio Signals: HDA_RST#, HDA_SDOUT, HDA_SYNC JTAG Signals: JTAG_TDO Single Ended Clock Interface Output Signals: CLKOUT_PCI[4:0], CLKOUTFLEX[3:0] GPIO Signals: [67:64] SGPIO Signals: SCLOCK, SLOAD, SDATAOUT0, SDATAOUT1 GPIO[48, 39, 38, 22] Intel Quiet System Technology Signals: PWM[3:0]
Datasheet
335
Electrical Characteristics
336
Datasheet
Electrical Characteristics
Datasheet
337
Electrical Characteristics
VAUX-Diff-P-P
0.39
1.38
VOL_FDI VOH_FDI
-.1 .8(3.3V)
0.2(3.3V) 1.2
NOTES: 1. The SERR#, PIRQ[H:A], SMBDATA, SMBCLK, SML[1:0]CLK, SML[1:0]DATA, SML[1:0]ALERT# and PWM[3:0] signal has an open-drain driver and SATALED# has an open-collector driver, and the VOH / IOH specification does not apply. This signal must have external pull up resistor. 2. PCI Express mVdiff p-p = 2*|PETp[x] PETn[x]|. 3. SATA Vdiff, tx (VOMIN7/VOMAX7) is measured at the SATA connector on the transmit side (generally, the motherboard connector), where SATA mVdiff p-p = 2*|SATA[x]TXP SATA[x]TXN|. 4. Maximum Iol for PROCPWRGD is 12mA for short durations (<500 mS per 1.5 s) and 9 mA for long durations. 5. For INIT3_3V only, for low current devices, the following applies: VOL5 Max is 0.15 V at an IOL5 of 2 mA. 6. 3.3 V refers to VccSus3_3 for signals in the suspend well, to Vcc3_3 for signals in the core well and to VccME3_3 for those signals in the ME well. See Table 3-2 or Table 3-3 for signal and power well association. 7. 3.3 V refers to VccSus3_3 for signals in the suspend well and to Vcc3_3 for signals in the core well and to VccME3_3 for signals in the ME well. See Table 3-2, or Table 3-3 for signal and power well association.
338
Datasheet
Electrical Characteristics
Parameter
Min .998 1.05 4.75 3.14 1.746 4.75 3.14 .998 .998 .998 .998 3.14 .998 2 3.14 1.43 .998 .998 3.14 3.14 1.71 10 70 10
Nom 1.05 1.1 5 3.3 1.8 5 3.3 1.05 1.05 1.05 1.05 3.3 1.05 3.3 1.5 1.05 1.05 3.3 3.3 1.8 Typical Value
Max 1.10 1.16 5.25 3.47 1.854 5.25 3.47 1.10 1.10 1.10 1.10 3.47 1.10 3.47 3.47 1.58 1.10 1.10 3.47 3.47 1.89 10 70 10 TBD TBD 10
Unit V V V V V V V V V V V V V V V V
Notes 1 1 1 1 1,3 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1
Management
A A A pF pF pF
(0 V < VIN < Vcc3_3) Max VIN = 2.7 V Min VIN = 0.5 V 2 FC = 1 MHz FC = 1 MHz FC = 1 MHz
XTAL1 XTAL2
6 6
pF pF
NOTES: 1. The I/O buffer supply voltage is measured at the PCH package pins. The tolerances shown in Table 8-12 are inclusive of all noise from DC up to 20 MHz. In testing, the voltage rails should be measured with a bandwidth limited oscilloscope that has a rolloff of 3 dB/decade above 20 MHz. 2. Includes Single Ended clocks REFCLK14IN, CLKOUTFLEX[3:0] and PCICLKIN.
Datasheet
339
Electrical Characteristics
3.
Includes only DC tolerance. AC tolerance will be 2% and DC tolerance will be 3% in addition to this range.
8.5
Display DC Characteristics
Table 8-14. CRT DAC Signal Group DC Characteristics: Functional Operating Range (VccADAC = 3.3 V 5%)
Parameter DAC Resolution Max Luminance (full-scale) Min Luminance LSB Current Integral Linearity (INL) Differential Linearity (DNL) Video channel-channel voltage amplitude mismatch Monotonicity Min 0.665 -1 -1 Nom 8 0.7 0 73.2 Yes NOTES: 1. Measured at each R, G, B termination according to the VESA Test Procedure Evaluation of Analog Display Graphics Subsystems Proposal (Version 1, Draft 4, December 1, 2000). 2. Max steady-state amplitude. 3. Min steady-state amplitude. 4. Defined for a double 75- ohm termination. 5. Set by external reference resistor value. 6. INL and DNL measured and calculated according to VESA video signal standards. 7. Max full-scale voltage difference among R,G,B outputs (percentage of steady-state fullscale voltage). Max 0.77 1 1 6 Unit Bits V V uA LSB LSB % Notes 1 1, 2, 4 white video level voltage 1, 3, 4 black video level voltage 4, 5 1, 6 1, 6 7
340
Datasheet
Electrical Characteristics
Table 8-15. LVDS Interface: Functional Operating Range (VccALVDS = 3.3 V 5%)
Symbol VOD VOD VOS VOS IOs IOZ Parameter Differential Output Voltage Change in VOD between Complementary Output States Offset Voltage Change in VOS between Complementary Output States Output Short Circuit Current Output TRI-STATE Current Min 250 1.125 Nom 350 1.25 -3.5 1 Max 450 50 1.375 50 -10 10 Unit mV mV V mV mA uA
Datasheet
341
Electrical Characteristics
8.6
AC Characteristics
Symbol Parameter Min Max Unit Figures Notes
Unit Interval PCI Express* Minimum Transmission Eye Width D+/D- TX Out put Rise/Fall time Minimum Receiver Eye Width
400.12 0.125
ps UI UI UI 8-27 8-26
TRX-EYE
NOTES: 1. Specified at the measurement point into a timing and voltage compliance test load and measured over any 250 consecutive TX UIs. (Also refer to the Transmitter compliance eye diagram). 2. A TTX-EYE = 0.70 UI provides for a total sum of deterministic and random jitter budget of TTXJITTER-MAX = 0.30 UI for the Transmitter collected over any 250 consecutive TX UIs. The TTXEYE-MEDIAN-to-MAX-JITTER specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total TX jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. 3. Specified at the measurement point and measured over any 250 consecutive UIs. The test load documented in the PCI Express* specification 2.0 should be used as the RX device when taking measurements (also refer to the Receiver compliance eye diagram). If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram. 4. A TRX-EYE = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the Transmitter and interconnect collected any 250 consecutive UIs. The TRXEYE-MEDIAN-to--MAX-JITTER specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total 0.6 UI jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram. 5. Nominal Unit Interval is 400 ps for 2.5 GT/s and 200 ps for 5 GT/s.
342
Datasheet
Electrical Characteristics
Transmitter and Receiver Timings UI TTX-EYE TTX-RISE/Fall TMDS Clock Jitter T-skewintra-pair T-skewinter-pair Duty Cycle Intra pair skew at source connector Inter pair skew at source connector Clock Duty Cycle Unit Interval Minimum Transmission Eye Width D+/D- TX Out put Rise/Fall time 600 0.8 10 4000 0.125 0.25 0.15 0.2 60% ps UI UI UI TBIT Tchar acter % 1,2 1,2
NOTES: 1. Specified at the measurement point into a timing and voltage compliance test load and measured over any 250 consecutive TX UIs. (Also refer to the Transmitter compliance eye diagram). 2. A TTX-EYE = 0.70 UI provides for a total sum of deterministic and random jitter budget of TTXJITTER-MAX = 0.30 UI for the Transmitter collected over any 250 consecutive TX UIs. The TTXEYE-MEDIAN-to-MAX-JITTER specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total TX jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value.
Unit Interval Minimum Transmission Eye Width D+/D- TX Out put Rise/Fall time Minimum Receiver Eye Width
1000 0.125
ps UI UI UI 8-27 8-26
TRX-EYE
NOTES: 1. Specified at the measurement point into a timing and voltage compliance test load and measured over any 250 consecutive TX UIs. (Also refer to the Transmitter compliance eye diagram). 2. A TTX-EYE = 0.70 UI provides for a total sum of deterministic and random jitter budget of TTXJITTER-MAX = 0.30 UI for the Transmitter collected over any 250 consecutive TX UIs. The TTXEYE-MEDIAN-to-MAX-JITTER specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total TX jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. 3. Specified at the measurement point and measured over any 250 consecutive UIs. The test load documented in the PCI Express* specification 2.0 should be used as the RX device
Datasheet
343
Electrical Characteristics
4.
5.
when taking measurements (also refer to the Receiver compliance eye diagram). If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram. A TRX-EYE = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the Transmitter and interconnect collected any 250 consecutive UIs. The TRXEYE-MEDIAN-to--MAX-JITTER specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total 0.6 UI jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram. Nominal Unit Interval for highest SDVO speed is 370 ps. However, depending on the resolution on the interface, the UI may be more than 370 ps.
Parameter Unit Interval for High Bit Rate (2.7 Gbps/lane) Unit Interval for Reduced Bit Rate (1.62 Gbps/lane) Link clock down spreading Link clock down-spreading frequency Lane Intra-pair output skew at Tx package pins Lane Intra-pair Rise/Fall time mismatch at Tx package pin Differential Peak-to-peak Output Voltage level 1 Differential Peak-to-peak Output Voltage level 2 Differential Peak-to-peak Output Voltage level 3 No Pre-emphasis 3.5 dB Pre-emphasis Level 6.0 dB Pre-emphasis Level Lane-to-Lane Output Skew at Tx package pins
Nom 20
Max ps ps 0.5 33 ps
Unit
% kHz
V V V dB dB dB UI
344
Datasheet
Electrical Characteristics
0.04
UI
0.05
UI
Symbol
Parameter
Units
100 250
kHz ns ns
NOTES: 1. Measurement Point for Rise and Fall time: VIL(min)VIL(max). 2. Cb = total capacitance of one bus line in pF. If mixed with High-speed mode devices, faster fall times according to High-Speed mode Tr/Tf are allowed.
Datasheet
345
Electrical Characteristics
Frequency = 40-MHz TPPos0 TPPos1 TPPos2 TPPos3 TPPos4 TPPos5 TPPos6 TJCC Transmitter Output Pulse for Bit 0 Transmitter Output Pulse for Bit 1 Transmitter Output Pulse for Bit 2 Transmitter Output Pulse for Bit 3 Transmitter Output Pulse for Bit 4 Transmitter Output Pulse for Bit 5 Transmitter Output Pulse for Bit 6 Transmitter Jitter Cycle-to-Cycle -0.25 3.32 6.89 10.46 14.04 17.61 21.18 0 3.57 7.14 10.71 14.29 17.86 21.43 350 0.25 3.82 7.39 10.96 14.54 18.11 21.68 370 ns ns ns ns ns ns ns ps Figure 8-25
Frequency = 65-MHz TPPos0 TPPos1 TPPos2 TPPos3 TPPos4 TPPos5 TPPos6 TJCC Transmitter Output Pulse for Bit 0 Transmitter Output Pulse for Bit 1 Transmitter Output Pulse for Bit 2 Transmitter Output Pulse for Bit 3 Transmitter Output Pulse for Bit 4 Transmitter Output Pulse for Bit 5 Transmitter Output Pulse for Bit 6 Transmitter Jitter Cycle-to-Cycle -0.20 2.00 4.20 6.39 8.59 10.79 12.99 0 2.20 4.40 6.59 8.79 10.99 13.19 0.20 2.40 4.60 6.79 8.99 11.19 13.39 250 ns ns ns ns ns ns ns ps Figure 8-25
346
Datasheet
Electrical Characteristics
Frequency = 85MHz TPPos0 TPPos1 TPPos2 TPPos3 TPPos4 TPPos5 TPPos6 TJCC Transmitter Output Pulse for Bit 0 Transmitter Output Pulse for Bit 1 Transmitter Output Pulse for Bit 2 Transmitter Output Pulse for Bit 3 Transmitter Output Pulse for Bit 4 Transmitter Output Pulse for Bit 5 Transmitter Output Pulse for Bit 6 Transmitter Jitter Cycle-to-Cycle -0.20 1.48 3.16 4.84 6.52 8.20 9.88 0 1.68 3.36 5.04 6.72 8.40 10.08 0.20 1.88 3.56 5.24 6.92 8.60 10.28 250 ns ns ns ns ns ns ns ps Figure 8-25
Frequency = 108MHz TPPos0 TPPos1 TPPos2 TPPos3 TPPos4 TPPos5 TPPos6 TJCC Transmitter Output Pulse for Bit 0 Transmitter Output Pulse for Bit 1 Transmitter Output Pulse for Bit 2 Transmitter Output Pulse for Bit 3 Transmitter Output Pulse for Bit 4 Transmitter Output Pulse for Bit 5 Transmitter Output Pulse for Bit 6 Transmitter Jitter Cycle-to-Cycle -0.20 1.12 2.46 3.76 5.09 6.41 7.74 0 1.32 2.66 3.96 5.29 6.61 7.94 0.20 1.52 2.86 4.16 5.49 6.81 8.14 250 ns ns ns ns ns ns ns ps Figure 8-25
Datasheet
347
Electrical Characteristics
NOTES: 1. Measured at each R, G, B termination according to the VESA Test Procedure Evaluation of Analog Display Graphics Subsystems Proposal (Version 1, Draft 4, December 1, 2000). 2. R, G, B Max Video Rise/Fall Time: 50% of minimum pixel clock period. 3. R, G, B Min Video Rise/Fall Time: 10% of minimum pixel clock period. 4. Max settling time: 30% of minimum pixel clock period. 5. Video channel-channel output skew: 25% of minimum pixel clock period. 6. Overshoot/undershoot: 12% of black-white video level (full-scale) step function. 7. Noise injection ratio: 2.5% of maximum luminance voltage (dc to max. pixel frequency). 8. R, G, B AC parameters are strongly dependent on the board implementation.
PCI Clock (CLKOUT_PCI[4:0]) t1 t2 t3 t4 t5 Period High Time Low Time Duty Cycle Rising Edge Rate Falling Edge Rate Jitter 29.566 10.826 10.426 40 1.0 1.0 30.584 17.850 17.651 60 4 4 500 ns ns ns % V/ns V/ns ps 7,9 8-9 8-9 8-9 8-9 8-9
14 MHz Flex Clock (CLKOUTFLEX[3:0]) t6 t7 t8 Period High Time Low Time Duty Cycle Rising Edge Rate Falling Edge Rate Jitter 69.820 29.975 29.575 40 1.0 1.0 69.862 38.467 38.267 60 4 4 1000 ns ns ns % V/ns V/ns ps 5 5 7,9 8-9 8-9 8-9
48 MHz Flex Clock (CLKOUTFLEX3) t9 t10 Period High Time 20.831 8.217 20.835 11.152 ns ns 1 8-9 8-9
348
Datasheet
Electrical Characteristics
BCLK Input (CLKIN_BCLK_[P:N]) Period Period Period SSC on Period SSC Off Slew Rate Input Jitter (see Clock Chip Specification) Period Period DtyCyc V_Swing Slew_rise Slew_fall Period SSC On Period SSC Off Duty Cycle Differential Output Swing Rising Edge Rate Falling Edge Rate Jitter Period Period DtyCyc V_Swing Slew_rise Slew_fall Period SSC On Period SSC Off Duty Cycle Differential Output Swing Rising Edge Rate Falling Edge Rate Jitter 9.849 9.849 40 300 1.5 1.5 7.349 7.349 1 7.688 7.651 8 150 ns ns V/ns ps 7 8 8-28 8-28
CLKOUT_DP_[P,N] 7.983 7.983 40 300 1.5 1.5 8.726 8.684 60 4 4 350 10.201 10.151 60 4 4 150 ns ns % mV V/ns V/ns ps ns ns % mV V/ns V/ns ps 7,9,10 7,9 8-28 8-28 8-28 8-28 8-28 8-28 8-28 8-28 8-28 8-28 8-28 8-28
SMBus/SMLink Clock (SMBCLK, SML[1:0]CLK) fsmb t18 t19 Operating Frequency High time Low time 10 4.0 4.7 100 50 KHz s s 2 8-18 8-18
Datasheet
349
Electrical Characteristics
SMLink0 Clock (SML0CLK) (See note 13) fsmb t18_SML t19_SML t20_SML t21_SML Operating Frequency High time Low time Rise time Fall time 0 0.6 1.3 400 50 300 300 KHz s s ns ns 2 8-18 8-18 8-18 8-18
HDA_BCLK (Intel High Definition Audio) fHDA Operating Frequency Frequency Tolerance t26a t27a t28a Input Jitter (see Clock Chip Specification) High Time (Measured at 0.75 Vcc) Low Time (Measured at 0.35 Vcc) 18.75 18.75 24.0 100 300 22.91 22.91 MHz ppm ppm ns ns 8-9 8-9
SATA Clock and DMI Clock (CLKIN_SATA_[P:N], CLKIN_DMI_[P:N]) from a clock chip t36 Period Slew rate Input Jitter (see Clock Chip Specification) 9.997 1 10.0533 8 150 ns V/ns ps 7
DOT 96MHz (CLKIN_DOT96[P,N]) from a clock chip t36 Period Slew rate Input Jitter (see Clock Chip Specification) 10.066 1 10.768 8 350 ns V/ns ps 7
Suspend Clock (SUSCLK) fsusclk t39 t39a Operating Frequency High Time Low Time Intel fpwm 10 10 32 kHz s s 4 4 4
PWM Operating Frequency Output Rise Slew Rate (0.2Vcc 0.6Vcc) Output Fall Slew Rate (0.6Vcc 0.2Vcc)
Slew_Rise Slew_Fall
1 1
4 4
V/ns V/ns
7 7
8-29 8-29
XTAL25_IN/XTAL25_OUT ppm ppm ppm Crystal Tolerance Cut Accuracy Max Temperature Stability Max Aging Max 35 ppm (@ 25 C 3 C) 30 ppm @ (-10 C to 70 C) 5 ppm
350
Datasheet
Electrical Characteristics
NOTES: 1. The CLK48 expects a 40/60% duty cycle. 2. The maximum high time (t18 Max) provide a simple ensured method for devices to detect bus idle conditions. 3. BCLK Rise and Fall times are measured from 10%VDD and 90%VDD. 4. SUSCLK duty cycle can range from 30% minimum to 70% maximum. 5. Edge rates in a system as measured from 0.8 V to 2.0 V. 6. The active frequency can be 5 MHz, 50 MHz, or 62.5 MHz depending on the interface speed. Dynamic changes of the normal operating frequency are not allowed. 7. Testing condition: 1 KOhm pull up to Vcc, 1 KOhm pull down and 10 pF pull down and 1/2 inch trace (see Figure 8-29 for more detail). 8. Jitter is specified as cycle to cycle measured in pico seconds. Period min and max includes cycle to cycle jitter. 9. On all jitter measurements care should be taken to set the zero crossing voltage (for rising edge) of the clock to be the point where the edge rate is the fastest. Using a Math function = Average(Derivavitive(Ch1)) and set the averages to 64, place the cursors where the slope is the highest on the rising edgeusually this lower half of the rising edge. The reason this is defined is for users trying to measure in a system it is impossible to get the probe exactly at the end of the Transmission line with large Flip Chip components, this results in a reflection induced ledge in the middle of the rising edge and will significantly increase measured jitter. 10. Phase jitter requirement: The designated Gen2 outputs will meet the reference clock jitter requirements from the PCI Express Gen2 Base Specification. The test is to be performed on a component test board under quiet conditions with all clock outputs on. Jitter analysis is performed using a standardized tool provided by the PCI SIG. Measurement methodology is defined in Intel document PCI Express Reference Clock Jitter Measurements. Note that this is not for CLKOUT_PCIE[7:0]. 11. Crystal Specifications provided are guidelines and applies when a 25 MHz crystal is used on the platform. Total of crystal cut accuracy, temperature stability, frequency variations due to parasitics and load capacitances and aging is recommended to be less than 90 ppm. 12. When SMLink0 is configured to run in Fast Mode using a soft strap, the operating frequency is in the range of 300 KHz 400 KHz.
Datasheet
351
Electrical Characteristics
t44
ns
8-14
t45
28
ns
8-12
t46
ns
8-11
0 1 2 12
ns ms
8-11 8-13
12
ns ns
NOTE: 1. See note 3 of table 4-4 in Section 4.2.2.2 and note 2 of table 4-6 in Section 4.2.3.2 of the PCI Local Bus Specification, Revision 2.3 for measurement details.
352
Datasheet
Electrical Characteristics
Full-speed Source (Note 7) t100 t101 USBPx+, USBPx- Driver Rise Time USBPx+, USBPx- Driver Fall Time Source Differential Driver Jitter t102 t103 t104 - To Next Transition - For Paired Transitions Source SE0 interval of EOP Source Jitter for Differential Transition to SE0 Transition Receiver Data Jitter Tolerance t105 t106 t107 - T o Next Transition - For Paired Transitions EOP Width: Must accept as EOP Width of SE0 interval during differential transition 18.5 9 82 18.5 9 14 ns ns ns ns 4 8-17 3 8-16 3.5 4 160 2 3.5 4 175 5 ns ns ns ns 4 5 8-17 2, 3 8-16 4 4 20 20 ns ns 1, CL = 50 pF 1, CL = 50 pF 8-15 8-15
Low-speed Source (Note 8) t108 USBPx+, USBPx Driver Rise Time 75 300 ns 1, 6 CL = 50 pF CL = 350 pF 1,6 CL = 50 pF CL = 350 pF 2, 3 4 5 8-15
t109
75
300
ns
8-15
To Next Transition For Paired Transitions Source SE0 interval of EOP Source Jitter for Differential Transition to SE0 Transition Receiver Data Jitter Tolerance - To Next Transition - For Paired Transitions EOP Width: Must accept as EOP Width of SE0 interval during differential transition
25 14 1.25 40
25 14 1.50 100
ns ns s ns
8-16 8-17
ns ns ns ns
3 4
8-16 8-17
NOTES: 1. Driver output resistance under steady state drive is specified at 28 ohms at minimum and 43 ohms at maximum. 2. Timing difference between the differential data signals. 3. Measured at crossover point of differential data signals. 4. Measured at 50% swing point of data signals. 5. Measured from last crossover point to 50% swing point of data line at leading edge of EOP. 6. Measured from 10% to 90% of the data signal. 7. Full-speed Data Rate has minimum of 11.97 Mb/s and maximum of 12.03 Mb/s. 8. Low-speed Data Rate has a minimum of 1.48 Mb/s and a maximum of 1.52 Mb/s.
Datasheet
353
Electrical Characteristics
NOTES: 1. 20% 80% at transmitter. 2. 80% 20% at transmitter. 3. As measured from 100 mV differential crosspoints of last and first edges of burst. 4. Operating data period during Out-Of-Band burst transmissions.
Parameter Bus Free Time Between Stop and Start Condition Bus Free Time Between Stop and Start Condition Hold Time after (repeated) Start Condition. After this period, the first clock is generated. Hold Time after (repeated) Start Condition. After this period, the first clock is generated. Repeated Start Condition Setup Time Repeated Start Condition Setup Time Stop Condition Setup Time Stop Condition Setup Time Data Hold Time Data Hold Time Data Setup Time Data Setup Time Device Time Out Cumulative Clock Low Extend Time (slave device)
Max
Units s s
Notes
Fig 8-18
8-18
t131
4.0
8-18
t131SM
LFM
35 25
s s s s s ns ns ns ns ms ms
8-18 8-18
t132 t132SM
LFM
8-18 8-18
t133 t133SM
LFM
5 4 4, 5
t134 t134SM
LFM
t135 t135SM
LFM
5 1 2
8-18
t136 t137
8-19
354
Datasheet
Electrical Characteristics
NOTES: 1. A device will timeout when any clock low exceeds this value. 2. t137 is the cumulative time a slave device is allowed to extend the clock cycles in one message from the initial start to stop. If a slave device exceeds this time, it is expected to release both its clock and data lines and reset itself. 3. t138 is the cumulative time a master device is allowed to extend its clock cycles within each byte of a message as defined from start-to-ack, ack-to-ack or ack-to-stop. 4. t134 has a minimum timing for I2C of 0 ns, while the minimum timing for SMBus is 300 ns. 5. Timings with the SMLFM designator apply only to SMLink0 and only when SMLink0 is operating in Fast Mode.
Datasheet
355
Electrical Characteristics
NOTES: 1. The typical clock frequency driven by the PCH is 17.86 MHz. 2. Measurement point for low time and high time is taken at 0.5(VccME3_3).
356
Datasheet
Electrical Characteristics
NOTES: 1. The typical clock frequency driven by the PCH is 31.25 MHz. 2. Measurement point for low time and high time is taken at 0.5(VccME3_3).
30 7.1 11.17
ns ns ns 2, 3 2, 3
NOTES: 1. Typical clock frequency driven by the PCH is 50 MHz. This frequency is not available for ES1 samples. 2. When using 50 MHz mode ensure target flash component can meet t188c and t189c specifications. 3. Measurement point for low time and high time is taken at 0.5(VccME3_3).
Datasheet
357
Electrical Characteristics
0.6 0.2
0.8 0.4 25 + 5 33
NOTES: 1. The originator must drive a more restrictive time to allow for quantized sampling errors by a client yet still attain the minimum time less than 500 s. tBIT limits apply equally to tBITA and tBIT-M. PCH is targeted on 1 Mbps which is 1 s bit time. 2. The minimum and maximum bit times are relative to tBIT defined in the Timing Negotiation pulse. 3. tBIT-A is the negotiated address bit time and tBIT-M is the negotiated message bit time.
358
Datasheet
Electrical Characteristics
tBIT,jitter
tBIT,drift
0.6 0.2
0.8 0.4 30 + 5 30
3 3
NOTES: 1. The originator must drive a more restrictive time to allow for quantized sampling errors by a client yet still attain the minimum time less than 500 s. tBIT limits apply equally to tBIT-A and tBIT-M. PCH is targeted on 2 MHz which is 500 ns bit time. 2. The minimum and maximum bit times are relative to tBIT defined in the Timing Negotiation pulse. 3. Extended trace lengths may appear as additional nodes. 4. tBIT-A is the negotiated address bit time and tBIT-M is the negotiated message bit time.
NOTES: 1. Measured from (CL_Vref 50 mV to CL_Vref + 50 mV) at the receiving device side. No test load is required for this measurement as the receiving device fulfills this purpose. 2. CL_Vref = 0.12*(VccSus3_3).
Datasheet
359
Electrical Characteristics
8.7
t212
500
us
t213
500
us
8-4
t214 t215 t216 t217 t218 t219 t220 t221 t222 t223 t224 t225
60 60 150 30 10 1 30 30 0 0 -100 0
us us us us us us us us
us ns ms 9 1, 10
360
Datasheet
Electrical Characteristics
ns ms ms
ms s s ns
1, 12
t244
50
97
ms
16, 2 3 4
ns ms ms
Datasheet
361
Electrical Characteristics
NOTES: 1. VccSus supplies include VccSus3_3, V5REF_Sus, VccSusHDA, VccLAN (if LAN powered in S3/S4/S5), and VccME3_3 and VccME (if Intel ME powered in S3/S4/S5). 2. This timing is a nominal value counted using RTC clock. If RTC clock isnt already stable at the rising edge of RSMRST#, this timing could be shorter or longer than the specified value. 3. Dependency on SLP_S4# and SLP_M# stretching. 4. Dependency on SLP_S3# and SLP_M# stretching. 5. It is required that the power rails associated with PCI/PCIe (typically the 3.3 V, 5 V, and 12 V core well rails) have been valid for 99 ms prior to PWROK assertion to comply with the 100 ms PCI/PCIe 2.0 specification on PLTRST# de-assertion. System designers must ensure the requirement is met on the platforms. 6. Ensure PWROK is a solid logic '1' before proceeding with the boot sequence. NOTE: If PWROK drops after t206 it will be considered a power failure. 7. t209 minimum timing selectable as 1 ms (recommended), 5 ms, 50 ms, or 100 ms using bits 9:8 of PCHSTRP15. 8. Requires SPI messaging to be completed. 9. The negative min timing implies that DRAMPWRGD must either fall before SLP_S4# or within 100 ns after it. 10. The VccSus supplies must never be active while the VccRTC supply is inactive. 11. Measured from VccLAN power within voltage specification to LAN_RST# = (Vih+Vil)/2. The rising edge of LAN_RST# needs to be a clean, monotonic edge for frequency content below 10 MHz. 12. Vcc includes VccIO, VccCORE, Vcc3_3, VccADPLLA, VccADPLLB, VccADAC, V5REF, V_CPU_IO, VccDMI, VccLAN (if LAN only power in S0), VccALVDS (mobile only), VccTX_LVDS (mobile only), and VccME3_3 and VccME (if Intel ME only powered in S0). 13. A Power rail is considered to be inactive when the rail is at its nominal voltage minus 5% or less. 14. Board design may meet (t231 AND t232 AND t234 AND t235) OR (t238). 15. V5REF must be powered up before Vcc3_3, or after Vcc3_3 within 0.7 V. Also, V5REF must power down after Vcc3_3, or before Vcc3_3 within 0.7 V. V5REF_Sus must be powered up before VccSus3_3, or after VccSus3_3 within 0.7 V. Also, V5REF_Sus must power down after VccSus3_3, or before VccSus3_3 within 0.7 V. 16. If RTC clock is not already stable at RSMRST# rising edge, this time may be longer. 17. RSMRST# falling edge must transition to 0.8 V or less before VccSus3_3 drops to 2.9 V 18. LAN_RST# high to SPI Soft-Start Reads is an internal PCH timing. The timing cannot be measured externally and included here for general power sequencing reference.
362
Datasheet
Electrical Characteristics
8.8
Figure 8-1.
RTCRST#
t225
VccSUS
t201
RSMRST#
t202
SUSCLK SLP_S5#
toggling
Figure 8-2.
S5 to S0 Timing Diagram
Source PCH PCH PCH PCH Board Board Board Processor VRM Board Board Board PCH PCH Clock Chip Dest Board Board Board Board PCH PCH Processor PCH PCH PCH PCH Signal Name SLP_S5# SLP_S4# SLP_S3# SLP_M# VccME
t229 t203 t204
Could come up as early as before SLP_S5# or as late as SLP_S3#, but no later
t206
stable
t208 t209
t210 t211
Datasheet
363
Electrical Characteristics
Figure 8-3.
t206
Processor DRAMPWRGD Clock Chip PCH Processor Board Processor/ Board STP_PCI# Clock Chip Outputs PROCPWRGD SUS_STAT# PLTRST#
Ramps to 1 with Vcc_main
stable
t208 t209
t210 t211
Figure 8-4.
MEPWROK LAN_RST#
t207
LAN_RST# will come up at the same time as MEPWROK, or it may be statically grounded for platforms not using Intel LAN
t212
PCH
SPI Flash
SPI CL_RST1#
t213
364
Datasheet
Electrical Characteristics
Figure 8-5.
S0 to S5 Timing Diagram
Source Dest Signal Name DMI PCH PCH PCH PCH PCH CPU PCH PCH PCH PCH Board Board PCH PCH Board PCH PCIe* Devices Board Clock Chip & Integrated Clk Board Board PCH Board Board Board Board PCH PCH PCIe Ports SUS_STAT# STP_PCI# PLTRST# PROCPWRGD THRMTRIP# Clocks SLP_S3#
t220 honored t218 valid t219 t216 t217 ignored normal operation t214 t215
DMI Message
L2/L3 L2/L3
SLP_S4#
t221
SLP_S5#
t222
PWROK SYS_PWROK
Intel ME-Related Signals Going to M3: stay high Going to MOFF: go low
Figure 8-6.
Datasheet
365
Electrical Characteristics
8.9
Figure 8-7.
AC Timing Diagrams
Clock Cycle Time
Figure 8-8.
YA/YB
Figure 8-9.
Clock Timing
Period High Time 2.0V 0.8V Low Time Fall Time Rise Time
366
Datasheet
Electrical Characteristics
Clock
1.5V
Valid Delay
Output
VT
Clock
1.5V
Setup Time
Hold Time
Input
VT
VT
Input
VT
Pulse Width
VT
VT
Datasheet
367
Electrical Characteristics
Clock
1.5V
Output
VT
368
Datasheet
Electrical Characteristics
EOP Width
SMBDATA
t130
NOTE: txx also refers to txx_SM, SMBCLK also refers to SML[1:0]CLK, and SMBDATA also refers to SML[1:0]DATA in Figure 8-18.
SMBDATA
NOTE: SMBCLK also refers to SML[1:0]CLK and SMBDATA also refers to SML[1:0]DATA in Figure 8-19.
Datasheet
369
Electrical Characteristics
t188
t189
SPI_CLK
t183
SPI_MOSI
t184 t185
SPI_MISO
t186 t187
SPI_CS#
Figure 8-21. Intel High Definition Audio Input and Output Timings
HDA_BIT_CLK HDA_SDOUT
t143 t144 t143 t144
HDA_SDIN[3:0]
t145 t146
370
Datasheet
Electrical Characteristics
DQs
tDH
DQ[7:0]
DQ
D Q [7 : 0 ]
Datasheet
371
Electrical Characteristics
YA/YB
372
Datasheet
Electrical Characteristics
VTS-Diff = 0mV
VRS-Diffp-p-Min>175mV
.4 UI =TRX-EYE min
Datasheet
373
Electrical Characteristics
Clock
V min = -0.30V
V min = -0.30V
Clock#
Clock
Clock#
Clock#
Tr i se
Vcross median +75mV
T ll fa
Vcross median
Clock
Clock
.0V
Clock-Clock#
Rise Edge Rate Fall Edge Rate
Clock-Clock#
374
Datasheet
Electrical Characteristics
VccME3_3
t193 CL_DATA1
t194
Datasheet
375
Electrical Characteristics
376
Datasheet
WO
R/W R/WC
R/WO
R/WL
R/WLO
Reserved Default
Bold
Datasheet
377
9.1
Table 9-1.
b
NOTES: 1. The PCI-to-LPC bridge contains registers that control LPC, Power Management, System Management, GPIO, Processor Interface, RTC, Interrupts, Timers, and DMA. 2. SATA controller 2 (D31:F5) is only visible when D31:F2 CC.SCC=01h. 3. This table shows the default PCI Express Function Number-to-Root Port mapping. Function numbers for a given root port are assignable through the Root Port Function Number and Hide for PCI Express Root Ports register (RCBA+0404h). 4. Prior to BIOS initialization of the PCH USB subsystem, the EHCI controllers will appear as Function 7. After BIOS initialization, the EHCI controllers will be Function 0.
378
Datasheet
9.2
9.3
I/O Map
The I/O map is divided into Fixed and Variable address ranges. Fixed ranges cannot be moved, but in some cases can be disabled. Variable ranges can be moved and can also be disabled.
9.3.1
Table 9-2.
Datasheet
379
Table 9-2.
380
Datasheet
Table 9-2.
Datasheet
381
9.3.2
Warning:
The Variable I/O Ranges should not be set to conflict with the Fixed I/O Ranges. Unpredictable results if the configuration software allows conflicts to occur. The PCH does not perform any checks for conflicts. Variable I/O Decode Ranges
Range Name ACPI IDE Bus Master Mappable Anywhere in 64 KB I/O Space Anywhere in 64 KB I/O Space Size (Bytes) 64 1. 16 or 32 2. 16 8 Target Power Management 1. SATA Host Controller #1, #2 2. IDE-R 1. SATA Host Controller #1, #2 2. IDE-R 1. SATA Host Controller #1, #2 2. IDE-R SATA Host Controller #1, #2 SMB Unit TCO Unit GPIO Unit LPC Peripheral LPC Peripheral LPC Peripheral LPC Peripheral LAN Unit LPC Peripheral LPC Peripheral LPC Peripheral LPC Peripheral Trap on Backbone PCI Bridge PCI Express Root Ports 1-8 KT
Table 9-3.
Native IDE Control SATA Index/Data Pair SMBus TCO GPIO Parallel Port Serial Port 1 Serial Port 2 Floppy Disk Controller LAN LPC Generic 1 LPC Generic 2 LPC Generic 3 LPC Generic 4 I/O Trapping Ranges PCI Bridge PCI Express Root Ports KT NOTE:
1. 2.
Anywhere in 64 KB I/O Space1 Anywhere in 64 KB I/O Space Anywhere in 64 KB I/O Space 96 Bytes above ACPI Base Anywhere in 64 KB I/O Space 3 Ranges in 64 KB I/O Space 8 Ranges in 64 KB I/O Space 8 Ranges in 64 KB I/O Space 2 Ranges in 64 KB I/O Space Anywhere in 64 KB I/O Space Anywhere in 64 KB I/O Space Anywhere in 64 KB I/O Space Anywhere in 64 KB I/O Space Anywhere in 64 KB I/O Space Anywhere in 64 KB I/O Space Anywhere in 64 KB I/O Space Anywhere in 64 KB I/O Space Anywhere in 64 KB I/O Space
4 16 32 32 128 83 8 8 8 322 4 to 256 4 to 256 4 to 256 4 to 256 1 to 256 I/O Base/ Limit I/O Base/ Limit 8
3.
All ranges are decoded directly from DMI. The I/O cycles will not be seen on PCI, except the range associated with PCI bridge. The LAN range is typically not used, as the registers can also be accessed via a memory space.
There is also an alias 400h above the parallel port range that is used for ECP parallel ports.
382
Datasheet
9.4
Memory Map
Table 9-4 shows (from the processor perspective) the memory ranges that the PCH decodes. Cycles that arrive from DMI that are not directed to any of the internal memory targets that decode directly from DMI will be driven out on PCI unless the Subtractive Decode Policy bit is set (D31:F0:Offset 42h, bit 0). PCI cycles generated by external PCI masters will be positively decoded unless they fall in the PCI-to-PCI bridge memory forwarding ranges (those addresses are reserved for PCI peer-to-peer traffic). If the cycle is not in the internal LAN controllers range, it will be forwarded up to DMI. Software must not attempt locks to the PCH memory-mapped I/O ranges for EHCI and HPET. If attempted, the lock is not honored which means potential deadlock conditions may occur.
Table 9-4.
Datasheet
383
Table 9-4.
LPC SMBus SATA Host Controller #1 PCI Express Root Ports 1-8 PCI Express Root Ports 1-8 Thermal Reporting Thermal Reporting
384
Datasheet
Table 9-4.
NOTES: 1. Software must not attempt locks to memory mapped I/O ranges for USB EHCI or High Precision Event Timers. If attempted, the lock is not honored, which means potential deadlock conditions may occur. 2. PCI is the target when the Boot BIOS Destination selection bits are set to 10b (Chipset Config Registers:Offset 3401 bits 11:10). When PCI selected, the Firmware Hub Decode Enable bits have no effect.
9.4.1
This bit is automatically set to 0 by RTCRST#, but not by PLTRST#. The scheme is based on the concept that the top block is reserved as the boot block, and the block immediately below the top block is reserved for doing boot-block updates.
Datasheet
385
The algorithm is: 1. Software copies the top block to the block immediately below the top 2. Software checks that the copied block is correct. This could be done by performing a checksum calculation. 3. Software sets the TOP_SWAP bit. This will invert the appropriate address bits for the cycles going to the FWH or SPI. 4. Software erases the top block 5. Software writes the new top block 6. Software checks the new top block 7. Software clears the TOP_SWAP bit 8. Software sets the Top_Swap Lock-Down bit If a power failure occurs at any point after step 3, the system will be able to boot from the copy of the boot block that is stored in the block below the top. This is because the TOP_SWAP bit is backed in the RTC well. Note: The top-block swap mode may be forced by an external strapping option (See Section 2.28). When top-block swap mode is forced in this manner, the TOP_SWAP bit cannot be cleared by software. A re-boot with the strap removed will be required to exit a forced top-block swap mode. Top-block swap mode only affects accesses to the Firmware Hub space, not feature space for FWH. The top-block swap mode has no effect on accesses below FFFE_0000h for FWH.
Note: Note:
386
Datasheet
10
10.1
Note:
.
Table 10-1. Chipset Configuration Register Memory Map (Memory Space) (Sheet 1 of 3)
Offset 00140017h 001A001Bh 001C001Fh 00200023h 00260027h 00500053h 0088008Bh 00AC00AFh 01A001A3h 01A401A7h 01A801A9h 01AA01ABh 02200223h 02240227h 02340327h 0238023Bh 02900293h 1D401D47h Mnemonic V0CTL V0STS V1CAP V1CTL V1STS CIR0 CIR1 REC ILCL LCAP LCTL LSTS BCR RPC DMIC RPFN FLRSTAT CIR5 Register Name VC 0 Resource Control VC 0 Resource Status Virtual Channel 1 Resource Capability VC 1 Resource Control VC 1 Resource Status Chipset Initialization Register 0 Chipset Initialization Register 1 Root Error Command Internal Link Capability List Link Capabilities Link Control Link Status Backbone Configuration Root Port Configuration DMI Control Root Port Function Number for PCI Express Root Ports Function Level Reset Pending Status Summary Chipset Initialization Register 5 Default 800000FFh 0000h 00008001h 00000000h 0000h 00000000h 00000000h 0000h 00010006h 00012841h 0000h 0041h 00000000h 0000000yh 00000000h 76543210h 00000000h 000000000000 0000h Type R/W, RO RO R/WO, RO R/W RO R/W R/WO R/W RO RO, R/ WO R/W RO R/W R/W, RO R/W, RO R/WO, RO RO R/W
Datasheet
387
Table 10-1. Chipset Configuration Register Memory Map (Memory Space) (Sheet 2 of 3)
Offset 1E001E03h 1E101E17h 1E181E1Fh 1E801E87h 1E881E8Fh 1E901E97h 1E981E9Fh 20102013h 20242027h 23242327h 30003000h 31003103h 31043107h 3108310Bh 310C310Fh 31103113h 31143117h 3118311Bh 31243127h 31403141h 31423143h 31443145h 31463147h 31483149h 314C314Fh 31503153h 31543157h 315C316Fh 31FE31FFh 33103313h 33143317h Mnemonic TRSR TRCR TWDR IOTR0 IOTR1 IOTR2 IOTR3 DMC CIR6 DMC2 TCTL D31IP D30IP D29IP D28IP D27IP D26IP D25IP D22IP D31IR D30IR D29IR D28IR D27IR D26IR D25IR D24IR D22IR OIC PRSTS CIR7 Register Name Trap Status Register Trapped Cycle Register Trapped Write Data Register I/O Trap Register 0 I/O Trap Register 1 I/O Trap Register 2 I/O Trap Register 3 DMI Miscellaneous Control Register CIR6Chipset Initialization Register 6 DMI Miscellaneous Control Register 2 TCO Configuration Device 31 Interrupt Pin Device 30 Interrupt Pin Device 29 Interrupt Pin Device 28 Interrupt Pin Device 27 Interrupt Pin Device 26 Interrupt Pin Device 25 Interrupt Pin Device 22 Interrupt Pin Device 31 Interrupt Route Device 30 Interrupt Route Device 29 Interrupt Route Device 28 Interrupt Route Device 27 Interrupt Route Device 26 Interrupt Route Device 25 Interrupt Route Device 24 Interrupt Route Device 22 Interrupt Route Other Interrupt Control Power and Reset Status Chipset Initalization Register 7 Default 00000000h 000000000000 0000h 000000000000 0000h 000000000000 0000h 000000000000 0000h 000000000000 0000h 000000000000 0000h 00000002h 0B4030C0h 0FFF0FFFh 00h 03243200h 00000000h 10004321h 00214321h 00000001h 30000321h 00000001h 00000001h 3210h 0000h 3210h 3210h 3210h 3210h 3210h 3210h 3210h 0000h 02020000h 00000000h Type R/WC, RO RO RO R/W R/W R/W R/W R/W R/W R/W R/W R/W, RO RO R/W R/W R/W R/W R/W R/W R/W RO R/W R/W R/W R/W R/W R/W R/W R/W RO, R/ WC R/W
388
Datasheet
Table 10-1. Chipset Configuration Register Memory Map (Memory Space) (Sheet 3 of 3)
Offset 33243327h 33303333h 33403343h 33503353h 3368336Bh 3378337Bh 3388338Bh 33A033A3h 33A833ABh 33C033C3h 33CC33CFh 33D033D3h 33D433D7h 34003403h 34043407h 34103413h 34143414h 3418341Bh 341C341Fh 34203420h 3428342Bh 35903594h 35A035A3h 35A435A7h 35B035B3h Mnemonic CIR8 CIR9 CIR10 CIR13 CIR14 CIR15 CIR16 CIR17 CIR18 CIR19 CIR20 CIR21 CIR22 RC HPTC GCS BUC FD CG FDSW FD2 MISCCTL USBOCM1 USBOCM2 RMHWKCTL Register Name Chipset Initalization Register 8 Chipset Initalization Register 9 Chipset Initalization Register 10 Chipset Initalization Register 13 Chipset Initalization Register 14 Chipset Initalization Register 15 Chipset Initalization Register 16 Chipset Initalization Register 17 Chipset Initalization Register 18 Chipset Initalization Register 19 Chipset Initalization Register 20 Chipset Initalization Register 21 Chipset Initalization Register 22 RTC Configuration High Precision Timer Configuration General Control and Status Backed Up Control Function Disable Clock Gating Function Disable SUS Well Function Disable 2 Miscellaneous Control Register USB Overcurrent MAP Register 1 USB Overcurrent MAP Register 2 USB Remap Control Default 00000000h 00000000h 00000000h 00000000h 00000000h 00000000h 00000000h 00000000h 00000000h 00000000h 00000000h 00000000h 00000000h 00000000h 00000000h 000000yy0h 00h 00000000h 00000000h 00h 00000000h 00000000h 00000000h 00000000h 00000000h Type R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W, R/WLO R/W R/W, R/WLO R/W R/W R/W R/W R/W R/W R/WO R/WO R/WO
Datasheet
389
10.1.1
Attribute: Size:
Description
R/W, RO 32-bit
Virtual Channel Enable (EN)RO. Always set to 1. VC0 is always enabled and cannot be disabled. Reserved Virtual Channel Identifier (ID)RO. Indicates the ID to use for this virtual channel. Reserved Extended TC/VC Map (ETVM): Defines the upper 8-bits of the VC0 16-bit TC/VC mapping registers. These registers use the PCI Express reserved TC[3] traffic class bit. Transaction Class / Virtual Channel Map (TVM)R/W. Indicates which transaction classes are mapped to this virtual channel. When a bit is set, this transaction class is mapped to the virtual channel. Reserved
7:1 0
10.1.2
Attribute: Size:
Description
RO 16-bit
390
Datasheet
10.1.3
Attribute: Size:
Description
R/W, RO 32-bit
Virtual Channel Enable (EN)R/W. Enables the VC when set. Disables the VC when cleared. Reserved Virtual Channel Identifier (ID)R/W. Indicates the ID to use for this virtual channel. Reserved Extended TC/VC Map (ETVM): Defines the upper 8-bits of the VC0 16-bit TC/VC mapping registers. These registers use the PCI Express reserved TC[3] traffic class bit. Transaction Class / Virtual Channel Map (TVM)R/W. Indicates which transaction classes are mapped to this virtual channel. When a bit is set, this transaction class is mapped to the virtual channel. Reserved
7:1 0
10.1.4
Attribute: Size:
Description
RO 16-bit
10.1.5
Attribute: Size:
Description
R/W 32-bit
Datasheet
391
10.1.6
Attribute: Size:
Description
R/WO 32-bit
10.1.7
Attribute: Size:
Description
R/W 32-bit
31
Drop Poisoned Downstream Packets (DPDP)R/W. Determines how downstream packets on DMI are handled that are received with the EP field set, indicating poisoned data: 1 = This packet and all subsequent packets with data received on DMI for any VC will have their Unsupported Transaction (UT) field set causing them to master Abort downstream. Packets without data such as memory, IO and config read requests are allowed to proceed. 1 = Packets are forwarded downstream without forcing the UT field set. Reserved
30:0
10.1.8
Attribute: Size:
Description
RO 32-bit
Next Capability Offset (NEXT)RO. Indicates this is the last item in the list. Capability Version (CV)RO. Indicates the version of the capability structure. Capability ID (CID)RO. Indicates this is capability for DMI.
392
Datasheet
10.1.9
Attribute: Size:
Description
R/WO, RO 32-bit
10.1.10
Attribute: Size:
Description
R/W 16-bit
Datasheet
393
10.1.11
Attribute: Size:
Description
RO 16-bit
10.1.12
Attribute: Size:
Description
R/W 32-bit
10.1.13
Attribute: Size:
Description
R/W, RO 32-bit
394
Datasheet
Bit
Description GBE Over PCIe Root Port Select (GBEPCIERPSEL)RW. If the GBEPCIERPEN is a 1, then this register determines which port is used for GbE MAC/PHY communication over PCI Express. This register is set by soft strap and is writable to support separate PHY on motherboard and docking station. 111 = Port 8 (Lane 7) 110 = Port 7 (Lane 6) 101 = Port 6 (Lane 5) 100 = Port 5 (Lane 4) 011 = Port 4 (Lane 3) 010 = Port 3 (Lane 2) 001 = Port 2 (Lane 1) 000 = Port 1 (Lane 0) The default value for this register is set by the GBE_PCIEPORTSEL[2:0] soft strap. NOTE: GbE and PCIE will use the output of this register and not the soft strap. High Priority Port Enable (HPE)R/W. 0 = The high priority path is not enabled. 1 = The port selected by the HPP field in this register is enabled for high priority. It will be arbitrated above all other VC0 (including integrated VC0) devices. High Priority Port (HPP)R/W. This controls which port is enabled for high priority when the HPE bit in this register is set. 111 = Port 8 110 = Port 7 101 = Port 6 100 = Port 5 101 = Port 4 010 = Port 3 001 = Port 2 000 = Port 1 Port Configuration2 (PC2)RO. This controls how the PCI bridges are organized in various modes of operation for Ports 5-8. For the following mappings, if a port is not shown, it is considered a x1 port with no connection. This bit is set by the PCIEPCS2[1:0] soft strap.
10:8
6:4
3:2
11 = 1 x4, Port 5 (x4) 10 = 2 x2, Port 5 (x2), Port 7 (x2) 01 = 1 x2 and 2 x1s, Port 5 (x2), Port 7 (x1) and Port 8 (x1) 00 = 4 x1s, Port 5 (x1), Port 6 (x1), Port 7 (x1) and Port 8 (x1) This bit is in the resume well and is only reset by RSMRST#. Port Configuration (PC)RO. This controls how the PCI bridges are organized in various modes of operation for Ports 1-4. For the following mappings, if a port is not shown, it is considered a x1 port with no connection. These bits are set by the PCIEPCS1[1:0] soft strap.
1:0
11 = 1 x4, Port 1 (x4) 10 = 2 x2, Port 1 (x2), Port 3 (x2) 01 = 1x2 and 2x1s, Port 1 (x2), Port 3 (x1) and Port 4 (x1) 00 = 4 x1s, Port 1 (x1), Port 2 (x1), Port 3 (x1) and Port 4 (x1) These bits are in the resume well and are only reset by RSMRST#.
Datasheet
395
10.1.14
Attribute: Size:
Description
R/W 32-bit
10.1.15
RPFNRoot Port Function Number and Hide for PCI Express* Root Ports Register
Offset Address: 0238023Ch Default Value: 76543210h Attribute: Size: R/WO, RO 32-bit
For the PCI Express root ports, the assignment of a function number to a root port is not fixed. BIOS may re-assign the function numbers on a port by port basis. This capability will allow BIOS to disable/hide any root port and still have functions 0 thru N1 where N is the total number of enabled root ports. Port numbers will remain fixed to a physical root port. The existing root port Function Disable registers operate on physical ports (not functions). Port Configuration (1x4, 4x1, etc.) is not affected by the logical function number assignment and is associated with physical ports.
Bit 31 Description Root Port 8 Config Hide (RP8CH)RW. This bit is used to hide the root port and any devices behind it from being discovered by the OS. When set to 1, the root port will not claim any downstream configuration transactions. Root Port 8 Function Number (RP8FN)R/WO. These bits set the function number for PCI Express Root Port 8. This root port function number must be a unique value from the other root port function numbers Root Port 7 Config Hide (RP7CH)RW. This bit is used to hide the root port and any devices behind it from being discovered by the OS. When set to 1, the root port will not claim any downstream configuration transactions. Root Port 7 Function Number (RP7FN)R/WO. These bits set the function number for PCI Express Root Port 7. This root port function number must be a unique value from the other root port function numbers Root Port 6 Config Hide (RP6CH)RW. This bit is used to hide the root port and any devices behind it from being discovered by the OS. When set to 1, the root port will not claim any downstream configuration transactions. Root Port 6 Function Number (RP6FN)R/WO. These bits set the function number for PCI Express Root Port 6. This root port function number must be a unique value from the other root port function numbers Root Port 5 Config Hide (RP5CH)RW. This bit is used to hide the root port and any devices behind it from being discovered by the OS. When set to 1, the root port will not claim any downstream configuration transactions.
30:28
27
26:24
23
22:20
19
396
Datasheet
Bit 18:16
Description Root Port 5 Function Number (RP5FN)R/WO. These bits set the function number for PCI Express Root Port 5. This root port function number must be a unique value from the other root port function numbers Root Port 4 Config Hide (RP4CH)RW. This bit is used to hide the root port and any devices behind it from being discovered by the OS. When set to 1, the root port will not claim any downstream configuration transactions. Root Port 4 Function Number (RP4FN)R/WO. These bits set the function number for PCI Express Root Port 4. This root port function number must be a unique value from the other root port function numbers Root Port 3 Config Hide (RP3CH)RW. This bit is used to hide the root port and any devices behind it from being discovered by the OS. When set to 1, the root port will not claim any downstream configuration transactions. Root Port 3 Function Number (RP3FN)R/WO. These bits set the function number for PCI Express Root Port 3. This root port function number must be a unique value from the other root port function numbers Root Port 2 Config Hide (RP2CH)RW. This bit is used to hide the root port and any devices behind it from being discovered by the OS. When set to 1, the root port will not claim any downstream configuration transactions. Root Port 2 Function Number (RP2FN)R/WO. These bits set the function number for PCI Express Root Port 2. This root port function number must be a unique value from the other root port function numbers Root Port 1 Config Hide (RP1CH)RW. This bit is used to hide the root port and any devices behind it from being discovered by the OS. When set to 1, the root port will not claim any downstream configuration transactions. Root Port 1 Function Number (RP1FN)R/WO. These bits set the function number for PCI Express Root Port 1. This root port function number must be a unique value from the other root port function numbers
15
14:12
11
10:8
6:4
2:0
10.1.16
Attribute: Size:
Description
RO 32-bit
Datasheet
397
10.1.17
Attribute: Size:
Description
R/W 64-bit
10.1.18
Attribute: Size:
Description
R/WC, RO 32-bit
10.1.19
This register saves information about the I/O Cycle that was trapped and generated the SMI# for software to read.
Bit 63:25 24 23:20 19:16 Reserved Read/Write# (RWI)RO. 0 = Trapped cycle was a write cycle. 1 = Trapped cycle was a read cycle. Reserved Active-high Byte Enables (AHBE)RO. This is the DWord-aligned byte enables associated with the trapped cycle. A 1 in any bit location indicates that the corresponding byte is enabled in the cycle. Trapped I/O Address (TIOA)RO. This is the DWord-aligned address of the trapped cycle. Reserved Description
15:2 1:0
398
Datasheet
10.1.20
This register saves the data from I/O write cycles that are trapped for software to read.
Bit 63:32 31:0 Reserved Trapped I/O Data (TIOD)RO. DWord of I/O write data. This field is undefined after trapping a read cycle. Description
10.1.21
Size:
64-bit
These registers are used to specify the set of I/O cycles to be trapped and to enable this functionality.
Bit 63:50 49 Reserved Read/Write Mask (RWM)R/W. 0 = The cycle must match the type specified in bit 48. 1 = Trapping logic will operate on both read and write cycles. Read/Write# (RWIO)R/W. 48 0 = Write 1 = Read NOTE: The value in this field does not matter if bit 49 is set. Reserved Byte Enable Mask (BEM)R/W. A 1 in any bit position indicates that any value in the corresponding byte enable bit in a received cycle will be treated as a match. The corresponding bit in the Byte Enables field, below, is ignored. Byte Enables (TBE)R/W. Active-high DWord-aligned byte enables. Reserved Address[7:2] Mask (ADMA)R/W. A 1 in any bit position indicates that any value in the corresponding address bit in a received cycle will be treated as a match. The corresponding bit in the Address field, below, is ignored. The mask is only provided for the lower 6 bits of the DWord address, allowing for traps on address ranges up to 256 bytes in size. Reserved I/O Address[15:2] (IOAD)R/W. DWord-aligned address Reserved Trap and SMI# Enable (TRSE)R/W. 0 0 = Trapping and SMI# logic disabled. 1 = The trapping logic specified in this register is enabled. Description
23:18
17:16 15:2 1
Datasheet
399
10.1.22
Attribute: Size:
Description
R/W 32-bit
10.1.23
Attribute: Size:
Description
R/W 32-bit
Reserved
Reserved CIR6 Field 1R/W. BIOS must clear this bit. Reserved
10.1.24
Attribute: Size:
Description
R/W 32-bit
400
Datasheet
10.1.25
Attribute: Size:
Description
R/W 8-bit
2:0
if if if if
When setting the these bits, the IE bit should be cleared to prevent glitching. When the interrupt is mapped to APIC interrupts 9, 10, or 11, the APIC should be programmed for active-high reception. When the interrupt is mapped to APIC interrupts 20 through 23, the APIC should be programmed for active-low reception.
Datasheet
401
10.1.26
Attribute: Size:
Description
R/W, RO 32-bit
19:16
7:4 3:0
402
Datasheet
10.1.27
Attribute: Size:
Description
RO 32-bit
10.1.28
Attribute: Size:
Description
R/W 32-bit
Datasheet
403
10.1.29
Attribute: Size:
Description
R/W 32-bit
PCI Express* #8 Pin (P8IP)R/W. Indicates which pin the PCI Express* port #8 drives as its interrupt. 31:28 0h = No interrupt 1h = INTA# 2h = INTB# (Default) 3h = INTC# 4h = INTD# 5h7h = Reserved PCI Express #7 Pin (P7IP)R/W. Indicates which pin the PCI Express port #7 drives as its interrupt. 27:24 0h = No interrupt 1h = INTA# (Default) 2h = INTB# 3h = INTC# 4h = INTD# 5h7h = Reserved PCI Express* #6 Pin (P6IP)R/W. Indicates which pin the PCI Express* port #6 drives as its interrupt. 23:20 0h = No interrupt 1h = INTA# 2h = INTB# (Default) 3h = INTC# 4h = INTD# 5h7h = Reserved PCI Express #5 Pin (P5IP)R/W. Indicates which pin the PCI Express port #5 drives as its interrupt. 19:16 0h = No interrupt 1h = INTA# (Default) 2h = INTB# 3h = INTC# 4h = INTD# 5h7h = Reserved PCI Express #4 Pin (P4IP)R/W. Indicates which pin the PCI Express* port #4 drives as its interrupt. 15:12 0h = No interrupt 1h = INTA# 2h = INTB# 3h = INTC# 4h = INTD# (Default) 5h7h = Reserved PCI Express #3 Pin (P3IP)R/W. Indicates which pin the PCI Express port #3 drives as its interrupt. 11:8 0h = No interrupt 1h = INTA# 2h = INTB# 3h = INTC# (Default) 4h = INTD# 5h7h = Reserved
404
Datasheet
Bit
Description PCI Express #2 Pin (P2IP)R/W. Indicates which pin the PCI Express port #2 drives as its interrupt.
7:4
0h = No interrupt 1h = INTA# 2h = INTB# (Default) 3h = INTC# 4h = INTD# 5h7h = Reserved PCI Express #1 Pin (P1IP)R/W. Indicates which pin the PCI Express port #1 drives as its interrupt.
3:0
10.1.30
Attribute: Size:
Description
R/W 32-bit
Datasheet
405
10.1.31
Attribute: Size:
Description
R/W 32-bit
3:0
10.1.32
Attribute: Size:
Description
R/W 32-bit
406
Datasheet
10.1.33
Attribute: Size:
Description
R/W 32-bit
10.1.34
Attribute: Size:
Description
R/W 16-bit
Datasheet
407
Bit
Description Interrupt D Pin Route (IDR)R/W. Indicates which physical pin on the PCH is connected to the INTD# pin reported for device 31 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# PIRQB# PIRQC# PIRQD# (Default) PIRQE# PIRQF# PIRQG# PIRQH#
14:12
11
Reserved Interrupt C Pin Route (ICR)R/W. Indicates which physical pin on the PCH is connected to the INTC# pin reported for device 31 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# PIRQB# PIRQC# (Default) PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
10:8
Reserved Interrupt B Pin Route (IBR)R/W. Indicates which physical pin on the PCH is connected to the INTB# pin reported for device 31 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# PIRQB# (Default) PIRQC# PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
6:4
Reserved Interrupt A Pin Route (IAR)R/W. Indicates which physical pin on the PCH is connected to the INTA# pin reported for device 31 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# (Default) PIRQB# PIRQC# PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
2:0
10.1.35
Attribute: Size:
Description
RO 16-bit
408
Datasheet
10.1.36
Attribute: Size:
Description
R/W 16-bit
14:12
11
Reserved Interrupt C Pin Route (ICR)R/W. Indicates which physical pin on the PCH is connected to the INTC# pin reported for device 29 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# PIRQB# PIRQC# (Default) PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
10:8
Reserved Interrupt B Pin Route (IBR)R/W. Indicates which physical pin on the PCH is connected to the INTB# pin reported for device 29 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# PIRQB# (Default) PIRQC# PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
6:4
Reserved Interrupt A Pin Route (IAR)R/W. Indicates which physical pin on the PCH is connected to the INTA# pin reported for device 29 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# (Default) PIRQB# PIRQC# PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
2:0
Datasheet
409
10.1.37
Attribute: Size:
Description
R/W 16-bit
14:12
11
Reserved Interrupt C Pin Route (ICR)R/W. Indicates which physical pin on the PCH is connected to the INTC# pin reported for device 28 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# PIRQB# PIRQC# (Default) PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
10:8
Reserved Interrupt B Pin Route (IBR)R/W. Indicates which physical pin on the PCH is connected to the INTB# pin reported for device 28 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# PIRQB# (Default) PIRQC# PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
6:4
Reserved Interrupt A Pin Route (IAR)R/W. Indicates which physical pin on the PCH is connected to the INTA# pin reported for device 28 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# (Default) PIRQB# PIRQC# PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
2:0
410
Datasheet
10.1.38
Attribute: Size:
Description
R/W 16-bit
14:12
11
Reserved Interrupt C Pin Route (ICR)R/W. Indicates which physical pin on the PCH is connected to the INTC# pin reported for device 27 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# PIRQB# PIRQC# (Default) PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
10:8
Reserved Interrupt B Pin Route (IBR)R/W. Indicates which physical pin on the PCH is connected to the INTB# pin reported for device 27 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# PIRQB# (Default) PIRQC# PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
6:4
Reserved Interrupt A Pin Route (IAR)R/W. Indicates which physical pin on the PCH is connected to the INTA# pin reported for device 27 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# (Default) PIRQB# PIRQC# PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
2:0
Datasheet
411
10.1.39
Attribute: Size:
Description
R/W 16-bit
14:12
11
Reserved Interrupt C Pin Route (ICR)R/W. Indicates which physical pin on the PCH is connected to the INTC# pin reported for device 26 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# PIRQB# PIRQC# (Default) PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
10:8
Reserved Interrupt B Pin Route (IBR)R/W. Indicates which physical pin on the PCH is connected to the INTB# pin reported for device 26 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# PIRQB# (Default) PIRQC# PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
6:4
Reserved Interrupt A Pin Route (IAR)R/W. Indicates which physical pin on the PCH is connected to the INTA# pin reported for device 26 functions. 0h = PIRQA# (Default) 1h 2h 3h 4h 5h 6h 7h = = = = = = = PIRQB# PIRQC# PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
2:0
412
Datasheet
10.1.40
Attribute: Size:
Description
R/W 16-bit
14:12
11
Reserved Interrupt C Pin Route (ICR)R/W. Indicates which physical pin on the PCH is connected to the INTC# pin reported for device 25 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# PIRQB# PIRQC# (Default) PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
10:8
Reserved Interrupt B Pin Route (IBR)R/W. Indicates which physical pin on the PCH is connected to the INTB# pin reported for device 25 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# PIRQB# (Default) PIRQC# PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
6:4
Reserved Interrupt A Pin Route (IAR)R/W. Indicates which physical pin on the PCH is connected to the INTA# pin reported for device 25 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# (Default) PIRQB# PIRQC# PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
2:0
Datasheet
413
10.1.41
Attribute: Size:
Description
R/W 16-bit
14:12
11
Reserved Interrupt C Pin Route (ICR)R/W. Indicates which physical pin on the PCH is connected to the INTC# pin reported for device 24 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# PIRQB# PIRQC# (Default) PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
10:8
Reserved Interrupt B Pin Route (IBR)R/W. Indicates which physical pin on the PCH is connected to the INTB# pin reported for device 24 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# PIRQB# (Default) PIRQC# PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
6:4
Reserved Interrupt A Pin Route (IAR)R/W. Indicates which physical pin on the PCH is connected to the INTA# pin reported for device 24 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# (Default) PIRQB# PIRQC# PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
2:0
414
Datasheet
10.1.42
Attribute: Size:
Description
R/W 16-bit
14:12
11
Reserved Interrupt C Pin Route (ICR)R/W. Indicates which physical pin on the PCH is connected to the INTC# pin reported for device 22 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# PIRQB# PIRQC# (Default) PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
10:8
Reserved Interrupt B Pin Route (IBR)R/W. Indicates which physical pin on the PCH is connected to the INTB# pin reported for device 22 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# PIRQB# (Default) PIRQC# PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
6:4
Reserved Interrupt A Pin Route (IAR)R/W. Indicates which physical pin on the PCH is connected to the INTA# pin reported for device 22 functions. 0h 1h 2h 3h 4h 5h 6h 7h = = = = = = = = PIRQA# (Default) PIRQB# PIRQC# PIRQD# PIRQE# PIRQF# PIRQG# PIRQH#
2:0
Datasheet
415
10.1.43
Attribute: Size:
Description
R/W 16-bit
7:0
NOTE: FEC10000hFEC4FFFFh is allocated to PCIe when I/OxApic Enable (PAE) bit is set.
416
Datasheet
10.1.44
Attribute: Size:
Description
10.1.45
Attribute: Size:
Description
R/W 32-bit
Datasheet
417
10.1.46
Attribute: Size:
Description
R/W 32-bit
10.1.47
Attribute: Size:
Description
R/W 32-bit
10.1.48
Attribute: Size:
Description
R/W 32-bit
CIR10 Field 1R/W. BIOS must program this field to 00000000h for Intel Core i5 processor-based systems.
10.1.49
Attribute: Size:
Description
R/W 32-bit
CIR13 Field 1R/W. BIOS must program this field to 000FFFFFh for Intel Core i5 processorbased systems.
10.1.50
Attribute: Size:
Description
R/W 32-bit
CIR14 Field 1R/W. BIOS must program this field to 00061080h for Intel Core i5 processor-based systems.
418
Datasheet
10.1.51
Attribute: Size:
Description
R/W 32-bit
CIR15 Field 1R/W. BIOS must program this field to 00000000h for Intel Core i5 processor-based systems.
10.1.52
Attribute: Size:
Description
R/W 32-bit
CIR16 Field 1R/W. BIOS must program this field to 7F8F9F80h for Intel Core i5 processor-based systems.
10.1.53
Attribute: Size:
Description
R/W 32-bit
CIR17 Field 1R/W. BIOS must program this field to 00000000h for Intel Core i5 processor-based systems.
10.1.54
Attribute: Size:
Description
R/W 32-bit
CIR18 Field 1R/W. BIOS must program this field to 00003900 for Intel Core i5 processor-based systems.
10.1.55
Attribute: Size:
Description
R/W 32-bit
CIR19 Field 1R/W. BIOS must program this field to 00020002h for Intel Core i5 processor-based systems.
Datasheet
419
10.1.56
Attribute: Size:
Description
R/W 32-bit
CIR20 Field 1R/W. BIOS must program this field to 00044B00h for Intel Core i5 processor-based systems.
10.1.57
Attribute: Size:
Description
R/W 32-bit
CIR21 Field 1R/W. BIOS must program this field to 00002000h for Intel Core i5 processor-based systems.
10.1.58
Attribute: Size:
Description
R/W 32-bit
31:0
CIR22 Field 1R/W. BIOS must program this field to 00020000h for Intel Core i5 processor-based systems. Program this register after all registers in the 3330-33D3 range and D31:F0:A9h are already programmed.
420
Datasheet
10.1.59
Attribute: Size:
Description
10.1.60
Attribute: Size:
Description
R/W 32-bit
6:2
Datasheet
421
10.1.61
When PCI is selected, the top 16 MB of memory below 4 GB (FF00_0000h to FFFF_FFFFh) is accepted by the primary side of the PCI P2P bridge and forwarded to the PCI bus. This allows systems with corrupted or unprogrammed flash to boot from a PCI device. The PCI-to-PCI bridge Memory Space Enable bit does not need to be set (nor any other bits) for these cycles to go to PCI. Note that BIOS decode range bits and the other BIOS protection bits have no effect when PCI is selected. This functionality is intended for debug/testing only. When SPI or LPC is selected, the range that is decoded is further qualified by other configuration bits described in the respective sections. The value in this field can be overwritten by software as long as the BIOS Interface Lock-Down (bit 0) is not set. NOTE: Booting to PCI is intended for debug/testing only. Boot BIOS Destination Select to LPC/PCI by functional strap or using Boot BIOS Destination Bit will not affect SPI accesses initiated by Intel Management Engine or Integrated GbE LAN. Server Error Reporting Mode (SERM)R/W. 0 = The PCH is the final target of all errors. The Processor sends a messages to the PCH for the purpose of generating NMI. 1 = The Processor is the final target of all errors from PCI Express* and DMI. In this mode, if the PCH detects a fatal, non-fatal, or correctable error on DMI or its downstream ports, it sends a message to the Processor. If the PCH receives an ERR_* message from the downstream port, it sends that message to the Processor. Reserved FERR# MUX Enable (FME)R/W. This bit enables FERR# to be a processor break event indication.
8:7
0 = Disabled. 1 = The PCH examines FERR# during a C2, C3, or C4 state as a break event. See Chapter 5.13.4 for a functional description.
422
Datasheet
Bit
Description No Reboot (NR)R/W. This bit is set when the No Reboot strap (SPKR pin on the PCH) is sampled high on PWROK. This bit may be set or cleared by software if the strap is sampled low but may not override the strap when it indicates No Reboot. 0 = System will reboot upon the second timeout of the TCO timer. 1 = The TCO timer will count down and generate the SMI# on the first timeout, but will not reboot on the second timeout. Alternate Access Mode Enable (AME)R/W. 0 = Disabled. 1 = Alternate access read only registers can be written, and write only registers can be read. Before entering a low power state, several registers from powered down parts may need to be saved. In the majority of cases, this is not an issue, as registers have read and write paths. However, several of the ISA compatible registers are either read only or write only. To get data out of write-only registers, and to restore data into read-only registers, the PCH implements an alternate access mode. For a list of these registers see Section 5.13.10. Shutdown Policy Select (SPS)R/W. 0 = PCH will drive INIT# in response to the shutdown Vendor Defined Message (VDM). (default) 1 = PCH will treat the shutdown VDM similar to receiving a CF9h I/O write with data value06h, and will drive PLTRST# active. Reserved Page Route (RPR)R/W. Determines where to send the reserved page registers. These addresses are sent to PCI or LPC for the purpose of generating POST codes. The I/O addresses modified by this field are: 80h, 84h, 85h, 86h, 88h, 8Ch, 8Dh, and 8Eh. 0 = Writes will be forwarded to LPC, shadowed within the PCH, and reads will be returned from the internal shadow 1 = Writes will be forwarded to PCI, shadowed within the PCH, and reads will be returned from the internal shadow. NOTE: if some writes are done to LPC/PCI to these I/O ranges, and then this bit is flipped, such that writes will now go to the other interface, the reads will not return what was last written. Shadowing is performed on each interface. The aliases for these registers, at 90h, 94h, 95h, 96h, 98h, 9Ch, 9Dh, and 9Eh, are always decoded to LPC.
Reserved BIOS Interface Lock-Down (BILD)R/WLO. 0 = Disabled. 1 = Prevents BUC.TS (offset 3414, bit 0) and GCS.BBS (offset 3410h, bits 11:10) from being changed. This bit can only be written from 0 to 1 once.
Datasheet
423
10.1.62
All bits in this register are in the RTC well and only cleared by RTCRST#
Bit 7:6 Reserved LAN DisableR/W. 0 = LAN is Enabled 1 = LAN is Disabled. 5 Changing the internal GbE controller from disabled to enabled requires a system reset (write of 0Eh to CF9h (RST_CNT Register)) immediately after clearing the LAN disable bit. A reset is not required if changing the bit from enabled to disabled. This bit is locked by the Function Disable SUS Well Lockdown register. Once locked this bit can not be changed by software. Daylight Savings Override (SDO)R/W. 4 0 = Daylight Savings is Enabled. 1 = The DSE bit in RTC Register B is set to Read-only with a value of 0 to disable daylight savings. Reserved Top Swap (TS)R/W. 0 = PCH will not invert A16. 1 = PCH will invert A16, A17, or A18 for cycles going to the BIOS space . 0 If booting from LPC (FWH), then the boot-block size is 64 KB and A16 is inverted if Top Swap is enabled. If booting from SPI, then the BIOS Boot-Block size soft strap determines if A16, A17, or A18 should be inverted if Top Swap is enabled. If PCH is strapped for Top-Swap (GNT3#/GPIO55 is low at rising edge of PWROK), then this bit cannot be cleared by software. The strap jumper should be removed and the system rebooted. Description
3:1
424
Datasheet
10.1.63
When disabling a function, only the configuration space is disabled. Software must ensure that all functionality within a controller that is not desired (such as memory spaces, I/O spaces, and DMA engines) is disabled prior to disabling the function. When a function is disabled, software must not attempt to re-enable it. A disabled function can only be re-enabled by a platform reset.
Bit 31:26 25 Reserved Serial ATA Disable 2 (SAD2)R/W. Default is 0. 0 = The SATA controller #2 (D31:F5) is enabled. 1 = The SATA controller #2 (D31:F5) is disabled. Thermal Sensor Registers Disable (TTD)R/W. Default is 0. 24 0 = Thermal Sensor Registers (D31:F6) are enabled. 1 = Thermal Sensor Registers (D31:F6) are disabled. PCI Express* 8 Disable (PE8D)R/W. Default is 0. When disabled, the link for this port is put into the link down state. 0 = PCI Express* port #8 is enabled. 1 = PCI Express port #8 is disabled. PCI Express 7 Disable (PE7D)R/W. Default is 0. When disabled, the link for this port is put into the link down state. 0 = PCI Express port #7 is enabled. 1 = PCI Express port #7 is disabled. PCI Express* 6 Disable (PE6D)R/W. Default is 0. When disabled, the link for this port is put into the link down state. 0 = PCI Express* port #6 is enabled. 1 = PCI Express port #6 is disabled. PCI Express 5 Disable (PE5D)R/W. Default is 0. When disabled, the link for this port is put into the link down state. 0 = PCI Express port #5 is enabled. 1 = PCI Express port #5 is disabled. PCI Express 4 Disable (PE4D)R/W. Default is 0. When disabled, the link for this port is put into the link down state. 19 0 = PCI Express port #4 is enabled. 1 = PCI Express port #4 is disabled. NOTE: This bit must be set when Port 1 is configured as a x4. PCI Express 3 Disable (PE3D)R/W. Default is 0. When disabled, the link for this port is put into the link down state. 18 0 = PCI Express port #3 is enabled. 1 = PCI Express port #3 is disabled. NOTE: This bit must be set when Port 1 is configured as a x4. PCI Express 2 Disable (PE2D)R/W. Default is 0. When disabled, the link for this port is put into the link down state. 17 0 = PCI Express port #2 is enabled. 1 = PCI Express port #2 is disabled. NOTE: This bit must be set when Port 1 is configured as a x4 or a x2. Description
23
22
21
20
Datasheet
425
Bit
Description PCI Express 1 Disable (PE1D)R/W. Default is 0. When disabled, the link for this port is put into the link down state. 0 = PCI Express port #1 is enabled. 1 = PCI Express port #1 is disabled. EHCI #1 Disable (EHCI1D)R/W. Default is 0. 0 = The EHCI #1 is enabled. 1 = The EHCI #1 is disabled. LPC Bridge Disable (LBD)R/W. Default is 0. 0 = The LPC bridge is enabled. 1 = The LPC bridge is disabled. Unlike the other disables in this register, the following additional spaces will no longer be decoded by the LPC bridge:
16
15
14
Memory cycles below 16 MB (1000000h) I/O cycles below 64 KB (10000h) The Internal I/OxAPIC at FEC0_0000 to FECF_FFFF Memory cycle in the LPC BIOS range below 4 GB will still be decoded when this bit is set; however, the aliases at the top of 1 MB (the E and F segment) no longer will be decoded. EHCI #2 Disable (EHCI2D)R/W. Default is 0.
13 12:5
0 = The EHCI #2 is enabled. 1 = The EHCI #2 is disabled. Reserved Intel High Definition Audio Disable (HDAD)R/W. Default is 0. 0 = The Intel High Definition Audio controller is enabled. 1 = The Intel High Definition Audio controller is disabled and its PCI configuration space is not accessible. SMBus Disable (SD)R/W. Default is 0. 0 = The SMBus controller is enabled. 1 = The SMBus controller is disabled. Setting this bit only disables the PCI configuration space. Serial ATA Disable 1 (SAD1)R/W. Default is 0. 0 = The SATA controller #1 (D31:F2) is enabled. 1 = The SATA controller #1 (D31:F2) is disabled. Reserved BIOS must set this bit to 1b.
2 1 0
426
Datasheet
10.1.64
Attribute: Size:
Description
R/W 32-bit
Legacy (LPC) Dynamic Clock Gate EnableR/W. 0 = Legacy Dynamic Clock Gating is Disabled 1 = Legacy Dynamic Clock Gating is Enabled Reserved CG Field 1R/W. BIOS must program this field to 11b. SATA Port 3 Dynamic Clock Gate EnableR/W. 0 = SATA Port 3 Dynamic Clock Gating is Disabled 1 = SATA Port 3 Dynamic Clock Gating is Enabled SATA Port 2 Dynamic Clock Gate EnableR/W. 26 0 = SATA Port 2 Dynamic Clock Gating is Disabled 1 = SATA Port 2 Dynamic Clock Gating is Enabled SATA Port 1 Dynamic Clock Gate EnableR/W. 25 0 = SATA Port 1 Dynamic Clock Gating is Disabled 1 = SATA Port 1 Dynamic Clock Gating is Enabled SATA Port 0 Dynamic Clock Gate EnableR/W. 24 0 = SATA Port 0 Dynamic Clock Gating is Disabled 1 = SATA Port 0 Dynamic Clock Gating is Enabled LAN Static Clock Gating Enable (LANSCGE)R/W. 23 0 = LAN Static Clock Gating is Disabled 1 = LAN Static Clock Gating is Enabled when the LAN Disable bit is set in the Backed Up Control RTC register. High Definition Audio Dynamic Clock Gate EnableR/W. 22 0 = High Definition Audio Dynamic Clock Gating is Disabled 1 = High Definition Audio Dynamic Clock Gating is Enabled High Definition Audio Static Clock Gate EnableR/W. 21 0 = High Definition Audio Static Clock Gating is Disabled 1 = High Definition Audio Static Clock Gating is Enabled USB EHCI Static Clock Gate EnableR/W. 20 0 = USB EHCI Static Clock Gating is Disabled 1 = USB EHCI Static Clock Gating is Enabled USB EHCI Dynamic Clock Gate EnableR/W. 19 0 = USB EHCI Dynamic Clock Gating is Disabled 1 = USB EHCI Dynamic Clock Gating is Enabled SATA Port 5 Dynamic Clock Gate EnableR/W. 18 0 = SATA Port 5 Dynamic Clock Gating is Disabled 1 = SATA Port 5 Dynamic Clock Gating is Enabled SATA Port 4 Dynamic Clock Gate EnableR/W. 17 0 = SATA Port 4 Dynamic Clock Gating is Disabled 1 = SATA Port 4 Dynamic Clock Gating is Enabled PCI Dynamic Gate EnableR/W. 16 15:6 0 = PCI Dynamic Gating is Disabled 1 = PCI Dynamic Gating is Enabled Reserved
Datasheet
427
Bit 5 4:1 0
Description SMBus Clock Gating Enable (SMBCGEN)R/W. 0 = SMBus Clock Gating is Disabled. 1 = SMBus Clock Gating is Enabled. Reserved PCI Express Root Port Static Clock Gate EnableR/W. 0 = PCI Express root port Static Clock Gating is Disabled 1 = PCI Express root port Static Clock Gating is Enabled
10.1.65
Attribute: Size:
Description
R/W 8-bit
Function Disable SUS Well Lockdown (FDSWL)R/W 7 0 = FDSW registers are not locked down 1 = FDSW registers are locked down NOTE: This bit must be set when Intel Active Management Technology is enabled. Reserved
6:0
10.1.66
Attribute: Size:
Description
R/W 32-bit
428
Datasheet
10.1.67
This register is in the suspend well. This register is not reset on D3-to-D0, HCRESET nor core well reset.
Bit 31:2 Reserved EHCI 2 USBR EnableR/W. When set, this bit enables support for the USB-r redirect device on the EHCI controller in Device 26. SW must complete programming the following registers before this bit is set: 1. Enable RMH 2. HCSPARAMS (N_CC, N_Ports) EHCI 1 USBR EnableR/W. When set, this bit enables support for the USB-r redirect device on the EHCI controller in Device 29. SW must complete programming the following registers before this bit is set: 1. Enable RMH 2. HCSPARAMS (N_CC, N_Ports) Description
Datasheet
429
10.1.68
All bits in this register are in the Resume Well and is only cleared by RSMRST#.
Bit Description OC3 Mapping Each bit position maps OC3# to a set of ports as follows: The OC3# pin is ganged to the overcurrent signal of each port that has its corresponding bit set. It is software responsibility to ensure that a given ports bit map is set only for one OC pin. Bit Port 31 7 30 6 29 5 28 4 27 3 26 2 25 1 24 0
31:24
23:16
OC2 Mapping Each bit position maps OC2# to a set of ports as follows: The OC2# pin is ganged to the overcurrent signal of each port that has its corresponding bit set. It is software responsibility to ensure that a given ports bit map is set only for one OC pin. Bit Port 23 7 22 6 21 5 20 4 19 3 18 2 17 1 16 0
15:8
OC1 Mapping Each bit position maps OC1# to a set of ports as follows: The OC1# pin is ganged to the overcurrent signal of each port that has its corresponding bit set. It is software responsibility to ensure that a given ports bit map is set only for one OC pin. Bit Port 15 7 14 6 13 5 12 4 11 3 10 2 9 1 8 0
7:0
OC0 Mapping Each bit position maps OC0# to a set of ports as follows: The OC0# pin is ganged to the overcurrent signal of each port that has its corresponding bit set. It is software responsibility to ensure that a given ports bit map is set only for one OC pin. Bit Port 7 7 6 6 5 5 4 4 3 3 2 2 1 1 0 0
430
Datasheet
10.1.69
All bits in this register are in the Resume Well and is only cleared by RSMRST#
Bit 31:30 Reserved OC7 Mapping Each bit position maps OC7# to a set of ports as follows: The OC7# pin is ganged to the overcurrent signal of each port that has its corresponding bit set. It is software responsibility to ensure that a given ports bit map is set only for one OC pin. Bit Port 23:22 Reserved OC6 Mapping Each bit position maps OC6# to a set of ports as follows: The OC6# pin is ganged to the overcurrent signal of each port that has its corresponding bit set. It is software responsibility to ensure that a given ports bit map is set only for one OC pin. Bit Port 15:14 Reserved OC5 Mapping Each bit position maps OC5# to a set of ports as follows: The OC5# pin is ganged to the overcurrent signal of each port that has its corresponding bit set. It is software responsibility to ensure that a given ports bit map is set only for one OC pin. Bit Port 7:6 Reserved OC4 Mapping Each bit position maps OC4# to a set of ports as follows: The OC4# pin is ganged to the overcurrent signal of each port that has its corresponding bit set. It is software responsibility to ensure that a given ports bit map is set only for one OC pin. Bit Port 5 13 4 12 3 11 2 10 1 9 0 8 13 13 12 12 11 11 10 10 9 9 8 8 21 13 20 12 19 11 18 10 17 9 16 8 29 13 28 12 27 11 26 10 25 9 24 8 Description
29:24
21:16
13:8
5:0
Datasheet
431
10.1.70
All bits in this register are in the Resume Well and is only cleared by RSMRST#.
Bit 31:10 9 Reserved RMH 2 Inherit EHCI2 Wake Control Settings: When this bit is set, the RMH behaves as if bits 6:4 of this register reflect the appropriate bits of EHCI PORTSC0 bits 22:20. RMH 1 Inherit EHCI1 Wake Control Settings: When this bit is set, the RMH behaves as if bits 2:0 of this register reflect the appropriate bits of EHCI PORTSC0 bits 22:20. RMH 2 Upstream Wake on Device Resume This bit governs the hub behavior when globally suspended and the system is in Sx. 7 0 = Enables the port to be sensitive to device initiated resume events as system wake-up events. That is, the hub will initiate a resume on its upstream port and cause a wake from Sx when a device resume occurs on an enabled DS port 1 = Device resume event is seen on a downstream port, the hub does not initiate a wake upstream and does not cause a wake from Sx RMH 2 Upstream Wake on OC Disable This bit governs the hub behavior when globally suspended and the system is in Sx. 6 0 = Enables the port to be sensitive to over-current conditions as system wake-up events. That is, the hub will initiate a resume on its upstream port and cause a wake from Sx when an OC condition occurs on an enabled DS port 1 = Over-current event does not initiate a wake upstream and does not cause a wake from Sx RMH 2 Upstream Wake on Disconnect Disable This bit governs the hub behavior when globally suspended and the system is in Sx 5 0 = Enables disconnect events on downstream port to be treated as resume events to be propagated upstream. In this case, it is allowed to initiate a wake on its upstream port and cause a system wake from Sx in response to a disconnect event on a downstream port 1 = Downstream disconnect events do not initiate a resume on its upstream port or cause a resume from Sx. RMH 2 Upstream Wake on Connect Enable This bit governs the hub behavior when globally suspended and the system is in Sx. 4 0 = Enables connect events on a downstream port to be treated as resume events to be propagated upstream. As well as waking up the system from Sx. 1 = Downstream connect events do not wake the system from Sx nor does it initiate a resume on its upstream port. RMH 1 Upstream Wake on Device Resume This bit governs the hub behavior when globally suspended and the system is in Sx. 3 0 = Enables the port to be sensitive to device initiated resume events as system wake-up events. That is, the hub will initiate a resume on its upstream port and cause a wake from Sx when a device resume occurs on an enabled DS port 1 = Device resume event is seen on a downstream port, the hub does not initiate a wake upstream and does not cause a wake from Sx Description
432
Datasheet
Bit
Description RMH 1 Upstream Wake on OC Disable This bit governs the hub behavior when globally suspended and the system is in Sx.
0 = Enables the port to be sensitive to over-current conditions as system wake-up events. That is, the hub will initiate a resume on its upstream port and cause a wake from Sx when an OC condition occurs on an enabled DS port 1 = Over-current event does not initiate a wake upstream and does not cause a wake from Sx RMH 1 Upstream Wake on Disconnect Disable This bit governs the hub behavior when globally suspended and the system is in Sx
0 = Enables disconnect events on downstream port to be treated as resume events to be propagated upstream. In this case, it is allowed to initiate a wake on its upstream port and cause a system wake from Sx in response to a disconnect event on a downstream port 1 = Downstream disconnect events do not initiate a resume on its upstream port or cause a resume from Sx. RMH 1 Upstream Wake on Connect Enable This bit governs the hub behavior when globally suspended and the system is in Sx.
0 = Enables connect events on a downstream port to be treated as resume events to be propagated upstream. As well as waking up the system from Sx. 1 = Downstream connect events do not wake the system from Sx nor does it initiate a resume on its upstream port.
Datasheet
433
434
Datasheet
11
11.1
Note:
.
Datasheet
435
11.1.1
Attribute: Size:
Description
RO 16 bits
Vendor IDRO. This is a 16-bit value assigned to Intel. Intel VID = 8086h.
11.1.2
Attribute: Size:
Description
RO 16 bits
Device IDRO. This is a 16-bit value assigned to the PCI bridge. See the Intel 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Device ID Register.
11.1.3
Attribute: Size:
Description
R/W, RO 16 bits
5 4 3
436
Datasheet
Description 0 = Disable 1 = Enable. Allows the PCI-to-PCI bridge to accept cycles from PCI. Memory Space Enable (MSE)R/W. Controls the response as a target for memory cycles targeting PCI. 0 = Disable 1 = Enable I/O Space Enable (IOSE)R/W. Controls the response as a target for I/O cycles targeting PCI. 0 = Disable 1 = Enable
11.1.4
Note:
For the writable bits, software must write a 1 to clear bits that are set. Writing a 0 to the bit has no effect.
Bit Description Detected Parity Error (DPE)R/WC. 15 0 = Parity error Not detected. 1 = Indicates that the PCH detected a parity error on the internal backbone. This bit gets set even if the Parity Error Response bit (D30:F0:04 bit 6) is not set.
Datasheet
437
Bit
Description Signaled System Error (SSE)R/WC. Several internal and external sources of the bridge can cause SERR#. The first class of errors is parity errors related to the backbone. The PCI bridge captures generic data parity errors (errors it finds on the backbone) as well as errors returned on backbone cycles where the bridge was the master. If either of these two conditions is met, and the primary side of the bridge is enabled for parity error response, SERR# will be captured as shown below.
As with the backbone, the PCI bus captures the same sets of errors. The PCI bridge captures generic data parity errors (errors it finds on PCI) as well as errors returned on PCI cycles where the bridge was the master. If either of these two conditions is met, and the secondary side of the bridge is enabled for parity error response, SERR# will be captured as shown below.
14
The final class of errors is system bus errors. There are three status bits associated with system bus errors, each with a corresponding enable. The diagram capturing this is shown below.
After checking for the three above classes of errors, an SERR# is generated, and PSTS.SSE logs the generation of SERR#, if CMD.SEE (D30:F0:04, bit 8) is set, as shown below.
Received Master Abort (RMA)R/WC. 13 0 = No master abort received. 1 = Set when the bridge receives a master abort status from the backbone. Received Target Abort (RTA)R/WC. 12 0 = No target abort received. 1 = Set when the bridge receives a target abort status from the backbone.
438
Datasheet
Bit
Description Signaled Target Abort (STA)R/WC. 0 = No signaled target abort 1 = Set when the bridge generates a completion packet with target abort status on the backbone. Reserved Data Parity Error Detected (DPD)R/WC. 0 = Data parity error Not detected. 1 = Set when the bridge receives a completion packet from the backbone from a previous request, and detects a parity error, and CMD.PERE is set (D30:F0:04 bit 6). Reserved Capabilities List (CLIST)RO. Hardwired to 1. Capability list exist on the PCI bridge. Interrupt Status (IS)RO. Hardwired to 0. The PCI bridge does not generate interrupts. Reserved
11
10:9
7:5 4 3 2:0
11.1.5
Attribute: Size:
Description
RO 8 bits
Revision IDRO. See the Intel 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Revision ID Register
11.1.6
Attribute: Size:
Description
RO 24 bits
Base Class Code (BCC)RO. Hardwired to 06h. Indicates this is a bridge device. Sub Class Code (SCC)RO. Hardwired to 04h. Indicates this device is a PCI-to-PCI bridge. Programming Interface (PI)RO. Hardwired to 01h. Indicates the bridge is subtractive decode
Datasheet
439
11.1.7
Attribute: Size:
Description
RO 8 bits
Master Latency Timer Count (MLTC)RO. Reserved per the PCI Express* Base Specification, Revision 1.0a. Reserved
11.1.8
Attribute: Size:
Description
RO 8 bits
Multi-Function Device (MFD)RO. A 0 indicates a single function device Header Type (HTYPE)RO. This 7-bit field identifies the header layout of the configuration space, which is a PCI-to-PCI bridge in this case.
11.1.9
Attribute: Size:
Description
R/W 24 bits
Subordinate Bus Number (SBBN)R/W. Indicates the highest PCI bus number below the bridge. Secondary Bus Number (SCBN)R/W. Indicates the bus number of PCI. Primary Bus Number (PBN)R/W. This field is default to 00h. In a multiple-PCH system, programmable PBN allows an PCH to be located on any bus. System configuration software is responsible for initializing these registers to appropriate values. PBN is not used by hardware in determining its bus number.
7:0
440
Datasheet
11.1.10
This timer controls the amount of time the PCH PCI-to-PCI bridge will burst data on its secondary interface. The counter starts counting down from the assertion of FRAME#. If the grant is removed, then the expiration of this counter will result in the deassertion of FRAME#. If the grant has not been removed, then the PCH PCI-to-PCI bridge may continue ownership of the bus.
Bit 7:3 2:0 Description Master Latency Timer Count (MLTC)R/W. This 5-bit field indicates the number of PCI clocks, in 8-clock increments, that the PCH remains as master of the bus. Reserved
11.1.11
Attribute: Size:
Description
R/W, RO 16 bits
I/O Limit Address Limit bits[15:12]R/W. I/O Base bits corresponding to address lines 15:12 for 4-KB alignment. Bits 11:0 are assumed to be padded to FFFh. I/O Limit Address Capability (IOLC)RO. Indicates that the bridge does not support 32-bit I/O addressing. I/O Base Address (IOBA)R/W. I/O Base bits corresponding to address lines 15:12 for 4-KB alignment. Bits 11:0 are assumed to be padded to 000h. I/O Base Address Capability (IOBC)RO. Indicates that the bridge does not support 32-bit I/O addressing.
Datasheet
441
11.1.12
Note:
For the writable bits, software must write a 1 to clear bits that are set. Writing a 0 to the bit has no effect.
Bit 15 Description Detected Parity Error (DPE)R/WC. 0 = Parity error not detected. 1 = PCH PCI bridge detected an address or data parity error on the PCI bus Received System Error (RSE)R/WC. 14 0 = SERR# assertion not received 1 = SERR# assertion is received on PCI. Received Master Abort (RMA)R/WC. 13 0 = No master abort. 1 = This bit is set whenever the bridge is acting as an initiator on the PCI bus and the cycle is master-aborted. For Processor/PCH interface packets that have completion required, this must also cause a target abort to be returned and sets PSTS.STA. (D30:F0:06 bit 11) Received Target Abort (RTA)R/WC. 12 0 = No target abort. 1 = This bit is set whenever the bridge is acting as an initiator on PCI and a cycle is target-aborted on PCI. For Processor/PCH interface packets that have completion required, this event must also cause a target abort to be returned, and sets PSTS.STA. (D30:F0:06 bit 11). Signaled Target Abort (STA)R/WC. 11 0 = No target abort. 1 = This bit is set when the bridge is acting as a target on the PCI Bus and signals a target abort. DEVSEL# Timing (DEVT)RO. 01h = Medium decode timing. Data Parity Error Detected (DPD)R/WC. 8 0 = Conditions described below not met. 1 = The PCH sets this bit when all of the following three conditions are met: The bridge is the initiator on PCI. PERR# is detected asserted or a parity error is detected internally BCTRL.PERE (D30:F0:3E bit 0) is set. 7 6 5 4:0 Fast Back to Back Capable (FBC)RO. Hardwired to 1 to indicate that the PCI to PCI target logic is capable of receiving fast back-to-back cycles. Reserved 66 MHz Capable (66MHZ_CAP)RO. Hardwired to 0. This bridge is 33 MHz capable only. Reserved
10:9
442
Datasheet
11.1.13
This register defines the base and limit, aligned to a 1-MB boundary, of the nonprefetchable memory area of the bridge. Accesses that are within the ranges specified in this register will be sent to PCI if CMD.MSE is set. Accesses from PCI that are outside the ranges specified will be accepted by the bridge if CMD.BME is set.
Bit 31:20 19:16 15:4 3:0 Description Memory Limit (ML)R/W. These bits are compared with bits 31:20 of the incoming address to determine the upper 1-MB aligned value (exclusive) of the range. The incoming address must be less than this value. Reserved Memory Base (MB)R/W. These bits are compared with bits 31:20 of the incoming address to determine the lower 1-MB aligned value (inclusive) of the range. The incoming address must be greater than or equal to this value. Reserved
11.1.14
Defines the base and limit, aligned to a 1-MB boundary, of the prefetchable memory area of the bridge. Accesses that are within the ranges specified in this register will be sent to PCI if CMD.MSE is set. Accesses from PCI that are outside the ranges specified will be accepted by the bridge if CMD.BME is set.
Bit 31:20 19:16 15:4 3:0 Description Prefetchable Memory Limit (PML)R/W. These bits are compared with bits 31:20 of the incoming address to determine the upper 1-MB aligned value (exclusive) of the range. The incoming address must be less than this value. 64-bit Indicator (I64L)RO. Indicates support for 64-bit addressing. Prefetchable Memory Base (PMB)R/W. These bits are compared with bits 31:20 of the incoming address to determine the lower 1-MB aligned value (inclusive) of the range. The incoming address must be greater than or equal to this value. 64-bit Indicator (I64B)RO. Indicates support for 64-bit addressing.
Datasheet
443
11.1.15
Attribute: Size:
Description
R/W 32 bits
Prefetchable Memory Base Upper Portion (PMBU)R/W. Upper 32-bits of the prefetchable address base.
11.1.16
Attribute: Size:
Description
R/W 32 bits
Prefetchable Memory Limit Upper Portion (PMLU)R/W. Upper 32-bits of the prefetchable address limit.
11.1.17
Attribute: Size:
Description
RO 8 bits
Capabilities Pointer (PTR)RO. Indicates that the pointer for the first entry in the capabilities list is at 50h in configuration space.
11.1.18
Attribute: Size:
Description
R/W, RO 16 bits
Interrupt Pin (IPIN)RO. The PCI bridge does not assert an interrupt. Interrupt Line (ILINE)R/W. Software written value to indicate which interrupt line (vector) the interrupt is connected to. No hardware action is taken on this register. Since the bridge does not generate an interrupt, BIOS should program this value to FFh as per the PCI bridge specification.
7:0
444
Datasheet
11.1.19
Attribute: Size:
Description
11
10
Datasheet
445
Bit
Description VGA Enable (VGAE)R/W. When set to a 1, the PCH PCI bridge forwards the following transactions to PCI regardless of the value of the I/O base and limit registers. The transactions are qualified by CMD.MSE (D30:F0:04 bit 1) and CMD.IOSE (D30:F0:04 bit 0) being set. Memory addresses: 000A0000h000BFFFFh
I/O addresses: 3B0h3BBh and 3C0h3DFh. For the I/O addresses, bits [63:16] of the address must be 0, and bits [15:10] of the address are ignored (that is, aliased). The same holds true from secondary accesses to the primary interface in reverse. That is, when the bit is 0, memory and I/O addresses on the secondary interface between the above ranges will be claimed. ISA Enable (IE)R/W. This bit only applies to I/O addresses that are enabled by the I/O Base and I/O Limit registers and are in the first 64 KB of PCI I/O space. If this bit is set, the PCH PCI bridge will block any forwarding from primary to secondary of I/O transactions addressing the last 768 bytes in each 1-KB block (offsets 100h to 3FFh). SERR# Enable (SEE)R/W. Controls the forwarding of secondary interface SERR# assertions on the primary interface. When set, the PCI bridge will forward SERR# pin.
SERR# is asserted on the secondary interface. This bit is set. CMD.SEE (D30:F0:04 bit 8) is set. Parity Error Response Enable (PERE)R/W. 0 = Disable 1 = The PCH PCI bridge is enabled for parity error reporting based on parity errors on the PCI bus.
446
Datasheet
11.1.20
This register allows software to hide the PCI devices, either plugged into slots or on the motherboard.
Bit 15:4 3 2 1 Reserved Hide Device 3 (HD3)R/W, RO. Same as bit 0 of this register, except for device 3 (AD[19]) Hide Device 2 (HD2)R/W, RO. Same as bit 0 of this register, except for device 2 (AD[18]) Hide Device 1 (HD1)R/W, RO. Same as bit 0 of this register, except for device 1 (AD[17]) Hide Device 0 (HD0)R/W, RO. 0 0 = The PCI configuration cycles for this slot are not affected. 1 = The PCH hides device 0 on the PCI bus. This is done by masking the IDSEL (keeping it low) for configuration cycles to that device. Since the device will not see its IDSEL go active, it will not respond to PCI configuration cycles and the processor will think the device is not present. AD[16] is used as IDSEL for device 0. Description
11.1.21
Attribute: Size:
Description
R/W 32 bits
Discard Delayed Transactions (DDT)R/W. 0 = Logged delayed transactions are kept. 1 = The PCH PCI bridge will discard any delayed transactions it has logged. This includes transactions in the pending queue, and any transactions in the active queue, whether in the hard or soft DT state. The prefetchers will be disabled and return to an idle state. NOTES:If a transaction is running on PCI at the time this bit is set, that transaction will continue until either the PCI master disconnects (by de-asserting FRAME#) or the PCI bridge disconnects (by asserting STOP#). This bit is cleared by the PCI bridge when the delayed transaction queues are empty and have returned to an idle state. Software sets this bit and polls for its completion Block Delayed Transactions (BDT)R/W. 30 0 = Delayed transactions accepted 1 = The PCH PCI bridge will not accept incoming transactions which will result in delayed transactions. It will blindly retry these cycles by asserting STOP#. All postable cycles (memory writes) will still be accepted. Reserved
31
29:8
Datasheet
447
Bit
Description Maximum Delayed Transactions (MDT)R/W. Controls the maximum number of delayed transactions that the PCH PCI bridge will run. Encodings are:
7:6
Reserved Auto Flush After Disconnect Enable (AFADE)R/W. 0 = The PCI bridge will retain any fetched data until required to discard by producer/ consumer rules. 1 = The PCI bridge will flush any prefetched data after either the PCI master (by deasserting FRAME#) or the PCI bridge (by asserting STOP#) disconnects the PCI transfer. Never Prefetch (NP)R/W. 0 = Prefetch enabled 1 = The PCH will only fetch a single DW and will not enable prefetching, regardless of the command being an Memory read (MR), Memory read line (MRL), or Memory read multiple (MRM). Memory Read Multiple Prefetch Disable (MRMPD)R/W. 0 = MRM commands will fetch multiple cache lines as defined by the prefetch algorithm. 1 = Memory read multiple (MRM) commands will fetch only up to a single, 64-byte aligned cache line. Memory Read Line Prefetch Disable (MRLPD)R/W. 0 = MRL commands will fetch multiple cache lines as defined by the prefetch algorithm. 1 = Memory read line (MRL) commands will fetch only up to a single, 64-byte aligned cache line. Memory Read Prefetch Disable (MRPD)R/W. 0 = MR commands will fetch up to a 64-byte aligned cache line. 1 = Memory read (MR) commands will fetch only a single DW.
448
Datasheet
11.1.22
Attribute: Size:
Description
R/WC, RO 32 bits
16
Datasheet
449
11.1.23
Attribute: Size:
Description
R/W 32 bits
13:8
PERR#-to-SERR# Enable (PSE)R/W. When this bit is set, a 1 in the PERR# Assertion status bit (in the Bridge Proprietary Status register) will result in an internal SERR# assertion on the primary side of the bridge (if also enabled by the SERR# Enable bit in the primary Command register). SERR# is a source of NMI. Secondary Discard Timer Testmode (SDTT)R/W. 0 = The secondary discard timer expiration will be defined in BCTRL.SDT (D30:F0:3E, bit 9) 1 = The secondary discard timer will expire after 128 PCI clocks. Reserved
4:3
450
Datasheet
Description 0 = The PCI bridge assumes that all memory cycles target main memory, and all I/O cycles are not claimed. 1 = The PCI bridge will perform peer decode on any memory or I/O cycle from PCI that falls outside of the memory and I/O window registers Reserved Received Target Abort SERR# Enable (RTAE)R/W. When set, the PCI bridge will report SERR# when PSTS.RTA (D30:F0:06 bit 12) or SSTS.RTA (D30:F0:1E bit 12) are set, and CMD.SEE (D30:F0:04 bit 8) is set.
1 0
11.1.24
Attribute: Size:
Description
RO 16 bits
Next Capability (NEXT)RO. Value of 00h indicates this is the last item in the list. Capability Identifier (CID)RO. Value of 0Dh indicates this is a PCI bridge subsystem vendor capability.
11.1.25
Attribute: Size:
Description
R/WO 32 bits
Subsystem Identifier (SID)R/WO. Indicates the subsystem as identified by the vendor. This field is write once and is locked down until a bridge reset occurs (not the PCI bus reset). Subsystem Vendor Identifier (SVID)R/WO. Indicates the manufacturer of the subsystem. This field is write once and is locked down until a bridge reset occurs (not the PCI bus reset).
15:0
Datasheet
451
452
Datasheet
12
12.1
Note:
/
Table 12-1. Gigabit LAN Configuration Registers Address Map (Gigabit LAND25:F0) (Sheet 1 of 2)
Offset 00h01h 02h03h 04h05h 06h07h 08h 09h0Bh 0Ch 0Dh 0Eh 10h13h 14h17h 18h1Bh 2Ch2Dh 2Eh2Fh 30h33h 34h 3Ch3Dh 3Eh C8hC9h CAhCBh CChCDh Mnemonic VID DID PCICMD PCISTS RID CC CLS PLT HEADTYP MBARA MBARB MBARC SID SVID ERBA CAPP INTR MLMG CLIST1 PMC PMCS Register Name Vendor Identification Device Identification PCI Command PCI Status Revision Identification Class Code Cache Line Size Primary Latency Timer Header Type Memory Base Address A Memory Base Address B Memory Base Address C Subsystem ID Subsystem Vendor ID Expansion ROM Base Address Capabilities List Pointer Interrupt Information Maximum Latency/Minimum Grant Capabilities List 1 PCI Power Management Capability PCI Power Management Control and Status Default 8086h See register description 0000h 0010h See register description 020000h 00h 00h 00h 00000000h 00000000h 00000001h See register description See register description See register description C8h See register description 00h D001h See register description See register description Type RO RO R/W, RO R/WC, RO RO RO R/W RO RO R/W, RO R/W, RO R/W, RO RO RO RO RO R/W, RO RO RO RO R/WC, R/W, RO
Datasheet
453
Table 12-1. Gigabit LAN Configuration Registers Address Map (Gigabit LAND25:F0) (Sheet 2 of 2)
Offset CFh D0hD1h D2hD3h D4hD7h D8hDBh DChDDh E0hE1h E2hE3h E4hE5h Mnemonic DR CLIST2 MCTL MADDL MADDH MDAT FLRCAP FLRCLV DEVCTRL Register Name Data Register Capabilities List 2 Message Control Message Address Low Message Address High Message Data Function Level Reset Capability Function Level Reset Capability Length and Value Device Control Default See register description E005h 0080h See register description See register description See register description 0009h See register description 0000h Type RO R/WO, RO R/W, RO R/W R/W R/W RO R/WO, RO R/W, RO
12.1.1
Attribute: Size:
Description
RO 16 bits
Vendor IDRO. This is a 16-bit value assigned to Intel. The field may be auto-loaded from the NVM at address 0Eh during init time depending on the "Load Vendor/Device ID" bit field in NVM word 0Ah with a default value of 8086h.
12.1.2
Attribute: Size:
Description
RO 16 bits
Device IDRO. This is a 16-bit value assigned to the PCH Gigabit LAN controller. The field may be auto-loaded from the NVM word 0Dh during initialization time depending on the "Load Vendor/Device ID" bit field in NVM word 0Ah.
454
Datasheet
12.1.3
Attribute: Size:
Description
R/W, RO 16 bits
5 4 3
Datasheet
455
12.1.4
Attribute: Size:
Description
R/WC, RO 16 bits
Detected Parity Error (DPE)R/WC. 15 0 = No parity error detected. 1 = Set when the Gb LAN controller receives a command or data from the backbone with a parity error. This is set even if PCIMD.PER (D25:F0, bit 6) is not set. Signaled System Error (SSE)R/WC. 14 0 = No system error signaled. 1 = Set when the Gb LAN controller signals a system error to the internal SERR# logic. Received Master Abort (RMA)R/WC. 13 0 = Root port has not received a completion with unsupported request status from the backbone. 1 = Set when the GbE LAN controller receives a completion with unsupported request status from the backbone. Received Target Abort (RTA)R/WC. 12 0 = Root port has not received a completion with completer abort from the backbone. 1 = Set when the Gb LAN controller receives a completion with completer abort from the backbone. Signaled Target Abort (STA)R/WC. 11 0 = No target abort received. 1 = Set whenever the Gb LAN controller forwards a target abort received from the downstream device onto the backbone. DEVSEL# Timing Status (DEV_STS)RO. Hardwired to 0. Master Data Parity Error Detected (DPED)R/WC. 8 0 = No data parity error received. 1 = Set when the Gb LAN Controller receives a completion with a data parity error on the backbone and PCIMD.PER (D25:F0, bit 6) is set. Fast Back to Back Capable (FB2BC)RO. Hardwired to 0. Reserved 66 MHz CapableRO. Hardwired to 0. Capabilities ListRO. Hardwired to 1. Indicates the presence of a capabilities list. Interrupt StatusRO. Indicates status of Hot-Plug and power management interrupts on the root port that result in INTx# message generation. 3 0 = Interrupt is de-asserted. 1 = Interrupt is asserted. This bit is not set if MSI is enabled. If MSI is not enabled, this bit is set regardless of the state of PCICMD.Interrupt Disable bit (D25:F0:04h:bit 10). 2:0 Reserved
10:9
7 6 5 4
456
Datasheet
12.1.5
Attribute: Size:
Description
RO 8 bits
Revision IDRO. See the 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Revision ID Register
12.1.6
Attribute: Size:
Description
RO 24 bits
12.1.7
Attribute: Size:
Description
R/W 8 bits
Cache Line SizeR/W. This field is implemented by PCI devices as a read write field for legacy compatibility purposes but has no impact on any device functionality.
12.1.8
Attribute: Size:
Description
RO 8 bits
12.1.9
Attribute: Size:
Description
RO 8 bits
Datasheet
457
12.1.10
The internal CSR registers and memories are accessed as direct memory mapped offsets from the base address register. SW may only access whole DWord at a time.
Bit 31:17 16:4 3 2:1 0 Description Base Address (BA)R/W. Software programs this field with the base address of this region. Memory Size (MSIZE)R/W. Memory size is 128 KB. Prefetchable Memory (PM)RO. The GbE LAN controller does not implement prefetchable memory. Memory Type (MT)RO. Set to 00b indicating a 32 bit BAR. Memory / IO Space (MIOS)RO. Set to 0 indicating a Memory Space BAR.
12.1.11
The internal registers that are used to access the LAN Space in the External FLASH device. Access to these registers are direct memory mapped offsets from the base address register. Software may only access a DWord at a time.
Bit 31:12 11:4 3 2:1 0 Description Base Address (BA)R/W. Software programs this field with the base address of this region. Memory Size (MSIZE)R/W. Memory size is 4 KB. Prefetchable Memory (PM)RO. The Gb LAN controller does not implement prefetchable memory. Memory Type (MT)RO. Set to 00b indicating a 32 bit BAR. Memory / IO Space (MIOS)RO. Set to 0 indicating a Memory Space BAR.
458
Datasheet
12.1.12
Internal registers, and memories, can be accessed using I/O operations. There are two 4B registers in the I/O mapping window: Addr Reg and Data Reg. Software may only access a DWord at a time.
Bit 31:5 4:1 0 Description Base Address (BA)R/W. Software programs this field with the base address of this region. I/O Size (IOSIZE)RO. I/O space size is 32 Bytes. Memory / I/O Space (MIOS)RO. Set to 1 indicating an I/O Space BAR.
12.1.13
Attribute: Size:
Description
RO 16 bits
15:0
Subsystem Vendor ID (SVID)RO. This value may be loaded automatically from the NVM Word 0Ch upon power up depending on the "Load Subsystem ID" bit field in NVM word 0Ah. A value of 8086h is default for this field upon power up if the NVM does not respond or is not programmed. All functions are initialized to the same value.
12.1.14
Attribute: Size:
Description
RO 16 bits
15:0
Subsystem ID (SID)RO. This value may be loaded automatically from the NVM Word 0Bh upon power up or reset depending on the Load Subsystem ID bit field in NVM word 0Ah with a default value of 0000h. This value is loadable from NVM word location 0Ah.
12.1.15
Attribute: Size:
Description
RO 32 bits
Expansion ROM Base Address (ERBA)RO. This register is used to define the address and size information for boot-time access to the optional FLASH memory. If no Flash memory exists, this register reports 00000000h.
Datasheet
459
12.1.16
Attribute: Size:
Description
R0 8 bits
Capabilities Pointer (PTR)RO. Indicates that the pointer for the first entry in the capabilities list is at C8h in configuration space.
12.1.17
Attribute: Size:
R/W, RO 16 bits
Description Interrupt Pin (IPIN)RO. Indicates the interrupt pin driven by the GbE LAN controller. 01h = The GbE LAN controller implements legacy interrupts on INTA. Interrupt Line (ILINE)R/W. Default = 00h. Software written value to indicate which interrupt line (vector) the interrupt is connected to. No hardware action is taken on this register.
7:0
12.1.18
Attribute: Size:
Description
RO 8 bits
12.1.19
Attribute: Size:
Description
RO 16 bits
Next Capability (NEXT)RO. Value of D0h indicates the location of the next pointer. Capability ID (CID)RO. Indicates the linked list item is a PCI Power Management Register.
460
Datasheet
12.1.20
RO 16 bits
PME_Support (PMES)RO. This five-bit field indicates the power states in which the function may assert PME#. It depend on PM Ena and AUX-PWR bits in word 0Ah in the NVM: Condition 15:11 PM Ena=0 PM Ena & AUX-PWR=0 PM Ena & AUX-PWR=1 Function No PME at all states PME at D0 and D3hot PME at D0, D3hot and D3cold Value 0000b 01001b 11001b
These bits are not reset by Function Level Reset. 10 9 8:6 5 4 3 2:0 D2_Support (D2S)RO. The D2 state is not supported. D1_Support (D1S)RO. The D1 state is not supported. Aux_Current (AC)RO. Required current defined in the Data Register. Device Specific Initialization (DSI)RO. Set to 1. The GbE LAN Controller requires its device driver to be executed following transition to the D0 un-initialized state. Reserved PME Clock (PMEC)RO. Hardwired to 0. Version (VS)RO. Hardwired to 010b to indicate support for Revision 1.1 of the PCI Power Management Specification.
Datasheet
461
12.1.21
Attribute: Size:
Description PME Status (PMES)R/WC. This bit is set to 1 when the function detects a wake-up event independent of the state of the PMEE bit. Writing a 1 will clear this bit. Data Scale (DSC)R/W. This field indicates the scaling factor to be used when interpreting the value of the Data register.
14:13
For the GbE LAN and common functions this field equals 01b (indicating 0.1 watt units) if the PM is enabled in the NVM, and the Data_Select field is set to 0, 3, 4, 7, (or 8 for Function 0). Else it equals 00b. For the manageability functions this field equals 10b (indicating 0.01 watt units) if the PM is enabled in the NVM, and the Data_Select field is set to 0, 3, 4, 7. Else it equals 00b. Data Select (DSL)R/W. This four-bit field is used to select which data is to be reported through the Data register (offset CFh) and Data_Scale field. These bits are writeable only when the Power Management is enabled using NVM. 0h = D0 Power Consumption
12:9
3h = D3 Power Consumption 4h = D0 Power Dissipation 7h = D3 Power Dissipation 8h = Common Power All other values are reserved. PME Enable (PMEE)R/W. If Power Management is enabled in the NVM, writing a 1 to this register will enable Wakeup. If Power Management is disabled in the NVM, writing a 1 to this bit has no affect, and will not set the bit to 1. This bit is not reset by Function Level Reset. Reserved - Returns a value of 0000. No Soft Reset (NSR)RO. Defines if the device executed internal reset on the transition to D0. the LAN controller always reports 0 in this field. Reserved - Returns a value of 0b. Power State (PS)R/W. This field is used both to determine the current power state of the GbE LAN Controller and to set a new power state. The values are: 00 = D0 state (default)
7:4 3 2
1:0
01 = Ignored 10 = Ignored 11 = D3 state (Power Management must be enables in the NVM or this cycle will be ignored).
462
Datasheet
12.1.22
Attribute: Size:
Description
RO 8 bits
7:0
Reported Data (RD)RO. This register is used to report power consumption and heat dissipation. This register is controlled by the Data_Select field in the PMCS (Offset CCh, bits 12:9), and the power scale is reported in the Data_Scale field in the PMCS (Offset CCh, bits 14:13). The data of this field is loaded from the NVM if PM is enabled in the NVM or with a default value of 00h otherwise.
12.1.23
Attribute: Size:
R/WO, RO 16 bits
Description Next Capability (NEXT)R/WO. Value of E0h points to the Function Level Reset capability structure. These bits are not reset by Function Level Reset. Capability ID (CID)RO. Indicates the linked list item is a Message Signaled Interrupt Register.
7:0
12.1.24
Attribute: Size:
Description
R/W, RO 16 bits
Datasheet
463
12.1.25
Attribute: Size:
Description
R/W 32 bits
Message Address Low (MADDL)R/W. Written by the system to indicate the lower 32 bits of the address to use for the MSI memory write transaction. The lower two bits will always return 0 regardless of the write operation.
12.1.26
Attribute: Size:
Description
R/W 32 bits
Message Address High (MADDH)R/W. Written by the system to indicate the upper 32 bits of the address to use for the MSI memory write transaction.
12.1.27
Attribute: Size:
Description
R/W 16 bits
Message Data (MDAT)R/W. Written by the system to indicate the lower 16 bits of the data written in the MSI memory write DWORD transaction. The upper 16 bits of the transaction are written as 0000h.
12.1.28
Attribute: Size:
Description
RO 16 bits
Next PointerRO. This field provides an offset to the next capability item in the capability list. The value of 00h indicates the last item in the list. Capability IDRO. The value of this field depends on the FLRCSSEL bit. 13h = If FLRCSSEL = 0 09h = If FLRCSSEL = 1, indicating vendor specific capability.
7:0
464
Datasheet
12.1.29
7:0
7:0
12.1.30
Attribute: Size:
Description
R/W, RO 16 bits
Datasheet
465
466
Datasheet
13
13.1
Note:
.
Table 13-1. LPC Interface PCI Register Address Map (LPC I/FD31:F0) (Sheet 1 of 2)
Offset 00h01h 02h03h 04h05h 06h07h 08h 09h 0Ah 0Bh 0Dh 0Eh 2Ch2Fh 34h 40h43h 44h 48h4Bh 4C 60h63h 64h 68h6Bh 6Ch6Dh 70h7F 80h LPC_I/O_DEC Mnemonic VID DID PCICMD PCISTS RID PI SCC BCC PLT HEADTYP SS CAPP PMBASE ACPI_CNTL GPIOBASE GC PIRQ[n]_ROUT SIRQ_CNTL PIRQ[n]_ROUT LPC_IBDF Register Name Vendor Identification Device Identification PCI Command PCI Status Revision Identification Programming Interface Sub Class Code Base Class Code Primary Latency Timer Header Type Sub System Identifiers Capability List Pointer ACPI Base Address ACPI Control GPIO Base Address GPIO Control PIRQ[AD] Routing Control Serial IRQ Control PIRQ[EH] Routing Control IOxAPIC Bus:Device:Function HPET Configuration I/O Decode Ranges 0000h R/W Default 8086h See register description 0007h 0210h See register description 00h 01h 06h 00h 80h 00000000h E0h 00000001h 00h 00000001h 00h 80808080h 10h 80808080h 00F8h Type RO RO R/W, RO R/WC, RO RO RO RO RO RO RO R/WO RO R/W, RO R/W R/W, RO R/W R/W R/W, RO R/W R/W
Datasheet
467
Table 13-1. LPC Interface PCI Register Address Map (LPC I/FD31:F0) (Sheet 2 of 2)
Offset 82h83h 84h87h 88h8Bh 8Ch8Eh 90h93h 94h97h 98h9Bh A0hCFh D0hD3h D4hD5h D8hD9h DCh E0hE1h E2h E3h E4hEBh F0hF3h FWH_SEL1 FWH_SEL2 FWH_DEC_EN1 BIOS_CNTL FDCAP FDLEN FDVER FDVCT RCBA Mnemonic LPC_EN GEN1_DEC GEN2_DEC GEN3_DEC GEN4_DEC ULKMC LGMR Register Name LPC I/F Enables LPC I/F Generic Decode Range 1 LPC I/F Generic Decode Range 2 LPC I/F Generic Decode Range 3 LPC I/F Generic Decode Range 4 USB Legacy Keyboard / Mouse Control LPC Generic Memory Range Power Management (See Section 13.8.1) Firmware Hub Select 1 Firmware Hub Select 2 Firmware Hub Decode Enable 1 BIOS Control Feature Detection Capability ID Feature Detection Capability Length Feature Detection Version Feature Vector Root Complex Base Address 00112233h 4567h FFCFh 00h 0009h 0Ch 10h See Description 00000000h R/W, RO R/W R/W, RO R/WLO, R/W, RO RO RO RO RO R/W 00000000h R/W Default 0000h 00000000h 00000000h 00000000h 00000000h Type R/W R/W R/W R/W R/W
13.1.1
RO 16-bit Core
Vendor IDRO. This is a 16-bit value assigned to Intel. Intel VID = 8086h
13.1.2
RO 16-bit Core
Device IDRO. This is a 16-bit value assigned to the PCH LPC bridge. See the Intel 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Device ID Register.
468
Datasheet
13.1.3
Datasheet
469
13.1.4
Note:
For the writable bits, software must write a 1 to clear bits that are set. Writing a 0 to the bit has no effect.
Bit Description Detected Parity Error (DPE)R/WC. Set when the LPC bridge detects a parity error on the internal backbone. Set even if the PCICMD.PERE bit (D31:F0:04, bit 6) is 0. 0 = Parity Error Not detected. 1 = Parity Error detected. 14 Signaled System Error (SSE)R/WC. Set when the LPC bridge signals a system error to the internal SERR# logic. Master Abort Status (RMA)R/WC. 13 0 = Unsupported request status not received. 1 = The bridge received a completion with unsupported request status from the backbone. Received Target Abort (RTA)R/WC. 12 0 = Completion abort not received. 1 = Completion with completion abort received from the backbone. Signaled Target Abort (STA)R/WC. 11 0 = Target abort Not generated on the backbone. 1 = LPC bridge generated a completion packet with target abort status on the backbone. DEVSEL# Timing Status (DEV_STS)RO. 01 = Medium Timing. Data Parity Error Detected (DPED)R/WC. 0 = All conditions listed below Not met. 1 = Set when all three of the following conditions are met: 8 LPC bridge receives a completion packet from the backbone from a previous request, Parity error has been detected (D31:F0:06, bit 15) PCICMD.PERE bit (D31:F0:04, bit 6) is set. 7 6 5 4 3 2:0 Fast Back to Back Capable (FBC): Reserved bit has no meaning on the internal backbone. Reserved 66 MHz Capable (66MHZ_CAP)Reserved bit has no meaning on the internal backbone. Capabilities List (CLIST)RO. Capability list exists on the LPC bridge. Interrupt Status (IS)RO. The LPC bridge does not generate interrupts. Reserved
15
10:9
470
Datasheet
13.1.5
Attribute: Size:
Description
RO 8 bits
Revision ID (RID)RO. See the Intel 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Revision ID Register
13.1.6
Attribute: Size:
Description
RO 8 bits
13.1.7
Attribute: Size:
Description
RO 8 bits
Sub Class CodeRO. 8-bit value that indicates the category of bridge for the LPC bridge. 01h = PCI-to-ISA bridge.
13.1.8
Attribute: Size:
Description
RO 8 bits
Base Class CodeRO. 8-bit value that indicates the type of device for the LPC bridge.
13.1.9
Attribute: Size:
Description
RO 8 bits
Datasheet
471
13.1.10
Attribute: Size:
Description
RO 8 bits
Multi-Function DeviceRO. This bit is 1 to indicate a multi-function device. Header TypeRO. This 7-bit field identifies the header layout of the configuration space.
13.1.11
This register is initialized to logic 0 by the assertion of PLTRST#. This register can be written only once after PLTRST# de-assertion.
Bit 31:16 15:0 Description Subsystem ID (SSID)R/WO. This is written by BIOS. No hardware action taken on this value. Subsystem Vendor ID (SSVID)R/WO. This is written by BIOS. No hardware action taken on this value.
13.1.12
Attribute: Size:
Description
RO 8 bits
13.1.13
Sets base address for ACPI I/O registers, GPIO registers and TCO I/O registers. These registers can be mapped anywhere in the 64-K I/O space on 128-byte boundaries.
Bit 31:16 15:7 6:1 0 Reserved Base AddressR/W. This field provides 128 bytes of I/O space for ACPI, GPIO, and TCO logic. This is placed on a 128-byte boundary. Reserved Resource Type Indicator (RTE)RO. Hardwired to 1 to indicate I/O space. Description
472
Datasheet
13.1.14
Bit
6:3
When the interrupt is mapped to APIC interrupts 9, 10, or 11, the APIC should be programmed for active-high reception. When the interrupt is mapped to APIC interrupts 20 through 23, the APIC should be programmed for active-low reception.
13.1.15
Attribute: Size:
Description
R/W, RO 32 bit
Datasheet
473
13.1.16
Attribute: Size:
Description
R/W 8 bit
474
Datasheet
13.1.17
Description Interrupt Routing Enable (IRQEN)R/W. 0 = The corresponding PIRQ is routed to one of the ISA-compatible interrupts specified in bits[3:0]. 1 = The PIRQ is not routed to the 8259. NOTE: BIOS must program this bit to 0 during POST for any of the PIRQs that are being used. The value of this bit may subsequently be changed by the OS when setting up for I/O APIC interrupt delivery mode.
6:4
Reserved IRQ RoutingR/W. (ISA compatible.) Value 0000b 0001b 0010b 0011b IRQ Reserved Reserved Reserved IRQ3 IRQ4 IRQ5 IRQ6 IRQ7 Value 1000b 1001b 1010b 1011b 1100b 1101b 1110b 1111b IRQ Reserved IRQ9 IRQ10 IRQ11 IRQ12 Reserved IRQ14 IRQ15
3:0
Datasheet
475
13.1.18
Serial IRQ Enable (SIRQEN)R/W. 0 = The buffer is input only and internally SERIRQ will be a 1. 1 = Serial IRQs will be recognized. The SERIRQ pin will be configured as SERIRQ. Serial IRQ Mode Select (SIRQMD)R/W. 0 = The serial IRQ machine will be in quiet mode. 1 = The serial IRQ machine will be in continuous mode. NOTE: For systems using Quiet Mode, this bit should be set to 1 (Continuous Mode) for at least one frame after coming out of reset before switching back to Quiet Mode. Failure to do so will result in the PCH not recognizing SERIRQ interrupts. 5:2 Serial IRQ Frame Size (SIRQSZ)RO. Fixed field that indicates the size of the SERIRQ frame as 21 frames. Start Frame Pulse Width (SFPW)R/W. This is the number of PCI clocks that the SERIRQ pin will be driven low by the serial IRQ machine to signal a start frame. In continuous mode, the PCH will drive the start frame for the number of clocks specified. In quiet mode, the PCH will drive the start frame for the number of clocks specified minus one, as the first clock was driven by the peripheral. 00 = 4 clocks 01 = 6 clocks 10 = 8 clocks 11 = Reserved
1:0
476
Datasheet
13.1.19
Description Interrupt Routing Enable (IRQEN)R/W. 0 = The corresponding PIRQ is routed to one of the ISA-compatible interrupts specified in bits[3:0]. 1 = The PIRQ is not routed to the 8259. NOTE: BIOS must program this bit to 0 during POST for any of the PIRQs that are being used. The value of this bit may subsequently be changed by the OS when setting up for I/O APIC interrupt delivery mode.
6:4
Reserved IRQ RoutingR/W. (ISA compatible.) Q 0000b 0001b 0010b Reserved Reserved Reserved IRQ3 IRQ4 IRQ5 IRQ6 IRQ7 1000b 1001b 1010b 1011b 1100b 1101b 1110b 1111b IRQ9 IRQ10 IRQ11 IRQ12 Reserved IRQ14 IRQ15 Q Reserved
3:0
13.1.20
Bit
Description IOxAPIC Bus:Device:Function (IBDF)R/W. this field specifies the bus:device:function that PCHs IOxAPIC will be using for the following: As the Requester ID when initiating Interrupt Messages to the processor. As the Completer ID when responding to the reads targeting the IOxAPICs Memory-Mapped I/O registers.
15:0
The 16-bit field comprises the following: p 15:8 7:3 2:0 Bus Number Device Number Function Number
This field defaults to Bus 0: Device 31: Function 0 after reset. BIOS can program this field to provide a unique bus:device:function number for the internal IOxAPIC.
Datasheet
477
13.1.21
Default Value:
Attribute: Size:
R/W 16 bit
Bit
Description HPET n Bus:Device:Function (HnBDF)R/W. This field specifies the bus:device:function that the PCHs HPET n will be using in the following: As the Requester ID when initiating Interrupt Messages to the processor As the Completer ID when responding to the reads targeting the corresponding HPETs Memory-Mapped I/O registers The 16-bit field comprises the following: Bits Description Bus Number Device Number Function Number
15:0
This field is default to Bus 0: Device 31: Function 0 after reset. BIOS shall program this field accordingly if unique bus:device:function number is required for the corresponding HPET.
478
Datasheet
13.1.22
Description FDD Decode RangeR/W. Determines which range to decode for the FDD Port 0 = 3F0h3F5h, 3F7h (Primary) 1 = 370h375h, 377h (Secondary) Reserved LPT Decode RangeR/W. This field determines which range to decode for the LPT Port.
9:8
00 01 10 11
= = = =
378h37Fh and 778h77Fh 278h27Fh (port 279h is read only) and 678h67Fh 3BCh 3BEh and 7BCh7BEh Reserved
Reserved COMB Decode RangeR/W. This field determines which range to decode for the COMB Port. 000 = 3F8h3FFh (COM1) 001 = 2F8h2FFh (COM2) 010 = 220h227h 011 = 228h22Fh 100 = 238h23Fh 101 = 2E8h2EFh (COM4) 110 = 338h33Fh 111 = 3E8h3EFh (COM3)
6:4
Reserved COMA Decode RangeR/W. This field determines which range to decode for the COMA Port. 000 = 3F8h3FFh (COM1) 001 = 2F8h2FFh (COM2) 010 = 220h227h 011 = 228h22Fh 100 = 238h23Fh 101 = 2E8h2EFh (COM4) 110 = 338h33Fh 111 = 3E8h3EFh (COM3)
2:0
Datasheet
479
13.1.23
Description CNF2_LPC_ENR/W. Microcontroller Enable # 2. 0 = Disable. 1 = Enables the decoding of the I/O locations 4Eh and 4Fh to the LPC interface. This range is used for a microcontroller. CNF1_LPC_ENR/W. Super I/O Enable. 0 = Disable. 1 = Enables the decoding of the I/O locations 2Eh and 2Fh to the LPC interface. This range is used for Super I/O devices. MC_LPC_ENR/W. Microcontroller Enable # 1. 0 = Disable. 1 = Enables the decoding of the I/O locations 62h and 66h to the LPC interface. This range is used for a microcontroller. KBC_LPC_ENR/W. Keyboard Enable. 0 = Disable. 1 = Enables the decoding of the I/O locations 60h and 64h to the LPC interface. This range is used for a microcontroller. GAMEH_LPC_ENR/W. High Gameport Enable 0 = Disable. 1 = Enables the decoding of the I/O locations 208h to 20Fh to the LPC interface. This range is used for a gameport. GAMEL_LPC_ENR/W. Low Gameport Enable 0 = Disable. 1 = Enables the decoding of the I/O locations 200h to 207h to the LPC interface. This range is used for a gameport. Reserved FDD_LPC_ENR/W. Floppy Drive Enable 0 = Disable. 1 = Enables the decoding of the FDD range to the LPC interface. This range is selected in the LPC_FDD/LPT Decode Range Register (D31:F0:80h, bit 12). LPT_LPC_ENR/W. Parallel Port Enable 0 = Disable. 1 = Enables the decoding of the LPTrange to the LPC interface. This range is selected in the LPC_FDD/LPT Decode Range Register (D31:F0:80h, bit 9:8). COMB_LPC_ENR/W. Com Port B Enable 0 = Disable. 1 = Enables the decoding of the COMB range to the LPC interface. This range is selected in the LPC_COM Decode Range Register (D31:F0:80h, bits 6:4). COMA_LPC_ENR/W. Com Port A Enable 0 = Disable. 1 = Enables the decoding of the COMA range to the LPC interface. This range is selected in the LPC_COM Decode Range Register (D31:F0:80h, bits 3:2).
12
11
10
8 7:4 3
480
Datasheet
13.1.24
Description Generic I/O Decode Range Address[7:2] MaskR/W. A 1 in any bit position indicates that any value in the corresponding address bit in a received cycle will be treated as a match. The corresponding bit in the Address field, below, is ignored. The mask is only provided for the lower 6 bits of the DWord address, allowing for decoding blocks up to 256 bytes in size. Reserved Generic I/O Decode Range 1 Base Address (GEN1_BASE)R/W. NOTE: The PCH Does not provide decode down to the word or byte level Reserved Generic Decode Range 1 Enable (GEN1_EN)R/W. 0 = Disable. 1 = Enable the GEN1 I/O range to be forwarded to the LPC I/F
23:18
17:16 15:2 1 0
13.1.25
Description Generic I/O Decode Range Address[7:2] MaskR/W. A 1 in any bit position indicates that any value in the corresponding address bit in a received cycle will be treated as a match. The corresponding bit in the Address field, below, is ignored. The mask is only provided for the lower 6 bits of the DWord address, allowing for decoding blocks up to 256 bytes in size. Reserved Generic I/O Decode Range 2 Base Address (GEN1_BASE)R/W. NOTE: The PCH does not provide decode down to the word or byte level. Reserved Generic Decode Range 2 Enable (GEN2_EN)R/W. 0 = Disable. 1 = Enable the GEN2 I/O range to be forwarded to the LPC I/F
23:18
17:16 15:2 1 0
Datasheet
481
13.1.26
Description Generic I/O Decode Range Address[7:2] MaskR/W. A 1 in any bit position indicates that any value in the corresponding address bit in a received cycle will be treated as a match. The corresponding bit in the Address field, below, is ignored. The mask is only provided for the lower 6 bits of the DWord address, allowing for decoding blocks up to 256 bytes in size. Reserved Generic I/O Decode Range 3 Base Address (GEN3_BASE)R/W. NOTE: The PCH Does not provide decode down to the word or byte level Reserved Generic Decode Range 3 Enable (GEN3_EN)R/W. 0 = Disable. 1 = Enable the GEN3 I/O range to be forwarded to the LPC I/F
23:18
17:16 15:2 1 0
13.1.27
Description Generic I/O Decode Range Address[7:2] MaskR/W. A 1 in any bit position indicates that any value in the corresponding address bit in a received cycle will be treated as a match. The corresponding bit in the Address field, below, is ignored. The mask is only provided for the lower 6 bits of the DWord address, allowing for decoding blocks up to 256 bytes in size. Reserved Generic I/O Decode Range 4 Base Address (GEN4_BASE)R/W. NOTE: The PCH Does not provide decode down to the word or byte level Reserved Generic Decode Range 4 Enable (GEN4_EN)R/W. 0 = Disable. 1 = Enable the GEN4 I/O range to be forwarded to the LPC I/F
23:18
17:16 15:2 1 0
482
Datasheet
13.1.28
Description SMI Caused by End of Pass-Through (SMIBYENDPS)R/WC. This bit indicates if the event occurred. Note that even if the corresponding enable bit is not set in bit 7, then this bit will still be active. It is up to the SMM code to use the enable bit to determine the exact cause of the SMI#. 0 = Software clears this bit by writing a 1 to the bit location in any of the controllers. 1 = Event Occurred
15
14:12
Reserved SMI Caused by Port 64 Write (TRAPBY64W)R/WC. This bit indicates if the event occurred. Note that even if the corresponding enable bit is not set in bit 3, this bit will still be active. It is up to the SMM code to use the enable bit to determine the exact cause of the SMI#. Note that the A20Gate Pass-Through Logic allows specific port 64h writes to complete without setting this bit. 0 = Software clears this bit by writing a 1 to the bit location in any of the controllers. 1 = Event Occurred. SMI Caused by Port 64 Read (TRAPBY64R)R/WC. This bit indicates if the event occurred. Note that even if the corresponding enable bit is not set in bit 2, this bit will still be active. It is up to the SMM code to use the enable bit to determine the exact cause of the SMI#. 0 = Software clears this bit by writing a 1 to the bit location in any of the controllers. 1 = Event Occurred. SMI Caused by Port 60 Write (TRAPBY60W)R/WC. This bit indicates if the event occurred. Note that even if the corresponding enable bit is not set in bit 1, this bit will still be active. It is up to the SMM code to use the enable bit to determine the exact cause of the SMI#. Note that the A20Gate Pass-Through Logic allows specific port 64h writes to complete without setting this bit. 0 = Software clears this bit by writing a 1 to the bit location in any of the controllers. 1 = Event Occurred. SMI Caused by Port 60 Read (TRAPBY60R)R/WC. This bit indicates if the event occurred. Note that even if the corresponding enable bit is not set in the bit 0, then this bit will still be active. It is up to the SMM code to use the enable bit to determine the exact cause of the SMI#. 0 = Software clears this bit by writing a 1 to the bit location in any of the controllers. 1 = Event Occurred. SMI at End of Pass-Through Enable (SMIATENDPS)R/W. This bit enables SMI at the end of a pass-through. This can occur if an SMI is generated in the middle of a pass-through, and needs to be serviced later. 0 = Disable 1 = Enable Pass Through State (PSTATE)RO. 0 = If software needs to reset this bit, it should set bit 5 in all of the host controllers to 0. 1 = Indicates that the state machine is in the middle of an A20GATE pass-through sequence.
11
10
Datasheet
483
Bit
Description A20Gate Pass-Through Enable (A20PASSEN)R/W. 0 = Disable. 1 = Enable. Allows A20GATE sequence Pass-Through function. A specific cycle sequence involving writes to port 60h and 64h does not result in the setting of the SMI status bits. SMI on USB IRQ Enable (USBSMIEN)R/W. 0 = Disable 1 = Enable. USB interrupt will cause an SMI event. SMI on Port 64 Writes Enable (64WEN)R/W. 0 = Disable 1 = Enable. A 1 in bit 11 will cause an SMI event. SMI on Port 64 Reads Enable (64REN)R/W. 0 = Disable 1 = Enable. A 1 in bit 10 will cause an SMI event. SMI on Port 60 Writes Enable (60WEN)R/W. 0 = Disable 1 = Enable. A 1 in bit 9 will cause an SMI event. SMI on Port 60 Reads Enable (60REN)R/W. 0 = Disable 1 = Enable. A 1 in bit 8 will cause an SMI event.
13.1.29
Description Memory Address[31:16]R/W. This field specifies a 64 KB memory block anywhere in the 4 GB memory space that will be decoded to LPC as standard LPC memory cycle if enabled. Reserved LPC Memory Range Decode EnableR/W. When this bit is set to 1, then the range specified in bits 31:16 of this register is enabled for decoding to LPC.
484
Datasheet
13.1.30
Attribute: Size:
Description
R/W, RO 32 bits
31:28
FWH_F8_IDSELRO. IDSEL for two 512-KB Firmware Hub memory ranges and one 128-KB memory range. This field is fixed at 0000. The IDSEL programmed in this field addresses the following memory ranges: FFF8 0000hFFFF FFFFh FFB8 0000hFFBF FFFFh 000E 0000h000F FFFFh FWH_F0_IDSELR/W. IDSEL for two 512-KB Firmware Hub memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FFF0 0000hFFF7 FFFFh FFB0 0000hFFB7 FFFFh FWH_E8_IDSELR/W. IDSEL for two 512-KB Firmware Hub memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FFE8 0000hFFEF FFFFh FFA8 0000hFFAF FFFFh FWH_E0_IDSELR/W. IDSEL for two 512-KB Firmware Hub memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FFE0 0000hFFE7 FFFFh FFA0 0000hFFA7 FFFFh FWH_D8_IDSELR/W. IDSEL for two 512-KB Firmware Hub memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FFD8 0000hFFDF FFFFh FF98 0000hFF9F FFFFh FWH_D0_IDSELR/W. IDSEL for two 512-KB Firmware Hub memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FFD0 0000hFFD7 FFFFh FF90 0000hFF97 FFFFh FWH_C8_IDSELR/W. IDSEL for two 512-KB Firmware Hub memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FFC8 0000hFFCF FFFFh FF88 0000hFF8F FFFFh FWH_C0_IDSELR/W. IDSEL for two 512-KB Firmware Hub memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FFC0 0000hFFC7 FFFFh FF80 0000hFF87 FFFFh
27:24
23:20
19:16
15:12
11:8
7:4
3:0
Datasheet
485
13.1.31
Attribute: Size:
Description
R/W 16 bits
15:12
FWH_70_IDSELR/W. IDSEL for two, 1-M Firmware Hub memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FF70 0000hFF7F FFFFh FF30 0000hFF3F FFFFh FWH_60_IDSELR/W. IDSEL for two, 1-M Firmware Hub memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FF60 0000hFF6F FFFFh FF20 0000hFF2F FFFFh FWH_50_IDSELR/W. IDSEL for two, 1-M Firmware Hub memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FF50 0000hFF5F FFFFh FF10 0000hFF1F FFFFh FWH_40_IDSELR/W. IDSEL for two, 1-M Firmware Hub memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FF40 0000hFF4F FFFFh FF00 0000hFF0F FFFFh
11:8
7:4
3:0
486
Datasheet
13.1.32
Attribute: Size:
Description
R/W, RO 16 bits
FWH_F8_ENRO. This bit enables decoding two 512-KB Firmware Hub memory ranges, and one 128-KB memory range. 15 0 = Disable 1 = Enable the following ranges for the Firmware Hub FFF80000hFFFFFFFFh FFB80000hFFBFFFFFh FWH_F0_ENR/W. This bit enables decoding two 512-KB Firmware Hub memory ranges. 14 0 = Disable. 1 = Enable the following ranges for the Firmware Hub: FFF00000hFFF7FFFFh FFB00000hFFB7FFFFh FWH_E8_ENR/W. This bit enables decoding two 512-KB Firmware Hub memory ranges. 13 0 = Disable. 1 = Enable the following ranges for the Firmware Hub: FFE80000hFFEFFFFh FFA80000hFFAFFFFFh FWH_E0_ENR/W. This bit enables decoding two 512-KB Firmware Hub memory ranges. 12 0 = Disable. 1 = Enable the following ranges for the Firmware Hub: FFE00000hFFE7FFFFh FFA00000hFFA7FFFFh FWH_D8_ENR/W. This bit enables decoding two 512-KB Firmware Hub memory ranges. 11 0 = Disable. 1 = Enable the following ranges for the Firmware Hub FFD80000hFFDFFFFFh FF980000hFF9FFFFFh FWH_D0_ENR/W. This bit enables decoding two 512-KB Firmware Hub memory ranges. 10 0 = Disable. 1 = Enable the following ranges for the Firmware Hub FFD00000hFFD7FFFFh FF900000hFF97FFFFh FWH_C8_ENR/W. This bit enables decoding two 512-KB Firmware Hub memory ranges. 9 0 = Disable. 1 = Enable the following ranges for the Firmware Hub FFC80000hFFCFFFFFh FF880000hFF8FFFFFh FWH_C0_ENR/W. This bit enables decoding two 512-KB Firmware Hub memory ranges. 8 0 = Disable. 1 = Enable the following ranges for the Firmware Hub FFC00000hFFC7FFFFh FF800000hFF87FFFFh
Datasheet
487
Bit
Description FWH_Legacy_F_ENR/W. This enables the decoding of the legacy 64KB range at F0000hFFFFFh.
0 = Disable. 1 = Enable the following legacy ranges for the Firmware Hub F0000hFFFFFh NOTE: The decode for the BIOS legacy F segment is enabled only by this bit and is not affected by the GEN_PMCON_1.iA64_EN bit. FWH_Legacy_E_ENR/W. This enables the decoding of the legacy 64KB range at E0000hEFFFFh.
0 = Disable. 1 = Enable the following legacy ranges for the Firmware Hub E0000hEFFFFh NOTE: The decode for the BIOS legacy E segment is enabled only by this bit and is not affected by the GEN_PMCON_1.iA64_EN bit. Reserved FWH_70_ENR/W. Enables decoding two 1-M Firmware Hub memory ranges. 0 = Disable. 1 = Enable the following ranges for the Firmware Hub FF70 0000hFF7F FFFFh FF30 0000hFF3F FFFFh FWH_60_ENR/W. Enables decoding two 1-M Firmware Hub memory ranges. 0 = Disable. 1 = Enable the following ranges for the Firmware Hub FF60 0000hFF6F FFFFh FF20 0000hFF2F FFFFh FWH_50_ENR/W. Enables decoding two 1-M Firmware Hub memory ranges. 0 = Disable. 1 = Enable the following ranges for the Firmware Hub FF50 0000hFF5F FFFFh FF10 0000hFF1F FFFFh FWH_40_ENR/W. Enables decoding two 1-M Firmware Hub memory ranges. 0 = Disable. 1 = Enable the following ranges for the Firmware Hub FF40 0000hFF4F FFFFh FF00 0000hFF0F FFFFh
5:4
NOTE: This register effects the BIOS decode regardless of whether the BIOS is resident on LPC or SPI. The concept of Feature Space does not apply to SPI-based flash. The PCH simply decodes these ranges as memory accesses when enabled for the SPI flash interface.
488
Datasheet
13.1.33
BIOS Lock Enable (BLE)R/WLO. 1 0 = Setting the BIOSWE will not cause SMIs. 1 = Enables setting the BIOSWE bit to cause SMIs. Once set, this bit can only be cleared by a PLTRST# BIOS Write Enable (BIOSWE)R/W. 0 0 = Only read cycles result in Firmware Hub I/F cycles. 1 = Access to the BIOS space is enabled for both read and write cycles. When this bit is written from a 0 to a 1 and BIOS Lock Enable (BLE) is also set, an SMI# is generated. This ensures that only SMI code can update BIOS.
Datasheet
489
13.1.34
Description Next Item Pointer (NEXT)RO. Configuration offset of the next Capability Item. 00h indicates the last item in the Capability List. Capability IDRO. Indicates a Vendor Specific Capability
13.1.35
Bit 7:0
Description Capability LengthRO. Indicates the length of this Vendor Specific capability, as required by PCI Specification.
13.1.36
Description Vendor-Specific Capability IDRO. A value of 1h in this 4-bit field identifies this Capability as Feature Detection Type. This field allows software to differentiate the Feature Detection Capability from other Vendor-Specific capabilities Capability VersionRO. This field indicates the version of the Feature Detection capability
490
Datasheet
13.1.37
Description Intel Identity Protection TechnologyRO 0 = Capable 1 = Disabled Reserved USB* 2.0 Ports 6 and 7RO 0 = Capable 1 = Disabled Reserved PCI Express* Ports 7and 8RO 0 = Capable 1 = Disabled Reserved SATA Ports 2 and 3RO 0 = Capable 1 = Disabled SATA RAID 0/1/5/10 CapabilityRO 0 = Capable 1 = Disabled Reserved
5 4:0
13.1.38
Attribute: Size:
Description
R/W 32 bit
Base Address (BA)R/W. Base Address for the root complex register block decode range. This address is aligned on a 16-KB boundary. Reserved Enable (EN)R/W. When set, this bit enables the range specified in BA to be claimed as the Root Complex Register Block.
Datasheet
491
13.2
492
Datasheet
13.2.1
Description Base and Current AddressR/W. This register determines the address for the transfers to be performed. The address specified points to two separate registers. On writes, the value is stored in the Base Address register and copied to the Current Address register. On reads, the value is returned from the Current Address register. The address increments/decrements in the Current Address register after each transfer, depending on the mode of the transfer. If the channel is in auto-initialize mode, the Current Address register will be reloaded from the Base Address register after a terminal count is generated. For transfers to/from a 16-bit slave (channels 57), the address is shifted left one bit location. Bit 15 will be shifted into Bit 16. The register is accessed in 8 bit quantities. The byte is pointed to by the current byte pointer flip/flop. Before accessing an address register, the byte pointer flip/flop should be cleared to ensure that the low byte is accessed first
15:0
Datasheet
493
13.2.2
Description Base and Current CountR/W. This register determines the number of transfers to be performed. The address specified points to two separate registers. On writes, the value is stored in the Base Count register and copied to the Current Count register. On reads, the value is returned from the Current Count register. The actual number of transfers is one more than the number programmed in the Base Count Register (that is, programming a count of 4h results in 5 transfers). The count is decrements in the Current Count register after each transfer. When the value in the register rolls from 0 to FFFFh, a terminal count is generated. If the channel is in autoinitialize mode, the Current Count register will be reloaded from the Base Count register after a terminal count is generated. For transfers to/from an 8-bit slave (channels 03), the count register indicates the number of bytes to be transferred. For transfers to/from a 16-bit slave (channels 57), the count register indicates the number of words to be transferred. The register is accessed in 8 bit quantities. The byte is pointed to by the current byte pointer flip/flop. Before accessing a count register, the byte pointer flip/flop should be cleared to ensure that the low byte is accessed first.
15:0
13.2.3
7:0
494
Datasheet
13.2.4
WO 8-bit Core
1:0
13.2.5
RO 8-bit Core
7:4
Channel Request StatusRO. When a valid DMA request is pending for a channel, the corresponding bit is set to 1. When a DMA request is not pending for a particular channel, the corresponding bit is set to 0. The source of the DREQ may be hardware or a software request. Note that channel 4 is the cascade channel, so the request status of channel 4 is a logical OR of the request status for channels 0 through 3. 4 = Channel 0 5 = Channel 1 (5) 6 = Channel 2 (6) 7 = Channel 3 (7) Channel Terminal Count StatusRO. When a channel reaches terminal count (TC), its status bit is set to 1. If TC has not been reached, the status bit is set to 0. Channel 4 is programmed for cascade, so the TC bit response for channel 4 is irrelevant:
3:0
Datasheet
495
13.2.6
WO 8-bit Core
496
Datasheet
13.2.7
WO 8-bit Core
Datasheet
497
13.2.8
WO 8-bit Core
7:0
Clear Byte PointerWO. No specific pattern. Command enabled with a write to the I/ O port address. Writing to this register initializes the byte pointer flip/flop to a known state. It clears the internal latch used to address the upper or lower byte of the 16-bit Address and Word Count Registers. The latch is also cleared by part reset and by the Master Clear command. This command precedes the first access to a 16-bit DMA controller register. The first access to a 16-bit register will then access the significant byte, and the second access automatically accesses the most significant byte.
13.2.9
Bit 7:0
Description Master ClearWO. No specific pattern. Enabled with a write to the port. This has the same effect as the hardware Reset. The Command, Status, Request, and Byte Pointer flip/flop registers are cleared and the Mask Register is set.
13.2.10
WO 8-bit Core
Clear Mask RegisterWO. No specific pattern. Command enabled with a write to the port.
498
Datasheet
13.2.11
3:0
13.3
Datasheet
499
13.3.1
This register is programmed prior to any counter being accessed to specify counter modes. Following part reset, the control words for each register are undefined and each counter output is 0. Each timer must be programmed to bring it into a known state.
Bit Description Counter SelectWO. The Counter Selection bits select the counter the control word acts upon as shown below. The Read Back Command is selected when bits[7:6] are both 1. 7:6 00 = Counter 0 select 01 = Counter 1 select 10 = Counter 2 select 11 = Read Back Command Read/Write SelectWO. These bits are the read/write control bits. The actual counter programming is done through the counter port (40h for counter 0, 41h for counter 1, and 42h for counter 2). 5:4 00 = Counter Latch Command 01 = Read/Write Least Significant Byte (LSB) 10 = Read/Write Most Significant Byte (MSB) 11 = Read/Write LSB then MSB Counter Mode SelectionWO. These bits select one of six possible modes of operation for the selected counter. 000b 001b 3:1 x10b x11b 100b 101b Mode 0 Out signal on end of count (=0) Mode 1 Hardware retriggerable oneshot Mode 2 Rate generator (divide by n counter) Mode 3 Square wave output Mode 4 Software triggered strobe Mode 5 Hardware triggered strobe
Binary/BCD Countdown SelectWO. 0 0 = Binary countdown is used. The largest possible binary count is 216 1 = Binary coded decimal (BCD) count is used. The largest possible BCD count is 104
There are two special commands that can be issued to the counters through this register, the Read Back Command and the Counter Latch Command. When these commands are chosen, several bits within this register are redefined. These register formats are described below:
500
Datasheet
Datasheet
501
13.3.2
Each counter's status byte can be read following a Read Back Command. If latch status is chosen (bit 4=0, Read Back Command) as a read back option for a given counter, the next read from the counter's Counter Access Ports Register (40h for counter 0, 41h for counter 1, and 42h for counter 2) returns the status byte. The status byte returns the following:
Bit Counter OUT Pin StateRO. 7 0 = OUT pin of the counter is also a 0 1 = OUT pin of the counter is also a 1 Count Register StatusRO. This bit indicates when the last count written to the Count Register (CR) has been loaded into the counting element (CE). The exact time this happens depends on the counter mode, but until the count is loaded into the counting element (CE), the count value will be incorrect. 0 = Count has been transferred from CR to CE and is available for reading. 1 = Null Count. Count has not been transferred from CR to CE and is not yet available for reading. Read/Write Selection StatusRO. These reflect the read/write selection made through bits[5:4] of the control register. The binary codes returned during the status read match the codes used to program the counter read/write selection. 5:4 00 = Counter Latch Command 01 = Read/Write Least Significant Byte (LSB) 10 = Read/Write Most Significant Byte (MSB) 11 = Read/Write LSB then MSB Mode Selection StatusRO. These bits return the counter mode programming. The binary code returned matches the code used to program the counter mode, as listed under the bit function above. 000 = Mode 0Out signal on end of count (=0) 3:1 001 = Mode 1Hardware retriggerable one-shot x10 = Mode 2Rate generator (divide by n counter) x11 = Mode 3Square wave output 100 = Mode 4Software triggered strobe 101 = Mode 5Hardware triggered strobe Countdown Type StatusRO. This bit reflects the current countdown type. 0 0 = Binary countdown 1 = Binary Coded Decimal (BCD) countdown. Description
502
Datasheet
13.3.3
Attribute: Size:
Description
R/W 8 bit
7:0
Counter PortR/W. Each counter port address is used to program the 16-bit Count Register. The order of programming, either LSB only, MSB only, or LSB then MSB, is defined with the Interval Counter Control Register at port 43h. The counter port is also used to read the current count from the Count Register, and return the status of the counter programming following a Read Back Command.
13.4
13.4.1
4D0h 4D1h
Note:
See note addressing active-low interrupt sources in 8259 Interrupt Controllers section (Chapter 5.8).
Datasheet
503
13.4.2
A write to Initialization Command Word 1 starts the interrupt controller initialization sequence, during which the following occurs: 1. The Interrupt Mask register is cleared. 2. IRQ7 input is assigned priority 7. 3. The slave mode address is set to 7. 4. Special mask mode is cleared and Status Read is set to IRR. Once this write occurs, the controller expects writes to ICW2, ICW3, and ICW4 to complete the initialization sequence.
Bit 7:5 4 3 2 1 0 Description ICW/OCW SelectWO. These bits are MCS-85 specific, and not needed. 000 = Should be programmed to 000 ICW/OCW SelectWO. 1 = This bit must be a 1 to select ICW1 and enable the ICW2, ICW3, and ICW4 sequence. Edge/Level Bank Select (LTIM)WO. Disabled. Replaced by the edge/level triggered control registers (ELCR, D31:F0:4D0h, D31:F0:4D1h). ADIWO. 0 = Ignored for the PCH. Should be programmed to 0. Single or Cascade (SNGL)WO. 0 = Must be programmed to a 0 to indicate two controllers operating in cascade mode. ICW4 Write Required (IC4)WO. 1 = This bit must be programmed to a 1 to indicate that ICW4 needs to be programmed.
504
Datasheet
13.4.3
ICW2 is used to initialize the interrupt controller with the five most significant bits of the interrupt vector address. The value programmed for bits[7:3] is used by the processor to define the base address in the interrupt vector table for the interrupt routines associated with each IRQ on the controller. Typical ISA ICW2 values are 08h for the master controller and 70h for the slave controller.
Bit 7:3 Description Interrupt Vector Base AddressWO. Bits [7:3] define the base address in the interrupt vector table for the interrupt routines associated with each interrupt request level input. Interrupt Request LevelWO. When writing ICW2, these bits should all be 0. During an interrupt acknowledge cycle, these bits are programmed by the interrupt controller with the interrupt to be serviced. This is combined with bits [7:3] to form the interrupt vector driven onto the data bus during the second INTA# cycle. The code is a three bit binary code: 000b 2:0 001b 010b 011b 100b 101b 110b 111b IRQ0 IRQ1 IRQ2 IRQ3 IRQ4 IRQ5 IRQ6 IRQ7 IRQ8 IRQ9 IRQ10 IRQ11 IRQ12 IRQ13 IRQ14 IRQ15
13.4.4
Attribute: Size:
Description
WO 8 bits
0 = These bits must be programmed to 0. Cascaded Interrupt Controller IRQ ConnectionWO. This bit indicates that the slave controller is cascaded on IRQ2. When IRQ8#IRQ15 is asserted, it goes through the slave controllers priority resolver. The slave controllers INTR output onto IRQ2. IRQ2 then goes through the master controllers priority solver. If it wins, the INTR signal is asserted to the processor, and the returning interrupt acknowledge returns the interrupt vector for the slave controller. 1 = This bit must always be programmed to a 1. 0 = These bits must be programmed to 0.
1:0
Datasheet
505
13.4.5
Attribute: Size:
Description
WO 8 bits
0 = These bits must be programmed to 0. Slave Identification CodeWO. These bits are compared against the slave identification code broadcast by the master controller from the trailing edge of the first internal INTA# pulse to the trailing edge of the second internal INTA# pulse. These bits must be programmed to 02h to match the code broadcast by the master controller. When 02h is broadcast by the master controller during the INTA# sequence, the slave controller assumes responsibility for broadcasting the interrupt vector.
2:0
13.4.6
Attribute: Size:
WO 8 bits
Description 0 = These bits must be programmed to 0. Special Fully Nested Mode (SFNM)WO. 0 = Should normally be disabled by writing a 0 to this bit. 1 = Special fully nested mode is programmed. Buffered Mode (BUF)WO. 0 = Must be programmed to 0 for the PCH. This is non-buffered mode. Master/Slave in Buffered ModeWO. Not used. 0 = Should always be programmed to 0. Automatic End of Interrupt (AEOI)WO. 0 = This bit should normally be programmed to 0. This is the normal end of interrupt. 1 = Automatic End of Interrupt (AEOI) mode is programmed. Microprocessor ModeWO. 1 = Must be programmed to 1 to indicate that the controller is operating in an Intel Architecture-based system.
3 2
506
Datasheet
13.4.7
Attribute: Size:
R/W 8 bits
7:0
13.4.8
Following a part reset or ICW initialization, the controller enters the fully nested mode of operation. Non-specific EOI without rotation is the default. Both rotation mode and specific EOI mode are disabled following initialization.
Bit Description Rotate and EOI Codes (R, SL, EOI)WO. These three bits control the Rotate and End of Interrupt modes and combinations of the two. 000 = Rotate in Auto EOI Mode (Clear) 001 = Non-specific EOI command 010 = No Operation 7:5 011 = *Specific EOI Command 100 = Rotate in Auto EOI Mode (Set) 101 = Rotate on Non-Specific EOI Command 110 = *Set Priority Command 111 = *Rotate on Specific EOI Command *L0 L2 Are Used 4:3 OCW2 SelectWO. When selecting OCW2, bits 4:3 = 00 Interrupt Level Select (L2, L1, L0)WO. L2, L1, and L0 determine the interrupt level acted upon when the SL bit is active. A simple binary code, outlined below, selects the channel for the command to act upon. When the SL bit is inactive, these bits do not have a defined function; programming L2, L1 and L0 to 0 is sufficient in this case. 000b 001b 010b 011b IRQ0/8 IRQ1/9 IRQ2/10 IRQ3/11 000b 001b 010b 011b IRQ4/12 IRQ5/13 IRQ6/14 IRQ7/15
2:0
Datasheet
507
13.4.9
1:0
508
Datasheet
13.4.10
In edge mode, (bit[x] = 0), the interrupt is recognized by a low to high transition. In level mode (bit[x] = 1), the interrupt is recognized by a high level. The cascade channel, IRQ2, the heart beat timer (IRQ0), and the keyboard controller (IRQ1), cannot be put into level mode.
Bit IRQ7 ECLR/W. 7 0 = Edge. 1 = Level. IRQ6 ECLR/W. 6 0 = Edge. 1 = Level. IRQ5 ECLR/W. 5 0 = Edge. 1 = Level. IRQ4 ECLR/W. 4 0 = Edge. 1 = Level. IRQ3 ECLR/W. 3 2:0 0 = Edge. 1 = Level. Reserved. Must be 0. Description
Datasheet
509
13.4.11
In edge mode, (bit[x] = 0), the interrupt is recognized by a low to high transition. In level mode (bit[x] = 1), the interrupt is recognized by a high level. The real time clock, IRQ8#, and the floating point error interrupt, IRQ13, cannot be programmed for level mode.
Bit IRQ15 ECLR/W. 7 0 = Edge 1 = Level IRQ14 ECLR/W. 6 5 4 0 = Edge 1 = Level Reserved. Must be 0. IRQ12 ECLR/W. 0 = Edge 1 = Level IRQ11 ECLR/W. 3 0 = Edge 1 = Level IRQ10 ECLR/W. 2 0 = Edge 1 = Level IRQ9 ECLR/W. 1 0 0 = Edge 1 = Level Reserved. Must be 0. Description
510
Datasheet
13.5
13.5.1
Table 13-5 lists the registers which can be accessed within the APIC using the Index Register. When accessing these registers, accesses must be done one DWord at a time. For example, software should never access byte 2 from the Data register before accessing bytes 0 and 1. The hardware will not attempt to recover from a bad programming model in this case. Table 13-5. APIC Indirect Registers
Index 00 01 020F 1011 1213 ... 3E3F 40FF Mnemonic ID VER REDIR_TBL0 REDIR_TBL1 ... REDIR_TBL23 Register Name Identification Version Reserved Redirection Table 0 Redirection Table 1 ... Redirection Table 23 Reserved Size 32 bits 32 bits 64 bits 64 bits ... 64 bits Type R/W RO RO R/W, RO R/W, RO ... R/W, RO RO
13.5.2
INDIndex Register
Memory Address FEC_ _0000h Default Value: 00h Attribute: Size: R/W 8 bits
The Index Register will select which APIC indirect register to be manipulated by software. The selector values for the indirect registers are listed in Table 13-5. Software will program this register to select the desired APIC internal register
.
Bit 7:0
Description APIC IndexR/W. This is an 8-bit pointer into the I/O APIC register table.
Datasheet
511
13.5.3
DATData Register
Memory Address FEC_ _0000h Default Value: 00000000h Attribute: Size: R/W 32 bits
This is a 32-bit register specifying the data to be read or written to the register pointed to by the Index register. This register can only be accessed in DWord quantities.
Bit 7:0 Description APIC DataR/W. This is a 32-bit register for the data to be read or written to the APIC indirect register (Figure 13-5) pointed to by the Index register (Memory Address FEC0_0000h).
13.5.4
EOIREOI Register
Memory Address FEC_ _0000h Default Value: N/A Attribute: Size: R/W 32 bits
The EOI register is present to provide a mechanism to maintain the level triggered semantics for level-triggered interrupts issued on the parallel bus. When a write is issued to this register, the I/O APIC will check the lower 8 bits written to this register, and compare it with the vector field for each entry in the I/O Redirection Table. When a match is found, the Remote_IRR bit (Index Offset 10h, bit 14) for that I/O Redirection Entry will be cleared. Note: If multiple I/O Redirection entries, for any reason, assign the same vector for more than one interrupt input, each of those entries will have the Remote_IRR bit reset to 0. The interrupt, which was prematurely reset, will not be lost because if its input remained active when the Remote_IRR bit was cleared, the interrupt will be reissued and serviced at a later time. Note that only bits 7:0 are actually used. Bits 31:8 are ignored by the PCH. To provide for future expansion, the processor should always write a value of 0 to Bits 31:8.
Bit 31:8 Description Reserved. To provide for future expansion, the processor should always write a value of 0 to Bits 31:8. Redirection Entry ClearWO. When a write is issued to this register, the I/O APIC will check this field, and compare it with the vector field for each entry in the I/O Redirection Table. When a match is found, the Remote_IRR bit for that I/O Redirection Entry will be cleared.
Note:
7:0
512
Datasheet
13.5.5
IDIdentification Register
Index Offset: Default Value: 00h 00000000h Attribute: Size: R/W 32 bits
The APIC ID serves as a physical name of the APIC. The APIC bus arbitration ID for the APIC is derived from its I/O APIC ID. This register is reset to 0 on power-up reset.
Bit 31:28 27:24 23:16 15 14:0 Reserved APIC IDR/W. Software must program this value before using the APIC. Reserved Scratchpad Bit. Reserved Description
13.5.6
VERVersion Register
Index Offset: Default Value: 01h 00170020h Attribute: Size: RO, RWO 32 bits
Each I/O APIC contains a hardwired Version Register that identifies different implementation of APIC and their versions. The maximum redirection entry information also is in this register, to let software know how many interrupt are supported by this APIC.
Bit 31:24 Reserved Maximum Redirection Entries (MRE)RWO. This is the entry number (0 being the lowest entry) of the highest entry in the redirection table. It is equal to the number of interrupt input pins minus one and is in the range 0 through 239. In the PCH this field is hardwired to 17h to indicate 24 interrupts. BIOS must write to this field after PLTRST# to lockdown the value. this allows BIOS to use some of the entries for its own purpose and thus advertising fewer IOxAPIC Redirection Entries to the OS. 15 14:8 7:0 Pin Assertion Register Supported (PRQ)RO. Indicate that the IOxAPIC does not implement the Pin Assertion Register. Reserved Version (VS)RO. This is a version number that identifies the implementation version. Description
23:16
Datasheet
513
13.5.7
REDIR_TBLRedirection Table
Index Offset: Default Value: 10h11h (vector 0) through 3E3Fh (vector 23) Bit 16 = 1. All other bits undefined Attribute:R/W, RO Size: 64 bits each, (accessed as two 32 bit quantities)
The Redirection Table has a dedicated entry for each interrupt input pin. The information in the Redirection Table is used to translate the interrupt manifestation on the corresponding interrupt pin into an APIC message. The APIC will respond to an edge triggered interrupt as long as the interrupt is held until after the acknowledge cycle has begun. Once the interrupt is detected, a delivery status bit internally to the I/O APIC is set. The state machine will step ahead and wait for an acknowledgment from the APIC unit that the interrupt message was sent. Only then will the I/O APIC be able to recognize a new edge on that interrupt pin. That new edge will only result in a new invocation of the handler if its acceptance by the destination APIC causes the Interrupt Request Register bit to go from 0 to 1. (In other words, if the interrupt was not already pending at the destination.)
Bit Description DestinationR/W. If bit 11 of this entry is 0 (Physical), then bits 59:56 specifies an APIC ID. In this case, bits 63:59 should be programmed by software to 0. If bit 11 of this entry is 1 (Logical), then bits 63:56 specify the logical destination address of a set of processors. Extended Destination ID (EDID)RO. These bits are sent to a local APIC only when in Processor System Bus mode. They become bits 11:4 of the address. Reserved MaskR/W. 0 = Not masked: An edge or level on this interrupt pin results in the delivery of the interrupt to the destination. 1 = Masked: Interrupts are not delivered nor held pending. Setting this bit after the interrupt is accepted by a local APIC has no effect on that interrupt. This behavior is identical to the device withdrawing the interrupt before it is posted to the processor. It is software's responsibility to deal with the case where the mask bit is set after the interrupt message has been accepted by a local APIC unit but before the interrupt is dispensed to the processor. Trigger ModeR/W. This field indicates the type of signal on the interrupt pin that triggers an interrupt. 0 = Edge triggered. 1 = Level triggered. Remote IRRR/W. This bit is used for level triggered interrupts; its meaning is undefined for edge triggered interrupts. 0 = Reset when an EOI message is received from a local APIC. 1 = Set when Local APIC/s accept the level interrupt sent by the I/O APIC. Interrupt Input Pin PolarityR/W. This bit specifies the polarity of each interrupt signal connected to the interrupt pins. 0 = Active high. 1 = Active low. Delivery StatusRO. This field contains the current status of the delivery of this interrupt. Writes to this bit have no effect. 0 = Idle. No activity for this interrupt. 1 = Pending. Interrupt has been injected, but delivery is not complete.
63:56
55:48 47:17
16
15
14
13
12
514
Datasheet
Bit
Description Destination ModeR/W. This field determines the interpretation of the Destination field.
11
0 = Physical. Destination APIC ID is identified by bits 59:56. 1 = Logical. Destinations are identified by matching bit 63:56 with the Logical Destination in the Destination Format Register and Logical Destination Register in each Local APIC. Delivery ModeR/W. This field specifies how the APICs listed in the destination field should act upon reception of this signal. Certain Delivery Modes will only operate as intended when used in conjunction with a specific trigger mode. These encodings are listed in the note below: VectorR/W. This field contains the interrupt vector for this interrupt. Values range between 10h and FEh. Fixed. Deliver the signal on the INTR signal of all processor cores listed in the destination. Trigger Mode can be edge or level. Lowest Priority. Deliver the signal on the INTR signal of the processor core that is executing at the lowest priority among all the processors listed in the specified destination. Trigger Mode can be edge or level. SMI (System Management Interrupt). Requires the interrupt to be programmed as edge triggered. The vector information is ignored but must be programmed to all 0s for future compatibility: not supported Reserved NMI. Deliver the signal on the NMI signal of all processor cores listed in the destination. Vector information is ignored. NMI is treated as an edge triggered interrupt even if it is programmed as level triggered. For proper operation this redirection table entry must be programmed to edge triggered. The NMI delivery mode does not set the RIRR bit. If the redirection table is incorrectly set to level, the loop count will continue counting through the redirection table addresses. Once the count for the NMI pin is reached again, the interrupt will be sent again: not supported INIT. Deliver the signal to all processor cores listed in the destination by asserting the INIT signal. All addressed local APICs will assume their INIT state. INIT is always treated as an edge triggered interrupt even if programmed as level triggered. For proper operation this redirection table entry must be programmed to edge triggered. The INIT delivery mode does not set the RIRR bit. If the redirection table is incorrectly set to level, the loop count will continue counting through the redirection table addresses. Once the count for the INIT pin is reached again, the interrupt will be sent again: not supported Reserved ExtINT. Deliver the signal to the INTR signal of all processor cores listed in the destination as an interrupt that originated in an externally connected 8259A compatible interrupt controller. The INTA cycle that corresponds to this ExtINT delivery will be routed to the external controller that is expected to supply the vector. Requires the interrupt to be programmed as edge triggered.
10:8
7:0
010 =
011 = 100 =
101 =
110 = 111 =
Datasheet
515
13.6
13.6.1
1. I/O locations 70h and 71h are the standard legacy location for the real-time clock. The map for this bank is shown in Table 13-7. Locations 72h and 73h are for accessing the extended RAM. The extended RAM bank is also accessed using an indexed scheme. I/O address 72h is used as the address pointer and I/O address 73h is used as the data register. Index addresses above 127h are not valid. If the extended RAM is not needed, it may be disabled. 2. Software must preserve the value of bit 7 at I/O addresses 70h and 74h. When writing to this address, software must first read the value, and then write the same value for bit 7 during the sequential address write. Note that port 70h is not directly readable. The only way to read this register is through Alt Access mode. Although RTC Index bits 6:0 are readable from port 74h, bit 7 will always return 0. If the NMI# enable is not changed during normal operation, software can alternatively read this bit once and then retain the value for all subsequent writes to port 70h.
516
Datasheet
13.6.2
Indexed Registers
The RTC contains two sets of indexed registers that are accessed using the two separate Index and Target registers (70/71h or 72/73h), as shown in Table 13-7.
Datasheet
517
13.6.2.1
RTC_REGARegister A
RTC Index: Default Value: Lockable: 0A Undefined No Attribute: Size: Power Well: R/W 8-bit RTC
This register is used for general configuration of the RTC functions. None of the bits are affected by RSMRST# or any other PCH reset signal.
Bit Description Update In Progress (UIP)R/W. This bit may be monitored as a status flag. 7 0 = The update cycle will not start for at least 488 s. The time, calendar, and alarm information in RAM is always available when the UIP bit is 0. 1 = The update is soon to occur or is in progress. Division Chain Select (DV[2:0])R/W. These three bits control the divider chain for the oscillator, and are not affected by RSMRST# or any other reset signal. 010 = Normal Operation 11X = Divider Reset 6:4 101 = Bypass 15 stages (test mode only) 100 = Bypass 10 stages (test mode only) 011 = Bypass 5 stages (test mode only) 001 = Invalid 000 = Invalid Rate Select (RS[3:0])R/W. Selects one of 13 taps of the 15 stage divider chain. The selected tap can generate a periodic interrupt if the PIE bit is set in Register B. Otherwise this tap will set the PF flag of Register C. If the periodic interrupt is not to be used, these bits should all be set to 0. RS3 corresponds to bit 3. 0000 = Interrupt never toggles 0001 = 3.90625 ms 0010 = 7.8125 ms 0011 = 122.070 s 0100 = 244.141 s 3:0 0101 = 488.281 s 0110 = 976.5625 s 0111 = 1.953125 ms 1000 = 3.90625 ms 1001 = 7.8125 ms 1010 = 15.625 ms 1011 = 31.25 ms 1100 = 62.5 ms 1101 = 125 ms 1110 = 250 ms 1111= 500 ms
518
Datasheet
13.6.2.2
Update Cycle Inhibit (SET)R/W. Enables/Inhibits the update cycles. This bit is not affected by RSMRST# nor any other reset signal. 0 = Update cycle occurs normally once each second. 1 = A current update cycle will abort and subsequent update cycles will not occur until SET is returned to 0. When set is one, the BIOS may initialize time and calendar bytes safely. NOTE: This bit should be set then cleared early in BIOS POST after each powerup directly after coin-cell battery insertion. Periodic Interrupt Enable (PIE)R/W. This bit is cleared by RSMRST#, but not on any other reset. 6 0 = Disable. 1 = Enable. Allows an interrupt to occur with a time base set with the RS bits of register A. Alarm Interrupt Enable (AIE)R/W. This bit is cleared by RTCRST#, but not on any other reset. 5 0 = Disable. 1 = Enable. Allows an interrupt to occur when the AF is set by an alarm match from the update cycle. An alarm can occur once a second, one an hour, once a day, or one a month. Update-Ended Interrupt Enable (UIE)R/W. This bit is cleared by RSMRST#, but not on any other reset. 0 = Disable. 1 = Enable. Allows an interrupt to occur when the update cycle ends. Square Wave Enable (SQWE)R/W. This bit serves no function in the PCH. It is left in this register bank to provide compatibility with the Motorola 146818B. The PCH has no SQW pin. This bit is cleared by RSMRST#, but not on any other reset. Data Mode (DM)R/W. This bit specifies either binary or BCD data representation. This bit is not affected by RSMRST# nor any other reset signal. 0 = BCD 1 = Binary Hour Format (HOURFORM)R/W. This bit indicates the hour byte format. This bit is not affected by RSMRST# nor any other reset signal. 1 0 = Twelve-hour mode. In twelve-hour mode, the seventh bit represents AM as 0 and PM as one. 1 = Twenty-four hour mode. Daylight Savings Legacy Software Support (DSLSWS)R/W. Daylight savings functionality is no longer supported. This bit is used to maintain legacy software support and has no associated functionality. If BUC.DSO bit is set, the DSLSWS bit continues to be R/W.
Datasheet
519
13.6.2.3
13.6.2.4
Valid RAM and Time Bit (VRT)R/W. 7 6 0 = This bit should always be written as a 0 for write cycle, however it will return a 1 for read cycles. 1 = This bit is hardwired to 1 in the RTC power well. Reserved. This bit always returns a 0 and should be set to 0 for write cycles. Date AlarmR/W. These bits store the date of month alarm value. If set to 000000b, then a dont care state is assumed. The host must configure the date alarm for these bits to do anything, yet they can be written at any time. If the date alarm is not enabled, these bits will return 0s to mimic the functionality of the Motorola 146818B. These bits are not affected by any reset assertion.
5:0
520
Datasheet
13.7
13.7.1
61h 00h No
SERR# NMI Source Status (SERR#_NMI_STS)RO. 1 = Bit is set if a PCI agent detected a system error and pulses the PCI SERR# line and if bit 2 (PCI_SERR_EN) is cleared. This interrupt source is enabled by setting bit 2 to 0. To reset the interrupt, set bit 2 to 1 and then set it to 0. When writing to port 61h, this bit must be 0. NOTE: This bit is set by any of the PCH internal sources of SERR; this includes SERR assertions forwarded from the secondary PCI bus, errors on a PCI Express* port, or other internal functions that generate SERR#. IOCHK# NMI Source Status (IOCHK_NMI_STS)RO. 1 = Bit is set if an LPC agent (using SERIRQ) asserted IOCHK# and if bit 3 (IOCHK_NMI_EN) is cleared. This interrupt source is enabled by setting bit 3 to 0. To reset the interrupt, set bit 3 to 1 and then set it to 0. When writing to port 61h, this bit must be a 0. Timer Counter 2 OUT Status (TMR2_OUT_STS)RO. This bit reflects the current state of the 8254 counter 2 output. Counter 2 must be programmed following any PCI reset for this bit to have a determinate value. When writing to port 61h, this bit must be a 0. Refresh Cycle Toggle (REF_TOGGLE)RO. This signal toggles from either 0 to 1 or 1 to 0 at a rate that is equivalent to when refresh cycles would occur. When writing to port 61h, this bit must be a 0. IOCHK# NMI Enable (IOCHK_NMI_EN)R/W. 0 = Enabled. 1 = Disabled and cleared. PCI SERR# Enable (PCI_SERR_EN)R/W. 0 = SERR# NMIs are enabled. 1 = SERR# NMIs are disabled and cleared. Speaker Data Enable (SPKR_DAT_EN)R/W. 0 = SPKR output is a 0. 1 = SPKR output is equivalent to the Counter 2 OUT signal value. Timer Counter 2 Enable (TIM_CNT2_EN)R/W. 0 = Disable 1 = Enable
Datasheet
521
13.7.2
Note:
The RTC Index field is write-only for normal operation. This field can only be read in AltAccess Mode. Note, however, that this register is aliased to Port 74h (documented in Table 13-6), and all bits are readable at that address.
Bits 7 6:0 0 = Enable NMI sources. 1 = Disable All NMI sources. Real Time Clock Index Address (RTC_INDX)R/W (special). This data goes to the RTC to select which register or CMOS RAM address is being accessed. Description NMI Enable (NMI_EN)R/W (special).
13.7.3
92h 00h No
13.7.4
F0h 00h No
WO 8-bits Core
Coprocessor Error (COPROC_ERR)WO. Any value written to this register will cause IGNNE# to go active, if FERR# had generated an internal IRQ13. For FERR# to generate an internal IRQ13, the CEN bit must be 1.
522
Datasheet
13.7.5
CF9h 00h No
Datasheet
523
13.8
13.8.1
13.8.1.1
Bit 15:11
524
Datasheet
Description SMI_LOCKR/WO. When this bit is set, writes to the GLB_SMI_EN bit (PMBASE + 30h, bit 0) will have no effect. Once the SMI_LOCK bit is set, writes of 0 to SMI_LOCK bit will have no effect (that is, once set, this bit can only be cleared by PLTRST#). Reserved Pseudo CLKRUN_EN(PSEUDO_CLKRUN_EN)R/W. 0 = Disable. 1 = Enable internal CLKRUN# logic to allow DMI PLL shutdown. This bit has no impact on state of external CLKRUN# pin. NOTES: 1. PSEUDO_CLKRUN_EN bit does not result in STP_PCI# assertion to actually stop the external PCICLK. 2. This bit should be set mutually exclusive with the CLKRUN_EN bit. Setting PSEUDO_CLKRUN_EN in a mobile sku could result in unspecified behavior. PCI CLKRUN# Enable (CLKRUN_EN)R/W. 0 = Disable. PCH drives the CLKRUN# signal low. 1 = Enable CLKRUN# logic to control the system PCI clock using the CLKRUN# and STP_PCI# signals.
3 (Desktop Only)
2 (Mobile Only)
NOTES: 1. When the SLP_EN# bit is set, the PCH drives the CLKRUN# signal low regardless of the state of the CLKRUN_EN bit. This ensures that the PCI and LPC clocks continue running during a transition to a sleep state. 2. This bit should be set mutually exclusive with the PSEUDO_CLKRUN_EN bit. Setting CLKRUN_EN in a non-mobile sku could result in unspecified behavior. Reserved Periodic SMI# Rate Select (PER_SMI_SEL)R/W. Set by software to control the rate at which periodic SMI# is generated.
2 (Desktop Only)
1:0
00 01 10 11
= = = =
13.8.1.2
Bit
Datasheet
525
Bit 6 Reserved
If the bit is 1, DRAM should have remained powered and held in Self-Refresh through the last power state transition (that is, the last time the system left S0). This bit is reset by the assertion of the RSMRST# pin. System Reset Status (SRS)R/WC. Software clears this bit by writing a 1 to it. 0 = SYS_RESET# button Not pressed. 1 = PCH sets this bit when the SYS_RESET# button is pressed. BIOS is expected to read this bit and clear it, if it is set.
NOTES: 1. This bit is also reset by RSMRST# and CF9h resets. 2. The SYS_RESET# is implemented in the Main power well. This pin must be properly isolated and masked to prevent incorrectly setting this Suspend well status bit. CPU Thermal Trip Status (CTS)R/WC. 0 = Software clears this bit by writing a 1 to it. 1 = This bit is set when PLTRST# is inactive and THRMTRIP# goes active while the system is in an S0 or S1 state.
NOTES: 1. This bit is also reset by RSMRST#, and CF9h resets. It is not reset by the shutdown and reboot associated with the CPUTHRMTRIP# event. 2. The CF9h reset in the description refers to CF9h type core well reset which includes SYS_RST#, PWROK/SYS_PWROK low, SMBus hard reset, TCO Timeout. This type of reset will clear CTS bit. Minimum SLP_S4# Assertion Width Violation StatusR/WC. 0 = Software clears this bit by writing a 1 to it. 1 = Hardware sets this bit when the SLP_S4# assertion width is less than the time programmed in the SLP_S4# Minimum Assertion Width field (D31:F0:Offset A4h:bits 5:4). The PCH begins the timer when SLP_S4# is asserted during S4/S5 entry, or when the RSMRST# input is de-asserted during G3 exit. Note that this bit is functional regardless of the value in the SLP_S4# Assertion Stretch Enable (D31:F0:Offset A4h:bit 3). NOTE: This bit is reset by the assertion of the RSMRST# pin, but can be set in some cases before the default value is readable.
Reserved PWROK Failure (PWROK_FLR)R/WC. 0 = Software clears this bit by writing a 1 to it, or when the system goes into a G3 state. 1 = This bit will be set any time PWROK goes low, when the system was in S0, or S1 state. NOTE: See Chapter 5.13.10.3 for more details about the PWROK pin functionality.
526
Datasheet
13.8.1.3
Bit
This bit is cleared by the RTCRST# pin. 14 Reserved WOL Enable OverrideR/W. 13 0 = WOL policies are determined by PMEB0 enable bit and appropriate LAN status bits 1 = Enable integrated LAN to wake the system in S5 only regardless of the value in the PME_B0_EN bit in the GPE0_EN register. This bit is cleared by the RTCRST# pin. Disable SLP_S4# Stretching after G3: R/W 0 = Enables stretching on SLP_S4# in conjunction with SLP_S4# Assertion Stretch Enable (bit 3) and the Minimum Assertion Width (bits 5:4) 1 = Disables stretching on SLP_S4# regardless of the state of the SLP_S4# Assertion Stretch Enable (bit 3). This bit is cleared by the RTCRST# pin. NOTE: This field is RO when the SLP_Sx# Stretching Policy Lock- Down bit is set. SLP_S3# Minimum Assertion Width: R/W This 2-bit value indicates the minimum assertion width of the SLP_S3# signal to ensure that the Main power supplies have been fully power-cycled. Valid Settings are: 11:10 00 = 60100 us 01 = 11.2 ms 10 = 5050.2 ms 11 = 22.0002 s This bit is cleared by the RSMRST# pin. NOTE: This field is RO when the SLP_Sx# Stretching Policy Lock-Down bit is set.
12
Datasheet
527
Bit
Description General Reset Status (GEN_RST_STS)R/WC. This bit is set by hardware whenever PLTRST# asserts for any reason other than going into a softwareentered sleep state (using PM1CNT.SLP_EN write) or a suspend well power failure (RSMRST# pin assertion). BIOS is expected to consult and then write a 1 to clear this bit during the boot flow before determining what action to take based on PM1_STS.WAK_STS = 1. If GEN_RST_STS = 1, the cold reset boot path should be followed rather than the resume path, regardless of the setting of WAK_STS. This bit is cleared by the RSMRST# pin. SLP_LAN# Default Value (SLP_LAN_DEFAULT)R/W. This bit specifies the value to drive on the SLP_LAN# pin when in Sx/Moff and ME FW nor host BIOS has configured SLP_LAN#/GPIO29 as an output. When this bit is set to 1 SLP_LAN# will default to be driven high, when set to 0 SLP_LAN# will default to be driven low. This bit will always determine SLP_LAN# behavior when in S4/S5/Moff after a G3, in S5/Moff after a host partition reset with power down and when in S5/Moff due to an unconditional power down. This bit is cleared by RTCRST#. SWSMI_RATE_SELR/W. This field indicates when the SWSMI timer will time out. Valid values are:
7:6
00 = 1.5 ms 0.6 ms 01 = 16 ms 4 ms 10 = 32 ms 4 ms 11 = 64 ms 4 ms These bits are not cleared by any type of reset except RTCRST#. SLP_S4# Minimum Assertion WidthR/W. This field indicates the minimum assertion width of the SLP_S4# signal to ensure that the DRAMs have been safely power-cycled. Valid values are: 11 10 01 00 = = = = 1 2 3 4 second seconds seconds seconds
5:4
This value is used in two ways: 1. If the SLP_S4# assertion width is ever shorter than this time, a status bit is set for BIOS to read when S0 is entered. 2. If enabled by bit 3 in this register, the hardware will prevent the SLP_S4# signal from de-asserting within this minimum time period after asserting. RTCRST# forces this field to the conservative default state (00b). NOTE: This field is RO when the SLP_S4# Stretching Policy Lock-Down bit is set. SLP_S4# Assertion Stretch EnableR/W. 3 0 = The SLP_S4# minimum assertion time is 1 to 2 RTCCLK. 1 = The SLP_S4# signal minimally assert for the time specified in bits 5:4 of this register. This bit is cleared by RTCRST#. NOTE: This bit is RO when the SLP_S4# Stretching Policy Lock-Down bit is set. 2 RTC Power Status (RTC_PWR_STS)R/W. This bit is set when RTCRST# indicates a weak or missing battery. The bit is not cleared by any type of reset. The bit will remain set until the software clears it by writing a 0 back to this bit position.
528
Datasheet
Bit
Description Power Failure (PWR_FLR)R/WC. This bit is in the RTC well, and is not cleared by any type of reset except RTCRST#. 0 = Indicates that the trickle current has not failed since the last time the bit was cleared. Software clears this bit by writing a 1 to it. 1 = Indicates that the trickle current (from the main battery or trickle supply) was removed or failed. NOTE: Clearing CMOS in a PCH-based platform can be done by using a jumper on RTCRST# or GPI, or using SAFEMODE strap. Implementations should not attempt to clear CMOS by using a jumper to pull VccRTC low. AFTERG3_ENR/W. This bit determines what state to go to when power is reapplied after a power failure (G3 state). This bit is in the RTC well and is only cleared by RTCRST# assertion.
0 = System will return to S0 state (boot) after power is re-applied. 1 = System will return to the S5 state (except if it was in S4, in which case it will return to S4). In the S5 state, the only enabled wake event is the Power Button or any enabled wake event that was preserved through the power failure.
NOTE: RSMRST# is sampled using the RTC clock. Therefore, low times that are less than one RTC clock period may not be detected by the PCH.
13.8.1.4
Description
0
C
Datasheet
529
13.8.1.5
Description CIR4 Field 1R/W. BIOS must program this field to 45h.
13.8.1.6
Description
530
Datasheet
13.8.1.7
R/W 32-bit
Reserved CF9h Global Reset (CF9GR)R/W. When set, a CF9h write of 6h or Eh will cause a Global reset of both the Host and Intel ME partitions. If this bit is cleared, a CF9h write of 6h or Eh will only reset the host partition. This bit field is not reset by a CF9h reset. NOTE: Bit 20 is read only when bit 31 set to 1.
20
19:0
13.8.1.8
GPIO15 RouteR/W. See bits 1:0 for description. Same pattern for GPIO14 through GPIO3 GPIO2 RouteR/W. See bits 1:0 for description. GPIO1 RouteR/W. See bits 1:0 for description. GPIO0 RouteR/W. GPIO can be routed to cause an NMI, SMI# or SCI when the GPIO[n]_STS bit is set. If the GPIO0 is not set to an input, this field has no effect. If the system is in an S1S5 state and if the GPE0_EN bit is also set, then the GPIO can cause a Wake event, even if the GPIO is NOT routed to cause an NMI, SMI# or SCI. 00 = No effect. 01 = SMI# (if corresponding ALT_GPI_SMI_EN bit is also set) 10 = SCI (if corresponding GPE0_EN bit is also set) 11 = NMI (If corresponding GPI_NMI_EN is also set)
1:0
Note:
GPIOs that are not implemented will not have the corresponding bits implemented in this register.
13.8.2
Datasheet
531
13.8.2.1
Description Used to pass an APM command between the OS and the SMI handler. Writes to this port not only store data in the APMC register, but also generates an SMI# when the APMC_EN bit is set.
13.8.2.2
Description Used to pass data between the OS and the SMI handler. Basically, this is a scratchpad register and is not affected by any other register or function (other than a PCI reset).
13.8.3
Note:
All reserved bits and registers will always return 0 when read, and will have no effect when written.
532
Datasheet
13.8.3.1
If bit 10 or 8 in this register is set, and the corresponding _EN bit is set in the PM1_EN register, then the PCH will generate a Wake Event. Once back in an S0 state (or if already in an S0 state when the event occurs), the PCH will also generate an SCI if the SCI_EN bit is set, or an SMI# if the SCI_EN bit is not set. Note: Bit 5 does not cause an SMI# or a wake event. Bit 0 does not cause a wake event but can cause an SMI# or SCI.
Bit Description Wake Status (WAK_STS)R/WC. This bit is not affected by hard resets caused by a CF9 write, but is reset by RSMRST#. 0 = Software clears this bit by writing a 1 to it. 1 = Set by hardware when the system is in one of the sleep states (using the SLP_EN bit) and an enabled wake event occurs. Upon setting this bit, the PCH will transition the system to the ON state. 15 If the AFTERG3_EN bit is not set and a power failure (such as removed batteries) occurs without the SLP_EN bit set, the system will return to an S0 state when power returns, and the WAK_STS bit will not be set. If the AFTERG3_EN bit is set and a power failure occurs without the SLP_EN bit having been set, the system will go into an S5 state when power returns, and a subsequent wake event will cause the WAK_STS bit to be set. Note that any subsequent wake event would have to be caused by either a Power Button press, or an enabled wake event that was preserved through the power failure (enable bit in the RTC well).
Datasheet
533
Bit
Description PCI Express Wake Status (PCIEXPWAK_STS)R/WC. 0 = Software clears this bit by writing a 1 to it. If the WAKE# pin is still active during the write or the PME message received indication has not been cleared in the root port, then the bit will remain active (that is, all inputs to this bit are levelsensitive). 1 = This bit is set by hardware to indicate that the system woke due to a PCI Express wakeup event. This wakeup event can be caused by the PCI Express WAKE# pin being active or receipt of a PCI Express PME message at a root port. This bit is set only when one of these events causes the system to transition from a non-S0 system power state to the S0 system power state. This bit is set independent of the state of the PCIEXP_WAKE_DIS bit. NOTE: This bit does not itself cause a wake event or prevent entry to a sleeping state. Thus, if the bit is 1 and the system is put into a sleeping state, the system will not automatically wake.
14
13:12
Reserved Power Button Override Status (PWRBTNOR_STS)R/WC. 0 = Software clears this bit by writing a 1 to it. 1 = This bit is set any time a Power Button Override occurs (that is, the power button is pressed for at least 4 consecutive seconds), due to the corresponding bit in the SMBus slave message, Intel ME Initiated Power Button Override, Intel ME Initiated Host Reset with Power down or due to an internal thermal sensor catastrophic condition. The power button override causes an unconditional transition to the S5 state. The BIOS or SCI handler clears this bit by writing a 1 to it. This bit is not affected by hard resets using CF9h writes, and is not reset by RSMRST#. Thus, this bit is preserved through power failures. Note that if this bit is still asserted when the global SCI_EN is set then an SCI will be generated. RTC Status (RTC_STS)R/WC. This bit is not affected by hard resets caused by a CF9 write, but is reset by RSMRST#.
11
10
0 = Software clears this bit by writing a 1 to it. 1 = Set by hardware when the RTC generates an alarm (assertion of the IRQ8# signal). Additionally if the RTC_EN bit (PMBASE + 02h, bit 10) is set, the setting of the RTC_STS bit will generate a wake event. ME_STSR/WC. This bit is set when the Intel Management Engine generates a NonMaskable wake event, and is not affected by any other enable bit. When this bit is set, the Host Power Management logic wakes to S0. This bit is only set by hardware and can only be reset by writing a one to this bit position. This bit is not affected by hard resets caused by a CF9 write, but is reset by RSMRST#. Power Button Status (PWRBTN__STS)R/WC. This bit is not affected by hard resets caused by a CF9 write. 0 = If the PWRBTN# signal is held low for more than 4 seconds, the hardware clears the PWRBTN_STS bit, sets the PWRBTNOR_STS bit, and the system transitions to the S5 state with only PWRBTN# enabled as a wake event. This bit can be cleared by software by writing a one to the bit position. 1 = This bit is set by hardware when the PWRBTN# signal is asserted Low, independent of any other enable bit. In the S0 state, while PWRBTN_EN and PWRBTN_STS are both set, an SCI (or SMI# if SCI_EN is not set) will be generated. In any sleeping state S1S5, while PWRBTN_EN (PMBASE + 02h, bit 8) and PWRBTN_STS are both set, a wake event is generated. NOTE: If the PWRBTN_STS bit is cleared by software while the PWRBTN# signal is sell asserted, this will not cause the PWRBN_STS bit to be set. The PWRBTN# signal must go inactive and active again to set the PWRBTN_STS bit.
534
Datasheet
Description
0 = The SCI handler should then clear this bit by writing a 1 to the bit location. 1 = Set when an SCI is generated due to BIOS wanting the attention of the SCI handler. BIOS has a corresponding bit, BIOS_RLS, which will cause an SCI and set this bit. Bus Master Status (BM_STS)R/WC. This bit will not cause a wake event, SCI or SMI#.
0 = Software clears this bit by writing a 1 to it. 1 = Set by the PCH when a PCH-visible bus master requests access to memory or the BM_BUSY# signal is active. Reserved Timer Overflow Status (TMROF_STS)R/WC. 0 = The SCI or SMI# handler clears this bit by writing a 1 to the bit location. 1 = This bit gets set any time bit 22 of the 24-bit timer goes high (bits are numbered from 0 to 23). This will occur every 2.3435 seconds. When the TMROF_EN bit (PMBASE + 02h, bit 0) is set, then the setting of the TMROF_STS bit will additionally generate an SCI or SMI# (depending on the SCI_EN).
3:1
Datasheet
535
13.8.3.2
Bit 15
13:11
536
Datasheet
13.8.3.3
Description Sleep Enable (SLP_EN)WO. Setting this bit causes the system to sequence into the Sleep state defined by the SLP_TYP field. Sleep Type (SLP_TYP)R/W. This 3-bit field defines the type of Sleep the system should enter when the SLP_EN bit is set to 1. These bits are only reset by RTCRST#. 000b 001b 010b ON: Typically maps to S0 state. Puts CPU in S1 state. Reserved Reserved Reserved Suspend-To-RAM. Assert SLP_S3#: Typically maps to S3 state. Suspend-To-Disk. Assert SLP_S3#, and SLP_S4#: Typically maps to S4 state. Soft Off. Assert SLP_S3#, SLP_S4#, and SLP_S5#: Typically maps to S5 state.
12:10
9:3
Reserved Global Release (GBL_RLS)WO. 0 = This bit always reads as 0. 1 = ACPI software writes a 1 to this bit to raise an event to the BIOS. BIOS software has a corresponding enable and status bits to control its ability to receive ACPI events. Bus Master Reload (BM_RLD)R/W. This bit is treated as a scratchpad bit. This bit is reset to 0 by PLTRST#
0 = Bus master requests will not cause a break from the C3 state. 1 = Enables Bus Master requests (internal or external) to cause a break from the C3 state. If software fails to set this bit before going to C3 state, the PCH will still return to a snoopable state from C3 or C4 states due to bus master activity. SCI Enable (SCI_EN)R/W. Selects the SCI interrupt or the SMI# interrupt for various events including the bits in the PM1_STS register (bit 10, 8, 0), and bits in GPE0_STS. 0 = These events will generate an SMI#. 1 = These events will generate an SCI.
Datasheet
537
13.8.3.4
RO 32-bit ACPI
Description
23:0
13.8.3.5
RO 32-bit ACPI
Description
23:0
538
Datasheet
13.8.3.6
This register is symmetrical to the General Purpose Event 0 Enable Register. Unless indicated otherwise below, if the corresponding _EN bit is set, then when the _STS bit get set, the PCH will generate a Wake Event. Once back in an S0 state (or if already in an S0 state when the event occurs), the PCH will also generate an SCI if the SCI_EN bit is set, or an SMI# if the SCI_EN bit (PMBASE + 04h, bit 0) is not set. Bits 31:16 are reset by a CF9h write; bits 63:32 and 15:0 are not. All are reset by RSMRST#.
Bit 63:36 Reserved GPIO27_STSR/WC. 35 0 = Disable. 1 = Set by hardware and can be reset by writing a one to this bit position or a resume well reset. This bit is set at the level specified in GP27IO_POL. Note that GPIO27 is always monitored as an input for the purpose of setting this bit, regardless of the actual GPIO configuration., Reserved GPIOn_STSR/WC. 0 = Software clears this bit by writing a 1 to it. 1 = These bits are set any time the corresponding GPIO is set up as an input and the corresponding GPIO signal is high (or low if the corresponding GP_INV bit is set). If the corresponding enable bit is set in the GPE0_EN register, then when the GPIO[n]_STS bit is set: 31:16 If the system is in an S1S5 state, the event will also wake the system. If the system is in an S0 state (or upon waking back to an S0 state), a SCI will be caused depending on the GPIO_ROUT bits (D31:F0:B8h, bits 31:30) for the corresponding GPI. NOTE: Mapping is as follows: bit 31 corresponds to GPIO[15]... and bit 16 corresponds to GPIO[0]. 15:14 Reserved PME_B0_STSR/WC. This bit will be set to 1 by the PCH when any internal device with PCI Power Management capabilities on bus 0 asserts the equivalent of the PME# signal. Additionally, if the PME_B0_EN bit is set, and the system is in an S0 state, then the setting of the PME_B0_STS bit will generate an SCI (or SMI# if SCI_EN is not set). If the PME_B0_STS bit is set, and the system is in an S1S4 state (or S5 state due to SLP_TYP and SLP_EN), then the setting of the PME_B0_STS bit will generate a wake event, and an SCI (or SMI# if SCI_EN is not set) will be generated. If the system is in an S5 state due to power button override, then the PME_B0_STS bit will not cause a wake event or SCI. The default for this bit is 0. Writing a 1 to this bit position clears this bit. NOTE: HD audio wake events are reported in this bit. Intel Management Engine maskable wake events are also reported in this bit. 12 Reserved Description
34:32
13
Datasheet
539
Bit PME_STSR/WC.
Description 0 = Software clears this bit by writing a 1 to it. 1 = Set by hardware when the PME# signal goes active. Additionally, if the PME_EN bit is set, and the system is in an S0 state, then the setting of the PME_STS bit will generate an SCI or SMI# (if SCI_EN is not set). If the PME_EN bit is set, and the system is in an S1S4 state (or S5 state due to setting SLP_TYP and SLP_EN), then the setting of the PME_STS bit will generate a wake event, and an SCI will be generated. If the system is in an S5 state due to power button override or a power failure, then PME_STS will not cause a wake event or SCI. Reserved BATLOW_STSR/WC. (Mobile Only) Software clears this bit by writing a 1 to it. 0 = BATLOW# Not asserted 1 = Set by hardware when the BATLOW# signal is asserted. PCI_EXP_STSR/WC. 0 = Software clears this bit by writing a 1 to it. 1 = Set by hardware to indicate that: The PME event message was received on one or more of the PCI Express* ports An Assert PMEGPE message received from the Processor using DMI NOTES: 1. The PCI WAKE# pin has no impact on this bit. 2. If the PCI_EXP_STS bit went active due to an Assert PMEGPE message, then a Deassert PMEGPE message must be received prior to the software write for the bit to be cleared. 3. If the bit is not cleared and the corresponding PCI_EXP_EN bit is set, the level-triggered SCI will remain active. 4. A race condition exists where the PCI Express device sends another PME message because the PCI Express device was not serviced within the time when it must resend the message. This may result in a spurious interrupt, and this is comprehended and approved by the PCI Express* Specification, Revision 1.0a. The window for this race condition is approximately 95-105 milliseconds. RI_STSR/WC. 0 = Software clears this bit by writing a 1 to it. 1 = Set by hardware when the RI# input signal goes active. SMBus Wake Status (SMB_WAK_STS)R/WC. Software clears this bit by writing a 1 to it. 0 = Wake event Not caused by the PCHs SMBus logic. 1 = Set by hardware to indicate that the wake event was caused by the PCHs SMBus logic.This bit will be set by the WAKE/SMI# command type, even if the system is already awake. The SMI handler should then clear this bit.
11
NOTES: 1. The SMBus controller will independently cause an SMI# so this bit does not need to do so (unlike the other bits in this register). 2. This bit is set by the SMBus slave command 01h (Wake/SMI#) even when the system is in the S0 state. Therefore, to avoid an instant wake on subsequent transitions to sleep states, software must clear this bit after each reception of the Wake/SMI# command or just prior to entering the sleep state. 3. The SMBALERT_STS bit (D31:F3:I/O Offset 00h:Bit 5) should be cleared by software before the SMB_WAK_STS bit is cleared.
540
Datasheet
Bit 6 5:3 2
Description TCOSCI_STSR/WC. Software clears this bit by writing a 1 to it. 0 = TOC logic or thermal sensor logic did Not cause SCI. 1 = Set by hardware when the TCO logic or thermal sensor logic causes an SCI. Reserved SWGPE_STSR/WC. The SWGPE_CTRL bit (bit 1 of GPE_CTRL reg) acts as a level input to this bit. HOT_PLUG_STSR/WC. 0 = This bit is cleared by writing a 1 to this bit position. 1 = When a PCI Express* Hot-Plug event occurs. This will cause an SCI if the HOT_PLUG_EN bit is set in the GEP0_EN register. Reserved
1 0
13.8.3.7
This register is symmetrical to the General Purpose Event 0 Status Register. All the bits in this register should be cleared to 0 based on a Power Button Override or processor Thermal Trip event. The resume well bits are all cleared by RSMRST#. The RTC well bits are cleared by RTCRST#.
Bit 63:36 35 34:32 31:16 15 14 Reserved GPIO27_ENR/W. 0 = Disable. 1 = Enable the setting of the GPIO27_STS bit to generate a wake event/SCI/SMI#. Reserved GPIn_ENR/W. These bits enable the corresponding GPI[n]_STS bits being set to cause a SCI, and/or wake event. These bits are cleared by RSMRST#. NOTE: Mapping is as follows: bit 31 corresponds to GPIO15... and bit 16 corresponds to GPIO0. Reserved Reserved PME_B0_ENR/W. 0 = Disable 1 = Enables the setting of the PME_B0_STS bit to generate a wake event and/or an SCI or SMI#. PME_B0_STS can be a wake event from the S1S4 states, or from S5 (if entered using SLP_TYP and SLP_EN) or power failure, but not Power Button Override. This bit defaults to 0. NOTE: It is only cleared by Software or RTCRST#. It is not cleared by CF9h writes. 12 Reserved PME_ENR/W. 11 0 = Disable. 1 = Enables the setting of the PME_STS to generate a wake event and/or an SCI. PME# can be a wake event from the S1S4 state or from S5 (if entered using SLP_EN, but not power button override). Description
13
Datasheet
541
Description
0 = Disable. 1 = Enables the BATLOW# signal to cause an SMI# or SCI (depending on the SCI_EN bit) when it goes low. This bit does not prevent the BATLOW# signal from inhibiting the wake event. PCI_EXP_ENR/W. 0 = Disable SCI generation upon PCI_EXP_STS bit being set. 1 = Enables PCH to cause an SCI when PCI_EXP_STS bit is set. This is used to allow the PCI Express* ports, including the link to the Processor, to cause an SCI due to wake/PME events. RI_ENR/W. The value of this bit will be maintained through a G3 state and is not affected by a hard reset caused by a CF9h write. 0 = Disable. 1 = Enables the setting of the RI_STS to generate a wake event. Reserved TCOSCI_ENR/W. 0 = Disable. 1 = Enables the setting of the TCOSCI_STS to generate an SCI. Reserved SWGPE_ENR/W. This bit allows software to control the assertion of SWGPE_STS bit. This bit This bit, when set to 1, enables the SW GPE function. If SWGPE_CTRL is written to a 1, hardware will set SWGPE_STS (acts as a level input) If SWGPE_STS, SWGPE_EN, and SCI_EN are all 1's, an SCI will be generated If SWGPE_STS = 1, SWGPE_EN = 1, SCI_EN = 0, and GBL_SMI_EN = 1 then an SMI# will be generated HOT_PLUG_ENR/W.
8 7 6 5:3
1 0
0 = Disables SCI generation upon the HOT_PLUG_STS bit being set. 1 = Enables the PCH to cause an SCI when the HOT_PLUG_STS bit is set. This is used to allow the PCI Express ports to cause an SCI due to hot-plug events. Reserved
542
Datasheet
13.8.3.8
Note:
13
10:8
Datasheet
543
Bit
Description Software SMI# Timer Enable (SWSMI_TMR_EN)R/W. 0 = Disable. Clearing the SWSMI_TMR_EN bit before the timer expires will reset the timer and the SMI# will not be generated. 1 = Starts Software SMI# Timer. When the SWSMI timer expires (the timeout period depends upon the SWSMI_RATE_SEL bit setting), SWSMI_TMR_STS is set and an SMI# is generated. SWSMI_TMR_EN stays set until cleared by software. APMC_ENR/W. 0 = Disable. Writes to the APM_CNT register will not cause an SMI#. 1 = Enables writes to the APM_CNT register to cause an SMI#. SLP_SMI_ENR/W. 0 = Disables the generation of SMI# on SLP_EN. Note that this bit must be 0 before the software attempts to transition the system into a sleep state by writing a 1 to the SLP_EN bit. 1 = A write of 1 to the SLP_EN bit (bit 13 in PM1_CNT register) will generate an SMI#, and the system will not transition to the sleep state based on that write to the SLP_EN bit. LEGACY_USB_ENR/W. 0 = Disable. 1 = Enables legacy USB circuit to cause SMI#. BIOS_ENR/W. 0 = Disable. 1 = Enables the generation of SMI# when ACPI software writes a 1 to the GBL_RLS bit (D31:F0:PMBase + 04h:bit 2). Note that if the BIOS_STS bit (D31:F0:PMBase + 34h:bit 2), which gets set when software writes 1 to GBL_RLS bit, is already a 1 at the time that BIOS_EN becomes 1, an SMI# will be generated when BIOS_EN gets set. End of SMI (EOS)R/W (special). This bit controls the arbitration of the SMI signal to the processor. This bit must be set for the PCH to assert SMI# low to the processor after SMI# has been asserted previously. 0 = Once the PCH asserts SMI# low, the EOS bit is automatically cleared. 1 = When this bit is set to 1, SMI# signal will be de-asserted for 4 PCI clocks before its assertion. In the SMI handler, the processor should clear all pending SMIs (by servicing them and then clearing their respective status bits), set the EOS bit, and exit SMM. This will allow the SMI arbiter to re-assert SMI upon detection of an SMI event and the setting of a SMI status bit. NOTE: The PCH is able to generate 1st SMI after reset even though EOS bit is not set. Subsequent SMI require EOS bit is set. GBL_SMI_ENR/W.
0 = No SMI# will be generated by PCH. This bit is reset by a PCI reset event. 1 = Enables the generation of SMI# in the system upon any enabled SMI event. NOTE: When the SMI_LOCK bit is set, this bit cannot be changed.
544
Datasheet
13.8.3.9
Note:
If the corresponding _EN bit is set when the _STS bit is set, the PCH will cause an SMI# (except bits 810 and 12, which do not need enable bits since they are logic ORs of other registers that have enable bits). The PCH uses the same GPE0_EN register (I/O address: PMBase+2Ch) to enable/disable both SMI and ACPI SCI general purpose input events. ACPI OS assumes that it owns the entire GPE0_EN register per the ACPI specification. Problems arise when some of the general-purpose inputs are enabled as SMI by BIOS, and some of the general purpose inputs are enabled for SCI. In this case ACPI OS turns off the enabled bit for any GPIx input signals that are not indicated as SCI general-purpose events at boot, and exit from sleeping states. BIOS should define a dummy control method which prevents the ACPI OS from clearing the SMI GPE0_EN bits.
Bit 31:28 27 26 25:22 21 Reserved GPIO_UNLOCK_SMI_STSR/WC. This bit will be set if the GPIO registers lockdown logic is requesting an SMI#. Writing a 1 to this bit position clears this bit to 0. SPI_STSRO. This bit will be set if the SPI logic is generating an SMI#. This bit is read only because the sticky status and enable bits associated with this function are located in the SPI registers. Reserved MONITOR_STSRO. This bit will be set if the Trap/SMI logic has caused the SMI. This will occur when the processor or a bus master accesses an assigned register (or a sequence of accesses). See Section 10.1.26 through Section 10.1.42 for details on the specific cause of the SMI. PCI_EXP_SMI_STSRO. PCI Express* SMI event occurred. This could be due to a PCI Express PME event or Hot-Plug event. Reserved INTEL_USB2_STSRO. This non-sticky read-only bit is a logical OR of each of the SMI status bits in the Intel-Specific USB2 SMI Status Register ANDed with the corresponding enable bits. Additionally, the Port Disable Write Enable SMI is reported in this bit; the specific status bit for this event is contained in the USB Per-Port Registers Write Control Register in this I/O space. This bit will not be active if the enable bits are not set. Writes to this bit will have no effect. All integrated USB2 Host Controllers are represented with this bit. LEGACY_USB2_STSRO. This non-sticky read-only bit is a logical OR of each of the SMI status bits in the USB2 Legacy Support Register ANDed with the corresponding enable bits. This bit will not be active if the enable bits are not set. Writes to this bit will have no effect. All integrated USB2 Host Controllers are represented with this bit. Description
20 19
18
17
Datasheet
545
Bit
Description SMBus SMI Status (SMBUS_SMI_STS)R/WC. Software clears this bit by writing a 1 to it. 0 = This bit is set from the 64 kHz clock domain used by the SMBus. Software must wait at least 15.63 s after the initial assertion of this bit before clearing it. 1 = Indicates that the SMI# was caused by: 1. The SMBus Slave receiving a message that an SMI# should be caused, or 2. The SMBALERT# signal goes active and the SMB_SMI_EN bit is set and the SMBALERT_DIS bit is cleared, or 3. The SMBus Slave receiving a Host Notify message and the HOST_NOTIFY_INTREN and the SMB_SMI_EN bits are set, or 4. The PCH detecting the SMLINK_SLAVE_SMI command while in the S0 state. SERIRQ_SMI_STSRO. 0 = SMI# was not caused by the SERIRQ decoder. 1 = Indicates that the SMI# was caused by the SERIRQ decoder. NOTE: This is not a sticky bit PERIODIC_STSR/WC. Software clears this bit by writing a 1 to it. 0 = Software clears this bit by writing a 1 to it. 1 = This bit is set at the rate determined by the PER_SMI_SEL bits. If the PERIODIC_EN bit (PMBASE + 30h, bit 14) is also set, the PCH generates an SMI#. TCO_STSR/WC. Software clears this bit by writing a 1 to it. 0 = SMI# not caused by TCO logic. 1 = Indicates the SMI# was caused by the TCO logic. Note that this is not a wake event. Device Monitor Status (DEVMON_STS)RO. 0 = SMI# not caused by Device Monitor. 1 = Set if bit 0 of the DEVACT_STS register (PMBASE + 44h) is set. The bit is not sticky, so writes to this bit will have no effect. Microcontroller SMI# Status (MCSMI_STS)R/WC. Software clears this bit by writing a 1 to it. 0 = Indicates that there has been no access to the power management microcontroller range (62h or 66h). 1 = Set if there has been an access to the power management microcontroller range (62h or 66h) and the Microcontroller Decode Enable #1 bit in the LPC Bridge I/O Enables configuration register is 1 (D31:F0:Offset 82h:bit 11). Note that this implementation assumes that the Microcontroller is on LPC. If this bit is set, and the MCSMI_EN bit is also set, the PCH will generate an SMI#. GPE0_STSRO. This bit is a logical OR of the bits in the ALT_GP_SMI_STS register that are also set up to cause an SMI# (as indicated by the GPI_ROUT registers) and have the corresponding bit set in the ALT_GP_SMI_EN register. Bits that are not routed to cause an SMI# will have no effect on this bit. 0 = SMI# was not generated by a GPI assertion. 1 = SMI# was generated by a GPI assertion. GPE0_STSRO. This bit is a logical OR of the bits 47:32, 14:10, 8, 6:2, and 0 in the GPE0_STS register (PMBASE + 28h) that also have the corresponding bit set in the GPE0_EN register (PMBASE + 2Ch). 0 = SMI# was not generated by a GPE0 event. 1 = SMI# was generated by a GPE0 event.
16
15
14
13
12
11
10
8 7
PM1_STS_REGRO. This is an ORs of the bits in the ACPI PM1 Status Register (offset PMBASE+00h) that can cause an SMI#. 0 = SMI# was not generated by a PM1_STS event. 1 = SMI# was generated by a PM1_STS event. Reserved
546
Datasheet
Bit 6
Description SWSMI_TMR_STSR/WC. Software clears this bit by writing a 1 to it. 0 = Software SMI# Timer has Not expired. 1 = Set by the hardware when the Software SMI# Timer expires. APM_STSR/WC. Software clears this bit by writing a 1 to it. 0 = No SMI# generated by write access to APM Control register with APMCH_EN bit set. 1 = SMI# was generated by a write access to the APM Control register with the APMC_EN bit set. SLP_SMI_STSR/WC. Software clears this bit by writing a 1 to the bit location. 0 = No SMI# caused by write of 1 to SLP_EN bit when SLP_SMI_EN bit is also set. 1 = Indicates an SMI# was caused by a write of 1 to SLP_EN bit when SLP_SMI_EN bit is also set. LEGACY_USB_STSRO. This bit is a logical OR of each of the SMI status bits in the USB Legacy Keyboard/Mouse Control Registers ANDed with the corresponding enable bits. This bit will not be active if the enable bits are not set. 0 = SMI# was not generated by USB Legacy event. 1 = SMI# was generated by USB Legacy event. BIOS_STSR/WC. 0 = No SMI# generated due to ACPI software requesting attention. 1 = This bit gets set by hardware when a 1 is written by software to the GBL_RLS bit (D31:F0:PMBase + 04h:bit 2). When both the BIOS_EN bit (D31:F0:PMBase + 30h:bit 2) and the BIOS_STS bit are set, an SMI# will be generated. The BIOS_STS bit is cleared when software writes a 1 to its bit position. Reserved
1:0
13.8.3.10
Description Alternate GPI SMI EnableR/W. These bits are used to enable the corresponding GPIO to cause an SMI#. For these bits to have any effect, the following must be true. The corresponding bit in the ALT_GP_SMI_EN register is set.
15:0
The corresponding GPI must be routed in the GPI_ROUT register to cause an SMI. The corresponding GPIO must be implemented. NOTE: Mapping is as follows: bit 15 corresponds to GPIO15... bit 0 corresponds to GPIO0.
Datasheet
547
13.8.3.11
Description Alternate GPI SMI StatusR/WC. These bits report the status of the corresponding GPIOs. 0 = Inactive. Software clears this bit by writing a 1 to it. 1 = Active These bits are sticky. If the following conditions are true, then an SMI# will be generated and the GPE0_STS bit set: The corresponding bit in the ALT_GPI_SMI_EN register (PMBASE + 38h) is set The corresponding GPIO must be routed in the GPI_ROUT register to cause an SMI. The corresponding GPIO must be implemented. All bits are in the resume well. Default for these bits is dependent on the state of the GPIO pins.
15:0
13.8.3.12
Description
548
Datasheet
13.8.3.13
Description
Datasheet
549
13.8.3.14
Each bit indicates if an access has occurred to the corresponding devices trap range, or for bits 6:9 if the corresponding PCI interrupt is active. This register is used in conjunction with the Periodic SMI# timer to detect any system activity for legacy power management. The periodic SMI# timer indicates if it is the right time to read the DEVACT_STS register (PMBASE + 44h). Note: Software clears bits that are set in this register by writing a 1 to the bit position.
Bit 15:13 12 11:10 9 Reserved KBC_ACT_STSR/WC. KBC (60/64h). 0 = Indicates that there has been no access to this device I/O range. 1 = This device I/O range has been accessed. Clear this bit by writing a 1 to the bit location. Reserved PIRQDH_ACT_STSR/WC. PIRQ[D or H]. 0 = The corresponding PCI interrupts have not been active. 1 = At least one of the corresponding PCI interrupts has been active. Clear this bit by writing a 1 to the bit location. PIRQCG_ACT_STSR/WC. PIRQ[C or G]. 8 0 = The corresponding PCI interrupts have not been active. 1 = At least one of the corresponding PCI interrupts has been active. Clear this bit by writing a 1 to the bit location. PIRQBF_ACT_STSR/WC. PIRQ[B or F]. 7 0 = The corresponding PCI interrupts have not been active. 1 = At least one of the corresponding PCI interrupts has been active. Clear this bit by writing a 1 to the bit location. PIRQAE_ACT_STSR/WC. PIRQ[A or E]. 6 5:0 0 = The corresponding PCI interrupts have not been active. 1 = At least one of the corresponding PCI interrupts has been active. Clear this bit by writing a 1 to the bit location. Reserved Description
13.8.3.15
Description
550
Datasheet
13.9
13.9.1
Datasheet
551
13.9.2
TCO Data In ValueR/W. This data register field is used for passing commands from the OS to the SMI handler. Writes to this register will cause an SMI and set the SW_TCO_SMI bit in the TCO1_STS register (D31:F0:04h).
13.9.3
7:0
TCO Data Out ValueR/W. This data register field is used for passing commands from the SMI handler to the OS. Writes to this register will set the TCO_INT_STS bit in the TCO_STS1 register. It will also cause an interrupt, as selected by the TCO_INT_SEL bits.
13.9.4
Description TCO_SLVSEL (TCO Slave Select)RO. This register bit is Read Only by Host and indicates the value of TCO Slave Select Soft Strap. See the PCH Soft Straps section of the SPI Chapter for details. DMISERR_STSR/WC. 0 = Software clears this bit by writing a 1 to it. 1 = PCH received a DMI special cycle message using DMI indicating that it wants to cause an SERR#. The software must read the Processor to determine the reason for the SERR#. Reserved DMISMI_STSR/WC. 0 = Software clears this bit by writing a 1 to it. 1 = PCH received a DMI special cycle message using DMI indicating that it wants to cause an SMI. The software must read the Processor to determine the reason for the SMI. DMISCI_STSR/WC. 0 = Software clears this bit by writing a 1 to it. 1 = PCH received a DMI special cycle message using DMI indicating that it wants to cause an SCI. The software must read the Processor to determine the reason for the SCI.
12
11
10
552
Datasheet
Bit BIOSWR_STSR/WC.
Description 0 = Software clears this bit by writing a 1 to it. 1 = PCH sets this bit and generates and SMI# to indicate an invalid attempt to write to the BIOS. This occurs when either: a) The BIOSWP bit is changed from 0 to 1 and the BLD bit is also set, or b) any write is attempted to the BIOS and the BIOSWP bit is also set. NOTE: On write cycles attempted to the 4 MB lower alias to the BIOS space, the BIOSWR_STS will not be set. NEWCENTURY_STSR/WC. This bit is in the RTC well. 0 = Cleared by writing a 1 to the bit position or by RTCRST# going active. 1 = This bit is set when the Year byte (RTC I/O space, index offset 09h) rolls over from 99 to 00. Setting this bit will cause an SMI# (but not a wake event). NOTE: The NEWCENTURY_STS bit is not valid when the RTC battery is first installed (or when RTC power has not been maintained). Software can determine if RTC power has not been maintained by checking the RTC_PWR_STS bit (D31:F0:A4h, bit 2), or by other means (such as a checksum on RTC RAM). If RTC power is determined to have not been maintained, BIOS should set the time to a valid value and then clear the NEWCENTURY_STS bit. The NEWCENTURY_STS bit may take up to 3 RTC clocks for the bit to be cleared after a 1 is written to the bit to clear it. After writing a 1 to this bit, software should not exit the SMI handler until verifying that the bit has actually been cleared. This will ensure that the SMI is not re-entered.
6:4 3
Reserved TIMEOUTR/WC. 0 = Software clears this bit by writing a 1 to it. 1 = Set by PCH to indicate that the SMI was caused by the TCO timer reaching 0. TCO_INT_STSR/WC. 0 = Software clears this bit by writing a 1 to it. 1 = SMI handler caused the interrupt by writing to the TCO_DAT_OUT register (TCOBASE + 03h). SW_TCO_SMIR/WC. 0 = Software clears this bit by writing a 1 to it. 1 = Software caused an SMI# by writing to the TCO_DAT_IN register (TCOBASE + 02h). NMI2SMI_STSRO. 0 = Cleared by clearing the associated NMI status bit. 1 = Set by the PCH when an SMI# occurs because an event occurred that would otherwise have caused an NMI (because NMI2SMI_EN is set).
Datasheet
553
13.9.5
Description SMLink Slave SMI Status (SMLINK_SLV_SMI_STS)R/WC. Allow the software to go directly into a pre-determined sleep state. This avoids race conditions. Software clears this bit by writing a 1 to it.
0 = The bit is reset by RSMRST#, but not due to the PCI Reset associated with exit from S3S5 states. 1 = PCH sets this bit to 1 when it receives the SMI message on the SMLink Slave Interface. Reserved BOOT_STSR/WC. 0 = Cleared by PCH based on RSMRST# or by software writing a 1 to this bit. Note that software should first clear the SECOND_TO_STS bit before writing a 1 to clear the BOOT_STS bit. 1 = Set to 1 when the SECOND_TO_STS bit goes from 0 to 1 and the processor has not fetched the first instruction. If rebooting due to a second TCO timer timeout, and if the BOOT_STS bit is set, the PCH will reboot using the safe multiplier (1111). This allows the system to recover from a processor frequency multiplier that is too high, and allows the BIOS to check the BOOT_STS bit at boot. If the bit is set and the frequency multiplier is 1111, then the BIOS knows that the processor has been programmed to an invalid multiplier. SECOND_TO_STSR/WC. 0 = Software clears this bit by writing a 1 to it, or by a RSMRST#. 1 = PCH sets this bit to 1 to indicate that the TIMEOUT bit had been (or is currently) set and a second timeout occurred before the TCO_RLD register was written. If this bit is set and the NO_REBOOT config bit is 0, then the PCH will reboot the system after the second timeout. The reboot is done by asserting PLTRST#. Intruder Detect (INTRD_DET)R/WC. 0 = Software clears this bit by writing a 1 to it, or by RTCRST# assertion. 1 = Set by PCH to indicate that an intrusion was detected. This bit is set even if the system is in G3 state. NOTES: 1. This bit has a recovery time. After writing a 1 to this bit position (to clear it), the bit may be read back as a 1 for up 65 microseconds before it is read as a 0. Software must be aware of this recovery time when reading this bit after clearing it. 2. If the INTRUDER# signal is active when the software attempts to clear the INTRD_DET bit, the bit will remain as a 1, and the SMI# will be generated again immediately. The SMI handler can clear the INTRD_SEL bits (TCOBASE + 0Ah, bits 2:1), to avoid further SMIs. However, if the INTRUDER# signals goes inactive and then active again, there will not be further SMIs (because the INTRD_SEL bits would select that no SMI# be generated). 3. If the INTRUDER# signal goes inactive some point after the INTRD_DET bit is written as a 1, then the INTRD_DET signal will go to a 0 when INTRUDER# input signal goes inactive. Note that this is slightly different than a classic sticky bit, since most sticky bits would remain active indefinitely when the signal goes active and would immediately go inactive when a 1 is written to the bit
554
Datasheet
13.9.6
10
NMI_NOWR/WC. 8 0 = Software clears this bit by writing a 1 to it. The NMI handler is expected to clear this bit. Another NMI will not be generated until the bit is cleared. 1 = Writing a 1 to this bit causes an NMI. This allows the BIOS or SMI handler to force an entry to the NMI handler. Reserved
7:0
Datasheet
555
13.9.7
13.9.8
TCOBASE +0Ch (Message 1)Attribute: TCOBASE +0Dh (Message 2) 00h Size: No Power Well:
Description
TCO_MESSAGE[n]R/W. BIOS can write into these registers to indicate its boot progress. The external microcontroller can read these registers to monitor the boot progress.
556
Datasheet
13.9.9
Attribute: Size:
R/W 8 bits
Description The BIOS or system management software can write into this register to indicate more details on the boot progress. The register will reset to 00h based on a RSMRST# (but not PLTRST#). The external microcontroller can read this register to monitor boot progress.
7:0
13.9.10
Attribute: Size:
R/W 8 bits
Description
13.9.11
9:0
Datasheet
557
13.10
30h33h
GPIO_USE_SEL2
R/W
GP_IO_SEL2 GP_LVL2
R/W R/W
40h43h
GPIO_USE_SEL3
R/W
GPIO Input/Output Select 3 GPIO Level for Input or Output 3 Reserved GPIO Reset Select 1 GPIO Reset Select 2 GPIO Reset Select 3 Reserved
558
Datasheet
13.10.1
Bit
Description GPIO_USE_SEL[31:0]R/W. Each bit in this register enables the corresponding GPIO (if it exists) to be used as a GPIO, rather than for the native function. 0 = Signal used as native function. 1 = Signal used as a GPIO. NOTES: 1. The following bits are always 1 because they are always unMultiplexed: 0, 8, 15, 24, 27, and 28. 2. If GPIO[n] does not exist, then, the n-bit in this register will always read as 0 and writes will have no effect. The following bits are always 0 in mobile: 15 and 25. 3. After a full reset (RSMRST#) all multiplexed signals in the resume and core wells are configured as their default function. After only a PLTRST#, the GPIOs in the core well are configured as their default function. 4. When configured to GPIO mode, the muxing logic will present the inactive state to native logic that uses the pin as an input. 5. All GPIOs are reset to the default state by CF9h reset except GPIO24. 6. Bit 26 may be overridden by bit 8 in the GEN_PMCON_3 Register. 7. Bit 29 must only be used to configure SLP_LAN# behavior in Sx/Moff when ME FW is not configuring the pin as SLP_LAN#. GPIO29 can not be used for any other usage.
31:0
13.10.2
Bit GP_IO_SEL[31:0]R/W.
Description When configured in native mode (GPIO_USE_SEL[n] is 0), writes to these bits have no effect. The value reported in this register is undefined when programmed as native mode.
31:0
0 = Output. The corresponding GPIO signal is an output. 1 = Input. The corresponding GPIO signal is an input. NOTE: GPIO29 can not be configured as an input, must be used as an output in Sx/ Moff to configure SLP_LAN#.
Datasheet
559
13.10.3
Bit
Description GP_LVL[31:0]R/W. These registers are implemented as dual read/write with dedicated storage each. Write value will be stored in the write register, while read is coming from the read register which will always reflect the value of the pin.
31:0
If GPIO[n] is programmed to be an output (using the corresponding bit in the GP_IO_SEL register), then the corresponding GP_LVL[n] write register value will drive a high or low value on the output pin. 1 = high, 0 = low. When configured in native mode (GPIO_USE_SEL[n] is 0), writes to these bits are stored but have no effect to the pin value. The value reported in this register is undefined when programmed as native mode. NOTE: Bit 29 setting will be ignored if ME FW is configuring SLP_LAN# behavior.
13.10.4
Bit
Description GP_BLINK[31:0]R/W. The setting of this bit has no effect if the corresponding GPIO signal is programmed as an input. 0 = The corresponding GPIO will function normally. 1 = If the corresponding GPIO is programmed as an output, the output signal will blink at a rate of approximately once per second. The high and low times have approximately 0.5 seconds each. The GP_LVL bit is not altered when this bit is set. The value of the corresponding GP_LVL bit remains unchanged during the blink process, and does not effect the blink in any way. The GP_LVL bit is not altered when programmed to blink. It will remain at its previous value. These bits correspond to GPIO in the Resume well. These bits revert to the default value based on RSMRST# or a write to the CF9h register (but not just on PLTRST#).
31:0
NOTE: GPIO18 will blink by default immediately after reset. This signal could be connected to an LED to indicate a failed boot (by programming BIOS to clear GP_BLINK18 after successful POST).
560
Datasheet
13.10.5
Bit
Description GP_SER_BLINK[31:0]R/W. The setting of this bit has no effect if the corresponding GPIO is programmed as an input or if the corresponding GPIO has the GPO_BLINK bit set. When set to a 0, the corresponding GPIO will function normally. When using serial blink, this bit should be set to a 1 while the corresponding GP_IO_SEL bit is set to 1. Setting the GP_IO_SEL bit to 0 after the GP_SER_BLINK bit ensures PCH will not drive a 1 on the pin as an output. When this corresponding bit is set to a 1 and the pin is configured to output mode, the serial blink capability is enabled. The PCH will serialize messages through an open-drain buffer configuration. The value of the corresponding GP_LVL bit remains unchanged and does not impact the serial blink capability in any way. Writes to this register have no effect when the corresponding pin is configured in native mode and the read value returned is undefined.
31:0
Datasheet
561
13.10.6
21:16
13.10.7
GP_SB_DATA[31:0]R/W. This register contains the data serialized out. The number of bits shifted out are selected through the DLS field in the GP_SB_CMDSTS register. This register should not be modified by software when the Busy bit is set.
562
Datasheet
13.10.8
Bit
Description GPI_NMI_EN[15:0]. GPI NMI Enable: This bit only has effect if the corresponding GPIO is used as an input and its GPI_ROUT register is being programmed to NMI functionality. When set to 1, it used to allow active-low and active-high inputs (depends on inversion bit) to cause NMI.
15:0
13.10.9
Bit
Description GPI_NMI_STS[15:0]. GPI NMI Status: GPI_NMI_STS[15:0]. GPI NMI Status: This bit is set if the corresponding GPIO is used as an input, and its GPI_ROUT register is being programmed to NMI functionality and also GPI_NMI_EN bit is set when it detects either: 1) active-high edge when its corresponding GPI_INV is configured with value 0. 2) active-low edge when its corresponding GPI_INV is configured with value 1. NOTE: Writing value of 1 will clear the bit, while writing value of 0 have no effect.
15:0
15:0
Datasheet
563
Bit
Description GPIO_USE_SEL2[63:32]R/W. Each bit in this register enables the corresponding GPIO (if it exists) to be used as a GPIO, rather than for the native function. 0 = Signal used as native function. 1 = Signal used as a GPIO. NOTES: 1. The following bit are always 1 because it is always unMultiplexed: 3, 25. The following bits are unMultiplexed in desktop and are also 1: 0. 2. If GPIO[n] does not exist, then, the (n-32) bit in this register will always read as 0 and writes will have no effect. The following bits are always 0: 29, 30 and 31. The following bit is also not used in mobile and is always 0: 0. 3. After a full reset RSMRST# all multiplexed signals in the resume and core wells are configured as their default function. After only a PLTRST#, the GPIOs in the core well are configured as their default function. 4. When configured to GPIO mode, the muxing logic will present the inactive state to native logic that uses the pin as an input. 5. Bit 26 is ignored, functionality is configured by bits 9:8 of FLMAP0 register. This register corresponds to GPIO[63:32]. Bit 0 corresponds to GPIO32 and bit 28 corresponds to GPIO60.
31:0
Description 0 = GPIO signal is programmed as an output. 1 = Corresponding GPIO signal (if enabled in the GPIO_USE_SEL2 register) is programmed as an input. This register corresponds to GPIO[63:32]. Bit 0 corresponds to GPIO32.
564
Datasheet
Bit GP_LVL[63:32]R/W.
Description These registers are implemented as dual read/write with dedicated storage each. Write value will be stored in the write register, while read is coming from the read register which will always reflect the value of the pin. If GPIO[n] is programmed to be an output (using the corresponding bit in the GP_IO_SEL register), then the corresponding GP_LVL[n] write register value will drive a high or low value on the output pin. 1 = high, 0 = low. When configured in native mode (GPIO_USE_SEL[n] is 0), writes to these bits are stored but have no effect to the pin value. The value reported in this register is undefined when programmed as native mode. NOTE: This register corresponds to GPIO[63:32]. Bit 0 corresponds to GPIO32.
31:0
Datasheet
565
Description GPIO_USE_SEL3[75:72]R/W. Each bit in this register enables the corresponding GPIO (if it exists) to be used as a GPIO, rather than for the native function. 0 = Signal used as native function. 1 = Signal used as a GPIO. NOTES: 1. The following bit is always 1 because it is always unMultiplexed: 8 2. If GPIO[n] does not exist, then, the (n-32) bit in this register will always read as 0 and writes will have no effect. 3. After a full reset RSMRST# all multiplexed signals in the resume and core wells are configured as their default function. After only a PLTRST#, the GPIOs in the core well are configured as their default function. 4. When configured to GPIO mode, the muxing logic will present the inactive state to native logic that uses the pin as an input. This register corresponds to GPIO[95:64]. Bit 0 corresponds to GPIO64 and bit 32 corresponds to GPIO95.
11:8
7:4
Always 0. No corresponding GPIO. GPIO_USE_SEL3[67:64]R/W. Each bit in this register enables the corresponding GPIO (if it exists) to be used as a GPIO, rather than for the native function. 0 = Signal used as native function. 1 = Signal used as a GPIO. NOTES: 1. If GPIO[n] does not exist, then, the (n-32) bit in this register will always read as 0 and writes will have no effect. 2. After a full reset RSMRST# all multiplexed signals in the resume and core wells are configured as their default function. After only a PLTRST#, the GPIOs in the core well are configured as their default function. 3. When configured to GPIO mode, the muxing logic will present the inactive state to native logic that uses the pin as an input. This register corresponds to GPIO[95:64]. Bit 0 corresponds to GPIO64 and bit 32 corresponds to GPIO95.
3:0
566
Datasheet
Description
0 = GPIO signal is programmed as an output. 1 = Corresponding GPIO signal (if enabled in the GPIO_USE_SEL3 register) is programmed as an input. This register corresponds to GPIO[95:64]. Bit 0 corresponds to GPIO64. Always 0. No corresponding GPIO. GPIO_IO_SEL3[67:64]R/W. 0 = GPIO signal is programmed as an output. 1 = Corresponding GPIO signal (if enabled in the GPIO_USE_SEL3 register) is programmed as an input. This register corresponds to GPIO[95:64]. Bit 0 corresponds to GPIO64.
7:4
3:0
Datasheet
567
Description
11:8
These registers are implemented as dual read/write with dedicated storage each. Write value will be stored in the write register, while read is coming from the read register which will always reflect the value of the pin. If GPIO[n] is programmed to be an output (using the corresponding bit in the GP_IO_SEL register), then the corresponding GP_LVL[n] write register value will drive a high or low value on the output pin. 1 = high, 0 = low. When configured in native mode (GPIO_USE_SEL[n] is 0), writes to these bits are stored but have no effect to the pin value. The value reported in this register is undefined when programmed as native mode. This register corresponds to GPIO[95:64]. Bit 0 corresponds to GPIO64.
7:4
Always 0. No corresponding GPIO. GP_LVL[67:64]R/W. These registers are implemented as dual read/write with dedicated storage each. Write value will be stored in the write register, while read is coming from the read register which will always reflect the value of the pin. If GPIO[n] is programmed to be an output (using the corresponding bit in the GP_IO_SEL register), then the corresponding GP_LVL[n] write register value will drive a high or low value on the output pin. 1 = high, 0 = low. When configured in native mode (GPIO_USE_SEL[n] is 0), writes to these bits are stored but have no effect to the pin value. The value reported in this register is undefined when programmed as native mode. This register corresponds to GPIO[95:64]. Bit 0 corresponds to GPIO64.
3:0
568
Datasheet
Bit GP_RST_SEL[31:24]R/W.
Description 0 = Corresponding GPIO registers will be reset by host partition reset, global resets, and straight-to-S5 events such as THRMTRIP# or Power Button Override. 1 = Corresponding GPIO registers will be reset by RSMRST# assertion only. NOTE: GPIO[24] register bits are not cleared by CF9h reset by default. NOTE: For a list of causes of host partition and global resets, see Table 5-35.
31:24
23:16
Reserved GP_RST_SEL[15:8]R/W. 0 = Corresponding GPIO registers will be reset by host partition reset, global resets, and straight-to-S5 events such as THRMTRIP# or Power Button Override. 1 = Corresponding GPIO registers will be reset by RSMRST# assertion only. NOTE: For a list of causes of host partition and global resets, see Table 5-35.
15:8
7:0
Reserved
Description 0 = Corresponding GPIO registers will be reset by host partition reset, global resets, and straight-to-S5 events such as THRMTRIP# or Power Button Override. 1 = Corresponding GPIO registers will be reset by RSMRST# assertion only. NOTE: For a list of causes of host partition and global resets, see Table 5-35.
23:16
Reserved GP_RST_SEL[47:40]R/W. 0 = Corresponding GPIO registers will be reset by host partition reset, global resets, and straight-to-S5 events such as THRMTRIP# or Power Button Override. 1 = Corresponding GPIO registers will be reset by RSMRST# assertion only. NOTE: For a list of causes of host partition and global resets, see Table 5-35.
15:8
7:0
Reserved
Datasheet
569
Description
0 = Corresponding GPIO registers will be reset by host partition reset, global resets, and straight-to-S5 events such as THRMTRIP# or Power Button Override. 1 = Corresponding GPIO registers will be reset by RSMRST# assertion only. NOTE: For a list of causes of host partition and global resets, see Table 5-35.
7:0
Reserved
570
Datasheet
14
14.1
Note:
Table 14-1. SATA Controller PCI Register Address Map (SATAD31:F2) (Sheet 1 of 2)
Offset 00h01h 02h03h 04h05h 06h07h 08h Mnemonic VID DID PCICMD PCISTS RID Register Name Vendor Identification Device Identification PCI Command PCI Status Revision Identification Default 8086h See register description 0000h 02B0h See register description See register description See register description 01h 00h 00h 00000001h 00000001h 00000001h 00000001h 00000001h See register description 0000h 0000h 80h 00h See register description 0000h Type RO RO R/W, RO R/WC, RO RO See register description See register description RO RO RO R/W, RO R/W, RO R/W, RO R/W, RO R/W, RO See register description R/WO R/WO RO R/W RO R/W
09h
PI
Programming Interface
0Ah 0Bh 0Dh 0Eh 10h13h 14h17h 18h1Bh 1Ch1Fh 20h23h 24h27h 2Ch2Dh 2Eh2Fh 34h 3Ch 3Dh 40h41h
SCC BCC PMLT HTYPE PCMD_BAR PCNL_BAR SCMD_BAR SCNL_BAR BAR ABAR / SIDPBA SVID SID CAP INT_LN INT_PN IDE_TIM
Sub Class Code Base Class Code Primary Master Latency Timer Header Type Primary Command Block Base Address Primary Control Block Base Address Secondary Command Block Base Address Secondary Control Block Base Address Legacy Bus Master Base Address AHCI Base Address / SATA Index Data Pair Base Address Subsystem Vendor Identification Subsystem Identification Capabilities Pointer Interrupt Line Interrupt Pin Primary IDE Timing Register
Datasheet
571
Table 14-1. SATA Controller PCI Register Address Map (SATAD31:F2) (Sheet 2 of 2)
Offset 42h43h 44h 48h 4Ah4Bh 54h57h 70h71h 72h73h 74h75h 80h81h 82h83h 84h87h 88h89h 90h 92h93h 94h97h 9Ch9Fh A0h A4h A8hABh AChAFh B0hB1h B2hB3h B4hB5h C0h C4h D0hD3h E0hE3h E4hE7h E8hEBh Mnemonic IDE_TIM SIDETIM SDMA_CNT SDMA_TIM IDE_CONFIG PID PC PMCS MSICI MSIMC MSIMA MSIMD MAP PCS SCGC SCLKGC SIRI STRD SATACR0 SATACR1 FLRCID FLRCLV FLRCTRL ATC ATS SP BFCS BFTD1 BFTD2 Register Name Secondary IDE Timing Register Slave IDE Timing Synchronous DMA Control Synchronous DMA Timing IDE I/O Configuration PCI Power Management Capability ID PCI Power Management Capabilities PCI Power Management Control and Status Message Signaled Interrupt Capability ID Message Signaled Interrupt Message Control Message Signaled Interrupt Message Address Message Signaled Interrupt Message Data Address Map Port Control and Status SATA Clock Gating Control SATA Clock General Configuration SATA Indexed Registers Index SATA Indexed Register Data SATA Capability Register 0 SATA Capability Register 1 FLR Capability ID FLR Capability Length and Version FLR Control APM Trapping Control ATM Trapping Status Scratch Pad BIST FIS Control/Status BIST FIS Transmit Data, DW1 BIST FIS Transmit Data, DW2 Default 0000h 00h 00h 0000h 00000000h See register description See register description See register description 7005h 0000h 00000000h 0000h 0000h 0000h 00000000h 00000000h 00h XXXXXXXXh 0010B012h 00000048h 0009h See register description 0000h 00h 00h 00000000h 00000000h 00000000h 00000000h Type R/W R/W R/W R/W R/W RO RO R/W, RO, R/WC RO RO, R/W RO, R/W R/W R/W R/W, RO R/W R/W, R/WO R/W R/W RO, R/WO RO RO R/WO, RO RO, R/W R/W R/WC R/W R/W, R/WC R/W R/W
NOTE: The PCH SATA controller is not arbitrated as a PCI device, therefore it does not need a master latency timer.
572
Datasheet
14.1.1
RO 16 bit Core
Vendor IDRO. This is a 16-bit value assigned to Intel. Intel VID = 8086h
14.1.2
RO 16 bit Core
Device IDRO. This is a 16-bit value assigned to the PCH SATA controller. NOTE: The value of this field will change dependent upon the value of the MAP Register. See Section 14.1.34
14.1.3
Attribute: Size:
Description
9 8 7
Datasheet
573
14.1.4
Note:
For the writable bits, software must write a 1 to clear bits that are set. Writing a 0 to the bit has no effect.
Bit 15 14 13 12 11 10:9 Description Detected Parity Error (DPE)R/WC. 0 = No parity error detected by SATA controller. 1 = SATA controller detects a parity error on its interface. Signaled System Error (SSE)RO. Reserved as 0. Received Master Abort (RMA)R/WC. 0 = Master abort Not generated. 1 = SATA controller, as a master, generated a master abort. Reserved as 0RO. Signaled Target Abort (STA)RO. Reserved as 0. DEVSEL# Timing Status (DEV_STS)RO. 01 = Hardwired; Controls the device select time for the SATA controllers PCI interface. Data Parity Error Detected (DPED)R/WC. For PCH, this bit can only be set on read completions received from the bus when there is a parity error. 1 = SATA controller, as a master, either detects a parity error or sees the parity error line asserted, and the parity error response bit (bit 6 of the command register) is set. Fast Back to Back Capable (FB2BC)RO. Reserved as 1. User Definable Features (UDF)RO. Reserved as 0. 66MHz Capable (66MHZ_CAP)RO. Reserved as 1. Capabilities List (CAP_LIST)RO. This bit indicates the presence of a capabilities list. The minimum requirement for the capabilities list must be PCI power management for the SATA controller. Interrupt Status (INTS)RO. Reflects the state of INTx# messages, IRQ14 or IRQ15. 3 0 = Interrupt is cleared (independent of the state of Interrupt Disable bit in the command register [offset 04h]). 1 = Interrupt is to be asserted Reserved
7 6 5 4
2:0
574
Datasheet
14.1.5
Attribute: Size:
Description
RO 8 bits
Revision IDRO. See the Intel 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Revision ID Register
14.1.6
14.1.6.1
Attribute: Size:
Description
R/W, RO 8 bits
This read-only bit is a 1 to indicate that the PCH supports bus master operation Reserved. Will always return 0. Secondary Mode Native Capable (SNC)RO. 0 = Secondary controller only supports legacy mode. 1 = Secondary controller supports both legacy and native modes. When MAP.MV (D31:F2:Offset 90:bits 1:0) is any value other than 00b, this bit reports as a 0. When MAP.MV is 00b, this bit reports as a 1. Secondary Mode Native Enable (SNE)R/W. Determines the mode that the secondary channel is operating in. 0 = Secondary controller operating in legacy (compatibility) mode 1 = Secondary controller operating in native PCI mode.
When MAP.MV (D31:F2:Offset 90:bits 1:0) is any value other than 00b, this bit is readonly (RO). When MAP.MV is 00b, this bit is read/write (R/W). If this bit is set by software, then the PNE bit (bit 0 of this register) must also be set by software. While in theory these bits can be programmed separately, such a configuration is not supported by hardware. Primary Mode Native Capable (PNC)RO. 0 = Primary controller only supports legacy mode. 1 = Primary controller supports both legacy and native modes. When MAP.MV (D31:F2:Offset 90:bits 1:0) is any value other than 00b, this bit reports as a 0. When MAP.MV is 00b, this bit reports as a 1. Primary Mode Native Enable (PNE)R/W. Determines the mode that the primary channel is operating in.
0 = Primary controller operating in legacy (compatibility) mode. 1 = Primary controller operating in native PCI mode. If this bit is set by software, then the SNE bit (bit 2 of this register) must also be set by software simultaneously.
Datasheet
575
14.1.6.2
Attribute: Size:
Description
RO 8 bits
14.1.6.3
Attribute: Size:
Description
RO 8 bits
14.1.7
Attribute: Size:
Description
RO 8 bits
PCH Mobile Only: MAP.SMS (D31:F2:Offset 90h:bit 7:6) 7:0 00b 01b SCC Register Value 01h (IDE Controller) 06h (AHCI Controller)
Intel Rapid Storage Technology Enabled PCH components Only: MAP.SMS (D31:F2:Offset 90h:bit 7:6) 00b 01b 10b SCC Default Register Value 01h (IDE Controller) 06h (AHCI Controller) 04h (RAID Controller)
576
Datasheet
14.1.8
Attribute: Size:
Description
RO 8 bits
14.1.9
Attribute: Size:
Description
RO 8 bits
Master Latency Timer Count (MLTC)RO. 00h = Hardwired. The SATA controller is implemented internally, and is not arbitrated as a PCI device, so it does not need a Master Latency Timer.
14.1.10
Attribute: Size:
Description
RO 8 bits
14.1.11
R/W, RO 32 bits
NOTE: This 8-byte I/O space is used in native mode for the Primary Controllers Command Block.
Datasheet
577
14.1.12
R/W, RO 32 bits
NOTE: This 4-byte I/O space is used in native mode for the Primary Controllers Command Block.
14.1.13
Attribute: Size:
Description
R/W, RO 32 bits
NOTE: This 4-byte I/O space is used in native mode for the Secondary Controllers Command Block.
14.1.14
Attribute: Size:
Description
R/W, RO 32 bits
NOTE: This 4-byte I/O space is used in native mode for the Secondary Controller Command Block.
578
Datasheet
14.1.15
The Bus Master IDE interface function uses Base Address register 5 to request a 16byte I/O space to provide a software interface to the Bus Master functions. Only 12 bytes are actually used (6 bytes for primary, 6 bytes for secondary). Only bits [15:4] are used to decode the address.
Bit 31:16 15:5 Reserved Base AddressR/W. This field provides the base address of the I/O space (16 consecutive I/O locations). BaseR/W / RO. When SCC is 01h, this bit will be R/W resulting in requesting 16B of I/ O space. When SCC is not 01h, this bit will be Read Only 0, resulting in requesting 32B of I/O space. Reserved Resource Type Indicator (RTE)RO. Hardwired to 1 to indicate a request for I/O space. Description
4 3:1 0
14.1.16
ABAR/SIDPBA1AHCI Base Address Register/Serial ATA Index Data Pair Base Address (SATAD31:F2)
When the programming interface is not IDE (that is, SCC is not 01h), this register is named ABAR. When the programming interface is IDE, this register becomes SIDPBA. Note that hardware does not clear those BA bits when switching from IDE component to non-IDE component or vice versa. BIOS is responsible for clearing those bits to 0 since the number of writable bits changes after component switching (as indicated by a change in SCC). In the case, this register will then have to be re-programmed to a proper value.
14.1.16.1
Datasheet
579
14.1.16.2
Attribute: Size:
Description
R/WO 32 bits
14.1.17
Description Subsystem Vendor ID (SVID)R/WO. Value is written by BIOS. No hardware action taken on this value.
14.1.18
Description Subsystem ID (SID)R/WO. Value is written by BIOS. No hardware action taken on this value.
14.1.19
Attribute: Size:
Description
RO 8 bits
Capabilities Pointer (CAP_PTR)RO. Indicates that the first capability pointer offset is 80h. This value changes to 70h if the Sub Class Code (SCC) (Dev 31:F2:0Ah) is configure as IDE mode (value of 01).
580
Datasheet
14.1.20
3Ch 00h No
Attribute: Size:
R/W 8 bits
Description Interrupt LineR/W. This field is used to communicate to software the interrupt line that the interrupt pin is connected to. Interrupt Line register is not reset by FLR.
14.1.21
Attribute: Size:
RO 8 bits
Description Interrupt PinRO. This reflects the value of D31IP.SIP (Chipset Config Registers:Offset 3100h:bits 11:8).
14.1.22
Note:
Bits 14:12 and 9:0 of this register are R/W to maintain software compatibility. These bits have no effect on hardware.
Bit Description IDE Decode Enable (IDE)R/W. Individually enable/disable the Primary or Secondary decode. 15 0 = Disable. 1 = Enables the PCH to decode the associated Command Block (1F01F7h for primary, 170177h for secondary, or their native mode BAR equivalents) and Control Block (3F6h for primary, 376h for secondary, or their native mode BAR equivalents). This bit effects the IDE decode ranges for both legacy and native-Mode decoding. 14:12 11:10 9:0 IDE_TIM Field 2R/W. This field is R/W to maintain software compatibility. This field has no effect on hardware. Reserved IDE_TIM Field 1R/W. This field is R/W to maintain software compatibility. This field has no effect on hardware.
Datasheet
581
14.1.23
Note:
This register is R/W to maintain software compatibility. These bits have no effect on hardware.
Bit 7:0 Description SIDETIM Field 1R/W. This field is R/W to maintain software compatibility. This field has no effect on hardware.
14.1.24
Note:
This register is R/W to maintain software compatibility. These bits have no effect on hardware.
Bit 7:4 3:0 Reserved SDMA_CNT Field 1R/W. This field is R/W to maintain software compatibility. This field has no effect on hardware. Description
14.1.25
Note:
This register is R/W to maintain software compatibility. These bits have no effect on hardware.
Bit 15:14 13:12 11:10 9:8 7:6 5:4 3:2 1:0 Reserved SDMA_TIM Field 4R/W. This field is R/W to maintain software compatibility. This field has no effect on hardware. Reserved SDMA_TIM Field 3R/W. This field is R/W to maintain software compatibility. This field has no effect on hardware. Reserved SDMA_TIM Field 2R/W. This field is R/W to maintain software compatibility. This field has no effect on hardware. Reserved SDMA_TIM Field 1R/W. This field is R/W to maintain software compatibility. This field has no effect on hardware. Description
582
Datasheet
14.1.26
Note:
This register is R/W to maintain software compatibility. These bits have no effect on hardware.
Bit 31:24 23:12 11:8 7:0 Reserved IDE_CONFIG Field 2R/W. This field is R/W to maintain software compatibility. This field has no effect on hardware. Reserved IDE_CONFIG Field 1R/W. This field is R/W to maintain software compatibility. This field has no effect on hardware. Description
14.1.27
Attribute: Size:
Description
RO 16 bits
Datasheet
583
14.1.28
RO 16 bits
Bits
10 9 8:6 5 4 3 2:0
584
Datasheet
14.1.29
Attribute: Size:
Description PME Status (PMES)R/WC. Bit is set when a PME event is to be requested, and if this bit and PMEE is set, a PME# will be generated from the SATA controller
15
NOTE: Whenever SCC = 01h, hardware will automatically change the attribute of this bit to RO 0. Software is advised to clear PMEE and PMES together prior to changing SCC thru MAP.SMS. This bit is not reset by Function Level Reset. Reserved PME Enable (PMEE)R/W. When set, the SATA controller generates PME# form D3HOT on a wake event.
14:9
NOTE: Whenever SCCSCC = 01h, hardware will automatically change the attribute of this bit to RO 0. Software is advised to clear PMEE and PMES together prior to changing SCC thru MAP.SMS. This bit is not reset by Function Level Reset. Reserved No Soft Reset (NSFRST)RO. These bits are used to indicate whether devices transitioning from D3HOT state to D0 state will perform an internal reset. 0 = Device transitioning from D3HOT state to D0 state perform an internal reset. 1 = Device transitioning from D3HOT state to D0 state do not perform an internal reset.
7:4
Configuration content is preserved. Upon transition from the D3HOT state to D0 state initialized state, no additional operating system intervention is required to preserve configuration context beyond writing to the PowerState bits. Regardless of this bit, the controller transition from D3HOT state to D0 state by a system or bus segment reset will return to the state D0 uninitialized with only PME context preserved if PME is supported and enabled.
Reserved Power State (PS)R/W. These bits are used both to determine the current power state of the SATA controller and to set a new power state.
1:0
00 = D0 state 11 = D3HOT state When in the D3HOT state, the controllers configuration space is available, but the I/O and memory spaces are not. Additionally, interrupts are blocked.
Datasheet
585
14.1.30
Note:
There is no support for MSI when the software is operating in legacy (IDE) mode when AHCI is not enabled. Prior to switching from AHCI to IDE mode, software must make sure that MSI is disabled.
Bits 15:8 7:0 Description Next Pointer (NEXT)RO. Indicates the next item in the list is the PCI power management pointer. Capability ID (CID)RO. Capabilities ID indicates MSI.
14.1.31
Note:
There is no support for MSI when the software is operating in legacy (IDE) mode when AHCI is not enabled. Prior to switching from AHCI to IDE mode, software must make sure that MSI is disabled.
Bits 15:8 7 Reserved 64 Bit Address Capable (C64)RO. Capable of generating a 32-bit message only. Description
586
Datasheet
Bits
Description Multiple Message Enable (MME)R/W. = 000 (and MSIE is set), a single MSI message will be generated for all SATA ports, and bits [15:0] of the message vector will be driven from MD[15:0]. For 6 port components: MME Value Driven on MSI Memory Write Bits[15:3] 000, 001, 010 MD[15:3] Bit[2] MD[2] Port Port Port Port Port Port 0: 1: 2: 3: 4: 5: 0 0 0 0 1 1 Bit[1] MD[1] Port Port Port Port Port Port 0: 1: 2: 3: 4: 5: 0 0 1 1 0 0 Bit[0] MD[0] Port Port Port Port Port Port 0: 1: 2: 3: 4: 5: 0 1 0 1 0 1
100
MD[15:3]
6:4
For 4 port components: MME Value Driven on MSI Memory Write Bits[15:3] 000, 001, 010 MD[15:3] Bit[2] MD[2] Port Port Port Port 0: 1: 4: 5: 0 0 1 1 Bit[1] MD[1] Port Port Port Port 0: 1: 2: 3: 0 0 0 0 Bit[0] MD[0] Port Port Port Port 0: 1: 2: 3: 0 1 0 1
100
MD[15:3]
Values 011b to 111b are reserved. If this field is set to one of these reserved values, the results are undefined. NOTE: The CCC interrupt is generated on unimplemented port (AHCI PI register bit equal to 0). If CCC interrupt is disabled, no MSI shall be generated for the port dedicated to the CCC interrupt. When CCC interrupt occurs, MD[2:0] is dependant on CCC_CTL.INT (in addition to MME). Multiple Message Capable (MMC)RO. Indicates the number of interrupt messages supported by the PCH SATA controller. 000 = 1 MSI Capable (When SCC bit is set to 01h. MSI is not supported in IDE mode) 100 = 8 MSI Capable MSI Enable (MSIE)R/W /RO. If set, MSI is enabled and traditional interrupt pins are not used to generate interrupts. This bit is RW when SC.SCC is not 01h and is read-only 0 when SCC is 01h. Note that CMD.ID bit has no effect on MSI. 0 NOTE: Software must clear this bit to 0 to disable MSI first before changing the number of messages allocated in the MMC field. Software must also make sure this bit is cleared to 0 when operating in legacy mode (when GHC.AE = 0).
3:1
Datasheet
587
14.1.32
Note:
There is no support for MSI when the software is operating in legacy (IDE) mode when AHCI is not enabled. Prior to switching from AHCI to IDE mode, software must make sure that MSI is disabled.
Bits 31:2 1:0 Description Address (ADDR)R/W. Lower 32 bits of the system specified message address, always DWORD aligned. Reserved
14.1.33
Note:
There is no support for MSI when the software is operating in legacy (IDE) mode when AHCI is not enabled. Prior to switching from AHCI to IDE mode, software must make sure that MSI is disabled.
Bits Description Data (DATA)R/W. This 16-bit field is programmed by system software if MSI is enabled. Its content is driven onto the lower word of the data bus of the MSI memory write transaction. Note that when the MME field is set to 001 or 010, bit [0] and bits [1:0] respectively of the MSI memory write transaction will be driven based on the source of the interrupt rather than from MD[2:0]. See the description of the MME field.
15:0
588
Datasheet
14.1.34
7:6
Datasheet
589
14.1.35
By default, the SATA ports are set to the disabled state (bits [5:0] = 0). When enabled by software, the ports can transition between the on, partial, and slumber states and can detect devices. When disabled, the port is in the off state and cannot detect any devices. If an AHCI-aware or RAID enabled operating system is being booted, then system BIOS shall insure that all supported SATA ports are enabled prior to passing control to the OS. Once the AHCI aware OS is booted it becomes the enabling/disabling policy owner for the individual SATA ports. This is accomplished by manipulating a ports PxSCTL and PxCMD fields. Because an AHCI or RAID aware OS will typically not have knowledge of the PxE bits and because the PxE bits act as master on/off switches for the ports, preboot software must insure that these bits are set to 1 prior to booting the OS, regardless as to whether or not a device is currently on the port.
Bits OOB Retry Mode (ORM)RW. 15 0 = The SATA controller will not retry after an OOB failure 1 = The SATA controller will continue to retry after an OOB failure until successful (infinite retry) Reserved Port 5 Present (P5P)RO. The status of this bit may change at any time. This bit is cleared when the port is disabled using P5E. This bit is not cleared upon surprise removal of a device. 0 = No device detected. 1 = The presence of a device on Port 5 has been detected. Port 4 Present (P4P)RO. The status of this bit may change at any time. This bit is cleared when the port is disabled using P4E. This bit is not cleared upon surprise removal of a device. 0 = No device detected. 1 = The presence of a device on Port 4 has been detected. Port 3 Present (P3P)RO. The status of this bit may change at any time. This bit is cleared when the port is disabled using P3E. This bit is not cleared upon surprise 11 (Desktop removal of a device. Only) 0 = No device detected. 1 = The presence of a device on Port 3 has been detected. Port 2 Present (P2P)RO. The status of this bit may change at any time. This bit is cleared when the port is disabled using P2E. This bit is not cleared upon surprise 10 (Desktop removal of a device. Only) 0 = No device detected. 1 = The presence of a device on Port 2 has been detected. 11:10 (Mobile Only) Reserved Port 1 Present (P1P)RO. The status of this bit may change at any time. This bit is cleared when the port is disabled using P1E. This bit is not cleared upon surprise removal of a device. 0 = No device detected. 1 = The presence of a device on Port 1 has been detected. Description
14
13
12
590
Datasheet
Bits
Description Port 0 Present (P0P)RO. The status of this bit may change at any time. This bit is cleared when the port is disabled using P0E. This bit is not cleared upon surprise removal of a device. 0 = No device detected. 1 = The presence of a device on Port 0 has been detected.
7:6
Reserved Port 5 Enabled (P5E)R/W. 0 = Disabled. The port is in the off state and cannot detect any devices. 1 = Enabled. The port can transition between the on, partial, and slumber states and can detect devices. NOTE: This bit takes precedence over P5CMD.SUD (offset ABAR+298h:bit 1) If MAP.SC is 0, if SCC is 01h, this bit will be read only 0 or if MAP.SPD[5] is 1. Port 4 Enabled (P4E)R/W. 0 = Disabled. The port is in the off state and cannot detect any devices. 1 = Enabled. The port can transition between the on, partial, and slumber states and can detect devices. NOTE: This bit takes precedence over P4CMD.SUD (offset ABAR+298h:bit 1) If MAP.SC is 0, if SCC is 01h, this bit will be read only 0 or if MAP.SPD[4] is 1. Port 3 Enabled (P3E)R/W.
0 = Disabled. The port is in the off state and cannot detect any devices. 3 1 = Enabled. The port can transition between the on, partial, and slumber states and (Desktop can detect devices. Only) NOTE: This bit takes precedence over P3CMD.SUD (offset ABAR+298h:bit 1). When MAP.SPD[3] is 1 this is reserved and is read-only 0. Port 2 Enabled (P2E)R/W. 0 = Disabled. The port is in the off state and cannot detect any devices. 2 1 = Enabled. The port can transition between the on, partial, and slumber states and (Desktop can detect devices. Only) NOTE: This bit takes precedence over P2CMD.SUD (offset ABAR+218h:bit 1). When MAP.SPD[2] is 1 this is reserved and is read-only 0. 3:2 (Mobile Only) Reserved Port 1 Enabled (P1E)R/W. 1 0 = Disabled. The port is in the off state and cannot detect any devices. 1 = Enabled. The port can transition between the on, partial, and slumber states and can detect devices. NOTE: This bit takes precedence over P1CMD.SUD (offset ABAR+198h:bit 1). When MAP.SPD[1] is 1 this is reserved and is read-only 0. Port 0 Enabled (P0E)R/W. 0 0 = Disabled. The port is in the off state and cannot detect any devices. 1 = Enabled. The port can transition between the on, partial, and slumber states and can detect devices. NOTE: This bit takes precedence over P0CMD.SUD (offset ABAR+118h:bit 1). When MAP.SPD[0] is 1 this is reserved and is read-only 0.
Datasheet
591
14.1.36
R/W 32 bits
Bit 31:30
592
Datasheet
14.1.37
9Ch9Fh 00000000h No
Attribute: Size:
Description
Reserved
Alternate ID Enable (AIE)R/WO. 0 = When in RAID mode the SATA Controller located at Device 31: Function 2 will report the Device ID 2822h for Desktop or 282Ah for Mobile and the Microsoft Windows Vista* and Windows* 7 in-box version of the Intel Rapid Storage Manager will load on the platform. 1 = When in RAID mode the SATA Controller located at Device 31: Function 2 will report the Device ID 3B25h for Desktop RAID 0/1/5/10, 3B2Ch for Mobile to prevent the Microsoft Windows Vista or Windows 7 in-box version of the Intel Rapid Storage Manager from loading on the platform and will require the user to perform an F6 installation of the appropriate Intel Rapid Storage Manager. NOTE: This field is applicable when the AHCI is configured for RAID mode of operation. It has no impact for AHCI and IDE modes of operation. BIOS is recommended to program this bit prior to programming the MAP.SMS field to reflect RAID. This field is reset by PLTRST#. BIOS is required to reprogram the value of this bit after resuming from S3, S4 and S5.
6:2
Reserved SATA2-port Configuration Indicator (SATA2PIND)RO. 0 = Normal configuration. 1 = One IDE Controller is implemented supporting only two ports for a Primary Master and a Secondary Master. NOTE: When set, BIOS must ensure that bit 2 and bit 3 of the AHCI PI registers are zeros. BIOS must also make sure that Port 2 and Port 3 are disabled (using PCS configuration register) and the port clocks are gated (using SCLKCG configuration register). SATA4-port All Master Configuration Indicator (SATA4PMIND)RO. 0 = Normal configuration. 1 = Two IDE Controllers are implemented, each supporting two ports for a Primary Master and a Secondary Master. NOTE: When set, BIOS must ensure that bit 2 and bit 3 of the AHCI PI registers are zeros. BIOS must also make sure that Port 2 and Port 3 are disabled (using PCS configuration register) and the port clocks are gated (using SCLKCG configuration register).
Datasheet
593
14.1.38
R/W 8 bits
14.1.39
Attribute: Size:
Description
RO 16 bits
Next Capability PointerRO. 00h indicates the final item in the capability list. Capability IDRO. The value of this field depends on the FLRCSSEL bit. 13h = If PFLRCSSEL = 0 09h (Vendor Specific) = If PFLRCSSEL = 1
594
Datasheet
14.1.40
7:0
14.1.41
Attribute: Size:
Description
Datasheet
595
14.1.42
Description
Secondary Slave Trap (SST)R/W. Enables trapping and SMI# assertion on legacy I/O accesses to 170h177h and 376h. The active device on the secondary interface must be device 1 for the trap and/or SMI# to occur. Secondary Master Trap (SPT)R/W. Enables trapping and SMI# assertion on legacy I/O accesses to 170h-177h and 376h. The active device on the secondary interface must be device 0 for the trap and/or SMI# to occur. Primary Slave Trap (PST)R/W. Enables trapping and SMI# assertion on legacy I/O accesses to 1F0h1F7h and 3F6h. The active device on the primary interface must be device 1 for the trap and/or SMI# to occur. Primary Master Trap (PMT)R/W. Enables trapping and SMI# assertion on legacy I/ O accesses to 1F0h1F7h and 3F6h. The active device on the primary interface must be device 0 for the trap and/or SMI# to occur.
14.1.43
Description
Secondary Slave Trap (SST)R/WC. Indicates that a trap occurred to the secondary slave device. Secondary Master Trap (SPT)R/WC. Indicates that a trap occurred to the secondary master device. Primary Slave Trap (PST)R/WC. Indicates that a trap occurred to the primary slave device. Primary Master Trap (PMT)R/WC. Indicates that a trap occurred to the primary master device.
14.1.44
R/W 32 bits
Bit 31:0
596
Datasheet
14.1.45
Attribute: Size:
Description
15
14
Port 3 BIST FIS Initiate (P3BFI)R/W. When a rising edge is detected on this bit field, the PCH initiates a BIST FIS to the device on Port 3, using the parameters specified in this register and the data specified in BFTD1 and BFTD2. The BIST FIS will only be initiated if a device on Port 3 is present and ready (not partial/slumber 13 state). After a BIST FIS is successfully completed, software must disable and re(Desktop enable the port using the PxE bits at offset 92h prior to attempting additional BIST Only) FISs or to return the PCH to a normal operational mode. If the BIST FIS fails to complete, as indicated by the BFF bit in the register, then software can clear then set the P3BFI bit to initiate another BIST FIS. This can be retried until the BIST FIS eventually completes successfully Port 2 BIST FIS Initiate (P2BFI)R/W. When a rising edge is detected on this bit field, the PCH initiates a BIST FIS to the device on Port 2, using the parameters specified in this register and the data specified in BFTD1 and BFTD2. The BIST FIS will only be initiated if a device on Port 2 is present and ready (not partial/slumber 12 state). After a BIST FIS is successfully completed, software must disable and re(Desktop enable the port using the PxE bits at offset 92h prior to attempting additional BIST Only) FISes or to return the PCH to a normal operational mode. If the BIST FIS fails to complete, as indicated by the BFF bit in the register, then software can clear then set the P2BFI bit to initiate another BIST FIS. This can be retried until the BIST FIS eventually completes successfully 13:12 (Mobile Only) Reserved
Datasheet
597
Bits
Description BIST FIS Successful (BFS)R/WC. 0 = Software clears this bit by writing a 1 to it. 1 = This bit is set any time a BIST FIS transmitted by PCH receives an R_OK completion status from the device. NOTE: This bit must be cleared by software prior to initiating a BIST FIS. BIST FIS Failed (BFF)R/WC. 0 = Software clears this bit by writing a 1 to it. 1 = This bit is set any time a BIST FIS transmitted by PCH receives an R_ERR completion status from the device. NOTE: This bit must be cleared by software prior to initiating a BIST FIS. Port 1 BIST FIS Initiate (P1BFI)R/W. When a rising edge is detected on this bit field, the PCH initiates a BIST FIS to the device on Port 1, using the parameters specified in this register and the data specified in BFTD1 and BFTD2. The BIST FIS will only be initiated if a device on Port 1 is present and ready (not partial/slumber state). After a BIST FIS is successfully completed, software must disable and reenable the port using the PxE bits at offset 92h prior to attempting additional BIST FISes or to return the PCH to a normal operational mode. If the BIST FIS fails to complete, as indicated by the BFF bit in the register, then software can clear then set the P1BFI bit to initiate another BIST FIS. This can be retried until the BIST FIS eventually completes successfully. Port 0 BIST FIS Initiate (P0BFI)R/W. When a rising edge is detected on this bit field, the PCH initiates a BIST FIS to the device on Port 0, using the parameters specified in this register and the data specified in BFTD1 and BFTD2. The BIST FIS will only be initiated if a device on Port 0 is present and ready (not partial/slumber state). After a BIST FIS is successfully completed, software must disable and reenable the port using the PxE bits at offset 92h prior to attempting additional BIST FISes or to return the PCH to a normal operational mode. If the BIST FIS fails to complete, as indicated by the BFF bit in the register, then software can clear then set the P0BFI bit to initiate another BIST FIS. This can be retried until the BIST FIS eventually completes successfully. BIST FIS Parameters (BFP)R/W. These 6 bits form the contents of the upper 6 bits of the BIST FIS Pattern Definition in any BIST FIS transmitted by the PCH. This field is not port specificits contents will be used for any BIST FIS initiated on port 0, port 1, port 2 or port 3. The specific bit definitions are:
11
10
7:2
Bit 7: T Far End Transmit mode Bit 6: A Align Bypass mode Bit 5: S Bypass Scrambling Bit 4: L Far End Retimed Loopback Bit 3: F Far End Analog Loopback Bit 2: P Primitive bit for use with Transmit mode
1:0
Reserved
598
Datasheet
14.1.46
Attribute: Size:
Description
R/W 32 bits
31:0
BIST FIS Transmit Data 1R/W. The data programmed into this register will form the contents of the second DWord of any BIST FIS initiated by the PCH. This register is not port specificits contents will be used for BIST FIS initiated on any port. Although the 2nd and 3rd DWs of the BIST FIS are only meaningful when the T bit of the BIST FIS is set to indicate Far-End Transmit mode, this registers contents will be transmitted as the BIST FIS 2nd DW regardless of whether or not the T bit is indicated in the BFCS register (D31:F2:E0h).
14.1.47
Attribute: Size:
Description
R/W 32 bits
31:0
BIST FIS Transmit Data 2R/W. The data programmed into this register will form the contents of the third DWord of any BIST FIS initiated by the PCH. This register is not port specificits contents will be used for BIST FIS initiated on any port. Although the 2nd and 3rd DWs of the BIST FIS are only meaningful when the T bit of the BIST FIS is set to indicate Far-End Transmit mode, this registers contents will be transmitted as the BIST FIS 3rd DW regardless of whether or not the T bit is indicated in the BFCS register (D31:F2:E0h).
Datasheet
599
14.2
600
Datasheet
14.2.1
Attribute: Size:
Description
R/W 8 bits
2:1
Datasheet
601
14.2.2
Attribute: Size:
Description
PRD Interrupt Status (PRDIS)R/WC. 7 0 = Software clears this bit by writing a 1 to it. 1 = This bit is set when the host controller execution of a PRD that has its PRD_INT bit set. Drive 1 DMA CapableR/W. 6 0 = Not Capable. 1 = Capable. Set by device dependent code (BIOS or device driver) to indicate that drive 1 for this channel is capable of DMA transfers, and that the controller has been initialized for optimum performance. The PCH does not use this bit. It is intended for systems that do not attach BMIDE to the PCI bus. Drive 0 DMA CapableR/W. 5 0 = Not Capable 1 = Capable. Set by device dependent code (BIOS or device driver) to indicate that drive 0 for this channel is capable of DMA transfers, and that the controller has been initialized for optimum performance. The PCH does not use this bit. It is intended for systems that do not attach BMIDE to the PCI bus. Reserved. Returns 0. InterruptR/WC. 2 0 = Software clears this bit by writing a 1 to it. 1 = Set when a device FIS is received with the I bit set, provided that software has not disabled interrupts using the IEN bit of the Device Control Register (see chapter 5 of the Serial ATA Specification, Revision 1.0a). ErrorR/WC. 1 0 = Software clears this bit by writing a 1 to it. 1 = This bit is set when the controller encounters a target abort or master abort when transferring data on PCI. Bus Master IDE Active (ACT)RO. 0 = This bit is cleared by the PCH when the last transfer for a region is performed, where EOT for that region is set in the region descriptor. It is also cleared by the PCH when the Start Bus Master bit (D31:F2:BAR+ 00h, bit 0) is cleared in the Command register. When this bit is read as a 0, all data transferred from the drive during the previous bus master command is visible in system memory, unless the bus master command was aborted. 1 = Set by the PCH when the Start bit is written to the Command register.
4:3
602
Datasheet
14.2.3
R/W 32 bits
31:2
1:0
14.2.4
14.2.5
31:0
Datasheet
603
14.3
14.3.1
Attribute: Size:
Description
R/W 32 bits
7:0
604
Datasheet
14.3.2
Attribute: Size:
Description
R/W 32 bits
31:0
Data (DATA)R/W. This Data register is a window through which data is read or written to from the register pointed to by the Serial ATA Index (SINDX) register above. Note that a physical register is not actually implemented as the data is actually stored in the memory mapped registers. Since this is not a physical register, the default value is the same as the default value of the register pointed to by SINDX.RIDX field.
14.3.2.1
SDATA when SINDX.RIDX is 00h. This is a 32-bit register that conveys the current state of the interface and host. The PCH updates it continuously and asynchronously. When the PCH transmits a COMRESET to the device, this register is updated to its reset values.
Bit 31:12 Reserved Interface Power Management (IPM)RO. Indicates the current interface state: Value 0h 11:8 1h 2h Description Device not present or communication not established Interface in active state Interface in PARTIAL power management state Description
6h Interface in SLUMBER power management state All other values reserved. Current Interface Speed (SPD)RO. Indicates the negotiated interface communication speed. Value Description 0h 7:4 1h 2h Device not present or communication not established Generation 1 communication rate negotiated Generation 2 communication rate negotiated
All other values reserved. The PCH Supports Generation 1 communication rates (1.5 Gb/s) and Gen 2 rates (3.0 Gb/s). Device Detection (DET)RO. This field indicates the interface device detection and Phy state: Value 0h 3:0 1h 3h 4h Description No device detected and Phy communication not established Device presence detected but Phy communication not established Device presence detected and Phy communication established Phy in offline mode as a result of the interface being disabled or running in a BIST loopback mode
Datasheet
605
14.3.2.2
SDATA when SINDX.RIDX is 01h. This is a 32-bit read-write register by which software controls SATA capabilities. Writes to the SControl register result in an action being taken by the PCH or the interface. Reads from the register return the last value written to it.
Bit 31:16 15:12 Reserved Select Power Management (SPM)RO. This field is not used by AHCI. Interface Power Management Transitions Allowed (IPM)R/W. This field indicates which power states the PCH is allowed to transition to: Value 11:8 0h 1h 2h 3h Description No interface restrictions Transitions to the PARTIAL state disabled Transitions to the SLUMBER state disabled Transitions to both PARTIAL and SLUMBER states disabled Description
All other values reserved Speed Allowed (SPD)R/W. Indicates the highest allowable speed of the interface. This speed is limited by the CAP.ISS (ABAR+00h:bit 23:20) field. Value Description 0h 7:4 1h 2h No speed negotiation restrictions Limit speed negotiation to Generation 1 communication rate Limit speed negotiation to Generation 2 communication rate
All other values reserved. The PCH Supports Generation 1 communication rates (1.5 Gb/s) and Gen 2 rates (3.0 Gb/s). Device Detection Initialization (DET)R/W. Controls the PCHs device detection and interface initialization. Value 0h 1h 3:0 4h Description No device detection or initialization action requested Perform interface communication initialization sequence to establish communication. This is functionally equivalent to a hard reset and results in the interface being reset and communications re-initialized Disable the Serial ATA interface and put Phy in offline mode
All other values reserved. When this field is written to a 1h, the PCH initiates COMRESET and starts the initialization process. When the initialization is complete, this field shall remain 1h until set to another value by software. This field may only be changed to 1h or 4h when PxCMD.ST is 0. Changing this field while the PCH is running results in undefined behavior.
606
Datasheet
14.3.2.3
SDATA when SINDx.RIDX is 02h. Bits 26:16 of this register contain diagnostic error information for use by diagnostic software in validating correct operation or isolating failure modes. Bits 11:0 contain error information used by host software in determining the appropriate response to the error condition. If one or more of bits 11:8 of this register are set, the controller will stop the current transfer.
Bit 31:27 26 25 24 Description Reserved Exchanged (X): When set to one, this bit indicates that a change in device presence has been detected since the last time this bit was cleared. This bit shall always be set to 1 anytime a COMINIT signal is received. This bit is reflected in the P0IS.PCS bit. Unrecognized FIS Type (F): Indicates that one or more FISs were received by the Transport layer with good CRC, but had a type field that was not recognized. Transport state transition error (T): Indicates that an error has occurred in the transition from one state to another within the Transport layer since the last time this bit was cleared. Link Sequence Error (S): Indicates that one or more Link state machine error conditions was encountered. The Link Layer state machine defines the conditions under which the link layer detects an erroneous transition. Handshake (H). Indicates that one or more R_ERR handshake response was received in response to frame transmission. Such errors may be the result of a CRC error detected by the recipient, a disparity or 8b/10b decoding error, or other error condition leading to a negative handshake on a transmitted frame. CRC Error (C). Indicates that one or more CRC errors occurred with the Link Layer. Disparity Error (D). This field is not used by AHCI. 10b to 8b Decode Error (B). Indicates that one or more 10b to 8b decoding errors occurred. Comm Wake (W). Indicates that a Comm Wake signal was detected by the Phy. Phy Internal Error (I). Indicates that the Phy detected some internal error. PhyRdy Change (N): When set to 1, this bit indicates that the internal PhyRdy signal changed state since the last time this bit was cleared. In the PCH, this bit will be set when PhyRdy changes from a 0 -> 1 or a 1 -> 0. The state of this bit is then reflected in the PxIS.PRCS interrupt status bit and an interrupt will be generated if enabled. Software clears this bit by writing a 1 to it. Reserved Internal Error (E). The SATA controller failed due to a master or target abort when attempting to access system memory. Protocol Error (P). A violation of the Serial ATA protocol was detected. NOTE: PCH does not set this bit for all protocol violations that may occur on the SATA link. Persistent Communication or Data Integrity Error (C). A communication error that was not recovered occurred that is expected to be persistent. Persistent communications errors may arise from faulty interconnect with the device, from a device that has been removed or has failed, or a number of other causes. Transient Data Integrity Error (T): A data integrity error occurred that was not recovered by the interface. Reserved Recovered Communications Error (M). Communications between the device and host was temporarily lost but was re-established. This can arise from a device temporarily being removed, from a temporary loss of Phy synchronization, or from other causes and may be derived from the PhyNRdy signal between the Phy and Link layers. Recovered Data Integrity Error (I). A data integrity error occurred that was recovered by the interface through a retry operation or other recovery action.
23
22 21 20 19 18 17
16
15:12 11 10
8 7:2 1
Datasheet
607
14.4
Note:
608
Datasheet
14.4.1
00h03h
CAP
Host Capabilities
R/WO, RO
04h07h 08h0Bh 0Ch0Fh 10h13h 14h17h 18h1Bh 1Ch1Fh 20h23h 70h73h A0hA3h C8hC9h
Global PCH Control Interrupt Status Ports Implemented AHCI Version Command Completion Coalescing Control Command Completion Coalescing Ports Enclosure Management Location Enclosure Management Control AHCI Version Vendor Specific Intel
R/W, RO R/WC R/WO, RO RO R/W, RO R/W RO R/W, R/WO, RO RO RO, R/WO RWO
14.4.1.1
All bits in this register that are R/WO are reset only by PLTRST#.
Bit 31 Description Supports 64-bit Addressing (S64A)RO. Indicates that the SATA controller can access 64-bit data structures. The 32-bit upper bits of the port DMA Descriptor, the PRD Base, and each PRD entry are read/write. Supports Command Queue Acceleration (SCQA)RO. Hardwired to 1 to indicate that the SATA controller supports SATA command queuing using the DMA Setup FIS. The PCH handles DMA Setup FISes natively, and can handle autoactivate optimization through that FIS. Supports SNotification Register (SSNTF)RO. The PCH SATA Controller does not support the SNotification register. Supports Interlock Switch (SIS)R/WO. Indicates whether the SATA controller supports interlock switches on its ports for use in Hot Plug operations. This value is loaded by platform BIOS prior to OS initialization. If this bit is set, BIOS must also map the SATAGP pins to the SATA controller through GPIO space.
30
29
28
Datasheet
609
Bit
Description Supports Staggered Spin-up (SSS)R/WO. Indicates whether the SATA controller supports staggered spin-up on its ports, for use in balancing power spikes. This value is loaded by platform BIOS prior to OS initialization. 0 = Staggered spin-up not supported. 1 = Staggered spin-up supported. Supports Aggressive Link Power Management (SALP)R/WO. 0 = Software shall treat the PxCMD.ALPE and PxCMD.ASP bits as reserved. 1 = The SATA controller supports auto-generating link requests to the partial or slumber states when there are no commands to process. Supports Activity LED (SAL)RO. Indicates that the SATA controller supports a single output pin (SATALED#) which indicates activity. Supports Command List Override (SCLO)R/WO. When set to 1, indicates that the Controller supports the PxCMD.CLO bit and its associated function. When cleared to 0, the Controller is not capable of clearing the BSY and DRQ bits in the Status register to issue a software reset if these bits are still set from a previous operation. Interface Speed Support (ISS)R/WO. Indicates the maximum speed the SATA controller can support on its ports. 2h =3.0 Gb/s. Supports Non-Zero DMA Offsets (SNZO)RO. Reserved, as per the AHCI Revision 1.2 specification Supports AHCI Mode Only (SAM)RO. The SATA controller may optionally support AHCI access mechanism only. 0 = SATA controller supports both IDE and AHCI Modes 1 = SATA controller supports AHCI Mode Only BIOS must set these bits to 00. PIO Multiple DRQ Block (PMD)RO. The SATA controller supports PIO Multiple DRQ Command Block Slumber State Capable (SSC)R/WO. The SATA controller supports the slumber state. Partial State Capable (PSC)R/WO. The SATA controller supports the partial state. Number of Command Slots (NCS)RO. Hardwired to 1Fh to indicate support for 32 slots. Command Completion Coalescing Supported (CCCS)R/WO. 0 = Command Completion Coalescing Not Supported 1 = Command Completion Coalescing Supported Enclosure Management Supported (EMS)R/WO. 0 = Enclosure Management Not Supported 1 = Enclosure Management Supported Supports External SATA (SXS)R/WO. 0 = External SATA is not supported on any ports 1 = External SATA is supported on one or more ports When set, SW can examine each SATA ports Command Register (PxCMD) to determine which port is routed externally.
27
26
25
24
23:20
19
18
17:16 15 14 13 12:8
4:0
Number of Ports (NPS)RO. Indicates number of supported ports. Note that the number of ports indicated in this field may be more than the number of ports indicated in the PI (ABAR + 0Ch) register.
610
Datasheet
14.4.1.2
Attribute: Size:
Description
R/W, RO 32 bits
31
AHCI Enable (AE)R/W. When set, this bit indicates that an AHCI driver is loaded and the controller will be talked to using AHCI mechanisms. This can be used by an PCH that supports both legacy mechanisms (such as SFF-8038i) and AHCI to know when the controller will not be talked to as legacy. 0 = Software will communicate with the PCH using legacy mechanisms. 1 = Software will communicate with the PCH using AHCI. The PCH will not have to allow command processing using both AHCI and legacy mechanisms. Software shall set this bit to 1 before accessing other AHCI registers. Reserved MSI Revert to Single Message (MRSM)RO: When set to 1 by hardware, this bit indicates that the host controller requested more than one MSI vector but has reverted to using the first vector only. When this bit is cleared to 0, the Controller has not reverted to single MSI mode (that is, hardware is already in single MSI mode, software has allocated the number of messages requested, or hardware is sharing interrupt vectors if MC.MME < MC.MMC). "MC.MSIE = 1 (MSI is enabled) "MC.MMC > 0 (multiple messages requested) "MC.MME > 0 (more than one message allocated)
30:3
"MC.MME!= MC.MMC (messages allocated not equal to number requested) When this bit is set to 1, single MSI mode operation is in use and software is responsible for clearing bits in the IS register to clear interrupts. This bit shall be cleared to 0 by hardware when any of the four conditions stated is false. This bit is also cleared to 0 when MC.MSIE = 1 and MC.MME = 0h. In this case, the hardware has been programmed to use single MSI mode, and is not "reverting" to that mode. For PCH, the Controller shall always revert to single MSI mode when the number of vectors allocated by the host is less than the number requested. This bit is ignored when GHC.HR = 1. Interrupt Enable (IE)R/W. This global bit enables interrupts from the PCH.
0 = All interrupt sources from all ports are disabled. 1 = Interrupts are allowed from the AHCI controller. Controller Reset (HR)R/W. Resets the PCH AHCI controller. 0 = No effect 1 = When set by software, this bit causes an internal reset of the PCH AHCI controller. All state machines that relate to data transfers and queuing return to an idle condition, and all ports are re-initialized using COMRESET. NOTE: For further details, see Section 12.3.3 of the Serial ATA Advanced Host Controller Interface specification.
Datasheet
611
14.4.1.3
This register indicates which of the ports within the controller have an interrupt pending and require service.
Bit 31:9 8 (Desktop Only) Reserved. Returns 0. Coalescing Interrupt Pending Status (CIPS)R/WC. 0 = No interrupt pending. 1 = A command completion coalescing interrupt has been generated. Interrupt Pending Status Port[7] (IPS[6])R/WC. 7 0 = No interrupt pending. 1 = Port 7 has an interrupt pending. Software can use this information to determine which ports require service after an interrupt. Interrupt Pending Status Port[6] (IPS[6])R/WC. 6 0 = No interrupt pending. 1 = Port 6 has an interrupt pending. Software can use this information to determine which ports require service after an interrupt. Interrupt Pending Status Port[5] (IPS[5])R/WC. 5 0 = No interrupt pending. 1 = Port 5 has an interrupt pending. Software can use this information to determine which ports require service after an interrupt. Interrupt Pending Status Port[4] (IPS[4])R/WC. 4 0 = No interrupt pending. 1 = Port 4 has an interrupt pending. Software can use this information to determine which ports require service after an interrupt. Interrupt Pending Status Port[3] (IPS[3])R/WC. 0 = No interrupt pending. 1 = Port 3 has an interrupt pending. Software can use this information to determine which ports require service after an interrupt. Interrupt Pending Status Port[2] (IPS[2])R/WC. 0 = No interrupt pending. 1 = Port 2 has an interrupt pending. Software can use this information to determine which ports require service after an interrupt. Reserved. Returns 0. Interrupt Pending Status Port[1] (IPS[1])R/WC. 1 0 = No interrupt pending. 1 = Port 1has an interrupt pending. Software can use this information to determine which ports require service after an interrupt. Interrupt Pending Status Port[0] (IPS[0])R/WC. 0 0 = No interrupt pending. 1 = Port 0 has an interrupt pending. Software can use this information to determine which ports require service after an interrupt. Description
612
Datasheet
14.4.1.4
This register indicates which ports are exposed to the PCH. It is loaded by platform BIOS. It indicates which ports that the device supports are available for software to use. For ports that are not available, software must not read or write to registers within that port.
Bit 31:6 Reserved. Returns 0. Ports Implemented Port 5 (PI5)R/WO. 5 0 = The port is not implemented. 1 = The port is implemented. This bit is read-only 0 if MAP.SC = 0 or SCC = 01h. Ports Implemented Port 4 (PI4)R/WO. 4 0 = The port is not implemented. 1 = The port is implemented. This bit is read-only 0 if MAP.SC = 0 or SCC = 01h. 3 (Mobile Only) 3 2 (Mobile Only) 2 Ports Implemented Port 3 (PI3)RO. 0 = The port is not implemented. Ports Implemented Port 3 (PI3)R/WO. 0 = The port is not implemented. 1 = The port is implemented. Ports Implemented Port 2 (PI2)RO. 0 = The port is not implemented. Ports Implemented Port 2 (PI2)R/WO. 0 = The port is not implemented. 1 = The port is implemented. Ports Implemented Port 1 (PI1)R/WO. 1 0 = The port is not implemented. 1 = The port is implemented. Ports Implemented Port 0 (PI0)R/WO. 0 0 = The port is not implemented. 1 = The port is implemented. Description
Datasheet
613
14.4.1.5
This register indicates the major and minor version of the AHCI specification. It is BCD encoded. The upper two bytes represent the major version number, and the lower two bytes represent the minor version number. Example: Version 3.12 would be represented as 00030102h. The current version of the specification is 1.20 (00010200h).
Bit 31:16 15:0 Description Major Version Number (MJR)RO. Indicates the major version is 1 Minor Version Number (MNR)RO. Indicates the minor version is 20.
14.4.1.6
This register is used to configure the command coalescing feature. This register is reserved if command coalescing is not supported (CAP_CCCS = 0).
Bit Description Timeout Value (TV)R/W. The timeout value is specified in 10 microsecond intervals. hbaCCC_Timer is loaded with this timeout value. hbaCCC_Timer is only decremented when commands are outstanding on the selected ports. The Controller will signal a CCC interrupt when hbaCCC_Timer has decremented to 0. The hbaCCC_Timer is reset to the timeout value on the assertion of each CCC interrupt. A timeout value of 0 is invalid. Command Completions (CC)R/W. Specifies the number of command completions that are necessary to cause a CCC interrupt. The Controller has an internal command completion counter, hbaCCC_CommandsComplete. 15:8 hbaCCC_CommandsComplete is incremented by one each time a selected port has a command completion. When hbaCCC_CommandsComplete is equal to the command completions value, a CCC interrupt is signaled. The internal command completion counter is reset to 0 on the assertion of each CCC interrupt. Interrupt (INT)RO. Specifies the interrupt used by the CCC feature. This interrupt must be marked as unused in the AHCI Ports Implemented memory register by the corresponding bit being set to 0. Thus, the CCC_interrupt corresponds to the interrupt for an unimplemented port on the controller. When a CCC interrupt occurs, the IS[INT] bit shall be asserted to 1 regardless of whether PIRQ interrupt or MSI is used. Note that in MSI, CC interrupt may share an interrupt vector with other ports. For example, if the number of message allocated is 4, then CCC interrupt share interrupt vector 3 along with port 3, 4, and 5 but IS[6] shall get set. 2:1 Reserved Enable (EN)R/W. 0 = The command completion coalescing feature is disabled and no CCC interrupts are generated 1 = The command completion coalescing feature is enabled and CCC interrupts may be generated based on timeout or command completion conditions. Software shall only change the contents of the TV and CC fields when EN is cleared to 0. On transition of this bit from 0 to 1, any updated values for the TV and CC fields shall take effect.
31:16
7:3
614
Datasheet
14.4.1.7
This register is used to specify the ports that are coalesced as part of the CCC feature when CCC_CTL.EN = 1. This register is reserved if command coalescing is not supported (CAP_CCCS = 0).
Bit Ports (PRT)R/W. 0 = The port is not part of the command completion coalescing feature. 1 = The corresponding port is part of the command completion coalescing feature. Bits set to 1 in this register must also have the corresponding bit set to 1 in the Ports Implemented register. Bits set to 1 in this register must also have the corresponding bit set to 1 in the Ports Implemented register. An updated value for this field shall take effect within one timer increment (1 millisecond). Description
31:0
14.4.1.8
This register identifies the location and size of the enclosure management message buffer. This register is reserved if enclosure management is not supported (that is, CAP.EMS = 0).
Bit 31:16 Description Offset (OFST)RO. The offset of the message buffer in Dwords from the beginning of the ABAR. Buffer Size (SZ)RO. Specifies the size of the transmit message buffer area in Dwords. The PCH SATA controller only supports transmit buffer. A value of 0 is invalid.
15:0
Datasheet
615
14.4.1.9
This register is used to control and obtain status for the enclosure management interface. This register includes information on the attributes of the implementation, enclosure management messages supported, the status of the interface, whether any message are pending, and is used to initiate sending messages. This register is reserved if enclosure management is not supported (CAP_EMS = 0).
Bit 31:27 Reserved Activity LED Hardware Driven (ATTR.ALHD)R/WO. 1 = The SATA controller drives the activity LED for the LED message type in hardware and does not use software for this LED. The host controller does not begin transmitting the hardware based activity signal until after software has written CTL.TM=1 after a reset condition. Transmit Only (ATTR.XMT)RO. 25 0 = The SATA controller supports transmitting and receiving messages. 1 = The SATA controller only supports transmitting messages and does not support receiving messages. Single Message Buffer (ATTR.SMB)RO. 24 0 = There are separate receive and transmit buffers such that unsolicited messages could be supported. 1 = The SATA controller has one message buffer that is shared for messages to transmit and messages received. Unsolicited receive messages are not supported and it is softwares responsibility to manage access to this buffer. Reserved SGPIO Enclosure Management Messages (SUPP.SGPIO)RO. 1 = The SATA controller supports the SGPIO register interface message type. SES-2 Enclosure Management Messages (SUPP.SES2)RO. 1 = The SATA controller supports the SES-2 message type. SAF-TE Enclosure Management Messages (SUPP.SAFTE)RO. 1 = The SATA controller supports the SAF-TE message type. LED Message Types (SUPP.LED)RO. 1 = The SATA controller supports the LED message type. Reserved Reset (RST):R/W. 9 0 = A write of 0 to this bit by software will have no effect. 1 = When set by software, The SATA controller shall reset all enclosure management message logic and take all appropriate reset actions to ensure messages can be transmitted / received after the reset. After the SATA controller completes the reset operation, the SATA controller shall set the value to 0. Transmit Message (CTL.TM)R/W. 8 0 = A write of 0 to this bit by software will have no effect. 1 = When set by software, The SATA controller shall transmit the message contained in the message buffer. When the message is completely sent, the SATA controller shall set the value to 0. Software shall not change the contents of the message buffer while CTL.TM is set to 1. 7:1 0 Reserved Message Received (STS.MR):RO. Message Received is not supported in the PCH. Description
26
23:20 19 18 17 16 15:10
616
Datasheet
14.4.1.10
This register indicates the major and minor version of the NVMHCI specification. It is BCD encoded. The upper two bytes represent the major version number, and the lower two bytes represent the minor version number. Example: Version 3.12 would be represented as 00030102h. The current version of the specification is 1.0 (00010000h).
Bit 31:16 15:0 Description Major Version Number (MJR)RO. Indicates the major version is 1 Minor Version Number (MNR)RO. Indicates the minor version is 0.
14.4.1.11
Attribute: Size:
Description
14.4.1.12
No hardware action is taken on this register. This register is needed for the Intel Rapid Storage Technology software. These bits are set by BIOS to request the feature from the appropriate Intel Rapid Storage Technology software.
Bit 15:12 Reserved OROM UI Normal Delay (OUD)R/WO. The values of these bits specify the delay of the OROM UI Splash Screen in a normal status. 00 = 2 Seconds (Default) 11:10 01 = 4 Seconds 10 = 6 Seconds 11 = 8 Seconds If bit 5 = 0b, these values will be disregarded. 9 Reserved Description
Datasheet
617
Bit Intel 8
Description RRT Only on eSATA (ROES)R/WO Indicates the request that only Intel Rapid Recovery Technology (RRT) volumes can can span internal and external SATA (eSATA). If not set, any RAID volume can span internal and external SATA. 0 = Disabled 1 = Enabled
Reserved HDD Unlock (HDDLK)RWO Indicates the requested status of HDD password unlock in the OS. 0 = Disabled 1 = Enabled Intel RST OROM UI (RSTOROMUI)R/WO. Indicates the requested status of the Intel RST OROM UI display.
0 = The Intel RST OROM UI and banner are not displayed if all disks and RAID volumes have a normal status. 1 = The Intel RST OROM UI is displayed during each boot. Intel RRT Enable (RSTE)RWO Indicates the requested status of the Intel Rapid Recovery Technology Support 0 = Disabled 1 = Enabled RAID 5 Enable (R5E)RWO Indicates the requested status of RAID 5 Support 0 = Disabled 1 = Enabled RAID 10 Enable (R10E)RWO Indicates the requested status of RAID 10 Support 0 = Disabled 1 = Enabled RAID 1 Enable (R1E)RWO Indicates the requested status of RAID 1 Support 0 = Disabled 1 = Enabled RAID 0 Enable (R0E)RWO Indicates the requested status of RAID 0 Support 0 = Disabled 1 = Enabled
618
Datasheet
14.4.2
Datasheet
619
P2CLB P2CLBU P2FB P2FBU P2IS P2IE P2CMD P2TFD P2SIG P2SSTS P2SCTL P2SERR P2SACT P2CI P3CLB P3CLBU P3FB P3FBU P3IS P3IE P3CMD P3TFD P3SIG P3SSTS P3SCTL P3SERR P3SACT P3CI
620
Datasheet
Datasheet
621
622
Datasheet
14.4.2.1
+ + + + + + +
100h Attribute: 180h 200h (Desktop Only) 280h (Desktop Only) 300h 380h 400h Size:
Description
R/W
32 bits
31:10
Command List Base Address (CLB)R/W. Indicates the 32-bit base for the command list for this port. This base is used when fetching commands to execute. The structure pointed to by this address range is 1 KB in length. This address must be 1-KB aligned as indicated by bits 31:10 being read/write. Note that these bits are not reset on a Controller reset. Reserved
9:0
14.4.2.2
PxCLBUPort [5:0] Command List Base Address Upper 32-Bits Register (D31:F2)
Address Offset: Port 0: ABAR Port 1: ABAR Port 2: ABAR Port 3: ABAR Port 4: ABAR Port 5: ABAR Port 6: ABAR Default Value: Undefined
Bit
+ + + + + + +
104h Attribute: 184h 204h (Desktop Only) 284h (Desktop Only) 304h 384h 404h Size:
Description
R/W
32 bits
31:0
Command List Base Address Upper (CLBU)R/W. Indicates the upper 32-bits for the command list base address for this port. This base is used when fetching commands to execute. Note that these bits are not reset on a Controller reset.
Datasheet
623
14.4.2.3
+ + + + + + +
108h Attribute: 188h 208h (Desktop Only) 288h (Desktop Only) 308h 388h 408h Size:
Description
R/W
32 bits
31:8
FIS Base Address (FB)R/W. Indicates the 32-bit base for received FISes. The structure pointed to by this address range is 256 bytes in length. This address must be 256-byte aligned, as indicated by bits 31:3 being read/write. Note that these bits are not reset on a Controller reset. Reserved
7:0
14.4.2.4
+ + + + + + +
10Ch Attribute: 18Ch 20Ch (Desktop Only) 28Ch (Desktop Only) 30Ch 38Ch 40Ch Size:
Description
R/W
32 bits
FIS Base Address Upper (FBU)R/W. Indicates the upper 32-bits for the received FIS base for this port. Note that these bits are not reset on a Controller reset.
624
Datasheet
14.4.2.5
+ + + + + + +
110h Attribute: 190h 210h (Desktop Only) 290h (Desktop Only) 310h 390h 410h Size:
Description
R/WC, RO
32 bits
Cold Port Detect Status (CPDS)RO. Cold presence detect is not supported. Task File Error Status (TFES)R/WC. This bit is set whenever the status register is updated by the device and the error bit (PxTFD.bit 0) is set. Host Bus Fatal Error Status (HBFS)R/WC. Indicates that the PCH encountered an error that it cannot recover from due to a bad software pointer. In PCI, such an indication would be a target or master abort. Host Bus Data Error Status (HBDS)R/WC. Indicates that the PCH encountered a data error (uncorrectable ECC / parity) when reading from or writing to system memory. Interface Fatal Error Status (IFS)R/WC. Indicates that the PCH encountered an error on the SATA interface which caused the transfer to stop. Interface Non-fatal Error Status (INFS)R/WC. Indicates that the PCH encountered an error on the SATA interface but was able to continue operation. Reserved Overflow Status (OFS)R/WC. Indicates that the PCH received more bytes from a device than was specified in the PRD table for the command. Incorrect Port Multiplier Status (IPMS)R/WC. The PCH SATA controller does not support Port Multipliers. PhyRdy Change Status (PRCS)RO. When set to one, this bit indicates the internal PhyRdy signal changed state. This bit reflects the state of PxSERR.DIAG.N. Unlike most of the other bits in the register, this bit is RO and is only cleared when PxSERR.DIAG.N is cleared. Note that the internal PhyRdy signal also transitions when the port interface enters partial or slumber power management states. Partial and slumber must be disabled when Surprise Removal Notification is desired, otherwise the power management state transitions will appear as false insertion and removal events. Reserved Device Interlock Status (DIS)R/WC. When set, this bit indicates that a platform interlock switch has been opened or closed, which may lead to a change in the connection state of the device. This bit is only valid in systems that support an interlock switch (CAP.SIS [ABAR+00:bit 28] set). For systems that do not support an interlock switch, this bit will always be 0. Port Connect Change Status (PCS)RO. This bit reflects the state of PxSERR.DIAG.X. (ABAR+130h/1D0h/230h/2D0h, bit 26) Unlike other bits in this register, this bit is only cleared when PxSERR.DIAG.X is cleared. 0 = No change in Current Connect Status. 1 = Change in Current Connect Status.
29
28
27 26 25 24 23
22
21:8
Descriptor Processed (DPS)R/WC. A PRD with the I bit set has transferred all its data.
Datasheet
625
Bit
Description Unknown FIS Interrupt (UFS)RO. When set to 1, this bit indicates that an unknown FIS was received and has been copied into system memory. This bit is cleared to 0 by software clearing the PxSERR.DIAG.F bit to 0. Note that this bit does not directly reflect the PxSERR.DIAG.F bit. PxSERR.DIAG.F is set immediately when an unknown FIS is detected, whereas this bit is set when the FIS is posted to memory. Software should wait to act on an unknown FIS until this bit is set to 1 or the two bits may become out of sync. Set Device Bits Interrupt (SDBS)R/WC. A Set Device Bits FIS has been received with the I bit set and has been copied into system memory. DMA Setup FIS Interrupt (DSS)R/WC. A DMA Setup FIS has been received with the I bit set and has been copied into system memory. PIO Setup FIS Interrupt (PSS)R/WC. A PIO Setup FIS has been received with the I bit set, it has been copied into system memory, and the data related to that FIS has been transferred. Device to Host Register FIS Interrupt (DHRS)R/WC. A D2H Register FIS has been received with the I bit set, and has been copied into system memory.
3 2
14.4.2.6
32 bits
This register enables and disables the reporting of the corresponding interrupt to system software. When a bit is set (1) and the corresponding interrupt condition is active, then an interrupt is generated. Interrupt sources that are disabled (0) are still reflected in the status registers.
Bit 31 30 Description Cold Presence Detect Enable (CPDE)RO. Cold Presence Detect is not supported. Task File Error Enable (TFEE)R/W. When set, and GHC.IE and PxTFD.STS.ERR (due to a reception of the error register from a received FIS) are set, the PCH will generate an interrupt. Host Bus Fatal Error Enable (HBFE)R/W. When set, and GHC.IE and PxS.HBFS are set, the PCH will generate an interrupt. Host Bus Data Error Enable (HBDE)R/W. When set, and GHC.IE and PxS.HBDS are set, the PCH will generate an interrupt. Host Bus Data Error Enable (HBDE)R/W. When set, GHC.IE is set, and PxIS.HBDS is set, the PCH will generate an interrupt. Interface Non-fatal Error Enable (INFE)R/W. When set, GHC.IE is set, and PxIS.INFS is set, the PCH will generate an interrupt. Reserved Overflow Error Enable (OFE)R/W. When set, and GHC.IE and PxS.OFS are set, the PCH will generate an interrupt.
29 28 27 26 25 24
626
Datasheet
Bit 23 22 21:8 7
Description Incorrect Port Multiplier Enable (IPME)R/W. The PCH SATA controller does not support Port Multipliers. BIOS and storage software should keep this bit cleared to 0. PhyRdy Change Interrupt Enable (PRCE)R/W. When set, and GHC.IE is set, and PxIS.PRCS is set, the PCH shall generate an interrupt. Reserved Device Interlock Enable (DIE)R/W. When set, and PxIS.DIS is set, the PCH will generate an interrupt. For systems that do not support an interlock switch, this bit shall be a read-only 0. Port Change Interrupt Enable (PCE)R/W. When set, and GHC.IE and PxS.PCS are set, the PCH will generate an interrupt. Descriptor Processed Interrupt Enable (DPE)R/W. When set, and GHC.IE and PxS.DPS are set, the PCH will generate an interrupt Unknown FIS Interrupt Enable (UFIE)R/W. When set, and GHC.IE is set and an unknown FIS is received, the PCH will generate this interrupt. Set Device Bits FIS Interrupt Enable (SDBE)R/W. When set, and GHC.IE and PxS.SDBS are set, the PCH will generate an interrupt. DMA Setup FIS Interrupt Enable (DSE)R/W. When set, and GHC.IE and PxS.DSS are set, the PCH will generate an interrupt. PIO Setup FIS Interrupt Enable (PSE)R/W. When set, and GHC.IE and PxS.PSS are set, the PCH will generate an interrupt. Device to Host Register FIS Interrupt Enable (DHRE)R/W. When set, and GHC.IE and PxS.DHRS are set, the PCH will generate an interrupt.
6 5 4 3 2 1 0
Datasheet
627
14.4.2.7
1h
0h
When system software writes a non-reserved value other than No-Op (0h), the PCH will perform the action and update this field back to Idle (0h). If software writes to this field to change the state to a state the link is already in (such as, interface is in the active state and a request is made to go to the active state), the PCH will take no action and return this field to Idle. NOTE: When the ALPE bit (bit 26) is set, then this register should not be set to 02h or 06h. Aggressive Slumber / Partial (ASP)R/W. When set, and the ALPE bit (bit 26) is set, the PCH shall aggressively enter the slumber state when it clears the PxCI register and the PxSACT register is cleared. When cleared, and the ALPE bit is set, the PCH will aggressively enter the partial state when it clears the PxCI register and the PxSACT register is cleared. If CAP.SALP is cleared to 0, software shall treat this bit as reserved. Aggressive Link Power Management Enable (ALPE)R/W. When set, the PCH will aggressively enter a lower link power state (partial or slumber) based upon the setting of the ASP bit (bit 27).
27
26
628
Datasheet
Bit
Description Drive LED on ATAPI Enable (DLAE)R/W. When set, the PCH will drive the LED pin active for ATAPI commands (PxCLB[CHz.A] set) in addition to ATA commands. When cleared, the PCH will only drive the LED pin active for ATA commands. See Section 5.16.9 for details on the activity LED. Device is ATAPI (ATAPI)R/W. When set, the connected device is an ATAPI device. This bit is used by the PCH to control whether or not to generate the desktop LED when commands are active. See Section 5.16.9 for details on the activity LED. Reserved BIOS must set this bit to 0. External SATA Port (ESP)R/WO. 0 = This port supports internal SATA devices only. 1 = This port will be used with an external SATA device and hot plug is supported. When set, CAP.SXS must also be set. This bit is not reset by Function Level Reset. Reserved Mechanical Switch Attached to Port (MPSP)R/WO. When interlock switches are supported in the platform (CAP.SIS [ABAR+00h:bit 28] set), this indicates whether this particular port has an interlock switch attached. This bit can be used by system software to enable such features as aggressive power management, as disconnects can always be detected regardless of PHY state with an interlock switch. When this bit is set, it is expected that HPCP (bit 18) in this register is also set. The PCH takes no action on the state of this bit it is for system software only. For example, if this bit is cleared, and an interlock switch toggles, the PCH still treats it as a proper interlock switch event. NOTE: This bit is not reset on a Controller reset or by a Function Level Reset. Hot Plug Capable Port (HPCP)R/WO. 0 = Port is not capable of Hot-Plug. 1 = Port is Hot-Plug capable. This indicates whether the platform exposes this port to a device which can be HotPlugged. SATA by definition is hot-pluggable, but not all platforms are constructed to allow the device to be removed (it may be screwed into the chassis, for example). This bit can be used by system software to indicate a feature such as eject device to the end-user. The PCH takes no action on the state of this bitit is for system software only. For example, if this bit is cleared, and a Hot-Plug event occurs, the PCH still treats it as a proper Hot-Plug event. NOTE: This bit is not reset on a Controller reset or by a Function Level Reset.
25
24 23 22
21
20
19
18
17 16 15
BIOS must set this bit to 0. Reserved Controller Running (CR)RO. When this bit is set, the DMA engines for a port are running. See section 5.2.2 of the Serial ATA AHCI Specification for details on when this bit is set and cleared by the PCH. FIS Receive Running (FR)RO. When set, the FIS Receive DMA engine for the port is running. See section 12.2.2 of the Serial ATA AHCI Specification for details on when this bit is set and cleared by the PCH.
14
Datasheet
629
Bit
Description Interlock Switch State (ISS)RO. For systems that support interlock switches (using CAP.SIS [ABAR+00h:bit 28]), if an interlock switch exists on this port (using ISP in this register), this bit indicates the current state of the interlock switch. A 0 indicates the switch is closed, and a 1 indicates the switch is opened. For systems that do not support interlock switches, or if an interlock switch is not attached to this port, this bit reports 0. Current Command Slot (CCS)RO. Indicates the current command slot the PCH is processing. This field is valid when the ST bit is set in this register, and is constantly updated by the PCH. This field can be updated as soon as the PCH recognizes an active command slot, or at some point soon after when it begins processing the command. This field is used by software to determine the current command issue location of the PCH. In queued mode, software shall not use this field, as its value does not represent the current command being executed. Software shall only use PxCI and PxSACT when running queued commands. Reserved FIS Receive Enable (FRE)R/W. When set, the PCH may post received FISes into the FIS receive area pointed to by PxFB (ABAR+108h/188h/208h/288h) and PxFBU (ABAR+10Ch/18Ch/20Ch/28Ch). When cleared, received FISes are not accepted by the PCH, except for the first D2H (device-to-host) register FIS after the initialization sequence. System software must not set this bit until PxFB (PxFBU) have been programmed with a valid pointer to the FIS receive area, and if software wishes to move the base, this bit must first be cleared, and software must wait for the FR bit (bit 14) in this register to be cleared. Command List Override (CLO)R/W. Setting this bit to 1 causes PxTFD.STS.BSY and PxTFD.STS.DRQ to be cleared to 0. This allows a software reset to be transmitted to the device regardless of whether the BSY and DRQ bits are still set in the PxTFD.STS register. The Controller sets this bit to 0 when PxTFD.STS.BSY and PxTFD.STS.DRQ have been cleared to 0. A write to this register with a value of 0 shall have no effect. This bit shall only be set to 1 immediately prior to setting the PxCMD.ST bit to 1 from a previous value of 0. Setting this bit to 1 at any other time is not supported and will result in indeterminate behavior. Software must wait for CLO to be cleared to 0 before setting PxCMD.ST to 1.
13
12:8
7:5
Power On Device (POD)RO. Cold presence detect not supported. Defaults to 1. Spin-Up Device (SUD)R/W / RO. This bit is R/W and defaults to 0 for systems that support staggered spin-up (R/W when CAP.SSS (ABAR+00h:bit 27) is 1). Bit is RO 1 for systems that do not support staggered spin-up (when CAP.SSS is 0).
0 = No action. 1 = On an edge detect from 0 to 1, the PCH starts a COMRESET initialization sequence to the device. Clearing this bit to 0 does not cause any OOB signal to be sent on the interface. When this bit is cleared to 0 and PxSCTL.DET=0h, the Controller will enter listen mode. Start (ST)R/W. When set, the PCH may process the command list. When cleared, the PCH may not process the command list. Whenever this bit is changed from a 0 to a 1, the PCH starts processing the command list at entry 0. Whenever this bit is changed from a 1 to a 0, the PxCI register is cleared by the PCH upon the PCH putting the controller into an idle state. See Section 12.2.1 of the Serial ATA AHCI Specification for important restrictions on when ST can be set to 1.
630
Datasheet
14.4.2.8
32 bits
This is a 32-bit register that copies specific fields of the task file when FISes are received. The FISes that contain this information are: D2H Register FIS,PIO Setup FIS and Set Device Bits FIS
Bit 31:16 15:8 Reserved Error (ERR)RO. Contains the latest copy of the task file error register. Status (STS)RO. Contains the latest copy of the task file status register. Fields of note in this register that affect AHCI. Bit 7 7:0 6:4 3 2:1 0 Field BSY N/A DRQ N/A ERR Definition Indicates the interface is busy Not applicable Indicates a data transfer is requested Not applicable Indicates an error during the transfer Description
14.4.2.9
32 bits
This is a 32-bit register which contains the initial signature of an attached device when the first D2H Register FIS is received from that device. It is updated once after a reset sequence.
Bit Description Signature (SIG)RO. Contains the signature received from a device on the first D2H register FIS. The bit order is as follows: Bit 31:0 31:24 23:16 15:8 7:0 Field LBA High Register LBA Mid Register LBA Low Register Sector Count Register
Datasheet
631
14.4.2.10
32 bits
This is a 32-bit register that conveys the current state of the interface and host. The PCH updates it continuously and asynchronously. When the PCH transmits a COMRESET to the device, this register is updated to its reset values.
Bit 31:12 Reserved Interface Power Management (IPM)RO. Indicates the current interface state: Value 0h 11:8 1h 2h 6h Description Device not present or communication not established Interface in active state Interface in PARTIAL power management state Interface in SLUMBER power management state Description
All other values reserved. Current Interface Speed (SPD)RO. Indicates the negotiated interface communication speed. Value 7:4 0h 1h 2h Description Device not present or communication not established Generation 1 communication rate negotiated Generation 2 communication rate negotiated
All other values reserved. The PCH supports Gen 1 communication rates (1.5 Gb/s) and Gen 2 rates (3.0 Gb/s). Device Detection (DET)RO. Indicates the interface device detection and Phy state: Value 0h 3:0 1h 3h 4h Description No device detected and Phy communication not established Device presence detected but Phy communication not established Device presence detected and Phy communication established Phy in offline mode as a result of the interface being disabled or running in a BIST loopback mode
632
Datasheet
14.4.2.11
32 bits
This is a 32-bit read-write register by which software controls SATA capabilities. Writes to the SControl register result in an action being taken by the PCH or the interface. Reads from the register return the last value written to it.
Bit 31:16 15:12 Reserved Select Power Management (SPM)R/W. This field is not used by AHCI Interface Power Management Transitions Allowed (IPM)R/W. Indicates which power states the PCH is allowed to transition to: Value 11:8 0h 1h 2h 3h Description No interface restrictions Transitions to the PARTIAL state disabled Transitions to the SLUMBER state disabled Transitions to both PARTIAL and SLUMBER states disabled Description
All other values reserved Speed Allowed (SPD)R/W. Indicates the highest allowable speed of the interface. This speed is limited by the CAP.ISS (ABAR+00h:bit 23:20) field. Value Description 7:4 0h 1h 2h No speed negotiation restrictions Limit speed negotiation to Generation 1 communication rate Limit speed negotiation to Generation 2 communication rate
The PCH Supports Gen 1 communication rates (1.5 Gb/s) and Gen 2 rates (3.0 Gb/s). Device Detection Initialization (DET)R/W. Controls the PCHs device detection and interface initialization. Value 0h 1h 3:0 4h Description No device detection or initialization action requested Perform interface communication initialization sequence to establish communication. This is functionally equivalent to a hard reset and results in the interface being reset and communications re-initialized Disable the Serial ATA interface and put Phy in offline mode
All other values reserved. When this field is written to a 1h, the PCH initiates COMRESET and starts the initialization process. When the initialization is complete, this field shall remain 1h until set to another value by software. This field may only be changed to 1h or 4h when PxCMD.ST is 0. Changing this field while the PCH is running results in undefined behavior. NOTE: It is permissible to implement any of the Serial ATA defined behaviors for transmission of COMRESET when DET=1h.
Datasheet
633
14.4.2.12
32 bits
Bits 26:16 of this register contain diagnostic error information for use by diagnostic software in validating correct operation or isolating failure modes. Bits 11:0 contain error information used by host software in determining the appropriate response to the error condition. If one or more of bits 11:8 of this register are set, the controller will stop the current transfer.
Bit 31:27 Reserved Exchanged (X)R/WC. When set to 1, this bit indicates that a change in device presence has been detected since the last time this bit was cleared. This bit shall always be set to 1 anytime a COMINIT signal is received. This bit is reflected in the P0IS.PCS bit. Unrecognized FIS Type (F)R/WC. Indicates that one or more FISs were received by the Transport layer with good CRC, but had a type field that was not recognized. Transport state transition error (T)R/WC. Indicates that an error has occurred in the transition from one state to another within the Transport layer since the last time this bit was cleared. Link Sequence Error (S)R/WC: Indicates that one or more Link state machine error conditions was encountered. The Link Layer state machine defines the conditions under which the link layer detects an erroneous transition. Handshake (H)R/WC. Indicates that one or more R_ERR handshake response was received in response to frame transmission. Such errors may be the result of a CRC error detected by the recipient, a disparity or 8b/10b decoding error, or other error condition leading to a negative handshake on a transmitted frame. CRC Error (C)R/WC. Indicates that one or more CRC errors occurred with the Link Layer. Disparity Error (D)R/WC. This field is not used by AHCI. 10b to 8b Decode Error (B)R/WC. Indicates that one or more 10b to 8b decoding errors occurred. Comm Wake (W)R/WC. Indicates that a Comm Wake signal was detected by the Phy. Phy Internal Error (I)R/WC. Indicates that the Phy detected some internal error. PhyRdy Change (N)R/WC. When set to 1, this bit indicates that the internal PhyRdy signal changed state since the last time this bit was cleared. In the PCH, this bit will be set when PhyRdy changes from a 0 -> 1 or a 1 -> 0. The state of this bit is then reflected in the PxIS.PRCS interrupt status bit and an interrupt will be generated if enabled. Software clears this bit by writing a 1 to it. Reserved Internal Error (E)R/WC. The SATA controller failed due to a master or target abort when attempting to access system memory. Description
26
25
24
23
22
21 20 19 18 17
16
15:12 11
634
Datasheet
Bit
Description Protocol Error (P)R/WC. A violation of the Serial ATA protocol was detected.
10
NOTE: The PCH does not set this bit for all protocol violations that may occur on the SATA link. Persistent Communication or Data Integrity Error (C)R/WC. A communication error that was not recovered occurred that is expected to be persistent. Persistent communications errors may arise from faulty interconnect with the device, from a device that has been removed or has failed, or a number of other causes. Transient Data Integrity Error (T)R/WC. A data integrity error occurred that was not recovered by the interface. Reserved Recovered Communications Error (M)R/WC. Communications between the device and host was temporarily lost but was re-established. This can arise from a device temporarily being removed, from a temporary loss of Phy synchronization, or from other causes and may be derived from the PhyNRdy signal between the Phy and Link layers. Recovered Data Integrity Error (I)R/WC. A data integrity error occurred that was recovered by the interface through a retry operation or other recovery action.
8 7:2
14.4.2.13
+ + + + + + +
134h Attribute: 1B4h 234h (Desktop Only) 2B4h (Desktop Only) 334h 3B4h 434h Size:
Description
R/W
32 bits
31:0
Device Status (DS)R/W. System software sets this bit for SATA queuing operations prior to setting the PxCI.CI bit in the same command slot entry. This field is cleared using the Set Device Bits FIS. This field is also cleared when PxCMD.ST (ABAR+118h/198h/218h/298h:bit 0) is cleared by software, and as a result of a COMRESET or SRST.
Datasheet
635
14.4.2.14
+ + + + + + +
138h Attribute: 1B8h 238h (Desktop Only) 2B8h (Desktop Only) 338h 3B8h 438h Size:
Description
R/W
32 bits
31:0
Commands Issued (CI)R/W. This field is set by software to indicate to the PCH that a command has been built-in system memory for a command slot and may be sent to the device. When the PCH receives a FIS which clears the BSY and DRQ bits for the command, it clears the corresponding bit in this register for that command slot. Bits in this field shall only be set to 1 by software when PxCMD.ST is set to 1. This field is also cleared when PxCMD.ST (ABAR+118h/198h/218h/298h:bit 0) is cleared by software.
636
Datasheet
15
15.1
Note:
Table 15-1. SATA Controller PCI Register Address Map (SATAD31:F5) (Sheet 1 of 2)
Offset 00h01h 02h03h 04h05h 06h07h 08h Mnemonic VID DID PCICMD PCISTS RID Register Name Vendor Identification Device Identification PCI Command PCI Status Revision Identification Default 8086h See register description 0000h 02B0h See register description See register description See register description 01h 00h 00000001h 00000001h 00000001h 00000001h 00000001h 00000000h 0000h 0000h 80h 00h See register description 0000h 0000h Type RO RO R/W, RO R/WC, RO RO See register description See register description RO RO R/W, RO R/W, RO R/W, RO R/W, RO R/W, RO See register description R/WO R/WO RO R/W RO R/W R/W
09h
PI
Programming Interface
0Ah 0Bh 0Dh 10h13h 14h17h 18h1Bh 1Ch1Fh 20h23h 24h27h 2Ch2Dh 2Eh2Fh 34h 3Ch 3Dh 40h41h 42h43h
SCC BCC PMLT PCMD_BAR PCNL_BAR SCMD_BAR SCNL_BAR BAR SIDPBA SVID SID CAP INT_LN INT_PN IDE_TIM IDE_TIM
Sub Class Code Base Class Code Primary Master Latency Timer Primary Command Block Base Address Primary Control Block Base Address Secondary Command Block Base Address Secondary Control Block Base Address Legacy Bus Master Base Address Serial ATA Index / Data Pair Base Address Subsystem Vendor Identification Subsystem Identification Capabilities Pointer Interrupt Line Interrupt Pin Primary IDE Timing Register Secondary IDE Timing Registers
Datasheet
637
Table 15-1. SATA Controller PCI Register Address Map (SATAD31:F5) (Sheet 2 of 2)
Offset 48h 4Ah4Bh 54h57h 70h71h 72h73h 74h75h 90h 92h93h A8hABh AChAFh B0hB1h B2hB3h B4hB5h C0h C4h Mnemonic SDMA_CNT SDMA_TIM IDE_CONFIG PID PC PMCS MAP PCS SCAP0 SCAP1 FLRCID FLRCLV FLRCTRL ATC ATS Register Name Synchronous DMA Control Synchronous DMA Timing DE I/O Configuration PCI Power Management Capability ID PCI Power Management Capabilities PCI Power Management Control and Status Address Map Port Control and Status SATA Capability Register 0 SATA Capability Register 1 FLR Capability ID FLR Capability Length and Value FLR Control APM Trapping Control ATM Trapping Status Default 00h 0000h 00000000h See register description 4003h 0008h 00h 0000h 0010B012h 00000048h 0009h 2006h 0000h 00h 00h Type R/W R/W R/W RO RO R/W, RO, R/WC R/W R/W, RO, R/WC RO RO RO RO R/W, RO R/W R/WC
NOTE: The PCH SATA controller is not arbitrated as a PCI device; therefore, it does not need a master latency timer.
15.1.1
RO 16 bit Core
Vendor IDRO. This is a 16-bit value assigned to Intel. Intel VID = 8086h
15.1.2
RO 16 bit Core
Device IDRO. This is a 16-bit value assigned to the PCH SATA controller. NOTE: The value of this field will change dependent upon the value of the MAP Register. See Section and Section 15.1.28
638
Datasheet
15.1.3
Attribute: Size:
Description
9 8 7
5 4 3 2
Datasheet
639
15.1.4
Note:
For the writable bits, software must write a 1 to clear bits that are set. Writing a 0 to the bit has no effect.
Bit 15 14 13 12 11 10:9 Description Detected Parity Error (DPE)R/WC. 0 = No parity error detected by SATA controller. 1 = SATA controller detects a parity error on its interface. Signaled System Error (SSE)RO. Reserved as 0. Received Master Abort (RMA)R/WC. 0 = Master abort Not generated. 1 = SATA controller, as a master, generated a master abort. Reserved Signaled Target Abort (STA)RO. Reserved as 0. DEVSEL# Timing Status (DEV_STS)RO. 01 = Hardwired; Controls the device select time for the SATA controllers PCI interface. Data Parity Error Detected (DPED)R/WC. For PCH, this bit can only be set on read completions received from SiBUS where there is a parity error. 1 = SATA controller, as a master, either detects a parity error or sees the parity error line asserted, and the parity error response bit (bit 6 of the command register) is set. Fast Back to Back Capable (FB2BC)RO. Reserved as 1. User Definable Features (UDF)RO. Reserved as 0. 66MHz Capable (66MHZ_CAP)RO. Reserved as 1. Capabilities List (CAP_LIST)RO. This bit indicates the presence of a capabilities list. The minimum requirement for the capabilities list must be PCI power management for the SATA controller. Interrupt Status (INTS)RO. Reflects the state of INTx# messages, IRQ14 or IRQ15. 3 0 = Interrupt is cleared (independent of the state of Interrupt Disable bit in the command register [offset 04h]). 1 = Interrupt is to be asserted Reserved
7 6 5 4
2:0
15.1.5
Attribute: Size:
Description
RO 8 bits
Revision IDRO. See the 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Revision ID Register
640
Datasheet
15.1.6
Attribute: Size:
RO 8 bits
15.1.7
Attribute: Size:
Description
RO 8 bits
15.1.8
Attribute: Size:
Description
RO 8 bits
Datasheet
641
15.1.9
Attribute: Size:
Description
RO 8 bits
Master Latency Timer Count (MLTC)RO. 00h = Hardwired. The SATA controller is implemented internally, and is not arbitrated as a PCI device, so it does not need a Master Latency Timer.
15.1.10
R/W, RO 32 bits
NOTE: This 8-byte I/O space is used in native mode for the Primary Controllers Command Block.
15.1.11
R/W, RO 32 bits
NOTE: This 4-byte I/O space is used in native mode for the Primary Controllers Command Block.
642
Datasheet
15.1.12
Attribute: Size:
Description
R/W, RO 32 bits
NOTE: This 8-byte I/O space is used in native mode for the Secondary Controllers Command Block.
15.1.13
Attribute: Size:
Description
R/W, RO 32 bits
NOTE: This 4-byte I/O space is used in native mode for the Secondary Controllers Command Block.
Datasheet
643
15.1.14
The Bus Master IDE interface function uses Base Address register 5 to request a 16byte IO space to provide a software interface to the Bus Master functions. Only 12 bytes are actually used (6 bytes for primary, 6 bytes for secondary). Only bits [15:4] are used to decode the address.
Bit 31:16 15:5 4 3:1 0 Reserved Base AddressR/W. This field provides the base address of the I/O space (16 consecutive I/O locations). Base Address 4 (BA4)R/W. When SCC is 01h, this bit will be R/W resulting in requesting 16B of I/O space. Reserved Resource Type Indicator (RTE)RO. Hardwired to 1 to indicate a request for I/O space. Description
15.1.15
Attribute: Size:
R/W, RO 32 bits
644
Datasheet
15.1.16
2Ch2Dh 0000h No No
Description Subsystem Vendor ID (SVID)R/WO. Value is written by BIOS. No hardware action taken on this value.
15.1.17
Subsystem ID (SID)R/WO. Value is written by BIOS. No hardware action taken on this value.
15.1.18
Attribute: Size:
Description
RO 8 bits
Capabilities Pointer (CAP_PTR)RO. Indicates that the first capability pointer offset is 70h if the Sub Class Code (SCC) (Dev 31:F2:0Ah) is configure as IDE mode (value of 01).
15.1.19
Attribute: Size:
R/W 8 bits
Description Interrupt LineR/W. This field is used to communicate to software the interrupt line that the interrupt pin is connected to. These bits are not reset by FLR.
15.1.20
Attribute: Size:
RO 8 bits
Description Interrupt PinRO. This reflects the value of D31IP.SIP1 (Chipset Config Registers:Offset 3100h:bits 11:8).
Datasheet
645
15.1.21
Note:
Bits 14:12 and 9:0 of this register are R/W to maintain software compatibility. These bits have no effect on hardware.
Bit Description IDE Decode Enable (IDE)R/W. Individually enable/disable the Primary or Secondary decode. 0 = Disable. 1 = Enables the PCH to decode the associated Command Block and Control Block. IDE_TIM Field 2R/W. This field is R/W to maintain software compatibility. This field has no effect on hardware. Reserved IDE_TIM Field 1R/W. This field is R/W to maintain software compatibility. This field has no effect on hardware.
15
15.1.22
Note:
This register is R/W to maintain software compatibility. These bits have no effect on hardware.
Bit 7:4 3:0 Reserved SDMA_CNT Field 1R/W. This field is R/W to maintain software compatibility. This field has no effect on hardware. Description
646
Datasheet
15.1.23
Note:
This register is R/W to maintain software compatibility. These bits have no effect on hardware.
Bit 15:10 9:8 7:2 1:0 Reserved SDMA_TIM Field 2R/W. This field is R/W to maintain software compatibility. This field has no effect on hardware. Reserved SDMA_TIM Field 1R/W. This field is R/W to maintain software compatibility. This field has no effect on hardware. Description
15.1.24
Note:
This register is R/W to maintain software compatibility. These bits have no effect on hardware.
Bit 31:24 23:16 15 14 13 12 11:8 7:4 3 2 1 0 Reserved IDE_CONFIG Field 6R/W. This field is R/W to maintain software compatibility. This field has no effect on hardware. Reserved IDE_CONFIG Field 5R/W. This field is R/W to maintain software compatibility. This field has no effect on hardware. Reserved IDE_CONFIG Field 4R/W. This field is R/W to maintain software compatibility. This field has no effect on hardware. Reserved IDE_CONFIG Field 3R/W. This field is R/W to maintain software compatibility. This field has no effect on hardware. Reserved IDE_CONFIG Field 2R/W. This field is R/W to maintain software compatibility. This field has no effect on hardware. Reserved IDE_CONFIG Field 1R/W. This field is R/W to maintain software compatibility. This field has no effect on hardware. Description
Datasheet
647
15.1.25
Attribute: Size:
Description
RO 16 bits
15.1.26
RO 16 bits
648
Datasheet
15.1.27
15
Datasheet
649
15.1.28
Attribute: Size:
Description
7:6
650
Datasheet
15.1.29
By default, the SATA ports are set to the disabled state (bits [5:0] = 0). When enabled by software, the ports can transition between the on, partial, and slumber states and can detect devices. When disabled, the port is in the off state and cannot detect any devices. If an AHCI-aware or RAID enabled operating system is being booted then system BIOS shall insure that all supported SATA ports are enabled prior to passing control to the OS. Once the AHCI aware OS is booted it becomes the enabling/disabling policy owner for the individual SATA ports. This is accomplished by manipulating a ports PxSCTL and PxCMD fields. Because an AHCI or RAID aware OS will typically not have knowledge of the PxE bits and because the PxE bits act as master on/off switches for the ports, preboot software must insure that these bits are set to 1 prior to booting the OS, regardless as to whether or not a device is currently on the port.
Bits 15:10 Reserved Port 5 Present (P5P)RO. The status of this bit may change at any time. This bit is cleared when the port is disabled using P1E. This bit is not cleared upon surprise removal of a device. 0 = No device detected. 1 = The presence of a device on Port 1 has been detected. Port 4 Present (P4P)RO. The status of this bit may change at any time. This bit is cleared when the port is disabled using P0E. This bit is not cleared upon surprise removal of a device. 0 = No device detected. 1 = The presence of a device on Port 0 has been detected. 7:2 Reserved Port 5 Enabled (P5E)R/W. 1 0 = Disabled. The port is in the off state and cannot detect any devices. 1 = Enabled. The port can transition between the on, partial, and slumber states and can detect devices. This bit is read-only 0 when MAP.SPD[1]= 1. Port 4 Enabled (P4E)R/W. 0 0 = Disabled. The port is in the off state and cannot detect any devices. 1 = Enabled. The port can transition between the on, partial, and slumber states and can detect devices. This bit is read-only 0 when MAP.SPD[0]= 1. Description
Datasheet
651
15.1.30
Note:
.
15.1.31
Description
15:4
BAR Offset (BAROFST)RO. Indicates the offset into the BAR where the index/Data pair are located (in DWord granularity). The index and Data I/O registers are located at offset 10h within the I/O space defined by LBAR (BAR4). A value of 004h indicates offset 10h. BAR Location (BARLOC)RO. Indicates the absolute PCI Configuration Register address of the BAR containing the Index/Data pair (in DWord granularity). The Index and Data I/O registers reside within the space defined by LBAR (BAR4) in the SATA controller. a value of 8h indicates and offset of 20h, which is LBAR (BAR4).
3:0
15.1.32
RO 16 bits
Bit 15:8
652
Datasheet
15.1.33
15.1.34
Attribute: Size:
Description
R/W, RO 16 bits
Datasheet
653
15.1.35
Note:
.
This SATA controller does not support legacy I/O access. Therefore, this register is reserved. Software shall not change the default values of the register; otherwise, the result will be undefined.
Bit 7:0 Reserved Description
15.1.36
Note:
.
This SATA controller does not support legacy I/O access. Therefore, this register is reserved. Software shall not change the default values of the register; otherwise, the result will be undefined.
Bit 7:0 Reserved Description
654
Datasheet
15.2
Datasheet
655
15.2.1
Attribute: Size:
Description
R/W 8 bits
2:1
656
Datasheet
15.2.2
Attribute: Size:
Description
PRD Interrupt Status (PRDIS)R/WC. 7 0 = Software clears this bit by writing a 1 to it. 1 = This bit is set when the host controller execution of a PRD that has its PRD_INT bit set. Reserved Drive 0 DMA CapableR/W. 5 0 = Not Capable 1 = Capable. Set by device dependent code (BIOS or device driver) to indicate that drive 0 for this channel is capable of DMA transfers, and that the controller has been initialized for optimum performance. The PCH does not use this bit. It is intended for systems that do not attach BMIDE to the PCI bus. Reserved InterruptR/WC. 2 0 = Software clears this bit by writing a 1 to it. 1 = Set when a device FIS is received with the I bit set, provided that software has not disabled interrupts using the IEN bit of the Device Control Register (see chapter 5 of the Serial ATA Specification, Revision 1.0a). ErrorR/WC. 1 0 = Software clears this bit by writing a 1 to it. 1 = This bit is set when the controller encounters a target abort or master abort when transferring data on PCI. Bus Master IDE Active (ACT)RO. 0 = This bit is cleared by the PCH when the last transfer for a region is performed, where EOT for that region is set in the region descriptor. It is also cleared by the PCH when the Start Bus Master bit (D31:F5:BAR+ 00h, bit 0) is cleared in the Command register. When this bit is read as a 0, all data transferred from the drive during the previous bus master command is visible in system memory, unless the bus master command was aborted. 1 = Set by the PCH when the Start bit is written to the Command register.
4:3
15.2.3
R/W 32 bits
31:2
1:0
Datasheet
657
15.3
15.3.1
Note:
These are Index/Data Pair Registers that are used to access the SSTS, SCTL, and SERR. The I/O space for these registers is allocated through SIDPBA.
Bit 31:16 Reserved Port Index (PIDX)R/W. This Index field is used to specify the port of the SATA controller at which the port-specific SSTS, SCTL, and SERR registers are located. 15:8 00h = Primary Master (Port 4) 02h = Secondary Master (Port 5) All other values are Reserved. Register Index (RIDX)R/W. This Index field is used to specify one out of three registers currently being indexed into. 7:0 00h = SSTS 01h = SCTL 02h = SERR All other values are Reserved Description
15.3.2
Note:
These are Index/Data Pair Registers that are used to access the SSTS, SCTL, and SERR. The I/O space for these registers is allocated through SIDPBA.
Bit Description Data (DATA)R/W. This Data register is a window through which data is read or written to the memory mapped registers. A read or write to this Data register triggers a corresponding read or write to the memory mapped register pointed to by the Index register. The Index register must be setup prior to the read or write to this Data register. Note that a physical register is not actually implemented as the data is actually stored in the memory mapped registers. Since this is not a physical register, the default value is the same as the default value of the register pointed to by Index.
31:0
658
Datasheet
15.3.2.1
SDATA when SINDX.RIDX is 00h. This is a 32-bit register that conveys the current state of the interface and host. The PCH updates it continuously and asynchronously. When the PCH transmits a COMRESET to the device, this register is updated to its reset values.
Bit 31:12 Reserved Interface Power Management (IPM)RO. Indicates the current interface state: Value 0h 11:8 1h 2h 6h Description Device not present or communication not established Interface in active state Interface in PARTIAL power management state Interface in SLUMBER power management state Description
All other values reserved. Current Interface Speed (SPD)RO. Indicates the negotiated interface communication speed. Value 0h 7:4 1h 2h Description Device not present or communication not established Generation 1 communication rate negotiated Generation 2 communication rate negotiated
All other values reserved. The PCH Supports Gen 1 communication rates (1.5 Gb/s) and Gen 2 rates (3.0 Gb/s). Device Detection (DET)RO. Indicates the interface device detection and Phy state: Value 0h 3:0 1h 3h 4h Description No device detected and Phy communication not established Device presence detected but Phy communication not established Device presence detected and Phy communication established Phy in offline mode as a result of the interface being disabled or running in a BIST loopback mode
Datasheet
659
15.3.2.2
SDATA when SINDX.RIDX is 01h. This is a 32-bit read-write register by which software controls SATA capabilities. Writes to the SControl register result in an action being taken by the PCH or the interface. Reads from the register return the last value written to it.
Bit 31:16 15:12 Reserved Select Power Management (SPM)RO. This field is not used by AHCI. Interface Power Management Transitions Allowed (IPM)R/W. Indicates which power states the PCH is allowed to transition to: Value 0h 11:8 1h 2h 3h Description No interface restrictions Transitions to the PARTIAL state disabled Transitions to the SLUMBER state disabled Transitions to both PARTIAL and SLUMBER states disabled Description
All other values reserved Speed Allowed (SPD)R/W. Indicates the highest allowable speed of the interface. This speed is limited by the CAP.ISS (ABAR+00h:bit 23:20) field. Value Description 0h 7:4 1h 2h No speed negotiation restrictions Limit speed negotiation to Generation 1 communication rate Limit speed negotiation to Generation 2 communication rate
All other values reserved. The PCH Supports Gen 1 communication rates (1.5 Gb/s) and Gen 2 rates (3.0 Gb/s). Device Detection Initialization (DET)R/W. Controls the PCHs device detection and interface initialization. Value 0h 3:0 1h Description No device detection or initialization action requested Perform interface communication initialization sequence to establish communication. This is functionally equivalent to a hard reset and results in the interface being reset and communications re-initialized Disable the Serial ATA interface and put Phy in offline mode
4h
660
Datasheet
15.3.2.3
SDATA when SINDx.RIDX is 02h. Bits 26:16 of this register contain diagnostic error information for use by diagnostic software in validating correct operation or isolating failure modes. Bits 11:0 contain error information used by host software in determining the appropriate response to the error condition. If one or more of bits 11:8 of this register are set, the controller will stop the current transfer.
Bit 31:27 Reserved Exchanged (X)R/WC. When set to 1, this bit indicates that a change in device presence has been detected since the last time this bit was cleared. This bit shall always be set to 1 anytime a COMINIT signal is received. This bit is reflected in the P0IS.PCS bit. Unrecognized FIS Type (F)R/WC. Indicates that one or more FISs were received by the Transport layer with good CRC, but had a type field that was not recognized. Transport state transition error (T)R/WC. Indicates that an error has occurred in the transition from one state to another within the Transport layer since the last time this bit was cleared. Link Sequence Error (S)R/WC: Indicates that one or more Link state machine error conditions was encountered. The Link Layer state machine defines the conditions under which the link layer detects an erroneous transition. Handshake (H)R/WC. Indicates that one or more R_ERR handshake response was received in response to frame transmission. Such errors may be the result of a CRC error detected by the recipient, a disparity or 8b/10b decoding error, or other error condition leading to a negative handshake on a transmitted frame. CRC Error (C)R/WC. Indicates that one or more CRC errors occurred with the Link Layer. Disparity Error (D)R/WC. This field is not used by AHCI. 10b to 8b Decode Error (B)R/WC. Indicates that one or more 10b to 8b decoding errors occurred. Comm Wake (W)R/WC. Indicates that a Comm Wake signal was detected by the Phy. Phy Internal Error (I)R/WC. Indicates that the Phy detected some internal error. PhyRdy Change (N)R/WC. When set to 1, this bit indicates that the internal PhyRdy signal changed state since the last time this bit was cleared. In the PCH, this bit will be set when PhyRdy changes from a 0 -> 1 or a 1 -> 0. The state of this bit is then reflected in the PxIS.PRCS interrupt status bit and an interrupt will be generated if enabled. Software clears this bit by writing a 1 to it. Reserved Internal Error (E)R/WC. The SATA controller failed due to a master or target abort when attempting to access system memory. Protocol Error (P)R/WC. A violation of the Serial ATA protocol was detected. NOTE: The PCH does not set this bit for all protocol violations that may occur on the SATA link. Description
26
25
24
23
22
21 20 19 18 17
16
15:12 11
10
Datasheet
661
Bit
Description Persistent Communication or Data Integrity Error (C)R/WC. A communication error that was not recovered occurred that is expected to be persistent. Persistent communications errors may arise from faulty interconnect with the device, from a device that has been removed or has failed, or a number of other causes. Transient Data Integrity Error (T)R/WC. A data integrity error occurred that was not recovered by the interface. Reserved Recovered Communications Error (M)R/WC. Communications between the device and host was temporarily lost but was re-established. This can arise from a device temporarily being removed, from a temporary loss of Phy synchronization, or from other causes and may be derived from the PhyNRdy signal between the Phy and Link layers. Recovered Data Integrity Error (I)R/WC. A data integrity error occurred that was recovered by the interface through a retry operation or other recovery action.
8 7:2
662
Datasheet
16
16.1
Note: Note:
Table 16-1. USB EHCI PCI Register Address Map (USB EHCID29:F0, D26:F0) (Sheet 1 of 2)
Offset 00h01h 02h03h 04h05h 06h07h 08h 09h 0Ah 0Bh 0Dh 0Eh 10h13h 2Ch2Dh 2Eh2Fh 34h 3Ch 3Dh 50h 51h 52h53h 54h55h 58h Mnemonic VID DID PCICMD PCISTS RID PI SCC BCC PMLT HEADTYP MEM_BASE SVID SID CAP_PTR INT_LN INT_PN PWR_CAPID NXT_PTR1 PWR_CAP PWR_CNTL_STS DEBUG_CAPID Register Name Vendor Identification Device Identification PCI Command PCI Status Revision Identification Programming Interface Sub Class Code Base Class Code Primary Master Latency Timer Header Type Memory Base Address USB EHCI Subsystem Vendor Identification USB EHCI Subsystem Identification Capabilities Pointer Interrupt Line Interrupt Pin PCI Power Management Capability ID Next Item Pointer Power Management Capabilities Power Management Control/ Status Debug Port Capability ID Default Value 8086h See register description 0000h 0290h See register description 20h 03h 0Ch 00h 80h 00000000h XXXXh XXXXh 50h 00h See register description 01h 58h C9C2h 0000h 0Ah Type RO RO R/W, RO R/WC, RO RO RO RO RO RO RO R/W, RO R/W R/W RO R/W RO RO R/W R/W R/W, R/WC, RO RO
Datasheet
663
Table 16-1. USB EHCI PCI Register Address Map (USB EHCID29:F0, D26:F0) (Sheet 2 of 2)
Offset 59h 5Ah5Bh 60h 61h 62h63h 64h67h 68h6Bh 6Ch6Fh 70h73h 74h7Fh 80h 84h 88h8Bh 98h 99h 9Ah9Bh 9Ch 9Dh F4hF7h FChFFh Mnemonic NXT_PTR2 DEBUG_BASE USB_RELNUM FL_ADJ PWAKE_CAP LEG_EXT_CAP LEG_EXT_CS SPECIAL_SMI ACCESS_CNTL EHCIIR1 EHCIIR2 FLR_CID FLR_NEXT FLR_CLV FLR_CTRL FLR_STAT EHCIIR3 EHCIIR4 Register Name Next Item Pointer #2 Debug Port Base Offset USB Release Number Frame Length Adjustment Port Wake Capabilities Reserved USB EHCI Legacy Support Extended Capability USB EHCI Legacy Extended Support Control/Status Intel Specific USB 2.0 SMI Reserved Access Control EHCI Initialization Register 1 EHCI Initialization Register 2 FLR Capability ID FLR Next Capability Pointer FLR Capability Length and Version FLR Control FLR Status EHCI Initialization Register 3 EHCI Initialization Register 4 Default Value 98h 20A0h 20h 20h 01FFh 00000001h 00000000h 00000000h 00h 03081F01h 04000010h 09h 00h 2006h 00h 00h 00408588h 20591708h Type RO RO RO R/W R/W R/W, RO R/W, R/WC, RO R/W, R/WC R/W R/W, RWL R/W RO RO RO, R/WO R/W RO R/W R/W
Note:
All configuration registers in this section are in the core well and reset by a core well reset and the D3-to-D0 warm reset, except as noted.
16.1.1
Attribute: Size:
Description
RO 16 bits
664
Datasheet
16.1.2
Attribute: Size:
Description
RO 16 bits
Device IDRO. This is a 16-bit value assigned to the PCH USB EHCI controller. See the Intel 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Device ID Register.
16.1.3
Attribute: Size:
Description
R/W, RO 16 bits
Datasheet
665
Description 0 = Disables this functionality. 1 = Enables the PCH to act as a master on the PCI bus for USB transfers. Memory Space Enable (MSE)R/W. This bit controls access to the USB 2.0 Memory Space registers.
0 = Disables this functionality. 1 = Enables accesses to the USB 2.0 registers. The Base Address register (D29:F0, D26:F0:10h) for USB 2.0 should be programmed before this bit is set. I/O Space Enable (IOSE)RO. Hardwired to 0.
16.1.4
Note:
For the writable bits, software must write a 1 to clear bits that are set. Writing a 0 to the bit has no effect.
Bit Description Detected Parity Error (DPE)R/WC. 15 0 = No parity error detected. 1 = This bit is set by the PCH when a parity error is seen by the EHCI controller, regardless of the setting of bit 6 or bit 8 in the Command register or any other conditions. Signaled System Error (SSE)R/WC. 14 0 = No SERR# signaled by the PCH. 1 = This bit is set by the PCH when it signals SERR# (internally). The SER_EN bit (bit 8 of the Command Register) must be 1 for this bit to be set. Received Master Abort (RMA)R/WC. 13 0 = No master abort received by EHC on a memory access. 1 = This bit is set when EHC, as a master, receives a master abort status on a memory access. This is treated as a Host Error and halts the DMA engines. This event can optionally generate an SERR# by setting the SERR# Enable bit. Received Target Abort (RTA)R/WC. 12 0 = No target abort received by EHC on memory access. 1 = This bit is set when EHC, as a master, receives a target abort status on a memory access. This is treated as a Host Error and halts the DMA engines. This event can optionally generate an SERR# by setting the SERR# Enable bit (D29:F0, D26:F0:04h, bit 8). Signaled Target Abort (STA)RO. This bit is used to indicate when the EHCI function responds to a cycle with a target abort. There is no reason for this to happen, so this bit is hardwired to 0. DEVSEL# Timing Status (DEVT_STS)RO. This 2-bit field defines the timing for DEVSEL# assertion. Master Data Parity Error Detected (DPED)R/WC. 8 0 = No data parity error detected on USB2.0 read completion packet. 1 = This bit is set by the PCH when a data parity error is detected on a USB 2.0 read completion packet on the internal interface to the EHCI host controller and bit 6 of the Command register is set to 1.
11 10:9
666
Datasheet
Bit 7 6 5 4
Description Fast Back to Back Capable (FB2BC)RO. Hardwired to 1. User Definable Features (UDF)RO. Hardwired to 0. 66 MHz Capable (66 MHz _CAP)RO. Hardwired to 0. Capabilities List (CAP_LIST)RO. Hardwired to 1 indicating that offset 34h contains a valid capabilities pointer. Interrupt StatusRO. This bit reflects the state of this functions interrupt at the input of the enable/disable logic.
0 = This bit will be 0 when the interrupt is de-asserted. 1 = This bit is a 1 when the interrupt is asserted. The value reported in this bit is independent of the value in the Interrupt Enable bit. Reserved
2:0
16.1.5
Attribute: Size:
Description
RO 8 bits
Revision IDRO. See the Intel 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Revision ID Register
16.1.6
Attribute: Size:
Description
RO 8 bits
Programming InterfaceRO. A value of 20h indicates that this USB 2.0 host controller conforms to the EHCI Specification.
16.1.7
Attribute: Size:
Description
RO 8 bits
Datasheet
667
16.1.8
Attribute: Size:
Description
RO 8 bits
16.1.9
Attribute: Size:
Description
RO 8 bits
Master Latency Timer Count (MLTC)RO. Hardwired to 00h. Because the EHCI controller is internally implemented with arbitration on an interface (and not PCI), it does not need a master latency timer.
16.1.10
Attribute: Size:
Description
RO 8 bits
668
Datasheet
16.1.11
Attribute: Size:
Description
R/W, RO 32 bits
Base AddressR/W. Bits [31:10] correspond to memory address signals [31:10], respectively. This gives 1-KB of locatable memory space aligned to 1-KB boundaries. Reserved PrefetchableRO. Hardwired to 0 indicating that this range should not be prefetched. TypeRO. Hardwired to 00b indicating that this range can be mapped anywhere within 32-bit address space. Resource Type Indicator (RTE)RO. Hardwired to 0 indicating that the base address field in this register maps to memory space.
16.1.12
Attribute: Size:
R/W 16 bits
Description Subsystem Vendor ID (SVID)R/W. This register, in combination with the USB 2.0 Subsystem ID register, enables the operating system to distinguish each subsystem from the others. NOTE: Writes to this register are enabled when the WRT_RDONLY bit (D29:F0, D26:F0:80h, bit 0) is set to 1.
15:0
16.1.13
Attribute: Size:
R/W 16 bits
Description Subsystem ID (SID)R/W. BIOS sets the value in this register to identify the Subsystem ID. This register, in combination with the Subsystem Vendor ID register, enables the operating system to distinguish each subsystem from other(s). NOTE: Writes to this register are enabled when the WRT_RDONLY bit (D29:F0, D26:F0:80h, bit 0) is set to 1.
15:0
Datasheet
669
16.1.14
Attribute: Size:
Description
RO 8 bits
Capabilities Pointer (CAP_PTR)RO. This register points to the starting offset of the USB 2.0 capabilities ranges.
16.1.15
Attribute: Size:
R/W 8 bits
Description Interrupt Line (INT_LN)R/W. This data is not used by the PCH. It is used as a scratchpad register to communicate to software the interrupt line that the interrupt pin is connected to.
16.1.16
Attribute: Size:
Description
RO 8 bits
7:0
Interrupt PinRO. This reflects the value of D29IP.E1IP (Chipset Config Registers:Offset 3108:bits 3:0) or D26IP.E2IP (Chipset Config Registers:Offset 3114:bits 3:0). NOTE: Bits 7:4 are always 0h.
16.1.17
Attribute: Size:
Description
RO 8 bits
Power Management Capability IDRO. A value of 01h indicates that this is a PCI Power Management capabilities field.
670
Datasheet
16.1.18
Attribute: Size:
Description
R/W 8 bits
7:0
Next Item Pointer 1 ValueR/W (special). This register defaults to 58h, which indicates that the next capability registers begin at configuration offset 58h. This register is writable when the WRT_RDONLY bit (D29:F0, D26:F0:80h, bit 0) is set. This allows BIOS to effectively hide the Debug Port capability registers, if necessary. This register should only be written during system initialization before the plug-and-play software has enabled any master-initiated traffic. Only values of 58h (Debug Port and FLR capabilities visible) and 98h (Debug Port invisible, next capability is FLR) are expected to be programmed in this register. NOTE: Register not reset by D3-to-D0 warm reset.
16.1.19
Attribute: Size:
Description
R/W, RO 16 bits
15:11
PME Support (PME_SUP)R/W. This 5-bit field indicates the power states in which the function may assert PME#. The PCH EHC does not support the D1 or D2 states. For all other states, the PCH EHC is capable of generating PME#. Software should never need to modify this field. D2 Support (D2_SUP)RO. 0 = D2 State is not supported D1 Support (D1_SUP)RO. 0 = D1 State is not supported Auxiliary Current (AUX_CUR)R/W. The PCH EHC reports 375 mA maximum suspend well current required when in the D3COLD state. Device Specific Initialization (DSI)RO. The PCH reports 0, indicating that no device-specific initialization is required. Reserved PME Clock (PME_CLK)RO. The PCH reports 0, indicating that no PCI clock is required to generate PME#. Version (VER)RO. The PCH reports 010b, indicating that it complies with Revision 1.1 of the PCI Power Management Specification.
10 9 8:6 5 4 3 2:0
NOTES: 1. Normally, this register is read-only to report capabilities to the power management software. To report different power management capabilities, depending on the system in which the PCH is used, bits 15:11 and 8:6 in this register are writable when the WRT_RDONLY bit (D29:F0, D26:F0:80h, bit 0) is set. The value written to this register does not affect the hardware other than changing the value returned during a read. 2. Reset: core well, but not D3-to-D0 warm reset.
Datasheet
671
16.1.20
15
672
Datasheet
16.1.21
Attribute: Size:
Description
RO 8 bits
Debug Port Capability IDRO. Hardwired to 0Ah indicating that this is the start of a Debug Port Capability structure.
16.1.22
Attribute: Size:
RO 8 bits
Description Next Item Pointer 2 CapabilityRO. This register points to the next capability in the Function Level Reset capability structure.
16.1.23
Attribute: Size:
Description
RO 16 bits
BAR NumberRO. Hardwired to 001b to indicate the memory BAR begins at offset 10h in the EHCI configuration space. Debug Port OffsetRO. Hardwired to 0A0h to indicate that the Debug Port registers begin at offset A0h in the EHCI memory range.
16.1.24
Attribute: Size:
Description
RO 8 bits
USB Release NumberRO. A value of 20h indicates that this controller follows Universal Serial Bus (USB) Specification, Revision 2.0.
Datasheet
673
16.1.25
This feature is used to adjust any offset from the clock source that generates the clock that drives the SOF counter. When a new value is written into these six bits, the length of the frame is adjusted. Its initial programmed value is system dependent based on the accuracy of hardware USB clock and is initialized by system BIOS. This register should only be modified when the HChalted bit (D29:F0, D26:F0:CAPLENGTH + 24h, bit 12) in the USB2.0_STS register is a 1. Changing value of this register while the host controller is operating yields undefined results. It should not be reprogrammed by USB system software unless the default or BIOS programmed values are incorrect, or the system is restoring the register while returning from a suspended state. These bits in suspend well and not reset by a D3-to-D0 warm rest or a core well reset.
Bit 7:6 Description ReservedRO. These bits are reserved for future use and should read as 00b. Frame Length Timing ValueR/W. Each decimal value change to this register corresponds to 16 high-speed bit times. The SOF cycle time (number of SOF counter clock periods to generate a SOF micro-frame length) is equal to 59488 + value in this field. The default value is decimal 32 (20h), which gives a SOF cycle time of 60000. Frame Length (# 480 MHz Clocks) (decimal) 59488 5:0 59504 59520 59984 60000 60480 Frame Length Timing Value (this register) (decimal) 0 1 2 31 32 62
674
Datasheet
16.1.26
This register is in the suspend power well. The intended use of this register is to establish a policy about which ports are to be used for wake events. Bit positions 18(D29) or 16(D26) in the mask correspond to a physical port implemented on the current EHCI controller. A 1 in a bit position indicates that a device connected below the port can be enabled as a wake-up device and the port may be enabled for disconnect/ connect or overcurrent events as wake-up events. This is an information-only mask register. The bits in this register do not affect the actual operation of the EHCI host controller. The system-specific policy can be established by BIOS initializing this register to a system-specific value. System software uses the information in this register when enabling devices and ports for remote wake-up. These bits are not reset by a D3-to-D0 warm rest or a core well reset.
Bit 15:9 (D29) 15:7 (D26) 8:1 (D29) 6:1 (D26) 0 Reserved Port Wake Up Capability MaskR/W. Bit positions 1 through 8 (Device 29) or 1 through 6(Device 26) correspond to a physical port implemented on this host controller. For example, bit position 1 corresponds to port 1, bit position 2 corresponds to port 2, etc. Port Wake ImplementedR/W. A 1 in this bit indicates that this register is implemented to software. Description
Datasheet
675
16.1.27
LEG_EXT_CAPUSB EHCI Legacy Support Extended Capability Register (USB EHCID29:F0, D26:F0)
Address Offset: Default Value: Power Well: Function Level Reset: 686Bh 00000001h Suspend No Attribute: Size: R/W, RO 32 bits
Note:
These bits are not reset by a D3-to-D0 warm rest or a core well reset.
Bit 31:25 24 23:17 16 ReservedRO. Hardwired to 00h HC OS Owned SemaphoreR/W. System software sets this bit to request ownership of the EHCI controller. Ownership is obtained when this bit reads as 1 and the HC BIOS Owned Semaphore bit reads as clear. ReservedRO. Hardwired to 00h HC BIOS Owned SemaphoreR/W. The BIOS sets this bit to establish ownership of the EHCI controller. System BIOS will clear this bit in response to a request for ownership of the EHCI controller by system software. Next EHCI Capability PointerRO. Hardwired to 00h to indicate that there are no EHCI Extended Capability structures in this device. Capability IDRO. Hardwired to 01h to indicate that this EHCI Extended Capability is the Legacy Support Capability. Description
15:8 7:0
676
Datasheet
16.1.28
LEG_EXT_CSUSB EHCI Legacy Support Extended Control / Status Register (USB EHCID29:F0, D26:F0)
Address Offset: Default Value: Power Well: Function Level Reset: 6C6Fh 00000000h Suspend No Attribute: Size: R/W, R/WC, RO 32 bits
Note:
These bits are not reset by a D3-to-D0 warm rest or a core well reset.
Bit 31 Description SMI on BARR/WC. Software clears this bit by writing a 1 to it. 0 = Base Address Register (BAR) not written. 1 = This bit is set to 1 when the Base Address Register (BAR) is written. SMI on PCI CommandR/WC. Software clears this bit by writing a 1 to it. 30 0 = PCI Command (PCICMD) Register Not written. 1 = This bit is set to 1 when the PCI Command (PCICMD) Register is written. SMI on OS Ownership ChangeR/WC. Software clears this bit by writing a 1 to it. 29 0 = No HC OS Owned Semaphore bit change. 1 = This bit is set to 1 when the HC OS Owned Semaphore bit in the LEG_EXT_CAP register (D29:F0, D26:F0:68h, bit 24) transitions from 1 to 0 or 0 to 1. Reserved SMI on Async AdvanceRO. This bit is a shadow bit of the Interrupt on Async Advance bit (D29:F0, D26:F0:CAPLENGTH + 24h, bit 5) in the USB2.0_STS register. 21 NOTE: To clear this bit system software must write a 1 to the Interrupt on Async Advance bit in the USB2.0_STS register. SMI on Host System ErrorRO. This bit is a shadow bit of Host System Error bit in the USB2.0_STS register (D29:F0, D26:F0:CAPLENGTH + 24h, bit 4). 20 NOTE: To clear this bit system software must write a 1 to the Host System Error bit in the USB2.0_STS register. SMI on Frame List RolloverRO. This bit is a shadow bit of Frame List Rollover bit (D29:F0, D26:F0:CAPLENGTH + 24h, bit 3) in the USB2.0_STS register. 19 NOTE: To clear this bit system software must write a 1 to the Frame List Rollover bit in the USB2.0_STS register. SMI on Port Change DetectRO. This bit is a shadow bit of Port Change Detect bit (D29:F0, D26:F0:CAPLENGTH + 24h, bit 2) in the USB2.0_STS register. 18 NOTE: To clear this bit system software must write a 1 to the Port Change Detect bit in the USB2.0_STS register. SMI on USB ErrorRO. This bit is a shadow bit of USB Error Interrupt (USBERRINT) bit (D29:F0, D26:F0:CAPLENGTH + 24h, bit 1) in the USB2.0_STS register. 17 NOTE: To clear this bit system software must write a 1 to the USB Error Interrupt bit in the USB2.0_STS register. SMI on USB CompleteRO. This bit is a shadow bit of USB Interrupt (USBINT) bit (D29:F0, D26:F0:CAPLENGTH + 24h, bit 0) in the USB2.0_STS register. 16 NOTE: To clear this bit system software must write a 1 to the USB Interrupt bit in the USB2.0_STS register.
28:22
Datasheet
677
Description 0 = Disable. 1 = Enable. When this bit is 1 and SMI on BAR (D29:F0, D26:F0:6Ch, bit 31) is 1, then the host controller will issue an SMI. SMI on PCI Command EnableR/W. 0 = Disable. 1 = Enable. When this bit is 1 and SMI on PCI Command (D29:F0, D26:F0:6Ch, bit 30) is 1, then the host controller will issue an SMI. SMI on OS Ownership EnableR/W. 0 = Disable. 1 = Enable. When this bit is a 1 AND the OS Ownership Change bit (D29:F0, D26:F0:6Ch, bit 29) is 1, the host controller will issue an SMI. Reserved SMI on Async Advance EnableR/W. 0 = Disable. 1 = Enable. When this bit is a 1, and the SMI on Async Advance bit (D29:F0, D26:F0:6Ch, bit 21) is a 1, the host controller will issue an SMI immediately. SMI on Host System Error EnableR/W. 0 = Disable. 1 = Enable. When this bit is a 1, and the SMI on Host System Error (D29:F0, D26:F0:6Ch, bit 20) is a 1, the host controller will issue an SMI. SMI on Frame List Rollover EnableR/W. 0 = Disable. 1 = Enable. When this bit is a 1, and the SMI on Frame List Rollover bit (D29:F0, D26:F0:6Ch, bit 19) is a 1, the host controller will issue an SMI. SMI on Port Change EnableR/W. 0 = Disable. 1 = Enable. When this bit is a 1, and the SMI on Port Change Detect bit (D29:F0, D26:F0:6Ch, bit 18) is a 1, the host controller will issue an SMI. SMI on USB Error EnableR/W. 0 = Disable. 1 = Enable. When this bit is a 1, and the SMI on USB Error bit (D29:F0, D26:F0:6Ch, bit 17) is a 1, the host controller will issue an SMI immediately. SMI on USB Complete EnableR/W. 0 = Disable. 1 = Enable. When this bit is a 1, and the SMI on USB Complete bit (D29:F0, D26:F0:6Ch, bit 16) is a 1, the host controller will issue an SMI immediately.
14
13
12:6
678
Datasheet
16.1.29
Note:
These bits are not reset by a D3-to-D0 warm rest or a core well reset.
Bit 31:30 (D29) 31:28 (D26) Reserved SMI on PortOwnerR/WC. Software clears these bits by writing a 1 to it. 29:22 (D29) 27:22 (D26) 0 = No Port Owner bit change. 1 = Bits 29:22, 27:22 correspond to the Port Owner bits for ports 0 (22) through 5 (27) or 7 (29). These bits are set to 1 when the associated Port Owner bits transition from 0 to 1 or 1 to 0. SMI on PMCSRR/WC. Software clears these bits by writing a 1 to it. 21 0 = Power State bits Not modified. 1 = Software modified the Power State bits in the Power Management Control/ Status (PMCSR) register (D29:F0, D26:F0:54h). SMI on AsyncR/WC. Software clears these bits by writing a 1 to it. 20 0 = No Async Schedule Enable bit change 1 = Async Schedule Enable bit transitioned from 1 to 0 or 0 to 1. SMI on PeriodicR/WC. Software clears this bit by writing a 1 it. 19 0 = No Periodic Schedule Enable bit change. 1 = Periodic Schedule Enable bit transitions from 1 to 0 or 0 to 1. SMI on CFR/WC. Software clears this bit by writing a 1 it. 18 0 = No Configure Flag (CF) change. 1 = Configure Flag (CF) transitions from 1 to 0 or 0 to 1. SMI on HCHaltedR/WC. Software clears this bit by writing a 1 it. 17 0 = HCHalted did Not transition to 1 (as a result of the Run/Stop bit being cleared). 1 = HCHalted transitions to 1 (as a result of the Run/Stop bit being cleared). SMI on HCResetR/WC. Software clears this bit by writing a 1 it. 16 15:14 0 = HCRESET did Not transitioned to 1. 1 = HCRESET transitioned to 1. Reserved SMI on PortOwner EnableR/W. 13:6 0 = Disable. 1 = Enable. When any of these bits are 1 and the corresponding SMI on PortOwner bits are 1, then the host controller will issue an SMI. Unused ports should have their corresponding bits cleared. SMI on PMSCR EnableR/W. 5 0 = Disable. 1 = Enable. When this bit is 1 and SMI on PMSCR is 1, then the host controller will issue an SMI. Description
Datasheet
679
Description 0 = Disable. 1 = Enable. When this bit is 1 and SMI on Async is 1, then the host controller will issue an SMI SMI on Periodic EnableR/W. 0 = Disable. 1 = Enable. When this bit is 1 and SMI on Periodic is 1, then the host controller will issue an SMI. SMI on CF EnableR/W. 0 = Disable. 1 = Enable. When this bit is 1 and SMI on CF is 1, then the host controller will issue an SMI. SMI on HCHalted EnableR/W. 0 = Disable. 1 = Enable. When this bit is a 1 and SMI on HCHalted is 1, then the host controller will issue an SMI. SMI on HCReset EnableR/W. 0 = Disable. 1 = Enable. When this bit is a 1 and SMI on HCReset is 1, then host controller will issue an SMI.
16.1.30
Attribute: Size:
R/W 8 bits
Description
680
Datasheet
16.1.31
Attribute: Size:
Description
R/W 32 bits
16.1.32
Attribute: Size:
Description
R/W 32-bit
Datasheet
681
16.1.33
Attribute: Size:
RO 8 bits
Description
16.1.34
FLR_NEXTFunction Level Reset Next Capability Pointer Register (USB EHCID29:F0, D26:F0)
Address Offset: 99h Default Value: 00h Function Level Reset: No
Bit 7:0
Attribute: Size:
RO 8 bits
Description A value of 00h in this register indicates this is the last capability field.
682
Datasheet
16.1.35
FLR_CLVFunction Level Reset Capability Length and Version Register (USB EHCID29:F0, D26:F0)
Address Offset: Default Value: Function Level Reset: 9Ah9Bh 2006h No Attribute: Size: R/WO, RO 16 bits
7:0
16.1.36
Attribute: Size:
R/W 8 bits
Description
Datasheet
683
16.1.37
Attribute: Size:
RO 8 bits
Description
16.1.38
Attribute: Size:
Description
R/W 32-bit
16.1.39
Attribute: Size:
Description
R/W 32-bit
684
Datasheet
16.2
Note:
The PCH EHCI controller will not accept memory transactions (neither reads nor writes) as a target that are locked transactions. The locked transactions should not be forwarded to PCI as the address space is known to be allocated to USB. When the EHCI function is in the D3 PCI power state, accesses to the USB 2.0 memory range are ignored and result a master abort. Similarly, if the Memory Space Enable (MSE) bit (D29:F0, D26:F0:04h, bit 1) is not set in the Command register in configuration space, the memory range will not be decoded by the PCH enhanced host controller (EHC). If the MSE bit is not set, the PCH must default to allowing any memory accesses for the range specified in the BAR to go to PCI. This is because the range may not be valid and, therefore, the cycle must be made available to any other targets that may be currently using that range.
Note:
16.2.1
Note:
Note that the EHCI controller does not support as a target memory transactions that are locked transactions. Attempting to access the EHCI controller Memory-Mapped I/O space using locked memory transactions will result in undefined behavior.
Note:
Note that when the USB2 function is in the D3 PCI power state, accesses to the USB2 memory range are ignored and will result in a master abort. Similarly, if the Memory Space Enable (MSE) bit is not set in the Command register in configuration space, the memory range will not be decoded by the Enhanced Host Controller (EHC). If the MSE bit is not set, the EHC will not claim any memory accesses for the range specified in the BAR. Table 16-2. Enhanced Host Controller Capability Registers
MEM_BASE + Offset 00h 02h03h Mnemonic CAPLENGTH HCIVERSION Register Capabilities Registers Length Host Controller Interface Version Number Host Controller Structural Parameters Host Controller Capability Parameters Default 20h 0100h 00204208h (D29:F0) 00203206 (D26:F0) 00006881h Type RO RO
04h07h
HCSPARAMS
R/W (special), RO
08h0Bh
HCCPARAMS
RO
NOTE: Read/Write Special means that the register is normally read-only, but may be written when the WRT_RDONLY bit is set. Because these registers are expected to be programmed by BIOS during initialization, their contents must not get modified by HCRESET or D3-toD0 internal reset.
Datasheet
685
16.2.1.1
Attribute: Size:
Description
RO 8 bits
7:0
Capability Register Length ValueRO. This register is used as an offset to add to the Memory Base Register (D29:F0, D26:F0:10h) to find the beginning of the Operational Register Space. This field is hardwired to 20h indicating that the Operation Registers begin at offset 20h.
16.2.1.2
Attribute: Size:
Description
RO 16 bits
Host Controller Interface Version NumberRO. This is a two-byte register containing a BCD encoding of the version number of interface that this host controller interface conforms.
16.2.1.3
Note:
This register is reset by a suspend well reset and not a D3-to-D0 reset or HCRESET.
Bit 31:24 23:20 19:16 Reserved Debug Port Number (DP_N)RO. Hardwired to 2h indicating that the Debug Port is on the second lowest numbered port on the EHCI. EHCI#1: Port 1 EHCI#2: Port 9 Reserved Number of Companion Controllers (N_CC)R/W. This field indicates the number of companion controllers associated with this USB EHCI host controller. 15:12 BIOS must program this field to 0b to indicate companion host controllers are not supported. Port-ownership hand-off is not supported. Only high-speed devices are supported on the host controller root ports. Number of Ports per Companion Controller (N_PCC)RO. This field indicates the number of ports supported per companion host controller. This field is 0h indication no other companion controller support. Reserved. These bits are reserved and default to 0. N_PORTSR/W. This field specifies the number of physical downstream ports implemented on this host controller. The value of this field determines how many port registers are addressable in the Operational Register Space. Valid values are in the range of 1h to Fh. A 0 in this field is undefined. For Integrated USB 2.0 Rate Matching Hub Enabled: Each EHCI reports 2 ports by default. Port 0 assigned to the RMH and port 1 assigned as the debug port. When the KVM/USB-R feature is enabled it will show up as Port2 on the EHCI, and BIOS would need to update this field to 3h. Description
11:8 7:4
3:0
686
Datasheet
16.2.1.4
Attribute: Size:
Description
RO 32 bits
16
15:8
7:4
Datasheet
687
16.2.2
Note:
Software must read and write these registers using only DWord accesses.These registers are divided into two sets. The first set at offsets MEM_BASE + 00:3Bh are implemented in the core power well. Unless otherwise noted, the core well registers are reset by the assertion of any of the following: Core well hardware reset HCRESET D3-to-D0 reset
688
Datasheet
The second set at offsets MEM_BASE + 60h to the end of the implemented register space are implemented in the Suspend power well. Unless otherwise noted, the suspend well registers are reset by the assertion of either of the following: Suspend well hardware reset HCRESET
16.2.2.1
Attribute: Size:
Description
R/W, RO 32 bits
11:8 7
Datasheet
689
Bit
Description Interrupt on Async Advance DoorbellR/W. This bit is used as a doorbell by software to tell the host controller to issue an interrupt the next time it advances asynchronous schedule. 0 = The host controller sets this bit to a 0 after it has set the Interrupt on Async Advance status bit (D29:F0, D26:F0:CAPLENGTH + 24h, bit 5) in the USB2.0_STS register to a 1. 1 = Software must write a 1 to this bit to ring the doorbell. When the host controller has evicted all appropriate cached schedule state, it sets the Interrupt on Async Advance status bit in the USB2.0_STS register. If the Interrupt on Async Advance Enable bit in the USB2.0_INTR register (D29:F0, D26:F0:CAPLENGTH + 28h, bit 5) is a 1 then the host controller will assert an interrupt at the next interrupt threshold. See the EHCI specification for operational details. NOTE: Software should not write a 1 to this bit when the asynchronous schedule is inactive. Doing so will yield undefined results. Asynchronous Schedule EnableR/W. This bit controls whether the host controller skips processing the Asynchronous Schedule. 0 = Do not process the Asynchronous Schedule 1 = Use the ASYNCLISTADDR register to access the Asynchronous Schedule. Periodic Schedule EnableR/W. This bit controls whether the host controller skips processing the Periodic Schedule. 0 = Do not process the Periodic Schedule 1 = Use the PERIODICLISTBASE register to access the Periodic Schedule. Frame List SizeRO. The PCH hardwires this field to 00b because it only supports the 1024-element frame list size. Host Controller Reset (HCRESET)R/W. This control bit used by software to reset the host controller. The effects of this on root hub registers are similar to a Chip Hardware Reset (that is, RSMRST# assertion and PWROK de-assertion on the PCH). When software writes a 1 to this bit, the host controller resets its internal pipelines, timers, counters, state machines, etc. to their initial value. Any transaction currently in progress on USB is immediately terminated. A USB reset is not driven on downstream ports. NOTE: PCI configuration registers and Host controller capability registers are not effected by this reset. All operational registers, including port registers and port state machines are set to their initial values. Port ownership reverts to the companion host controller(s), with the side effects described in the EHCI spec. Software must re-initialize the host controller to return the host controller to an operational state. This bit is set to 0 by the host controller when the reset process is complete. Software cannot terminate the reset process early by writing a 0 to this register. Software should not set this bit to a 1 when the HCHalted bit (D29:F0, D26:F0:CAPLENGTH + 24h, bit 12) in the USB2.0_STS register is a 0. Attempting to reset an actively running host controller will result in undefined behavior. This reset me be used to leave EHCI port test modes.
3:2
690
Datasheet
Description 0 = Stop (default) 1 = Run. When set to a 1, the Host controller proceeds with execution of the schedule. The Host controller continues execution as long as this bit is set. When this bit is set to 0, the Host controller completes the current transaction on the USB and then halts. The HCHalted bit in the USB2.0_STS register indicates when the Host controller has finished the transaction and has entered the stopped state. Software should not write a 1 to this field unless the host controller is in the Halted state (that is, HCHalted in the USBSTS register is a 1). The Halted bit is cleared immediately when the Run bit is set.
The following table explains how the different combinations of Run and Halted should be interpreted: Run/Stop 0b 0b 1b 1b Halted 0b 1b 0b 1b Interpretation In the process of halting Halted Running Invalid - the HCHalted bit clears immediately
Memory read cycles initiated by the EHC that receive any status other than Successful will result in this bit being cleared. NOTE: The Command Register indicates the command to be executed by the serial bus host controller. Writing to the register causes a command to be executed.
Datasheet
691
16.2.2.2
This register indicates pending interrupts and various states of the Host controller. The status resulting from a transaction on the serial bus is not indicated in this register. See the Interrupts description in section 4 of the EHCI specification for additional information concerning USB 2.0 interrupt conditions. Note: For the writable bits, software must write a 1 to clear bits that are set. Writing a 0 has no effect.
Bit 31:16 Reserved Asynchronous Schedule Status RO. This bit reports the current real status of the Asynchronous Schedule. 0 = Disabled. (Default) 1 = Enabled. 15 NOTE: The Host controller is not required to immediately disable or enable the Asynchronous Schedule when software transitions the Asynchronous Schedule Enable bit (D29:F0, D26:F0:CAPLENGTH + 20h, bit 5) in the USB2.0_CMD register. When this bit and the Asynchronous Schedule Enable bit are the same value, the Asynchronous Schedule is either enabled (1) or disabled (0). Periodic Schedule Status RO. This bit reports the current real status of the Periodic Schedule. 0 = Disabled. (Default) 1 = Enabled. 14 NOTE: The Host controller is not required to immediately disable or enable the Periodic Schedule when software transitions the Periodic Schedule Enable bit (D29:F0, D26:F0:CAPLENGTH + 20h, bit 4) in the USB2.0_CMD register. When this bit and the Periodic Schedule Enable bit are the same value, the Periodic Schedule is either enabled (1) or disabled (0). Reclamation RO. This read-only status bit is used to detect an empty asynchronous schedule. The operational model and valid transitions for this bit are described in Section 4 of the EHCI Specification. HCHalted RO. 12 0 = This bit is a 0 when the Run/Stop bit is a 1. 1 = The Host controller sets this bit to 1 after it has stopped executing as a result of the Run/Stop bit being set to 0, either by software or by the Host controller hardware (such as, internal error). (Default) Reserved Interrupt on Async AdvanceR/WC. System software can force the host controller to issue an interrupt the next time the host controller advances the asynchronous schedule by writing a 1 to the Interrupt on Async Advance Doorbell bit (D29:F0, D26:F0:CAPLENGTH + 20h, bit 6) in the USB2.0_CMD register. This bit indicates the assertion of that interrupt source. Description
13
11:6
692
Datasheet
Description 0 = No serious error occurred during a host system access involving the Host controller module 1 = The Host controller sets this bit to 1 when a serious error occurs during a host system access involving the Host controller module. A hardware interrupt is generated to the system. Memory read cycles initiated by the EHC that receive any status other than Successful will result in this bit being set. When this error occurs, the Host controller clears the Run/Stop bit in the USB2.0_CMDregister (D29:F0, D26:F0:CAPLENGTH + 20h, bit 0) to prevent further execution of the scheduled TDs. A hardware interrupt is generated to the system (if enabled in the Interrupt Enable Register). Frame List RolloverR/WC. 0 = No Frame List Index rollover from its maximum value to 0. 1 = The Host controller sets this bit to a 1 when the Frame List Index rolls over from its maximum value to 0. Since the PCH only supports the 1024-entry Frame List Size, the Frame List Index rolls over every time FRNUM13 toggles. Port Change DetectR/WC. This bit is allowed to be maintained in the Auxiliary power well. Alternatively, it is also acceptable that on a D3 to D0 transition of the EHCI HC device, this bit is loaded with the OR of all of the PORTSC change bits (including: Force port resume, overcurrent change, enable/disable change and connect status change). Regardless of the implementation, when this bit is readable (that is, in the D0 state), it must provide a valid view of the Port Status registers. 0 = No change bit transition from a 0 to 1 or No Force Port Resume bit transition from 0 to 1 as a result of a J-K transition detected on a suspended port. 1 = The Host controller sets this bit to 1 when any port for which the Port Owner bit is set to 0 has a change bit transition from a 0 to 1 or a Force Port Resume bit transition from 0 to 1 as a result of a J-K transition detected on a suspended port. USB Error Interrupt (USBERRINT)R/WC. 0 = No error condition. 1 = The Host controller sets this bit to 1 when completion of a USB transaction results in an error condition (such as, error counter underflow). If the TD on which the error interrupt occurred also had its IOC bit set, both this bit and Bit 0 are set. See the EHCI specification for a list of the USB errors that will result in this interrupt being asserted. USB Interrupt (USBINT)R/WC. 0 = No completion of a USB transaction whose Transfer Descriptor had its IOC bit set. No short packet is detected. 1 = The Host controller sets this bit to 1 when the cause of an interrupt is a completion of a USB transaction whose Transfer Descriptor had its IOC bit set. The Host controller also sets this bit to 1 when a short packet is detected (actual number of bytes received was less than the expected number of bytes).
Datasheet
693
16.2.2.3
This register enables and disables reporting of the corresponding interrupt to the software. When a bit is set and the corresponding interrupt is active, an interrupt is generated to the host. Interrupt sources that are disabled in this register still appear in the USB2.0_STS Register to allow the software to poll for events. Each interrupt enable bit description indicates whether it is dependent on the interrupt threshold mechanism (see Section 4 of the EHCI specification), or not.
Bit 31:6 Reserved Interrupt on Async Advance EnableR/W. 5 0 = Disable. 1 = Enable. When this bit is a 1, and the Interrupt on Async Advance bit (D29:F0, D26:F0:CAPLENGTH + 24h, bit 5) in the USB2.0_STS register is a 1, the host controller will issue an interrupt at the next interrupt threshold. The interrupt is acknowledged by software clearing the Interrupt on Async Advance bit. Host System Error EnableR/W. 4 0 = Disable. 1 = Enable. When this bit is a 1, and the Host System Error Status bit (D29:F0, D26:F0:CAPLENGTH + 24h, bit 4) in the USB2.0_STS register is a 1, the host controller will issue an interrupt. The interrupt is acknowledged by software clearing the Host System Error bit. Frame List Rollover EnableR/W. 3 0 = Disable. 1 = Enable. When this bit is a 1, and the Frame List Rollover bit (D29:F0, D26:F0:CAPLENGTH + 24h, bit 3) in the USB2.0_STS register is a 1, the host controller will issue an interrupt. The interrupt is acknowledged by software clearing the Frame List Rollover bit. Port Change Interrupt EnableR/W. 2 0 = Disable. 1 = Enable. When this bit is a 1, and the Port Change Detect bit (D29:F0, D26:F0:CAPLENGTH + 24h, bit 2) in the USB2.0_STS register is a 1, the host controller will issue an interrupt. The interrupt is acknowledged by software clearing the Port Change Detect bit. USB Error Interrupt EnableR/W. 1 0 = Disable. 1 = Enable. When this bit is a 1, and the USBERRINT bit (D29:F0, D26:F0:CAPLENGTH + 24h, bit 1) in the USB2.0_STS register is a 1, the host controller will issue an interrupt at the next interrupt threshold. The interrupt is acknowledged by software by clearing the USBERRINT bit in the USB2.0_STS register. USB Interrupt EnableR/W. 0 0 = Disable. 1 = Enable. When this bit is a 1, and the USBINT bit (D29:F0, D26:F0:CAPLENGTH + 24h, bit 0) in the USB2.0_STS register is a 1, the host controller will issue an interrupt at the next interrupt threshold. The interrupt is acknowledged by software by clearing the USBINT bit in the USB2.0_STS register. Description
694
Datasheet
16.2.2.4
The SOF frame number value for the bus SOF token is derived or alternatively managed from this register. See Section 4 of the EHCI specification for a detailed explanation of the SOF value management requirements on the host controller. The value of FRINDEX must be within 125 s (1 micro-frame) ahead of the SOF token value. The SOF value may be implemented as an 11-bit shadow register. For this discussion, this shadow register is 11 bits and is named SOFV. SOFV updates every 8 micro-frames (1 millisecond). An example implementation to achieve this behavior is to increment SOFV each time the FRINDEX[2:0] increments from 0 to 1. Software must use the value of FRINDEX to derive the current micro-frame number, both for high-speed isochronous scheduling purposes and to provide the get microframe number function required to client drivers. Therefore, the value of FRINDEX and the value of SOFV must be kept consistent if chip is reset or software writes to FRINDEX. Writes to FRINDEX must also write-through FRINDEX[13:3] to SOFV[10:0]. To keep the update as simple as possible, software should never write a FRINDEX value where the three least significant bits are 111b or 000b. Note: This register is used by the host controller to index into the periodic frame list. The register updates every 125 microseconds (once each micro-frame). Bits [12:3] are used to select a particular entry in the Periodic Frame List during periodic schedule execution. The number of bits used for the index is fixed at 10 for the PCH since it only supports 1024-entry frame lists. This register must be written as a DWord. Word and byte writes produce undefined results. This register cannot be written unless the Host controller is in the Halted state as indicated by the HCHalted bit (D29:F0, D26:F0:CAPLENGTH + 24h, bit 12). A write to this register while the Run/Stop bit (D29:F0, D26:F0:CAPLENGTH + 20h, bit 0) is set to a 1 (USB2.0_CMD register) produces undefined results. Writes to this register also effect the SOF value. See Section 4 of the EHCI specification for details.
Bit 31:14 13:0 Reserved Frame List Current Index/Frame NumberR/W. The value in this register increments at the end of each time frame (such as, micro-frame). Bits [12:3] are used for the Frame List current index. This means that each location of the frame list is accessed 8 times (frames or micro-frames) before moving to the next index. Description
16.2.2.5
This 32-bit register corresponds to the most significant address bits [63:32] for all EHCI data structures. Since the PCH hardwires the 64-bit Addressing Capability field in HCCPARAMS to 1, this register is used with the link pointers to construct 64-bit addresses to EHCI control data structures. This register is concatenated with the link pointer from either the PERIODICLISTBASE, ASYNCLISTADDR, or any control data structure link field to construct a 64-bit address. This register allows the host software to locate all control data structures within the same 4 GB memory segment.
Bit 31:12 11:0 Description Upper Address[63:44]RO. Hardwired to 0s. The PCH EHC is only capable of generating addresses up to 16 terabytes (44 bits of address). Upper Address[43:32]R/W. This 12-bit field corresponds to address bits 43:32 when forming a control data structure address.
Datasheet
695
16.2.2.6
This 32-bit register contains the beginning address of the Periodic Frame List in the system memory. Since the PCH host controller operates in 64-bit mode (as indicated by the 1 in the 64-bit Addressing Capability field in the HCCSPARAMS register) (offset 08h, bit 0), then the most significant 32 bits of every control data structure address comes from the CTRLDSSEGMENT register. HCD loads this register prior to starting the schedule execution by the host controller. The memory structure referenced by this physical memory pointer is assumed to be 4-Kbyte aligned. The contents of this register are combined with the Frame Index Register (FRINDEX) to enable the Host controller to step through the Periodic Frame List in sequence.
Bit 31:12 11:0 Description Base Address (Low)R/W. These bits correspond to memory address signals [31:12], respectively. Reserved
16.2.2.7
This 32-bit register contains the address of the next asynchronous queue head to be executed. Since the PCH host controller operates in 64-bit mode (as indicated by a 1 in 64-bit Addressing Capability field in the HCCPARAMS register) (offset 08h, bit 0), then the most significant 32 bits of every control data structure address comes from the CTRLDSSEGMENT register (offset 08h). Bits [4:0] of this register cannot be modified by system software and will always return 0s when read. The memory structure referenced by this physical memory pointer is assumed to be 32-byte aligned.
Bit 31:5 4:0 Description Link Pointer Low (LPL)R/W. These bits correspond to memory address signals [31:5], respectively. This field may only reference a Queue Head (QH). Reserved
696
Datasheet
16.2.2.8
This register is in the suspend power well. It is only reset by hardware when the suspend power is initially applied or in response to a host controller reset.
Bit 31:1 Reserved Configure Flag (CF)R/W. Host software sets this bit as the last action in its process of configuring the Host controller. This bit controls the default port-routing control logic. Bit values and side-effects are listed below. See section 4 of the EHCI spec for operation details. 0 = Compatibility debug only (default). 1 = Port routing control logic default-routes all ports to this host controller. Description
16.2.2.9
Note:
When RMH is enabled this register is associated with the upstream ports of the EHCI controller and does not represent downstream hub ports. USB Hub class commands must be used to determine RMH port status and enable test modes. See Chapter 11 of the USB Specification, Revision 2.0 for more details. Rate Matching Hub wake capabilities can be configured by the RMHWKCTL Register (RCBA+35B0h) located in the Chipset Configuration chapter. A host controller must implement one or more port registers. Software uses the N_Port information from the Structural Parameters Register to determine how many ports need to be serviced. All ports have the structure defined below. Software must not write to unreported Port Status and Control Registers. This register is in the suspend power well. It is only reset by hardware when the suspend power is initially applied or in response to a host controller reset. The initial conditions of a port are: No device connected Port disabled.
Datasheet
697
When a device is attached, the port state transitions to the attached state and system software will process this as with any status change notification. See Section 4 of the EHCI specification for operational requirements for how change events interact with port suspend mode.
Bit 31:23 Reserved Wake on Overcurrent Enable (WKOC_E)R/W. 22 0 = Disable. (Default) 1 = Enable. Writing this bit to a 1 enables the setting of the PME Status bit in the Power Management Control/Status Register (offset 54, bit 15) when the overcurrent Active bit (bit 4 of this register) is set. Wake on Disconnect Enable (WKDSCNNT_E)R/W. 21 0 = Disable. (Default) 1 = Enable. Writing this bit to a 1 enables the setting of the PME Status bit in the Power Management Control/Status Register (offset 54, bit 15) when the Current Connect Status changes from connected to disconnected (that is, bit 0 of this register changes from 1 to 0). Wake on Connect Enable (WKCNNT_E)R/W. 20 0 = Disable. (Default) 1 = Enable. Writing this bit to a 1 enables the setting of the PME Status bit in the Power Management Control/Status Register (offset 54, bit 15) when the Current Connect Status changes from disconnected to connected (that is, bit 0 of this register changes from 0 to 1). Port Test ControlR/W. When this field is 0s, the port is NOT operating in a test mode. A non-zero value indicates that it is operating in test mode and the specific test mode is indicated by the specific value. The encoding of the test mode bits are (0110b 1111b are reserved): Value 0000b 19:16 0001b 0010b 0011b 0100b 0101b Maximum Interrupt Interval Test mode not enabled (default) Test J_STATE Test K_STATE Test SE0_NAK Test Packet FORCE_ENABLE Description
See the USB Specification Revision 2.0, Chapter 7 for details on each test mode. 15:14 Reserved Port OwnerR/W. This bit unconditionally goes to a 0 when the Configured Flag bit in the USB2.0_CMD register makes a 0 to 1 transition. 13 System software uses this field to release ownership of the port to a selected host controller (in the event that the attached device is not a high-speed device). Software writes a 1 to this bit when the attached device is not a high-speed device. A 1 in this bit means that a companion host controller owns and controls the port. See Section 4 of the EHCI Specification for operational details. Port Power (PP)RO. Read-only with a value of 1. This indicates that the port does have power.
12
698
Datasheet
Bit
Description Line StatusRO.These bits reflect the current logical levels of the D+ (bit 11) and D (bit 10) signal lines. These bits are used for detection of low-speed USB devices prior to the port reset and enable sequence. This field is valid only when the port enable bit is 0 and the current connect status bit is set to a 1. 00 10 01 11 = = = = SE0 J-state K-state Undefined
11:10
Reserved Port ResetR/W. When software writes a 1 to this bit (from a 0), the bus reset sequence as defined in the USB Specification, Revision 2.0 is started. Software writes a 0 to this bit to terminate the bus reset sequence. Software must keep this bit at a 1 long enough to ensure the reset sequence completes as specified in the USB Specification, Revision 2.0. 1 = Port is in Reset. 0 = Port is not in Reset. NOTE: When software writes a 0 to this bit, there may be a delay before the bit status changes to a 0. The bit status will not read as a 0 until after the reset has completed. If the port is in high-speed mode after reset is complete, the host controller will automatically enable this port (such as, set the Port Enable bit to a 1). A host controller must terminate the reset and stabilize the state of the port within 2 milliseconds of software transitioning this bit from 0 to 1. For example: if the port detects that the attached device is high-speed during reset, then the host controller must have the port in the enabled state within 2 ms of software writing this bit to a 0. The HCHalted bit (D29:F0, D26:F0:CAPLENGTH + 24h, bit 12) in the USB2.0_STS register should be a 0 before software attempts to use this bit. The host controller may hold Port Reset asserted to a 1 when the HCHalted bit is a 1. This bit is 0 if Port Power is 0 NOTE: System software should not attempt to reset a port if the HCHalted bit in the USB2.0_STS register is a 1. Doing so will result in undefined behavior. SuspendR/W. 0 = Port not in suspend state.(Default) 1 = Port in suspend state. Port Enabled Bit and Suspend bit of this register define the port states as follows: Port Enabled 0 Suspend X 0 1 Port State Disabled Enabled Suspend
1 1
When in suspend state, downstream propagation of data is blocked on this port, except for port reset. Note that the bit status does not change until the port is suspended and that there may be a delay in suspending a port depending on the activity on the port. The host controller will unconditionally set this bit to a 0 when software sets the Force Port Resume bit to a 0 (from a 1). A write of 0 to this bit is ignored by the host controller. If host software sets this bit to a 1 when the port is not enabled (that is, Port enabled bit is a 0) the results are undefined.
Datasheet
699
Description 0 = No resume (K-state) detected/driven on port. (Default) 1 = Resume detected/driven on port. Software sets this bit to a 1 to drive resume signaling. The Host controller sets this bit to a 1 if a J-to-K transition is detected while the port is in the Suspend state. When this bit transitions to a 1 because a Jto-K transition is detected, the Port Change Detect bit (D29:F0, D26:F0:CAPLENGTH + 24h, bit 2) in the USB2.0_STS register is also set to a 1. If software sets this bit to a 1, the host controller must not set the Port Change Detect bit. NOTE: When the EHCI controller owns the port, the resume sequence follows the defined sequence documented in the USB Specification, Revision 2.0. The resume signaling (Full-speed 'K') is driven on the port as long as this bit remains a 1. Software must appropriately time the Resume and set this bit to a 0 when the appropriate amount of time has elapsed. Writing a 0 (from 1) causes the port to return to high-speed mode (forcing the bus below the port into a high-speed idle). This bit will remain a 1 until the port has switched to the high-speed idle.
Overcurrent ChangeR/WC. The functionality of this bit is not dependent upon the port owner. Software clears this bit by writing a 1 to it. 0 = No change. (Default) 1 = There is a change to Overcurrent Active. Overcurrent ActiveRO. 0 = This port does not have an overcurrent condition. (Default) 1 = This port currently has an overcurrent condition. This bit will automatically transition from 1 to 0 when the over current condition is removed. The PCH automatically disables the port when the overcurrent active bit is 1. Port Enable/Disable ChangeR/WC. For the root hub, this bit gets set to a 1 only when a port is disabled due to the appropriate conditions existing at the EOF2 point (See Chapter 11 of the USB Specification for the definition of a port error). This bit is not set due to the Disabled-to-Enabled transition, nor due to a disconnect. Software clears this bit by writing a 1 to it. 0 = No change in status. (Default). 1 = Port enabled/disabled status has changed. Port Enabled/DisabledR/W. Ports can only be enabled by the host controller as a part of the reset and enable. Software cannot enable a port by writing a 1 to this bit. Ports can be disabled by either a fault condition (disconnect event or other fault condition) or by host software. Note that the bit status does not change until the port state actually changes. There may be a delay in disabling or enabling a port due to other host controller and bus events. 0 = Disable 1 = Enable (Default) Connect Status ChangeR/WC. This bit indicates a change has occurred in the ports Current Connect Status. Software sets this bit to 0 by writing a 1 to it.
0 = No change (Default). 1 = Change in Current Connect Status. The host controller sets this bit for all changes to the port device connect status, even if system software has not cleared an existing connect status change. For example, the insertion status changes twice before system software has cleared the changed condition, hub hardware will be setting an already-set bit (that is, the bit will remain set). Current Connect StatusRO. This value reflects the current state of the port, and may not correspond directly to the event that caused the Connect Status Change bit (Bit 1) to be set. 0 = No device is present. (Default) 1 = Device is present on port.
700
Datasheet
16.2.3
The Debug ports registers are located in the same memory area, defined by the Base Address Register (MEM_BASE), as the standard EHCI registers. The base offset for the debug port registers (A0h) is declared in the Debug Port Base Offset Capability Register at Configuration offset 5Ah (D29:F0, D26:F0:offset 5Ah). The specific EHCI port that supports this debug capability (Port 1 for D29:F0 and Port 9 for D26:F0) is indicated by a 4-bit field (bits 2023) in the HCSPARAMS register of the EHCI controller. The address map of the Debug Port registers is shown in Table 16-4. Table 16-4. Debug Port Register Address Map
MEM_BASE + Offset A0A3h A4A7h A8AFh B0B3h Mnemonic CNTL_STS USBPID DATABUF[7:0] CONFIG Register Name Control/Status USB PIDs Data Buffer (Bytes 7:0) Configuration Default 00000000h 00000000h 00000000 00000000h 00007F01h Type R/W, R/WC, RO R/W, RO R/W R/W
NOTES: 1. All of these registers are implemented in the core well and reset by PLTRST#, EHC HCRESET, and a EHC D3-to-D0 transition. 2. The hardware associated with this register provides no checks to ensure that software programs the interface correctly. How the hardware behaves when programmed improperly is undefined.
Datasheet
701
16.2.3.1
CNTL_STSControl/Status Register
Offset: Default Value: MEM_BASE + A0h 00000000h Attribute: Size: R/W, R/WC, RO 32 bits
Description
30
0 = Ownership of the debug port is NOT forced to the EHCI controller (Default) 1 = Ownership of the debug port is forced to the EHCI controller (that is, immediately taken away from the companion Classic USB Host controller) If the port was already owned by the EHCI controller, then setting this bit has no effect. This bit overrides all of the ownership-related bits in the standard EHCI registers. Reserved ENABLED_CNTR/W. 0 = Software can clear this by writing a 0 to it. The hardware clears this bit for the same conditions where the Port Enable/Disable Change bit (in the PORTSC register) is set. (Default) 1 = Debug port is enabled for operation. Software can directly set this bit if the port is already enabled in the associated PORTSC register (this is enforced by the hardware). Reserved DONE_STSR/WC. Software can clear this by writing a 1 to it.
29
28
27:17 16
0 = Request Not complete 1 = Set by hardware to indicate that the request is complete. LINK_ID_STSRO. This field identifies the link interface. 0h = Hardwired. Indicates that it is a USB Debug Port. Reserved IN_USE_CNTR/W. Set by software to indicate that the port is in use. Cleared by software to indicate that the port is free and may be used by other software. This bit is cleared after reset. (This bit has no affect on hardware.) EXCEPTION_STSRO. This field indicates the exception when the ERROR_GOOD#_STS bit is set. This field should be ignored if the ERROR_GOOD#_STS bit is 0. 000 =No Error. (Default) NOTE: This should not be seen since this field should only be checked if there is an error. 001 =Transaction error: Indicates the USB 2.0 transaction had an error (CRC, bad PID, timeout, etc.) 010 =Hardware error. Request was attempted (or in progress) when port was suspended or reset. All Other combinations are reserved
15:12 11 10
9:7
702
Datasheet
Bit ERROR_GOOD#_STSRO. 6
Description
0 = Hardware clears this bit to 0 after the proper completion of a read or write. (Default) 1 = Error has occurred. Details on the nature of the error are provided in the Exception field. GO_CNTR/W.
0 = Hardware clears this bit when hardware sets the DONE_STS bit. (Default) 1 = Causes hardware to perform a read or write request. NOTE: Writing a 1 to this bit when it is already set may result in undefined behavior. WRITE_READ#_CNTR/W. Software clears this bit to indicate that the current request is a read. Software sets this bit to indicate that the current request is a write. 0 = Read (Default) 1 = Write DATA_LEN_CNTR/W. This field is used to indicate the size of the data to be transferred. default = 0h. For write operations, this field is set by software to indicate to the hardware how many bytes of data in Data Buffer are to be transferred to the console. A value of 0h indicates that a zero-length packet should be sent. A value of 18 indicates 18 bytes are to be transferred. Values 9Fh are invalid and how hardware behaves if used is undefined. For read operations, this field is set by hardware to indicate to software how many bytes in Data Buffer are valid in response to a read operation. A value of 0h indicates that a zero length packet was returned and the state of Data Buffer is not defined. A value of 18 indicates 18 bytes were received. Hardware is not allowed to return values 9Fh. The transferring of data always starts with byte 0 in the data area and moves toward byte 7 until the transfer size is reached.
3:0
NOTES: 1. Software should do Read-Modify-Write operations to this register to preserve the contents of bits not being modified. This include Reserved bits. 2. To preserve the usage of RESERVED bits in the future, software should always write the same value read from the bit until it is defined. Reserved bits will always return 0 when read.
Datasheet
703
16.2.3.2
This Dword register is used to communicate PID information between the USB debug driver and the USB debug port. The debug port uses some of these fields to generate USB packets, and uses other fields to return PID information to the USB debug driver.
Bit 31:24 Reserved RECEIVED_PID_STS[23:16]RO. Hardware updates this field with the received PID for transactions in either direction. When the controller is writing data, this field is updated with the handshake PID that is received from the device. When the host controller is reading data, this field is updated with the data packet PID (if the device sent data), or the handshake PID (if the device NAKs the request). This field is valid when the hardware clears the GO_DONE#_CNT bit. SEND_PID_CNT[15:8]R/W. Hardware sends this PID to begin the data packet when sending data to USB (that is, WRITE_READ#_CNT is asserted). Software typically sets this field to either DATA0 or DATA1 PID values. TOKEN_PID_CNT[7:0]R/W. Hardware sends this PID as the Token PID for each USB transaction. Software typically sets this field to either IN, OUT, or SETUP PID values. Description
23:16
15:8
7:0
16.2.3.3
This register can be accessed as 8 separate 8-bit registers or 2 separate 32-bit register.
Bit Description DATABUFFER[63:0]R/W. This field is the 8 bytes of the data buffer. Bits 7:0 correspond to least significant byte (byte 0). Bits 63:56 correspond to the most significant byte (byte 7). 63:0 The bytes in the Data Buffer must be written with data before software initiates a write request. For a read request, the Data Buffer contains valid data when DONE_STS bit (offset A0, bit 16) is cleared by the hardware, ERROR_GOOD#_STS (offset A0, bit 6) is cleared by the hardware, and the DATA_LENGTH_CNT field (offset A0, bits 3:0) indicates the number of bytes that are valid.
16.2.3.4
CONFIGConfiguration Register
Offset: Default Value:
Bit 31:15 14:8 7:4 3:0 Reserved USB_ADDRESS_CNFR/W. This 7-bit field identifies the USB device address used by the controller for all Token PID generation. (Default = 7Fh) Reserved USB_ENDPOINT_CNFR/W. This 4-bit field identifies the endpoint used by the controller for all Token PID generation. (Default = 1h)
Attribute: Size:
Description
R/W 32 bits
704
Datasheet
17
Note:
All registers in this function (including memory-mapped registers) must be addressable in byte, word, and DWord quantities. The software must always make register accesses on natural boundaries (that is, DWord accesses must be on DWord boundaries; word accesses on word boundaries, etc.). Register access crossing the DWord boundary are ignored. In addition, the memory-mapped register space must not be accessed with the LOCK semantic exclusive-access mechanism. If software attempts exclusive-access mechanisms to the Intel High Definition Audio memory-mapped space, the results are undefined. Users interested in providing feedback on the Intel High Definition Audio specification or planning to implement the Intel High Definition Audio specification into a future product will need to execute the Intel High Definition Audio Specification Developers Agreement. For more information, contact nextgenaudio@intel.com.
Note:
17.1
Note:
Intel High Definition Audio PCI Configuration Space (Intel High Definition AudioD27:F0)
Address locations that are not shown should be treated as Reserved.
Table 17-1. Intel High Definition Audio PCI Register Address Map (Intel High Definition Audio D27:F0) (Sheet 1 of 2)
Offset 00h01h 02h03h 04h05h 06h07h 08h 09h 0Ah 0Bh 0Ch 0Dh 0Eh 10h13h 14h17h 2Ch2Dh 2Eh2Fh Mnemonic VID DID PCICMD PCISTS RID PI SCC BCC CLS LT HEADTYP HDBARL HDBARU SVID SID Register Name Vendor Identification Device Identification PCI Command PCI Status Revision Identification Programming Interface Sub Class Code Base Class Code Cache Line Size Latency Timer Header Type Intel High Definition Audio Lower Base Address (Memory) Intel High Definition Audio Upper Base Address (Memory) Subsystem Vendor Identification Subsystem Identification Default 8086h See register description 0000h 0010h See register description 00h 03h 04h 00h 00h 00h 00000004h 00000000h 0000h 0000h Access RO RO R/W, RO R/WC, RO RO RO RO RO R/W RO RO R/W, RO R/W R/WO R/WO
Datasheet
705
Table 17-1. Intel High Definition Audio PCI Register Address Map (Intel High Definition Audio D27:F0) (Sheet 2 of 2)
Offset 34h 3Ch 3Dh 40h 43h 44h 4Ch 4Dh 50h51h 52h53h 54h57h 60h61h 62h63h 64h67h 68h6Bh 6Ch6Dh 70h71h 72h73h 74h77h 78h79h 7Ah7Bh 100h103h 104h107h 108h10Bh 10Ch10D 10Eh10Fh 110h113h 114h117h 11Ah11Bh 11Ch11Fh 120h123h 126h127h 130h133h 134h137h 140h143h 148h14Bh 14Ch14Fh Mnemonic CAPPTR INTLN INTPN HDCTL HDINIT1 TCSEL DCKCTL DCKSTS PID PC PCS MID MMC MMLA MMUA MMD PXID PXC DEVCAP DEVC DEVS VCCAP PVCCAP1 PVCCAP2 PVCCTL PVCSTS VC0CAP VC0CTL VC0STS VCiCAP VCiCTL VCiSTS RCCAP ESD L1DESC L1ADDL L1ADDU Register Name Capability List Pointer Interrupt Line Interrupt Pin Intel High Definition Audio Control Intel High Definition Audio Initialization Register 1 Traffic Class Select Docking Control (Mobile Only) Docking Status (Mobile Only) PCI Power Management Capability ID Power Management Capabilities Power Management Control and Status MSI Capability ID MSI Message Control MSI Message Lower Address MSI Message Upper Address MSI Message Data PCI Express* Capability Identifiers PCI Express Capabilities Device Capabilities Device Control Device Status Virtual Channel Enhanced Capability Header Port VC Capability Register 1 Port VC Capability Register 2 Port VC Control Port VC Status VC0 Resource Capability VC0 Resource Control VC0 Resource Status VCi Resource Capability VCi Resource Control VCi Resource Status Root Complex Link Declaration Enhanced Capability Header Element Self Description Link 1 Description Link 1 Lower Address Link 1 Upper Address Default 50h 00h See Register Description 01h 07h 00h 00h 80h 6001h C842h 00000000h 7005h 0080h 00000000h 00000000h 0000h 0010h 0091h 10000000h 0800h 0010h 13010002h 00000001h 00000000h 0000h 0000h 00000000h 800000FFh 0000h 00000000h 00000000h 0000h 00010005h 0F000100h 00000001h See Register Description 00000000h Access RO R/W RO R/W, RO RO R/W R/W, RO R/WO, RO R/WO, RO RO R/W, RO, R/WC RO R/W, RO R/W, RO R/W R/W RO RO RO, R/WO R/W, RO RO R/WO RO RO RO RO RO R/W, RO RO RO R/W, RO RO RO RO RO RO RO
706
Datasheet
17.1.1
00h01h 8086h
Attribute: Size:
Description
RO 16 bits
Vendor IDRO. This is a 16-bit value assigned to Intel. Intel VID = 8086h
17.1.2
Attribute: Size:
Description
RO 16 bits
Device IDRO. This is a 16-bit value assigned to the PCHs Intel High Definition Audio controller. See the Intel 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Device ID Register.
Datasheet
707
17.1.3
Attribute: Size:
Description
R/W, RO 16 bits
708
Datasheet
17.1.4
Attribute: Size:
Description
Detected Parity Error (DPE)RO. Not implemented. Hardwired to 0. SERR# Status (SERRS)RO. Not implemented. Hardwired to 0. Received Master Abort (RMA)R/WC. Software clears this bit by writing a 1 to it. 0 = No master abort received. 1 = The Intel High Definition Audio controller sets this bit when, as a bus master, it receives a master abort. When set, the Intel High Definition Audio controller clears the run bit for the channel that received the abort. Received Target Abort (RTA)RO. Not implemented. Hardwired to 0. Signaled Target Abort (STA)RO. Not implemented. Hardwired to 0. DEVSEL# Timing Status (DEV_STS)RO. Does not apply. Hardwired to 0. Data Parity Error Detected (DPED)RO. Not implemented. Hardwired to 0. Fast Back to Back Capable (FB2BC)RO. Does not apply. Hardwired to 0. Reserved 66 MHz Capable (66MHZ_CAP)RO. Does not apply. Hardwired to 0. Capabilities List (CAP_LIST)RO. Hardwired to 1. Indicates that the controller contains a capabilities pointer list. The first item is pointed to by looking at configuration offset 34h. Interrupt Status (IS)RO. 0 = This bit is 0 after the interrupt is cleared. 1 = This bit is 1 when the INTx# is asserted. Note that this bit is not set by an MSI. Reserved
13
12 11 10:9 8 7 6 5 4
2:0
Datasheet
709
17.1.5
Attribute: Size:
Description
RO 8 Bits
Revision IDRO. See the 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Revision ID Register
17.1.6
09h 00h
Attribute: Size:
Description
RO 8 bits
17.1.7
Attribute: Size:
Description
RO 8 bits
17.1.8
Attribute: Size:
Description
RO 8 bits
17.1.9
Attribute: Size:
Description
R/W 8 bits
Cache Line SizeR/W. Implemented as R/W register, but has no functional impact to the PCH
710
Datasheet
17.1.10
Attribute: Size:
Description
RO 8 bits
17.1.11
Attribute: Size:
Description
RO 8 bits
17.1.12
HDBARLIntel High Definition Audio Lower Base Address Register (Intel High Definition AudioD27:F0)
Address Offset: 10h13h Default Value: 00000004h
Bit 31:14 13:4 3 2:1 0
Attribute: Size:
Description
R/W, RO 32 bits
Lower Base Address (LBA)R/W. Base address for the Intel High Definition Audio controllers memory mapped configuration registers. 16 Kbytes are requested by hardwiring bits 13:4 to 0s. Reserved Prefetchable (PREF)RO. Hardwired to 0 to indicate that this BAR is NOT prefetchable Address Range (ADDRNG)RO. Hardwired to 10b, indicating that this BAR can be located anywhere in 64-bit address space. Space Type (SPTYP)RO. Hardwired to 0. Indicates this BAR is located in memory space.
17.1.13
HDBARUIntel High Definition Audio Upper Base Address Register (Intel High Definition Audio ControllerD27:F0)
Address Offset: 14h17h Default Value: 00000000h
Bit 31:0
Attribute: Size:
Description
R/W 32 bits
Upper Base Address (UBA)R/W. Upper 32 bits of the Base address for the Intel High Definition Audio controllers memory mapped configuration registers.
Datasheet
711
17.1.14
The SVID register, in combination with the Subsystem ID register (D27:F0:2Eh), enable the operating environment to distinguish one audio subsystem from the other(s). This register is implemented as write-once register. Once a value is written to it, the value can be read back. Any subsequent writes will have no effect. This register is not affected by the D3HOT to D0 transition.
Bit 15:0 Subsystem Vendor IDR/WO. Description
17.1.15
The SID register, in combination with the Subsystem Vendor ID register (D27:F0:2Ch) make it possible for the operating environment to distinguish one audio subsystem from the other(s). This register is implemented as write-once register. Once a value is written to it, the value can be read back. Any subsequent writes will have no effect.
T
17.1.16
712
Datasheet
17.1.17
Attribute: Size:
Description
R/W 8 bits
Interrupt Line (INT_LN)R/W. This data is not used by the PCH. It is used to communicate to software the interrupt line that the interrupt pin is connected to. Note: This register is not reset by a Function Level Reset.
17.1.18
Attribute: Size:
Description
RO 8 bits
17.1.19
HDCTLIntel High Definition Audio Control Register (Intel High Definition Audio ControllerD27:F0)
Address Offset: 40h Default Value: 01h
Bit 7:1 0 Reserved Intel High Definition Signal ModeRO. This bit is hardwired to 1 (High Definition Audio mode).
Attribute: Size:
Description
RO 8 bits
17.1.20
HDINIT1Intel High Definition Audio Initialization Register 1 (Intel High Definition Audio ControllerD27:F0)
Address Offset: 43h Default Value: 07h
Bit 7 6 5:3 2:0 Reserved HDINIT1 Field 2R/W. BIOS must set this bit to 1. Reserved HDINIT1 Field 1R/W. BIOS must program this field to 111b.
Attribute: Size:
Description
RO 8 bits
Datasheet
713
17.1.21
This register assigned the value to be placed in the TC field. CORB and RIRB data will always be assigned TC0.
Bit 7:3 Reserved Intel HIgh Definition Audio Traffic Class Assignment (TCSEL)R/W. This register assigns the value to be placed in the Traffic Class field for input data, output data, and buffer descriptor transactions. 000 = TC0 001 = TC1 010 = TC2 2:0 011 = TC3 100 = TC4 101 = TC5 110 = TC6 111 = TC7 NOTE: These bits are not reset on D3HOT to D0 transition; however, they are reset by PLTRST#. Description
17.1.22
DCKCTLDocking Control Register (Mobile Only) (Intel High Definition Audio ControllerD27:F0)
Address Offset: 4Ch Default Value: 00h Function Level Reset: No
Bit 7:1 Reserved Dock Attach (DA)R/W / RO. Software writes a 1 to this bit to initiate the docking sequence on the HDA_DOCK_EN# and HDA_DOCK_RST# signals. When the docking sequence is complete, hardware will set the Dock Mated (GSTS.DM) status bit to 1. Software writes a 0 to this bit to initiate the undocking sequence on the HDA_DOCK_EN# and HDA_DOCK_RST# signals. When the undocking sequence is complete, hardware will set the Dock Mated (GSTS.DM) status bit to 0. Note that software must check the state of the Dock Mated (GSTS.DM) bit prior to writing to the Dock Attach bit. Software shall only change the DA bit from 0 to 1 when DM=0. Likewise, software shall only change the DA bit from 1 to 0 when DM=1. If these rules are violated, the results are undefined. Note that this bit is Read Only when the DCKSTS.DS bit = 0.
Attribute: Size:
R/W, RO 8 bits
Description
714
Datasheet
17.1.23
DCKSTSDocking Status Register (Mobile Only) (Intel High Definition Audio ControllerD27:F0)
Address Offset: Default Value: Function Level Reset:
Bit
4Dh 80h No
Attribute: Size:
R/WO, RO 8 bits
Description Docking Supported (DS)R/WO: A 1 indicates that PCH supports HD Audio Docking. The DCKCTL.DA bit is only writable when this DS bit is 1. ACPI BIOS software should only branch to the docking routine when this DS bit is 1. BIOS may clear this bit to 0 to prohibit the ACPI BIOS software from attempting to run the docking routines. Note that this bit is reset to its default value only on a PLTRST#, but not on a CRST# or D3hot-to-D0 transition.
6:1
Reserved Dock Mated (DM)RO: This bit effectively communicates to software that an Intel HD Audio docked codec is physically and electrically attached. Controller hardware sets this bit to 1 after the docking sequence triggered by writing a 1 to the Dock Attach (GCTL.DA) bit is completed (HDA_DOCK_RST# de-assertion). This bit indicates to software that the docked codec(s) may be discovered using the STATESTS register and then enumerated. Controller hardware sets this bit to 0 after the undocking sequence triggered by writing a 0 to the Dock Attach (GCTL.DA) bit is completed (HDA_DOCK_EN# de-asserted). This bit indicates to software that the docked codec(s) may be physically undocked.
17.1.24
PIDPCI Power Management Capability ID Register (Intel High Definition Audio ControllerD27:F0)
Address Offset: Default Value: Function Level Reset:
Bit 15:8 7:0
Attribute: Size:
R/WO, RO 16 bits
Description Next Capability (Next)R/WO. Points to the next capability structure (MSI). Cap ID (CAP)RO. Hardwired to 01h. Indicates that this pointer is a PCI power management capability. These bits are not reset by Function Level Reset.
Datasheet
715
17.1.25
Attribute: Size:
Description
RO 16 bits
PME SupportRO. Hardwired to 11001b. Indicates PME# can be generated from D3 and D0 states. D2 SupportRO. Hardwired to 0. Indicates that D2 state is not supported. D1 SupportRO. Hardwired to 0. Indicates that D1 state is not supported. Aux CurrentRO. Hardwired to 001b. Reports 55 mA maximum suspend well current required when in the D3COLD state. Device Specific Initialization (DSI)RO. Hardwired to 0. Indicates that no device specific initialization is required. Reserved PME Clock (PMEC)RO. Does not apply. Hardwired to 0. VersionRO. Hardwired to 010b. Indicates support for version 1.1 of the PCI Power Management Specification.
17.1.26
PCSPower Management Control and Status Register (Intel High Definition Audio ControllerD27:F0)
Address Offset: 54h57h Default Value: 00000000h Function Level Reset: No
Bit 31:24 23 22 21:16
Attribute: Size:
Description DataRO. Does not apply. Hardwired to 0. Bus Power/Clock Control EnableRO. Does not apply. Hardwired to 0. B2/B3 SupportRO. Does not apply. Hardwired to 0. Reserved PME Status (PMES)R/WC. 0 = Software clears the bit by writing a 1 to it. 1 = This bit is set when the Intel High Definition Audio controller would normally assert the PME# signal independent of the state of the PME_EN bit (bit 8 in this register). This bit is in the resume well and is cleared by a power-on reset. Software must not make assumptions about the reset state of this bit and must set it appropriately.
15
14:9
Reserved PME Enable (PMEE)R/W. 0 = Disable 1 = When set and if corresponding PMES also set, the Intel High Definition Audio controller sets the PME_B0_STS bit in the GPE0_STS register (PMBASE +28h). This bit is in the resume well and is cleared on a power-on reset. Software must not make assumptions about the reset state of this bit and must set it appropriately.
7:2
Reserved
716
Datasheet
Bit
Description Power State (PS)R/W. This field is used both to determine the current power state of the Intel High Definition Audio controller and to set a new power state. 00 = D0 state 11 = D3HOT state Others = reserved
1:0
NOTES: 1. If software attempts to write a value of 01b or 10b in to this field, the write operation must complete normally; however, the data is discarded and no state change occurs. 2. When in the D3HOT states, the Intel High Definition Audio controllers configuration space is available, but the IO and memory space are not. Additionally, interrupts are blocked. 3. When software changes this value from D3HOT state to the D0 state, an internal warm (soft) reset is generated, and software must re-initialize the function.
17.1.27
Attribute: Size:
Description
RO 16 bits
Next Capability (Next)RO. Hardwired to 70h. Points to the PCI Express* capability structure. Cap ID (CAP)RO. Hardwired to 05h. Indicates that this pointer is a MSI capability
17.1.28
Attribute: Size:
Description
Datasheet
717
17.1.29
MMLAMSI Message Lower Address Register (Intel High Definition Audio ControllerD27:F0)
Address Offset: 64h67h Default Value: 00000000h
Bit 31:2 1:0
Attribute: Size:
Description
Message Lower Address (MLA)R/W. Lower address used for MSI message. Reserved
17.1.30
MMUAMSI Message Upper Address Register (Intel High Definition Audio ControllerD27:F0)
Address Offset: 68h6Bh Default Value: 00000000h
Bit 31:0
Attribute: Size:
Description
R/W 32 bits
Message Upper Address (MUA)R/W. Upper 32-bits of address used for MSI message.
17.1.31
Attribute: Size:
Description
R/W 16 bits
17.1.32
Attribute: Size:
Description
RO 16 bits
Next Capability (Next)RO. Hardwired to 0. Indicates that this is the last capability structure in the list. Cap ID (CAP)RO. Hardwired to 10h. Indicates that this pointer is a PCI Express* capability structure.
718
Datasheet
17.1.33
Attribute: Size:
Description
RO 16 bits
17.1.34
74h77h 10000000h No
Attribute: Size:
R/WO, RO 32 bits
Description
Datasheet
719
17.1.35
Attribute: Size:
R/W, RO 16 bits
Description Initiate FLR (IF)R/W. This bit is used to initiate FLR transition. 1 = A write of 1 initiates FLR transition. Since hardware does not respond to any cycles until FLR completion, the read value by software from this bit is 0. Max Read Request SizeRO. Hardwired to 0 enabling 128B maximum read request size. No Snoop Enable (NSNPEN)R/W. 0 = The Intel High Definition Audio controller will not set the No Snoop bit. In this case, isochronous transfers will not use VC1 (VCi) even if it is enabled since VC1 is never snooped. Isochronous transfers will use VC0. 1 = The Intel High Definition Audio controller is permitted to set the No Snoop bit in the Requester Attributes of a bus master transaction. In this case, VC0 or VC1 may be used for isochronous transfers. NOTE: This bit is not reset on D3HOT to D0 transition; however, it is reset by PLTRST#. This bit is not reset by Function Level Reset. Auxiliary Power EnableRO. Hardwired to 0, indicating that Intel High Definition Audio device does not draw AUX power Phantom Function EnableRO. Hardwired to 0 disabling phantom functions. Extended Tag Field EnableRO. Hardwired to 0 enabling 5-bit tag. Max Payload SizeRO. Hardwired to 0 indicating 128B. Enable Relaxed OrderingRO. Hardwired to 0 disabling relaxed ordering. Unsupported Request Reporting EnableR/W. Not implemented. Fatal Error Reporting EnableR/W. Not implemented. Non-Fatal Error Reporting EnableR/W. Not implemented. Correctable Error Reporting EnableR/W. Not implemented.
14:12
11
10 9 8 7:5 4 3 2 1 0
720
Datasheet
17.1.36
Attribute: Size:
Description
RO 16 bits
4 3 2 1 0
17.1.37
VCCAPVirtual Channel Enhanced Capability Header (Intel High Definition Audio ControllerD27:F0)
Address Offset: 100h103h Default Value: 13010002h
Bit 31:20
Attribute: Size:
Description
R/WO 32 bits
Next Capability OffsetR/WO. Points to the next capability header. 130h = Root Complex Link Declaration Enhanced Capability Header 000h = Root Complex Link Declaration Enhanced Capability Header is not supported. Capability VersionR/WO. 19:16 0h =PCI Express Virtual channel capability and the Root Complex Topology Capability structure are not supported. 1h =PCI Express Virtual channel capability and the Root Complex Topology Capability structure are supported. PCI Express* Extended CapabilityR/WO. 15:0 0000h =PCI Express Virtual channel capability and the Root Complex Topology Capability structure are not supported. 0002h =PCI Express Virtual channel capability and the Root Complex Topology Capability structure are supported.
Datasheet
721
17.1.38
Attribute: Size:
Description
RO 32 bits
17.1.39
Attribute: Size:
Description
RO 32 bits
VC Arbitration Table OffsetRO. Hardwired to 0 indicating that a VC arbitration table is not present. Reserved VC Arbitration CapabilityRO. Hardwired to 0. These bits are not applicable since the Intel High Definition Audio controller reports a 0 in the Low Priority Extended VC Count bits in the PVCCAP1 register.
17.1.40
Attribute: Size:
Description
RO 16 bits
722
Datasheet
17.1.41
Attribute: Size:
Description
RO 16 bits
17.1.42
Attribute: Size:
Description
RO 32 bits
Port Arbitration Table OffsetRO. Hardwired to 0 since this field is not valid for endpoint devices Reserved Maximum Time SlotsRO. Hardwired to 0 since this field is not valid for endpoint devices Reject Snoop TransactionsRO. Hardwired to 0 since this field is not valid for endpoint devices. Advanced Packet SwitchingRO. Hardwired to 0 since this field is not valid for endpoint devices Reserved Port Arbitration CapabilityRO. Hardwired to 0 since this field is not valid for endpoint devices
Datasheet
723
17.1.43
Attribute: Size:
R/W, RO 32 bits
Description VC0 EnableRO. Hardwired to 1 for VC0. Reserved VC0 IDRO. Hardwired to 0 since the first VC is always assigned as VC0 Reserved Port Arbitration SelectRO. Hardwired to 0 since this field is not valid for endpoint devices Load Port Arbitration TableRO. Hardwired to 0 since this field is not valid for endpoint devices Reserved TC/VC0 MapR/W, RO. Bit 0 is hardwired to 1 since TC0 is always mapped VC0. Bits [7:1] are implemented as R/W bits.
17.1.44
Attribute: Size:
Description
RO 16 bits
724
Datasheet
17.1.45
Attribute: Size:
Description
RO 32 bits
Port Arbitration Table OffsetRO. Hardwired to 0 since this field is not valid for endpoint devices. Reserved Maximum Time SlotsRO. Hardwired to 0 since this field is not valid for endpoint devices Reject Snoop TransactionsRO. Hardwired to 0 since this field is not valid for endpoint devices Advanced Packet SwitchingRO. Hardwired to 0 since this field is not valid for endpoint devices Reserved Port Arbitration CapabilityRO. Hardwired to 0 since this field is not valid for endpoint devices
17.1.46
120h123h 00000000h No
Attribute: Size:
R/W, RO 32 bits
Description
7:0
Datasheet
725
17.1.47
Attribute: Size:
Description
RO 16 bits
17.1.48
RCCAPRoot Complex Link Declaration Enhanced Capability Header Register (Intel High Definition Audio ControllerD27:F0)
Address Offset: 130h Default Value: 00010005h
Bit 31:20 19:16 15:0
Attribute: Size:
Description
RO 32 bits
Next Capability OffsetRO. Hardwired to 0 indicating this is the last capability. Capability VersionRO. Hardwired to 1h. PCI Express* Extended Capability IDRO. Hardwired to 0005h.
17.1.49
Attribute: Size:
Description
RO 32 bits
Port NumberRO. Hardwired to 0Fh indicating that the Intel High Definition Audio controller is assigned as Port #15d. Component IDRO. This field returns the value of the ESD.CID field of the chip configuration section. ESD.CID is programmed by BIOS. Number of Link EntriesRO. The Intel High Definition Audio only connects to one device, the PCH egress port. Therefore, this field reports a value of 1h. Reserved Element Type (ELTYP)RO. The Intel High Definition Audio controller is an integrated Root Complex Device. Therefore, the field reports a value of 0h.
726
Datasheet
17.1.50
Attribute: Size:
Description
RO 32 bits
Target Port NumberRO. The Intel High Definition Audio controller targets the PCHs Port 0. Target Component IDRO. This field returns the value of the ESD.CID field of the chip configuration section. ESD.CID is programmed by BIOS. Reserved Link TypeRO. Hardwired to 0 indicating Type 0. Link ValidRO. Hardwired to 1.
17.1.51
Attribute: Size:
RO 32 bits
Description Link 1 Lower AddressRO. Hardwired to match the RCBA register value in the PCILPC bridge (D31:F0:F0h). Reserved
17.1.52
Attribute: Size:
Description
RO 32 bits
Datasheet
727
17.2
Intel High Definition Audio Memory Mapped Configuration Registers (Intel High Definition AudioD27:F0)
The base memory location for these memory mapped configuration registers is specified in the HDBAR register (D27:F0:offset 10h and D27:F0:offset 14h). The individual registers are then accessible at HDBAR + Offset as indicated in Table 17-2. These memory mapped registers must be accessed in byte, word, or DWord quantities.
Note:
Address locations that are not shown in Table 17-2 should be treated as Reserved.
Table 17-2. Intel High Definition Audio PCI Register Address Map (Intel High Definition Audio D27:F0) (Sheet 1 of 4)
HDBAR + Offset 00h01h 02h 03h 04h05h 06h07h 08h0Bh 0Ch0Dh 0Eh0Fh 10h11h 12h13h 14h17h 18h19h 1Ah1Bh 1Ch1Fh 20h23h 24h27h 30h33h 3437h 38h3Bh 40h43h 44h47h 48h49h 4Ah4Bh 4Ch 4Dh 4Eh 50h53h Mnemonic GCAP VMIN VMAJ OUTPAY INPAY GCTL WAKEEN STATESTS GSTS Rsv Rsv OUTSTRMPAY INSTRMPAY Rsv INTCTL INTSTS WALCLK Rsv SSYNC CORBLBASE CORBUBASE CORBWP CORBRP CORBCTL CORBST CORBSIZE RIRBLBASE Register Name Global Capabilities Minor Version Major Version Output Payload Capability Input Payload Capability Global Control Wake Enable State Change Status Global Status Reserved Reserved Output Stream Payload Capability Input Stream Payload Capability Reserved Interrupt Control Interrupt Status Wall Clock Counter Reserved Stream Synchronization CORB Lower Base Address CORB Upper Base Address CORB Write Pointer CORB Read Pointer CORB Control CORB Status CORB Size RIRB Lower Base Address Default 4401h 00h 01h 003Ch 001Dh 00000000h 0000h 0000h 0000h 0000h 00000000h 0030h 0018h 00000000h 00000000h 00000000h 00000000h 00000000h 00000000h 00000000h 00000000h 0000h 0000h 00h 00h 42h 00000000h Access RO RO RO RO RO R/W R/W R/WC R/WC RO RO RO RO RO R/W RO RO RO R/W R/W, RO R/W R/W R/W, RO R/W R/WC RO R/W, RO
728
Datasheet
Table 17-2. Intel High Definition Audio PCI Register Address Map (Intel High Definition Audio D27:F0) (Sheet 2 of 4)
HDBAR + Offset 54h57h 58h59h 5Ah5Bh 5Ch 5Dh 5Eh 60h63h 64h67h 68h69h 70h73h 74h77h 8082h 83h 84h87h 88h8Bh 8Ch8Dh 8Eh8F 90h91h 92h93h 98h9Bh 9Ch9Fh A0hA2h A3h A4hA7h A8hABh AChADh AEhAFh B0hB1h B2hB3h B8hBBh BChBFh Mnemonic RIRBUBASE RIRBWP RINTCNT RIRBCTL RIRBSTS RIRBSIZE IC IR ICS DPLBASE DPUBASE ISD0CTL ISD0STS ISD0LPIB ISD0CBL ISD0LVI ISD0FIFOW ISD0FIFOS ISD0FMT ISD0BDPL ISD0BDPU ISD1CTL ISD1STS ISD1LPIB ISD1CBL ISD1LVI ISD1FIFOW ISD1FIFOS ISD1FMT ISD1BDPL ISD1BDPU Register Name RIRB Upper Base Address RIRB Write Pointer Response Interrupt Count RIRB Control RIRB Status RIRB Size Immediate Command Immediate Response Immediate Command Status DMA Position Lower Base Address DMA Position Upper Base Address Input Stream Descriptor 0 (ISD0) Control ISD0 Status ISD0 Link Position in Buffer ISD0 Cyclic Buffer Length ISD0 Last Valid Index ISD0 FIFO Watermark ISD0 FIFO Size ISD0 Format ISD0 Buffer Descriptor List PointerLower Base Address ISD0 Buffer Description List PointerUpper Base Address Input Stream Descriptor 1(ISD01) Control ISD1 Status ISD1 Link Position in Buffer ISD1 Cyclic Buffer Length ISD1 Last Valid Index ISD1 FIFO Watermark ISD1 FIFO Size ISD1 Format ISD1 Buffer Descriptor List PointerLower Base Address ISD1 Buffer Description List PointerUpper Base Address Default 00000000h 0000h 0000h 00h 00h 42h 00000000h 00000000h 0000h 00000000h 00000000h 040000h 00h 00000000h 00000000h 0000h 0004h 0077h 0000h 00000000h 00000000h 040000h 00h 00000000h 00000000h 0000h 0004h 0077h 0000h 00000000h 00000000h Access R/W R/W, RO R/W R/W R/WC RO R/W RO R/W, R/ WC R/W, RO R/W R/W, RO R/WC, RO RO R/W R/W R/W RO R/W R/W, RO R/W R/W, RO R/WC, RO RO R/W R/W R/W RO R/W R/W, RO R/W
Datasheet
729
Table 17-2. Intel High Definition Audio PCI Register Address Map (Intel High Definition Audio D27:F0) (Sheet 3 of 4)
HDBAR + Offset C0hC2h C3h C4hC7h C8hCBh CChCDh CEhCFh D0hD1h D2hD3h D8hDBh DChDFh E0hE2h E3h E4hE7h E8hEBh EChEDh EEhEFh F0hF1h F2hF3h F8hFBh FChFFh 100h102h 103h 104h107h 108h10Bh 10Ch10Dh 10Eh10Fh 110h111h 112113h 118h11Bh 11Ch11Fh Mnemonic ISD2CTL ISD2STS ISD2LPIB ISD2CBL ISD2LVI ISD1FIFOW ISD2FIFOS ISD2FMT ISD2BDPL ISD2BDPU ISD3CTL ISD3STS ISD3LPIB ISD3CBL ISD3LVI ISD3FIFOW ISD3FIFOS ISD3FMT ISD3BDPL ISD3BDPU OSD0CTL OSD0STS OSD0LPIB OSD0CBL OSD0LVI OSD0FIFOW OSD0FIFOS OSD0FMT OSD0BDPL OSD0BDPU Register Name Input Stream Descriptor 2 (ISD2) Control ISD2 Status ISD2 Link Position in Buffer ISD2 Cyclic Buffer Length ISD2 Last Valid Index ISD1 FIFO Watermark ISD2 FIFO Size ISD2 Format ISD2 Buffer Descriptor List PointerLower Base Address ISD2 Buffer Description List PointerUpper Base Address Input Stream Descriptor 3 (ISD3) Control ISD3 Status ISD3 Link Position in Buffer ISD3 Cyclic Buffer Length ISD3 Last Valid Index ISD3 FIFO Watermark ISD3 FIFO Size ISD3 Format ISD3 Buffer Descriptor List PointerLower Base Address ISD3 Buffer Description List PointerUpper Base Address Output Stream Descriptor 0 (OSD0) Control OSD0 Status OSD0 Link Position in Buffer OSD0 Cyclic Buffer Length OSD0 Last Valid Index OSD0 FIFO Watermark OSD0 FIFO Size OSD0 Format OSD0 Buffer Descriptor List PointerLower Base Address OSD0 Buffer Description List PointerUpper Base Address Default 040000h 00h 00000000h 00000000h 0000h 0004h 0077h 0000h 00000000h 00000000h 040000h 00h 00000000h 00000000h 0000h 0004h 0077h 0000h 00000000h 00000000h 040000h 00h 00000000h 00000000h 0000h 0004h 00BFh 0000h 00000000h 00000000h Access R/W, RO R/WC, RO RO R/W R/W R/W RO R/W R/W, RO R/W R/W, RO R/WC, RO RO R/W R/W R/W RO R/W R/W, RO R/W R/W, RO R/WC, RO RO R/W R/W R/W R/W R/W R/W, RO R/W
730
Datasheet
Table 17-2. Intel High Definition Audio PCI Register Address Map (Intel High Definition Audio D27:F0) (Sheet 4 of 4)
HDBAR + Offset 120h122h 123h 124h127h 128h12Bh 12Ch12Dh 12Eh12Fh 130h131h 132h133h 138h13Bh 13Ch13Fh 140h142h 143h 144h147h 148h14Bh 14Ch14Dh 14Eh14Fh 150h151h 152h153h 158h15Bh 15Ch15Fh 160h162h 163h 164h167h 168h16Bh 16Ch16Dh 16Eh16Fh 170h171h 172h173h 178h17Bh 17Ch17Fh Mnemonic OSD1CTL OSD1STS OSD1LPIB OSD1CBL OSD1LVI OSD1FIFOW OSD1FIFOS OSD1FMT OSD1BDPL OSD1BDPU OSD2CTL OSD2STS OSD2LPIB OSD2CBL OSD2LVI OSD2FIFOW OSD2FIFOS OSD2FMT OSD2BDPL OSD2BDPU OSD3CTL OSD3STS OSD3LPIB OSD3CBL OSD3LVI OSD3FIFOW OSD3FIFOS OSD3FMT OSD3BDPL OSD3BDPU Register Name Output Stream Descriptor 1 (OSD1) Control OSD1 Status OSD1 Link Position in Buffer OSD1 Cyclic Buffer Length OSD1 Last Valid Index OSD1 FIFO Watermark OSD1 FIFO Size OSD1 Format OSD1 Buffer Descriptor List PointerLower Base Address OSD1 Buffer Description List PointerUpper Base Address Output Stream Descriptor 2 (OSD2) Control OSD2 Status OSD2 Link Position in Buffer OSD2 Cyclic Buffer Length OSD2 Last Valid Index OSD2 FIFO Watermark OSD2 FIFO Size OSD2 Format OSD2 Buffer Descriptor List PointerLower Base Address OSD2 Buffer Description List PointerUpper Base Address Output Stream Descriptor 3 (OSD3) Control OSD3 Status OSD3 Link Position in Buffer OSD3 Cyclic Buffer Length OSD3 Last Valid Index OSD3 FIFO Watermark OSD3 FIFO Size OSD3 Format OSD3 Buffer Descriptor List PointerLower Base Address OSD3 Buffer Description List PointerUpper Base Address Default 040000h 00h 00000000h 00000000h 0000h 0004h 00BFh 0000h 00000000h 00000000h 040000h 00h 00000000h 00000000h 0000h 0004h 00BFh 0000h 00000000h 00000000h 040000h 00h 00000000h 00000000h 0000h 0004h 00BFh 0000h 00000000h 00000000h Access R/W, RO R/WC, RO RO R/W R/W R/W R/W R/W R/W, RO R/W R/W, RO R/WC, RO RO R/W R/W R/W R/W R/W R/W, RO R/W R/W, RO R/WC, RO RO R/W R/W R/W R/W R/W R/W, RO R/W
Datasheet
731
17.2.1
Attribute: Size:
Description
RO 16 bits
Number of Output Stream SupportedRO. Hardwired to 0100b indicating that the PCHs Intel High Definition Audio controller supports 4 output streams. Number of Input Stream SupportedRO. Hardwired to 0100b indicating that the PCHs Intel High Definition Audio controller supports 4 input streams. Number of Bidirectional Stream SupportedRO. Hardwired to 0 indicating that the PCHs Intel High Definition Audio controller supports 0 bidirectional stream. Reserved Number of Serial Data Out SignalsRO. Hardwired to 0 indicating that the PCHs Intel High Definition Audio controller supports 1 serial data output signal. 64-bit Address SupportedRO. Hardwired to 1b indicating that the PCHs Intel High Definition Audio controller supports 64-bit addressing for BDL addresses, data buffer addressees, and command buffer addresses.
17.2.2
Attribute: Size:
Description
RO 8 bits
Minor VersionRO. Hardwired to 0 indicating that the PCH supports minor revision number 00h of the Intel High Definition Audio specification.
17.2.3
Attribute: Size:
Description
RO 8 bits
Major VersionRO. Hardwired to 01h indicating that the PCH supports major revision number 1 of the Intel High Definition Audio specification.
732
Datasheet
17.2.4
Attribute: Size:
Description
RO 16 bits
6:0
17.2.5
Attribute: Size:
Description
RO 16 bits
6:0
Datasheet
733
17.2.6
Attribute: Size:
Description
R/W 32 bits
7:2
734
Datasheet
17.2.7
Attribute: Size:
R/W 16 bits
Description
17.2.8
Attribute: Size:
R/WC 16 bits
Description
Datasheet
735
17.2.9
Attribute: Size:
Description
R/WC 16 bits
17.2.10
OUTSTRMPAYOutput Stream Payload Capability Register (Intel High Definition Audio ControllerD27:F0)
Memory Address:HDBAR + 18h Default Value: 0030h
Bit 15:8 Reserved Output Stream Payload Capability (OUTSTRMPAY)RO: Indicates maximum number of words per frame for any single output stream. This measurement is in 16 bit word quantities per 48 kHz frame. 48 Words (96B) is the maximum supported, therefore a value of 30h is reported in this register. Software must ensure that a format which would cause more words per frame than indicated is not programmed into the Output Stream Descriptor register. 00h = 0 words 01h = 1 word payload FFh = 255h word payload
Attribute: Size:
Description
RO 16 bits
7:0
736
Datasheet
17.2.11
INSTRMPAYInput Stream Payload Capability Register (Intel High Definition Audio ControllerD27:F0)
Memory Address:HDBAR + 1Ah Default Value: 0018h
Bit 15:8 Reserved Input Stream Payload Capability (INSTRMPAY)RO. Indicates maximum number of words per frame for any single input stream. This measurement is in 16 bit word quantities per 48 kHz frame. 24 Words (48B) is the maximum supported, therefore a value of 18h is reported in this register. Software must ensure that a format which would cause more words per frame than indicated is not programmed into the Input Stream Descriptor register. 00h = 0 words 01h = 1 word payload FFh = 255h word payload
Attribute: Size:
Description
RO 16 bits
7:0
17.2.12
Attribute: Size:
Description
R/W 32 bits
31
Global Interrupt Enable (GIE)R/W. Global bit to enable device interrupt generation. 1 = When set to 1, the Intel High Definition Audio function is enabled to generate an interrupt. This control is in addition to any bits in the bus specific address space, such as the Interrupt Enable bit in the PCI configuration space. NOTE: This bit is not affected by the D3HOT to D0 transition. Controller Interrupt Enable (CIE)R/W. Enables the general interrupt for controller functions. 1 = When set to 1, the controller generates an interrupt when the corresponding status bit gets set due to a Response Interrupt, a Response Buffer Overrun, and State Change events. NOTE: This bit is not affected by the D3HOT to D0 transition. Reserved
30
29:8
Datasheet
737
Bit
Description Stream Interrupt Enable (SIE)R/W. When set to 1, the individual streams are enabled to generate an interrupt when the corresponding status bits get set. A stream interrupt will be caused as a result of a buffer with IOC = 1in the BDL entry being completed, or as a result of a FIFO error (underrun or overrun) occurring. Control over the generation of each of these sources is in the associated Stream Descriptor. The streams are numbered and the SIE bits assigned sequentially, based on their order in the register set. Bit Bit Bit Bit Bit Bit Bit Bit 0 1 2 3 4 5 6 7 = = = = = = = = input stream 1 input stream 2 input stream 3 input stream 4 output stream 1 output stream 2 output stream 3 output stream 4
7:0
17.2.13
Attribute: Size:
Description
RO 32 bits
Global Interrupt Status (GIS)RO. This bit is an OR of all the interrupt status bits in this register. NOTE: This bit is not affected by the D3HOT to D0 transition. Controller Interrupt Status (CIS)RO. Status of general controller interrupt. 1 = Interrupt condition occurred due to a Response Interrupt, a Response Buffer Overrun Interrupt, or a SDIN State Change event. The exact cause can be determined by interrogating other registers. This bit is an OR of all of the stated interrupt status bits for this register. NOTES: 1. This bit is set regardless of the state of the corresponding interrupt enable bit, but a hardware interrupt will not be generated unless the corresponding enable bit is set. 2. This bit is not affected by the D3HOT to D0 transition. Reserved Stream Interrupt Status (SIS)RO. 1 = Interrupt condition occurred on the corresponding stream. This bit is an OR of all of the streams interrupt status bits. NOTE: These bits are set regardless of the state of the corresponding interrupt enable bits.
30
29:8
7:0
The streams are numbered and the SIE bits assigned sequentially, based on their order in the register set. Bit Bit Bit Bit Bit Bit Bit Bit 0 1 2 3 4 5 6 7 = = = = = = = = input stream 1 input stream 2 input stream 3 input stream 4 output stream 1 output stream 2 output stream 3 output stream 4
738
Datasheet
17.2.14
Attribute: Size:
Description
RO 32 bits
31:0
Wall Clock CounterRO. A 32-bit counter that is incremented on each link Bit Clock period and rolls over from FFFF FFFFh to 0000 0000h. This counter will roll over to 0 with a period of approximately 179 seconds. This counter is enabled while the Bit Clock bit is set to 1. Software uses this counter to synchronize between multiple controllers. Will be reset on controller reset.
17.2.15
Attribute: Size:
Description
R/W 32 bits
Datasheet
739
17.2.16
CORBLBASECORB Lower Base Address Register (Intel High Definition Audio ControllerD27:F0)
Memory Address:HDBAR + 40h Default Value: 00000000h
Bit
Attribute: Size:
Description
R/W, RO 32 bits
31:7
CORB Lower Base AddressR/W. Lower address of the Command Output Ring Buffer, allowing the CORB base address to be assigned on any 128-B boundary. This register field must not be written when the DMA engine is running or the DMA transfer may be corrupted. CORB Lower Base Unimplemented BitsRO. Hardwired to 0. This required the CORB to be allocated with 128B granularity to allow for cache line fetch optimizations.
6:0
17.2.17
CORBUBASECORB Upper Base Address Register (Intel High Definition Audio ControllerD27:F0)
Memory Address:HDBAR + 44h Default Value: 00000000h
Bit 31:0
Attribute: Size:
Description
R/W 32 bits
CORB Upper Base AddressR/W. Upper 32 bits of the address of the Command Output Ring buffer. This register field must not be written when the DMA engine is running or the DMA transfer may be corrupted.
17.2.18
Attribute: Size:
Description
R/W 16 bits
7:0
740
Datasheet
17.2.19
Attribute: Size:
Description
R/W, RO 16 bits
15
CORB Read Pointer ResetR/W. Software writes a 1 to this bit to reset the CORB Read Pointer to 0 and clear any residual prefetched commands in the CORB hardware buffer within the Intel High Definition Audio controller. The hardware will physically update this bit to 1 when the CORB Pointer reset is complete. Software must read a 1 to verify that the reset completed correctly. Software must clear this bit back to 0 and read back the 0 to verify that the clear completed correctly. The CORB DMA engine must be stopped prior to resetting the Read Pointer or else DMA transfer may be corrupted. Reserved CORB Read Pointer (CORBRP)RO. Software reads this field to determine how many commands it can write to the CORB without over-running. The value read indicates the CORB Read Pointer offset in DWord granularity. The offset entry read from this field has been successfully fetched by the DMA controller and may be over-written by software. Supports 256 CORB entries (256 x 4B=1KB). This field may be read while the DMA engine is running.
14:8
7:0
17.2.20
Attribute: Size:
Description
R/W 8 bits
Datasheet
741
17.2.21
Attribute: Size:
Description
R/WC 8 bits
17.2.22
Attribute: Size:
Description
RO 8 bits
CORB Size CapabilityRO. Hardwired to 0100b indicating that the PCH only supports a CORB size of 256 CORB entries (1024B) Reserved CORB SizeRO. Hardwired to 10b which sets the CORB size to 256 entries (1024B)
17.2.23
RIRBLBASERIRB Lower Base Address Register (Intel High Definition Audio ControllerD27:F0)
Memory Address:HDBAR + 50h Default Value: 00000000h
Bit
Attribute: Size:
Description
R/W, RO 32 bits
31:7
RIRB Lower Base AddressR/W. Lower address of the Response Input Ring Buffer, allowing the RIRB base address to be assigned on any 128-B boundary. This register field must not be written when the DMA engine is running or the DMA transfer may be corrupted. RIRB Lower Base Unimplemented BitsRO. Hardwired to 0. This required the RIRB to be allocated with 128-B granularity to allow for cache line fetch optimizations.
6:0
742
Datasheet
17.2.24
RIRBUBASERIRB Upper Base Address Register (Intel High Definition Audio ControllerD27:F0)
Memory Address:HDBAR + 54h Default Value: 00000000h
Bit 31:0
Attribute: Size:
Description
R/W 32 bits
RIRB Upper Base AddressR/W. Upper 32 bits of the address of the Response Input Ring Buffer. This register field must not be written when the DMA engine is running or the DMA transfer may be corrupted.
17.2.25
Attribute: Size:
Description
R/W, RO 16 bits
15
RIRB Write Pointer ResetR/W. Software writes a 1 to this bit to reset the RIRB Write Pointer to 0. The RIRB DMA engine must be stopped prior to resetting the Write Pointer or else DMA transfer may be corrupted. This bit is always read as 0. Reserved RIRB Write Pointer (RIRBWP)RO. Indicates the last valid RIRB entry written by the DMA controller. Software reads this field to determine how many responses it can read from the RIRB. The value read indicates the RIRB Write Pointer offset in 2 DWord RIRB entry units (since each RIRB entry is 2 DWords long). Supports up to 256 RIRB entries (256 x 8 B = 2 KB). This register field may be written when the DMA engine is running.
14:8
7:0
Datasheet
743
17.2.26
Attribute: Size:
Description
R/W 16 bits
17.2.27
Attribute: Size:
Description
R/W 8 bits
744
Datasheet
17.2.28
Attribute: Size:
Description
R/WC 8 bits
17.2.29
Attribute: Size:
Description
RO 8 bits
RIRB Size CapabilityRO. Hardwired to 0100b indicating that the PCH only supports a RIRB size of 256 RIRB entries (2048B) Reserved RIRB SizeRO. Hardwired to 10b which sets the CORB size to 256 entries (2048B)
17.2.30
Attribute: Size:
Description
R/W 32 bits
31:0
Immediate Command WriteR/W. The command to be sent to the codec using the Immediate Command mechanism is written to this register. The command stored in this register is sent out over the link during the next available frame after a 1 is written to the ICB bit (HDBAR + 68h: bit 0)
Datasheet
745
17.2.31
Attribute: Size:
Description
RO 32 bits
31:0
Immediate Response Read (IRR)RO. This register contains the response received from a codec resulting from a command sent using the Immediate Command mechanism. If multiple codecs responded in the same time, there is no assurance as to which response will be latched. Therefore, broadcast-type commands must not be issued using the Immediate Command mechanism.
17.2.32
Attribute: Size:
Description
746
Datasheet
17.2.33
DPLBASEDMA Position Lower Base Address Register (Intel High Definition Audio ControllerD27:F0)
Memory Address:HDBAR + 70h Default Value: 00000000h
Bit
Attribute: Size:
Description
R/W, RO 32 bits
31:7
DMA Position Lower Base AddressR/W. Lower 32 bits of the DMA Position Buffer Base Address. This register field must not be written when any DMA engine is running or the DMA transfer may be corrupted. This same address is used by the Flush Control and must be programmed with a valid value before the Flush Control bit (HDBAR+08h:bit 1) is set. DMA Position Lower Base Unimplemented bitsRO. Hardwired to 0 to force the 128byte buffer alignment for cache line write optimizations. DMA Position Buffer EnableR/W. 1 = Controller will write the DMA positions of each of the DMA engines to the buffer in the main memory periodically (typically once per frame). Software can use this value to know what data in memory is valid data.
6:1
17.2.34
DPUBASEDMA Position Upper Base Address Register (Intel High Definition Audio ControllerD27:F0)
Memory Address:HDBAR + 74h Default Value: 00000000h
Bit 31:0
Attribute: Size:
Description
R/W 32 bits
DMA Position Upper Base AddressR/W. Upper 32 bits of the DMA Position Buffer Base Address. This register field must not be written when any DMA engine is running or the DMA transfer may be corrupted.
Datasheet
747
17.2.35
Attribute:
R/W, RO
Size:
24 bits
748
Datasheet
Description 0 = DMA engine associated with this input stream will be disabled. The hardware will report a 0 in this bit when the DMA engine is actually stopped. Software must read a 0 from this bit before modifying related control registers or restarting the DMA engine. 1 = DMA engine associated with this input stream will be enabled to transfer data from the FIFO to the main memory. The SSYNC bit must also be cleared for the DMA engine to run. For output streams, the cadence generator is reset whenever the RUN bit is set. Stream Reset (SRST)R/W. 0 = Writing a 0 causes the corresponding stream to exit reset. When the stream hardware is ready to begin operation, it will report a 0 in this bit. Software must read a 0 from this bit before accessing any of the stream registers. 1 = Writing a 1 causes the corresponding stream to be reset. The Stream Descriptor registers (except the SRST bit itself) and FIFOs for the corresponding stream are reset. After the stream hardware has completed sequencing into the reset state, it will report a 1 in this bit. Software must read a 1 from this bit to verify that the stream is in reset. The RUN bit must be cleared before SRST is asserted.
Datasheet
749
17.2.36
Attribute:
R/WC, RO
Size:
8 bits
1:0
750
Datasheet
17.2.37
SDLPIBStream Descriptor Link Position in Buffer Register (Intel High Definition Audio ControllerD27:F0)
Memory Address:Input Stream[0]: HDBAR + 84h Input Stream[1]: HDBAR + A4h Input Stream[2]: HDBAR + C4h Input Stream[3]: HDBAR + E4h Output Stream[0]: HDBAR + 104h Output Stream[1]: HDBAR + 124h Output Stream[2]: HDBAR + 144h Output Stream[3]: HDBAR + 164h Default Value:
Bit 31:0
Attribute:
RO
00000000h
Description
Size:
32 bits
Link Position in BufferRO. Indicates the number of bytes that have been received off the link. This register will count from 0 to the value in the Cyclic Buffer Length register and then wrap to 0.
17.2.38
SDCBLStream Descriptor Cyclic Buffer Length Register (Intel High Definition Audio ControllerD27:F0)
Memory Address:Input Stream[0]: HDBAR + 88h Input Stream[1]: HDBAR + A8h Input Stream[2]: HDBAR + C8h Input Stream[3]: HDBAR + E8h Output Stream[0]: HDBAR + 108h Output Stream[1]: HDBAR + 128h Output Stream[2]: HDBAR + 148h Output Stream[3]: HDBAR + 168h Default Value:
Bit
Attribute:
R/W
00000000h
Description
Size:
32 bits
Cyclic Buffer LengthR/W. Indicates the number of bytes in the complete cyclic buffer. This register represents an integer number of samples. Link Position in Buffer will be reset when it reaches this value. 31:0 Software may only write to this register after Global Reset, Controller Reset, or Stream Reset has occurred. This value should be only modified when the RUN bit is 0. Once the RUN bit has been set to enable the engine, software must not write to this register until after the next reset is asserted, or transfer may be corrupted.
Datasheet
751
17.2.39
SDLVIStream Descriptor Last Valid Index Register (Intel High Definition Audio ControllerD27:F0)
Memory Address:Input Stream[0]: HDBAR + 8Ch Input Stream[1]: HDBAR + ACh Input Stream[2]: HDBAR + CCh Input Stream[3]: HDBAR + ECh Output Stream[0]: HDBAR + 10Ch Output Stream[1]: HDBAR + 12Ch Output Stream[2]: HDBAR + 14Ch Output Stream[3]: HDBAR + 16Ch Default Value:
Bit 15:8 Reserved Last Valid IndexR/W. The value written to this register indicates the index for the last valid Buffer Descriptor in BDL. After the controller has processed this descriptor, it will wrap back to the first descriptor in the list and continue processing. This field must be at least 1; that is, there must be at least 2 valid entries in the buffer descriptor list before DMA operations can begin. This value should only modified when the RUN bit is 0.
Attribute:
R/W
0000h
Description
Size:
16 bits
7:0
17.2.40
SDFIFOWStream Descriptor FIFO Watermark Register (Intel High Definition Audio ControllerD27:F0)
Memory Address:Input Stream[0]: HDBAR + 8Eh Input Stream[1]: HDBAR + AEh Input Stream[2]: HDBAR + CEh Input Stream[3]: HDBAR + EEh Output Stream[0]: HDBAR + 10Eh Output Stream[1]: HDBAR + 12Eh Output Stream[2]: HDBAR + 14Eh Output Stream[3]: HDBAR + 16Eh Default Value:
Bit 15:3 Reserved FIFO Watermark (FIFOW)R/W. Indicates the minimum number of bytes accumulated/free in the FIFO before the controller will start a fetch/eviction of data. 010 = 8B 011 = 16B 100 = 32B (Default) 2:0 101 = 64B Others = Unsupported NOTE: When the bit field is programmed to an unsupported size, the hardware sets itself to the default value. Software must read the bit field to test if the value is supported after setting the bit field.
Attribute:
R/W
0004h
Description
Size:
16 bits
752
Datasheet
17.2.41
SDFIFOSStream Descriptor FIFO Size Register (Intel High Definition Audio ControllerD27:F0)
Memory Address:Input Stream[0]: HDBAR + 90h Input Stream[1]: HDBAR + B0h Input Stream[2]: HDBAR + D0h Input Stream[3]: HDBAR + F0h Output Stream[0]: HDBAR + 110h Output Stream[1]: HDBAR + 130h Output Stream[2]: HDBAR + 150h Output Stream[3]: HDBAR + 170h Default Value: Input Stream: 0077h Output Stream: See Description.
Description Reserved FIFO SizeRO (Input stream), R/W (Output stream). Indicates the maximum number of bytes that could be fetched by the controller at one time. This is the maximum number of bytes that may have been DMAd into memory but not yet transmitted on the link, and is also the maximum possible value that the PICB count will increase by at one time. The value in this field is different for input and output streams. It is also dependent on the Bits per Samples setting for the corresponding stream. Following are the values read/written from/to this register for input and output streams, and for non-padded and padded bit formats: Output Stream R/W value: Value 0Fh = 16B 1Fh = 32B 3Fh = 64B 7Fh = 128B BFh = 192B 9:0 FFh = 256B 17Fh = 384B 1FFh = 512B
Attribute:
Size:
16 bits
Bit 15:10
Output Streams 8, 16, 20, 24, or 32 bit Output Streams 8, 16, 20, 24, or 32 bit Output Streams 8, 16, 20, 24, or 32 bit Output Streams 8, 16, 20, 24, or 32 bit Output Streams 8, 16, or 32 bit Output Streams (Default) 20 or 24 bit Output Streams (Default) 8, 16, or 32 bit Output Streams 20 or 24 bit Output Streams
NOTES: 1. All other values not listed are not supported. 2. When the output stream is programmed to an unsupported size, the hardware sets itself to the default value (BFh). 3. Software must read the bit field to test if the value is supported after setting the bit field. Input Stream RO value: Value 77h = 120B 9Fh = 160B
Input Streams
NOTE: The default value is different for input and output streams, and reflects the default state of the BITS fields (in Stream Descriptor Format registers) for the corresponding stream.
Datasheet
753
17.2.42
Attribute:
R/W
0000h
Description
Size:
16 bits
10:8
Reserved Bits per Sample (BITS)R/W. 000 = 8 bits. The data will be packed in memory in 8-bit containers on 16-bit boundaries 001 = 16 bits. The data will be packed in memory in 16-bit containers on 16-bit boundaries
6:4
010 = 20 bits. The data will be packed in memory in 32-bit containers on 32-bit boundaries 011 = 24 bits. The data will be packed in memory in 32-bit containers on 32-bit boundaries 100 = 32 bits. The data will be packed in memory in 32-bit containers on 32-bit boundaries Others = Reserved. Number of Channels (CHAN)R/W. Indicates number of channels in each frame of the stream.
3:0
754
Datasheet
17.2.43
SDBDPLStream Descriptor Buffer Descriptor List Pointer Lower Base Address Register (Intel High Definition Audio ControllerD27:F0)
Memory Address:Input Stream[0]: HDBAR + 98h Input Stream[1]: HDBAR + B8h Input Stream[2]: HDBAR + D8h Input Stream[3]: HDBAR + F8h Output Stream[0]: HDBAR + 118h Output Stream[1]: HDBAR + 138h Output Stream[2]: HDBAR + 158h Output Stream[3]: HDBAR + 178h Default Value:
Bit 31:7 6:0
Attribute:
R/W,RO
00000000h
Description
Size:
32 bits
Buffer Descriptor List Pointer Lower Base AddressR/W. Lower address of the Buffer Descriptor List. This value should only be modified when the RUN bit is 0, or DMA transfer may be corrupted. Hardwired to 0 forcing alignment on 128-B boundaries.
17.2.44
SDBDPUStream Descriptor Buffer Descriptor List Pointer Upper Base Address Register (Intel High Definition Audio ControllerD27:F0)
Memory Address:Input Stream[0]: HDBAR + 9Ch Input Stream[1]: HDBAR + BCh Input Stream[2]: HDBAR + DCh Input Stream[3]: HDBAR + FCh Output Stream[0]: HDBAR + 11Ch Output Stream[1]: HDBAR + 13Ch Output Stream[2]: HDBAR + 15Ch Output Stream[3]: HDBAR + 17Ch Default Value:
Bit 31:0
Attribute:
R/W
00000000h
Description
Size:
32 bits
Buffer Descriptor List Pointer Upper Base AddressR/W. Upper 32-bit address of the Buffer Descriptor List. This value should only be modified when the RUN bit is 0, or DMA transfer may be corrupted.
Datasheet
755
756
Datasheet
18
18.1
NOTE: Registers that are not shown should be treated as Reserved (See Section 9.2 for details).
18.1.1
00h01h 8086h
Attribute: Size:
Description
RO 16 bits
Datasheet
757
18.1.2
Attribute: Size:
Description
RO 16 bits
Device IDRO. This is a 16-bit value assigned to the PCH SMBus controller. See the Intel 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Device ID Register.
18.1.3
04h05h 0000h
Attributes: Size:
Description
758
Datasheet
18.1.4
Note:
For the writable bits, software must write a 1 to clear bits that are set. Writing a 0 to the bit has no effect.
Bit 15 0 = No parity error detected. 1 = Parity error detected. Signaled System Error (SSE)R/WC. 14 13 12 11 10:9 8 7 6 5 4 3 2:0 0 = No system error detected. 1 = System error detected. Received Master Abort (RMA)RO. Hardwired to 0. Received Target Abort (RTA)RO. Hardwired to 0. Signaled Target Abort (STA)RO. Hardwired to 0. DEVSEL# Timing Status (DEVT)RO. This 2-bit field defines the timing for DEVSEL# assertion for positive decode. 01 = Medium timing. Data Parity Error Detected (DPED)RO. Hardwired to 0. Fast Back to Back Capable (FB2BC)RO. Hardwired to 1. User Definable Features (UDF)RO. Hardwired to 0. 66 MHz Capable (66MHZ_CAP)RO. Hardwired to 0. Capabilities List (CAP_LIST)RO. Hardwired to 0 because there are no capability list structures in this function Interrupt Status (INTS)RO. This bit indicates that an interrupt is pending. It is independent from the state of the Interrupt Enable bit in the PCI Command register. Reserved Description Detected Parity Error (DPE)R/WC.
18.1.5
Attribute: Size:
Description
RO 8 bits
Revision IDRO. See the 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Revision ID Register.
Datasheet
759
18.1.6
Attribute: Size:
Description
RO 8 bits
18.1.7
Attributes: Size:
Description
RO 8 bits
18.1.8
Attributes: Size:
Description
RO 8 bits
18.1.9
Attributes: Size:
Description
R/W, RO 32 bits
Base AddressR/W. Provides the 32 byte system memory base address for the PCH SMB logic. Reserved Prefetchable (PREF)RO. Hardwired to 0. Indicates that SMBMBAR is not pre-fetchable. Address Range (ADDRNG)RO. Indicates that this SMBMBAR can be located anywhere in 64 bit address space. Hardwired to 10b. Memory Space IndicatorRO. This read-only bit always is 0, indicating that the SMB logic is Memory mapped.
760
Datasheet
18.1.10
Attributes: Size:
Description
R/W 32 bits
Base AddressR/W. Provides bits 6332 system memory base address for the PCH SMB logic.
18.1.11
Attribute: Size:
Description
R/W, RO 32-bits
18.1.12
RO 16 bits Core
15:0
Subsystem Vendor ID (SVID)RO. The SVID register, in combination with the Subsystem ID (SID) register, enables the operating system (OS) to distinguish subsystems from each other. The value returned by reads to this register is the same as that which was written by BIOS into the IDE SVID register. NOTE: Software can write to this register only once per core well reset. Writes should be done as a single 16-bit cycle.
Datasheet
761
18.1.13
15:0
Subsystem ID (SID)R/WO. The SID register, in combination with the SVID register, enables the operating system (OS) to distinguish subsystems from each other. The value returned by reads to this register is the same as that which was written by BIOS into the IDE SID register. NOTE: Software can write to this register only once per core well reset. Writes should be done as a single 16-bit cycle.
18.1.14
Attributes: Size:
Description
R/W 8 bits
Interrupt Line (INT_LN)R/W. This data is not used by the PCH. It is to communicate to software the interrupt line that the interrupt pin is connected to PIRQB#.
18.1.15
Attributes: Size:
Description
RO 8 bits
Interrupt PIN (INT_PN)RO. This reflects the value of D31IP.SMIP in chipset configuration space.
762
Datasheet
18.1.16
Attribute: Size:
Description
R/W 8 bits
Datasheet
763
18.2
Table 18-2. SMBus I/O and Memory Mapped I/O Register Address Map
SMB_BASE + Offset 00h 02h 03h 04h 05h 06h 07h 08h 09h 0Ah0Bh 0Ch 0Dh 0Eh 0Fh 10h 11h 14h 16h 17h Mnemonic HST_STS HST_CNT HST_CMD XMIT_SLVA HST_D0 HST_D1 HOST_BLOCK_DB PEC RCV_SLVA SLV_DATA AUX_STS AUX_CTL SMLINK_PIN_CTL SMBus_PIN_CTL SLV_STS SLV_CMD NOTIFY_DADDR NOTIFY_DLOW NOTIFY_DHIGH Register Name Host Status Host Control Host Command Transmit Slave Address Host Data 0 Host Data 1 Host Block Data Byte Packet Error Check Receive Slave Address Receive Slave Data Auxiliary Status Auxiliary Control SMLink Pin Control (TCO Compatible Mode) SMBus Pin Control Slave Status Slave Command Notify Device Address Notify Data Low Byte Notify Data High Byte Default 00h 00h 00h 00h 00h 00h 00h 00h 44h 0000h 00h 00h See register description See register description 00h 00h 00h 00h 00h Type R/WC, RO R/W, WO R/W R/W R/W R/W R/W R/W R/W RO R/WC, RO R/W R/W, RO R/W, RO R/WC R/W RO RO RO
764
Datasheet
18.2.1
All status bits are set by hardware and cleared by the software writing a one to the particular bit position. Writing a 0 to any bit position has no effect.
Bit Byte Done Status (DS)R/WC. 0 = Software can clear this by writing a 1 to it. 1 = Host controller received a byte (for Block Read commands) or if it has completed transmission of a byte (for Block Write commands) when the 32-byte buffer is not being used. Note that this bit will be set, even on the last byte of the transfer. This bit is not set when transmission is due to the LAN interface heartbeat. This bit has no meaning for block transfers when the 32-byte buffer is enabled. 7 NOTE: When the last byte of a block message is received, the host controller will set this bit. However, it will not immediately set the INTR bit (bit 1 in this register). When the interrupt handler clears the DS bit, the message is considered complete, and the host controller will then set the INTR bit (and generate another interrupt). Thus, for a block message of n bytes, the PCH will generate n+1 interrupts. The interrupt handler needs to be implemented to handle these cases. When not using the 32 Byte Buffer, hardware will drive the SMBCLK signal low when the DS bit is set until SW clears the bit. This includes the last byte of a transfer. Software must clear the DS bit before it can clear the BUSY bit. INUSE_STSR/W. This bit is used as semaphore among various independent software threads that may need to use the PCHs SMBus logic, and has no other effect on hardware. 6 0 = After a full PCI reset, a read to this bit returns a 0. 1 = After the first read, subsequent reads will return a 1. A write of a 1 to this bit will reset the next read value to 0. Writing a 0 to this bit has no effect. Software can poll this bit until it reads a 0, and will then own the usage of the host controller. SMBALERT_STSR/WC. 5 0 = Interrupt or SMI# was not generated by SMBALERT#. Software clears this bit by writing a 1 to it. 1 = The source of the interrupt or SMI# was the SMBALERT# signal. This bit is only cleared by software writing a 1 to the bit position or by RSMRST# going low. If the signal is programmed as a GPIO, then this bit will never be set. FAILEDR/WC. 4 0 = Software clears this bit by writing a 1 to it. 1 = The source of the interrupt or SMI# was a failed bus transaction. This bit is set in response to the KILL bit being set to terminate the host transaction. BUS_ERRR/WC. 3 0 = Software clears this bit by writing a 1 to it. 1 = The source of the interrupt of SMI# was a transaction collision. DEV_ERRR/WC. 0 = Software clears this bit by writing a 1 to it. The PCH will then de-assert the interrupt or SMI#. 1 = The source of the interrupt or SMI# was due to one of the following: Invalid Command Field, Unclaimed Cycle (host initiated), Host Device Time-out Error. Description
Datasheet
765
Bit
Description INTRR/WC. This bit can only be set by termination of a command. INTR is not dependent on the INTREN bit (offset SM_BASE + 02h, bit 0) of the Host controller register (offset 02h). It is only dependent on the termination of the command. If the INTREN bit is not set, then the INTR bit will be set, although the interrupt will not be generated. Software can poll the INTR bit in this non-interrupt case. 0 = Software clears this bit by writing a 1 to it. The PCH then de-asserts the interrupt or SMI#. 1 = The source of the interrupt or SMI# was the successful completion of its last command. HOST_BUSYR/WC. 0 = Cleared by the PCH when the current transaction is completed. 1 = Indicates that the PCH is running a command from the host interface. No SMB registers should be accessed while this bit is set, except the BLOCK DATA BYTE Register. The BLOCK DATA BYTE Register can be accessed when this bit is set only when the SMB_CMD bits in the Host Control Register are programmed for Block command or I2C Read command. This is necessary to check the DONE_STS bit.
18.2.2
Note:
A read to this register will clear the byte pointer of the 32-byte buffer.
Bit Description PEC_ENR/W. 0 = SMBus host controller does not perform the transaction with the PEC phase appended. 1 = Causes the host controller to perform the SMBus transaction with the Packet Error Checking phase appended. For writes, the value of the PEC byte is transferred from the PEC Register. For reads, the PEC byte is loaded in to the PEC Register. This bit must be written prior to the write in which the START bit is set. STARTWO. 6 0 = This bit will always return 0 on reads. The HOST_BUSY bit in the Host Status register (offset 00h) can be used to identify when the PCH has finished the command. 1 = Writing a 1 to this bit initiates the command described in the SMB_CMD field. All registers should be setup prior to writing a 1 to this bit position. LAST_BYTEWO. This bit is used for Block Read commands. 1 = Software sets this bit to indicate that the next byte will be the last byte to be received for the block. This causes the PCH to send a NACK (instead of an ACK) after receiving the last byte. NOTE: Once the SECOND_TO_STS bit in TCO2_STS register (D31:F0, TCOBASE+6h, bit 1) is set, the LAST_BYTE bit also gets set. While the SECOND_TO_STS bit is set, the LAST_BYTE bit cannot be cleared. This prevents the PCH from running some of the SMBus commands (Block Read/Write, I2C Read, Block I2C Write).
766
Datasheet
Bit
Description SMB_CMDR/W. The bit encoding below indicates which command the PCH is to perform. If enabled, the PCH will generate an interrupt or SMI# when the command has completed If the value is for a non-supported or reserved command, the PCH will set the device error (DEV_ERR) status bit (offset SM_BASE + 00h, bit 2) and generate an interrupt when the START bit is set. The PCH will perform no command, and will not operate until DEV_ERR is cleared. 000 = Quick: The slave address and read/write value (bit 0) are stored in the transmit slave address register. 001 = Byte: This command uses the transmit slave address and command registers. Bit 0 of the slave address register determines if this is a read or write command. 010 = Byte Data: This command uses the transmit slave address, command, and DATA0 registers. Bit 0 of the slave address register determines if this is a read or write command. If it is a read, the DATA0 register will contain the read data. 011 = Word Data: This command uses the transmit slave address, command, DATA0 and DATA1 registers. Bit 0 of the slave address register determines if this is a read or write command. If it is a read, after the command completes, the DATA0 and DATA1 registers will contain the read data. 100 = Process Call: This command uses the transmit slave address, command, DATA0 and DATA1 registers. Bit 0 of the slave address register determines if this is a read or write command. After the command completes, the DATA0 and DATA1 registers will contain the read data. 101 = Block: This command uses the transmit slave address, command, DATA0 registers, and the Block Data Byte register. For block write, the count is stored in the DATA0 register and indicates how many bytes of data will be transferred. For block reads, the count is received and stored in the DATA0 register. Bit 0 of the slave address register selects if this is a read or write command. For writes, data is retrieved from the first n (where n is equal to the specified count) addresses of the SRAM array. For reads, the data is stored in the Block Data Byte register. 110 = I2C Read: This command uses the transmit slave address, command, DATA0, DATA1 registers, and the Block Data Byte register. The read data is stored in the Block Data Byte register. The PCH continues reading data until the NAK is received. 111 = Block Process: This command uses the transmit slave address, command, DATA0 and the Block Data Byte register. For block write, the count is stored in the DATA0 register and indicates how many bytes of data will be transferred. For block read, the count is received and stored in the DATA0 register. Bit 0 of the slave address register always indicate a write command. For writes, data is retrieved from the first m (where m is equal to the specified count) addresses of the SRAM array. For reads, the data is stored in the Block Data Byte register. NOTE: E32B bit in the Auxiliary Control register must be set for this command to work. KILLR/W. 0 = Normal SMBus host controller functionality. 1 = Kills the current host transaction taking place, sets the FAILED status bit, and asserts the interrupt (or SMI#). This bit, once set, must be cleared by software to allow the SMBus host controller to function normally. INTRENR/W. 0 = Disable. 1 = Enable the generation of an interrupt or SMI# upon the completion of the command.
4:2
Datasheet
767
18.2.3
Attribute: Size:
Description
R/W 8 bits
This 8-bit field is transmitted by the host controller in the command field of the SMBus protocol during the execution of any command.
18.2.4
This register is transmitted by the host controller in the slave address field of the SMBus protocol.
Bit 7:1 0 Description AddressR/W. This field provides a 7-bit address of the targeted slave. RWR/W. Direction of the host transfer. 0 = Write 1 = Read
18.2.5
Attribute: Size:
Description
R/W 8 bits
7:0
Data0/CountR/W. This field contains the 8-bit data sent in the DATA0 field of the SMBus protocol. For block write commands, this register reflects the number of bytes to transfer. This register should be programmed to a value between 1 and 32 for block counts. A count of 0 or a count above 32 will result in unpredictable behavior. The host controller does not check or log invalid block counts.
18.2.6
Attribute: Size:
Description
R/W 8 bits
Data1R/W. This 8-bit register is transmitted in the DATA1 field of the SMBus protocol during the execution of any command.
768
Datasheet
18.2.7
Attribute: Size:
Description
R/W 8 bits
Block Data (BDTA)R/W. This is either a register, or a pointer into a 32-byte block array, depending upon whether the E32B bit is set in the Auxiliary Control register. When the E32B bit (offset SM_BASE + 0Dh, bit 1) is cleared, this is a register containing a byte of data to be sent on a block write or read from on a block read. When the E32B bit is set, reads and writes to this register are used to access the 32byte block data storage array. An internal index pointer is used to address the array, which is reset to 0 by reading the HCTL register (offset 02h). The index pointer then increments automatically upon each access to this register. The transfer of block data into (read) or out of (write) this storage array during an SMBus transaction always starts at index address 0. When the E2B bit is set, for writes, software will write up to 32-bytes to this register as part of the setup for the command. After the Host controller has sent the Address, Command, and Byte Count fields, it will send the bytes in the SRAM pointed to by this register. When the E2B bit is cleared for writes, software will place a single byte in this register. After the host controller has sent the address, command, and byte count fields, it will send the byte in this register. If there is more data to send, software will write the next series of bytes to the SRAM pointed to by this register and clear the DONE_STS bit. The controller will then send the next byte. During the time between the last byte being transmitted to the next byte being transmitted, the controller will insert wait-states on the interface. When the E2B bit is set for reads, after receiving the byte count into the Data0 register, the first series of data bytes go into the SRAM pointed to by this register. If the byte count has been exhausted or the 32-byte SRAM has been filled, the controller will generate an SMI# or interrupt (depending on configuration) and set the DONE_STS bit. Software will then read the data. During the time between when the last byte is read from the SRAM to when the DONE_STS bit is cleared, the controller will insert waitstates on the interface.
7:0
18.2.8
Attribute: Size:
Description
R/W 8 bits
7:0
PEC_DATAR/W. This 8-bit register is written with the 8-bit CRC value that is used as the SMBus PEC data prior to a write transaction. For read transactions, the PEC data is loaded from the SMBus into this register and is then read by software. Software must ensure that the INUSE_STS bit is properly maintained to avoid having this field overwritten by a write transaction following a read transaction.
Datasheet
769
18.2.9
6:0
18.2.10
This register contains the 16-bit data value written by the external SMBus master. The processor can then read the value from this register. This register is reset by RSMRST#, but not PLTRST#
.
Description Data Message Byte 1 (DATA_MSG1)RO. See Section 5.20.7 for a discussion of this field. Data Message Byte 0 (DATA_MSG0)RO. See Section 5.20.7 for a discussion of this field.
18.2.11
Bit 7:2
770
Datasheet
18.2.12
Bit 7:2
18.2.13
Note:
This register is in the resume well and is reset by RSMRST#. This register is only applicable in the TCO compatible mode.
Bit 7:3 Reserved SMLINK_CLK_CTLR/W. 2 0 = The PCH will drive the SMLink0 pin low, independent of what the other SMLink logic would otherwise indicate for the SMLink0 pin. 1 = The SMLink0 pin is not overdriven low. The other SMLink logic controls the state of the pin. (Default) SMLINK1_CUR_STSRO. This read-only bit has a default value that is dependent on an external signal level. This pin returns the value on the SMLink1 pin. This allows software to read the current state of the pin. 0 = Low 1 = High SMLINK0_CUR_STSRO. This read-only bit has a default value that is dependent on an external signal level. This pin returns the value on the SMLink0 pin. This allows software to read the current state of the pin. 0 = Low 1 = High Description
Datasheet
771
18.2.14
Note:
18.2.15
Note:
This register is in the resume well and is reset by RSMRST#. All bits in this register are implemented in the 64 kHz clock domain. Therefore, software must poll this register until a write takes effect before assuming that a write has completed internally.
Bit 7:1 Reserved HOST_NOTIFY_STSR/WC. The PCH sets this bit to a 1 when it has completely received a successful Host Notify Command on the SMBus pins. Software reads this bit to determine that the source of the interrupt or SMI# was the reception of the Host Notify Command. Software clears this bit after reading any information needed from the Notify address and data registers by writing a 1 to this bit. Note that the PCH will allow the Notify Address and Data registers to be over-written once this bit has been cleared. When this bit is 1, the PCH will NACK the first byte (host address) of any new Host Notify commands on the SMBus pins. Writing a 0 to this bit has no effect. Description
772
Datasheet
18.2.16
Note:
18.2.17
Note:
7:1
Datasheet
773
18.2.18
Note:
7:0
18.2.19
Note:
7:0
774
Datasheet
19
19.1
Note: Note:
/
Table 19-1. PCI Express* Configuration Registers Address Map (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/) (Sheet 1 of 3)
Offset 00h01h 02h03h 04h05h 06h07h 08h 09h 0Ah 0Bh 0Ch 0Dh 0Eh 18h1Ah 1Bh 1Ch1Dh 1Eh1Fh 20h23h 24h27h 28h2Bh 2Ch2Fh 34h 3Ch3Dh 3Eh3Fh Mnemonic VID DID PCICMD PCISTS RID PI SCC BCC CLS PLT HEADTYP BNUM SLT IOBL SSTS MBL PMBL PMBU32 PMLU32 CAPP INTR BCTRL Register Name Vendor Identification Device Identification PCI Command PCI Status Revision Identification Programming Interface Sub Class Code Base Class Code Cache Line Size Primary Latency Timer Header Type Bus Number Secondary Latency Timer I/O Base and Limit Secondary Status Register Memory Base and Limit Prefetchable Memory Base and Limit Prefetchable Memory Base Upper 32 Bits Prefetchable Memory Limit Upper 32 Bits Capabilities List Pointer Interrupt Information Bridge Control Register Function 05 Default 8086h See register description 0000h 0010h See register description 00h 04h 06h 00h 00h 81h 000000h 00h 0000h 0000h 00000000h 00010001h 00000000h 00000000h 40h See bit description 0000h Type RO RO R/W, RO R/WC, RO RO RO RO RO R/W RO RO R/W RO R/W, RO R/WC R/W R/W, RO R/W R/W RO R/W, RO R/W
Datasheet
775
Table 19-1. PCI Express* Configuration Registers Address Map (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/) (Sheet 2 of 3)
Offset 40h41h 42h43h 44h47h 48h49h 4Ah4Bh 4Ch4Fh 50h51h 52h53h 54h57h 58h59h 5Ah5Bh 5Ch5Dh 60h63h 64h67h 68h69h 70h71h 80h81h 82h83h 84h87h 88h89h 90h91h 94h97h A0hA1h A2hA3h A4A7h D4D7h D8DBh DCDFh E1h E8EBh 11Ch143h 104h107h 108h10Bh Mnemonic CLIST XCAP DCAP DCTL DSTS LCAP LCTL LSTS SLCAP SLCTL SLSTS RCTL RSTS DCAP2 DCTL2 LCTL2 MID MC MA MD SVCAP SVID PMCAP PMC PMCS MPC2 MPC SMSCS RPDCGEN PECR1 UES UEM Register Name Capabilities List PCI Express* Capabilities Device Capabilities Device Control Device Status Link Capabilities Link Control Link Status Slot Capabilities Register Slot Control Slot Status Root Control Root Status Device Capabilities 2 Register Device Control 2 Register Link Control 2 Register Message Signaled Interrupt Identifiers Message Signaled Interrupt Message Control Message Signaled Interrupt Message Address Message Signaled Interrupt Message Data Subsystem Vendor Capability Subsystem Vendor Identification Power Management Capability PCI Power Management Capability PCI Power Management Control and Status Miscellaneous Port Configuration 2 Miscellaneous Port Configuration SMI/SCI Status Register Rort Port Dynamic Clock Gating Enable PCI Express Configuration Register 1 Reserved Uncorrectable Error Status Uncorrectable Error Mask Function 05 Default 8010 0041 00000FE0h 0000h 0010h See bit description 0000h See bit description 00000060h 0000h 0000h 0000h 00000000h 00000016h 0000h 0001h 9005h 0000h 00000000h 0000h A00Dh 00000000h 0001h C802h 00000000h 00000000h 08110000h 00000000h 00h 00000020h See bit description 00000000h Type RO R/WO, RO RO R/W, RO R/WC, RO R/W, RO, R/WO R/W, WO, RO RO R/WO, RO R/W, RO R/WC, RO R/W R/WC, RO RO R/W, RO RO RO R/W, RO R/W R/W RO R/WO RO RO R/W, RO R/W, RO R/W R/WC R/W R/W R/WC, RO R/WO, RO
776
Datasheet
Table 19-1. PCI Express* Configuration Registers Address Map (PCI Express*D28:F0/F1/F2/F3/F4/F5/F6/F7/) (Sheet 3 of 3)
Offset 10Ch10Fh 110h113h 114h117h 118h11Bh 130h133h 180h183h 184h187h 190h193h 198h19Fh 300303h 318h 324h327h Mnemonic UEV CES CEM AECC RES RCTCL ESD ULD ULBA PECR2 PEETM PEC1 Register Name Uncorrectable Error Severity Correctable Error Status Correctable Error Mask Advanced Error Capabilities and Control Root Error Status Root Complex Topology Capability List Element Self Description Upstream Link Description Upstream Link Base Address PCI Express Configuration Register 2 PCI Express Extended Test Mode Register PCI Express Configuration Register 1 Function 05 Default 00060011h 00000000h 00000000h 00000000h 00000000h 00010005h See bit description 00000001h See bit description 60005007h See bit description 00000000h Type RO R/WC R/WO RO R/WC, RO RO RO RO RO R/W RO RO, R/W
19.1.1
Attribute: Size:
Description
RO 16 bits
Vendor IDRO. This is a 16-bit value assigned to Intel. Intel VID = 8086h
19.1.2
Attribute: Size:
RO 16 bits
Description Device IDRO. This is a 16-bit value assigned to the PCHs PCI Express controller. See the Intel 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Device ID Register
Datasheet
777
19.1.3
Attribute: Size:
Description
R/W, RO 16 bits
10
5 4 3
778
Datasheet
19.1.4
Attribute: Size:
Description
R/WC, RO 16 bits
Detected Parity Error (DPE)R/WC. 15 0 = No parity error detected. 1 = Set when the root port receives a command or data from the backbone with a parity error. This is set even if PCIMD.PER (D28:F0/F1/F2/F3:04, bit 6) is not set. Signaled System Error (SSE)R/WC. 14 0 = No system error signaled. 1 = Set when the root port signals a system error to the internal SERR# logic. Received Master Abort (RMA)R/WC. 13 0 = Root port has not received a completion with unsupported request status from the backbone. 1 = Set when the root port receives a completion with unsupported request status from the backbone. Received Target Abort (RTA)R/WC. 12 0 = Root port has not received a completion with completer abort from the backbone. 1 = Set when the root port receives a completion with completer abort from the backbone. Signaled Target Abort (STA)R/WC. 11 0 = No target abort received. 1 = Set whenever the root port forwards a target abort received from the downstream device onto the backbone. DEVSEL# Timing Status (DEV_STS)Reserved per the PCI Express* Base Specification. Master Data Parity Error Detected (DPED)R/WC. 8 0 = No data parity error received. 1 = Set when the root port receives a completion with a data parity error on the backbone and PCIMD.PER (D28:F0/F1/F2/F3:04, bit 6) is set. Fast Back to Back Capable (FB2BC)Reserved per the PCI Express* Base Specification. Reserved 66 MHz CapableReserved per the PCI Express* Base Specification. Capabilities ListRO. Hardwired to 1. Indicates the presence of a capabilities list. Interrupt StatusRO. Indicates status of Hot-Plug and power management interrupts on the root port that result in INTx# message generation. 3 0 = Interrupt is de-asserted. 1 = Interrupt is asserted. This bit is not set if MSI is enabled. If MSI is not enabled, this bit is set regardless of the state of PCICMD.Interrupt Disable bit (D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7:04h:bit 10). 2:0 Reserved
10:9
7 6 5 4
Datasheet
779
19.1.5
Attribute: Size:
Description
RO 8 bits
Revision IDRO. See the 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Revision ID Register
19.1.6
Attribute: Size:
Description
RO 8 bits
19.1.7
Attribute: Size:
Description
RO 8 bits
7:0
Sub Class Code (SCC)RO. This field is determined by bit 2 of the MPC register (D28:F0-5:Offset D8h, bit 2). 04h = PCI-to-PCI bridge. 00h = Host Bridge.
19.1.8
Attribute: Size:
Description
RO 8 bits
780
Datasheet
19.1.9
Attribute: Size:
Description
R/W 8 bits
Cache Line Size (CLS)R/W. This is read/write but contains no functionality, per the PCI Express* Base Specification.
19.1.10
Attribute: Size:
Description
RO 8 bits
Latency Count. Reserved per the PCI Express* Base Specification. Reserved
19.1.11
Attribute: Size:
Description
RO 8 bits
6:0
Datasheet
781
19.1.12
Attribute: Size:
Description
R/W 24 bits
Subordinate Bus Number (SBBN)R/W. Indicates the highest PCI bus number below the bridge. Secondary Bus Number (SCBN)R/W. Indicates the bus number the port. Primary Bus Number (PBN)R/W. Indicates the bus number of the backbone.
19.1.13
Attribute: Size:
Description
RO 8 bits
Secondary Latency TimerReserved for a Root Port per the PCI Express* Base Specification.
19.1.14
Attribute: Size:
Description
R/W, RO 16 bits
I/O Limit Address (IOLA)R/W. I/O Base bits corresponding to address lines 15:12 for 4-KB alignment. Bits 11:0 are assumed to be padded to FFFh. I/O Limit Address Capability (IOLC)R/O. Indicates that the bridge does not support 32-bit I/O addressing. I/O Base Address (IOBA)R/W. I/O Base bits corresponding to address lines 15:12 for 4-KB alignment. Bits 11:0 are assumed to be padded to 000h. I/O Base Address Capability (IOBC)R/O. Indicates that the bridge does not support 32-bit I/O addressing.
782
Datasheet
19.1.15
Attribute: Size:
Description
R/WC 16 bits
Detected Parity Error (DPE)R/WC. 0 = No error. 1 = The port received a poisoned TLP. Received System Error (RSE)R/WC. 14 0 = No error. 1 = The port received an ERR_FATAL or ERR_NONFATAL message from the device. Received Master Abort (RMA)R/WC. 13 0 = Unsupported Request not received. 1 = The port received a completion with Unsupported Request status from the device. Received Target Abort (RTA)R/WC. 12 0 = Completion Abort not received. 1 = The port received a completion with Completion Abort status from the device. Signaled Target Abort (STA)R/WC. 11 0 = Completion Abort not sent. 1 = The port generated a completion with Completion Abort status to the device. Secondary DEVSEL# Timing Status (SDTS): Reserved per PCI Express* Base Specification. Data Parity Error Detected (DPD)R/WC. 8 0 = Conditions below did not occur. 1 = Set when the BCTRL.PERE (D28:FO/F1/F2/F3/F4/F5:3E: bit 0) is set, and either of the following two conditions occurs: Port receives completion marked poisoned. Port poisons a write request to the secondary side. 7 6 5 4:0 Secondary Fast Back to Back Capable (SFBC): Reserved per PCI Express* Base Specification. Reserved Secondary 66 MHz Capable (SC66): Reserved per PCI Express* Base Specification. Reserved
10:9
Datasheet
783
19.1.16
Accesses that are within the ranges specified in this register will be sent to the attached device if CMD.MSE (D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7:04:bit 1) is set. Accesses from the attached device that are outside the ranges specified will be forwarded to the backbone if CMD.BME (D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7:04:bit 2) is set. The comparison performed is MB AD[31:20] ML.
Bit 31:20 19:16 15:4 3:0 Description Memory Limit (ML)R/W. These bits are compared with bits 31:20 of the incoming address to determine the upper 1-MB aligned value of the range. Reserved Memory Base (MB)R/W. These bits are compared with bits 31:20 of the incoming address to determine the lower 1-MB aligned value of the range. Reserved
19.1.17
Accesses that are within the ranges specified in this register will be sent to the device if CMD.MSE (D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7;04, bit 1) is set. Accesses from the device that are outside the ranges specified will be forwarded to the backbone if CMD.BME (D28:F0/F1/F2/F3/F4/F5/F6/F7/F6/F7;04, bit 2) is set. The comparison performed is PMBU32:PMB AD[63:32]:AD[31:20] PMLU32:PML.
Bit 31:20 19:16 15:4 3:0 Description Prefetchable Memory Limit (PML)R/W. These bits are compared with bits 31:20 of the incoming address to determine the upper 1-MB aligned value of the range. 64-bit Indicator (I64L)RO. Indicates support for 64-bit addressing Prefetchable Memory Base (PMB)R/W. These bits are compared with bits 31:20 of the incoming address to determine the lower 1-MB aligned value of the range. 64-bit Indicator (I64B)RO. Indicates support for 64-bit addressing
784
Datasheet
19.1.18
Attribute: Size:
Description
R/W 32 bits
Prefetchable Memory Base Upper Portion (PMBU)R/W. Upper 32-bits of the prefetchable address base.
19.1.19
Attribute: Size:
Description
R/W 32 bits
Prefetchable Memory Limit Upper Portion (PMLU)R/W. Upper 32-bits of the prefetchable address limit.
19.1.20
Attribute: Size:
Description
R0 8 bits
Capabilities Pointer (PTR)RO. Indicates that the pointer for the first entry in the capabilities list is at 40h in configuration space.
Datasheet
785
19.1.21
Attribute: Size:
R/W, RO 16 bits
Description Interrupt Pin (IPIN)RO. Indicates the interrupt pin driven by the root port. At reset, this register takes on the following values, which reflect the reset state of the D28IP register in chipset config space: Port 1 2 Reset Value D28IP.P1IP D28IP.P2IP D28IP.P3IP D28IP.P4IP D28IP.P5IP D28IP.P6IP D28IP.P7IP D28IP.P8IP
15:8
3 4 5 6 7 8
NOTE: The value that is programmed into D28IP is always reflected in this register. 7:0 Interrupt Line (ILINE)R/W. Default = 00h. Software written value to indicate which interrupt line (vector) the interrupt is connected to. No hardware action is taken on this register. These bits are not reset by FLR.
786
Datasheet
19.1.22
Attribute: Size:
Description
R/W 16 bits
Datasheet
787
19.1.23
Attribute: Size:
Description
RO 16 bits
Next Capability (NEXT)RO. Value of 80h indicates the location of the next pointer. Capability ID (CID)RO. Indicates this is a PCI Express* capability.
19.1.24
Attribute: Size:
Description
R/WO, RO 16 bits
8 7:4 3:0
788
Datasheet
19.1.25
Attribute: Size:
Description
RO 32 bits
Datasheet
789
19.1.26
Attribute: Size:
Description
R/W, RO 16 bits
790
Datasheet
19.1.27
Attribute: Size:
Description
R/WC, RO 16 bits
19.1.28
Attribute: Size:
Description
R/WO, RO 32 bits
Port Number (PN)RO. Indicates the port number for the root port. This value is different for each implemented port: Function D28:F0 D28:F1 31:24 D28:F2 D28:F3 D28:F4 D28:F5 D28:F6 D28:F7 Port # 1 2 3 4 5 6 7 8 Value of PN Field 01h 02h 03h 04h 05h 06h 07h 08h
Datasheet
791
Description
Link Active Reporting Capable (LARC)RO. Hardwired to 1 to indicate that this port supports the optional capability of reporting the DL_Active state of the Data Link Control and Management State Machine. Reserved L1 Exit Latency (EL1)RO. Set to 010b to indicate an exit latency of 2 s to 4 s. L0s Exit Latency (EL0)RO. Indicates as exit latency based upon common-clock configuration. LCLT.CCC Value of EL0 (these bits) MPC.UCEL (D28:F0/F1/F2/F3:D8h:bits20:18) MPC.CCEL (D28:F0/F1/F2/F3:D8h:bits17:15)
14:12
0 1
NOTE: LCLT.CCC is at D28:F0/F1/F2/F3/F4/F5/F6/F7:50h:bit 6 Active State Link PM Support (APMS)R/WO. Indicates what level of active state link power management is supported on the root port. Bits 11:10 00b 01b 10b 11b Definition Neither L0s nor L1 are supported L0s Entry Supported L1 Entry Supported Both L0s and L1 Entry Supported
Maximum Link Width (MLW)RO. For the root ports, several values can be taken, based upon the value of the chipset config register field RPC.PC1 (Chipset Config Registers:Offset 0224h:bits1:0) for Ports 1-4 and RPC.PC2 (Chipset Config Registers:Offset 0224h:bits1:0) for Ports 5 and 6 Value of MLW Field Port # 1 9:4 2 3 4 Port # 5 6 7 8 3:0 RPC.PC1=00b 01h 01h 01h 01h RPC.PC2=00b 01h 01h 01h 01h RPC.PC1=11b 04h 01h 01h 01h RPC.PC2=11b 04h 01h 01h 01h
Maximum Link Speed (MLS)RO. Set to 1h to indicate the link speed is 2.5 Gb/s.
792
Datasheet
19.1.29
Attribute: Size:
Description
R/W, RO 16 bits
3 2
Datasheet
793
19.1.30
Attribute: Size:
Description
RO 16 bits
12
NOTE: 000001b = x1 link width, 000010b =x2 linkwidth, 000100b = x4 linkwidth 3:0 Link Speed (LS)RO. This field indicates the negotiated Link speed of the given PCI Express* link. 01h = Link is 2.5 Gb/s.
794
Datasheet
19.1.31
Attribute: Size:
Description
R/WO, RO 32 bits
Physical Slot Number (PSN)R/WO. This is a value that is unique to the slot number. BIOS sets this field and it remains set until a platform reset. Reserved Slot Power Limit Scale (SLS)R/WO. Specifies the scale used for the slot power limit value. BIOS sets this field and it remains set until a platform reset. Slot Power Limit Value (SLV)R/WO. Specifies the upper limit (in conjunction with SLS value), on the upper limit on power supplied by the slot. The two values together indicate the amount of power in watts allowed for the slot. BIOS sets this field and it remains set until a platform reset. Hot Plug Capable (HPC)R/WO. 1b = Indicates that Hot-Plug is supported. Hot Plug Surprise (HPS)R/WO. 1b = Indicates the device may be removed from the slot without prior notification. Power Indicator Present (PIP)RO. 0b = Indicates that a power indicator LED is not present for this slot. Attention Indicator Present (AIP)RO. 0b = Indicates that an attention indicator LED is not present for this slot. MRL Sensor Present (MSP)RO. 0b = Indicates that an MRL sensor is not present. Power Controller Present (PCP)RO. 0b = Indicates that a power controller is not implemented for this slot. Attention Button Present (ABP)RO. 0b = Indicates that an attention button is not implemented for this slot.
14:7
6 5 4 3 2 1 0
Datasheet
795
19.1.32
Attribute: Size:
Description
R/W, RO 16 bits
2:0
796
Datasheet
19.1.33
Attribute: Size:
Description
R/WC, RO 16 bits
Datasheet
797
19.1.34
Attribute: Size:
Description
R/W 16 bits
19.1.35
Attribute: Size:
Description
R/WC, RO 32 bits
15:0
798
Datasheet
19.1.36
Attribute: Size:
Description
RO 32 bits
3:0
19.1.37
Attribute: Size:
Description
Datasheet
799
19.1.38
Attribute: Size:
Description
RO 16 bits
3:0
19.1.39
Attribute: Size:
Description
RO 16 bits
Next Pointer (NEXT)RO. Indicates the location of the next pointer in the list. Capability ID (CID)RO. Capabilities ID indicates MSI.
19.1.40
Attribute: Size:
Description
R/W, RO 16 bits
800
Datasheet
19.1.41
Attribute: Size:
Description
R/W 32 bits
Address (ADDR)R/W. Lower 32 bits of the system specified message address, always DW aligned. Reserved
19.1.42
Attribute: Size:
Description
R/W 16 bits
Data (DATA)R/W. This 16-bit field is programmed by system software if MSI is enabled. Its content is driven onto the lower word (PCI AD[15:0]) during the data phase of the MSI memory write transaction.
19.1.43
Attribute: Size:
Description
RO 16 bits
Next Capability (NEXT)RO. Indicates the location of the next pointer in the list. Capability Identifier (CID)RO. Value of 0Dh indicates this is a PCI bridge subsystem vendor capability.
19.1.44
Attribute: Size:
Description
R/WO 32 bits
Subsystem Identifier (SID)R/WO. Indicates the subsystem as identified by the vendor. This field is write once and is locked down until a bridge reset occurs (not the PCI bus reset). Subsystem Vendor Identifier (SVID)R/WO. Indicates the manufacturer of the subsystem. This field is write once and is locked down until a bridge reset occurs (not the PCI bus reset).
15:0
Datasheet
801
19.1.45
Attribute: Size:
Description
RO 16 bits
Next Capability (NEXT)RO. Indicates this is the last item in the list. Capability Identifier (CID)RO. Value of 01h indicates this is a PCI power management capability.
19.1.46
Attribute: Size:
Description
RO 16 bits
15:11
PME_Support (PMES)RO. Indicates PME# is supported for states D0, D3HOT and D3COLD. The root port does not generate PME#, but reporting that it does is necessary for some legacy operating systems to enable PME# in devices connected behind this root port. D2_Support (D2S)RO. The D2 state is not supported. D1_Support (D1S)RO The D1 state is not supported. Aux_Current (AC)RO. Reports 375 mA maximum suspend well current required when in the D3COLD state. Device Specific Initialization (DSI)RO.
10 9 8:6
5 1 = Indicates that no device-specific initialization is required. 4 3 1 = Indicates that PCI clock is not required to generate PME#. 2:0 Version (VS)RO. Indicates support for Revision 1.1 of the PCI Power Management Specification. Reserved PME Clock (PMEC)RO.
802
Datasheet
19.1.47
Attribute: Size:
Description
R/W, RO 32 bits
Datasheet
803
19.1.48
Attribute: Size:
Description
R/W, RO 32 bits
ASPM Control Override Enable (ASPMCOEN)RW. 1 = Root port will use the values in the ASPM Control Override registers 4 0 = Root port will use the ASPM Registers in the Link Control register. NOTES:This register allows BIOS to control the root port ASPM settings instead of the OS. ASPM Control Override (ASPMO)RW. Provides BIOS control of whether root port should enter L0s or L1 or both. 3:2 00 = Disabled 01 = L0s Entry Enabled 10 = L1 Entry Enabled 11 = L0s and L1 Entry Enabled. EOI Forwarding Disable (EOIFD)R/W. When set, EOI messages are not claimed on the backbone by this port an will not be forwarded across the PCIe link. 1 0 = Broadcast EOI messages that are sent on the backbone are claimed by this port and forwarded across the PCIe link. 1 = Broadcast EOI messages are not claimed on the backbone by this port and will not be forwarded across the PCIe Link. L1 Completion Timeout Mode (LICTM)R/W. 0 0 = PCI Express Specification Compliant. Completion timeout is disabled during software initiated L1, and enabled during ASPM initiate L1. 1 = Completion timeout is enabled during L1, regardless of how L1 entry was initiated.
804
Datasheet
19.1.49
Attribute: Size:
Description
R/W, RO 32 bits
Power Management SCI Enable (PMCE)R/W. 31 0 = SCI generation based on a power management event is disabled. 1 = Enables the root port to generate SCI whenever a power management event is detected. Hot Plug SCI Enable (HPCE)R/W. 30 0 = SCI generation based on a Hot-Plug event is disabled. 1 = Enables the root port to generate SCI whenever a Hot-Plug event is detected. Link Hold Off (LHO)R/W. 29 1 = Port will not take any TLP. This is used during loopback mode to fill up the downstream queue. Address Translator Enable (ATE)R/W. This bit is used to enable address translation using the AT bits in this register during loopback mode. 0 = Disable 1 = Enable Lane Reversal (LR)R/O. This register reads the setting of the PCIELR1 Soft Strap. 0 = PCI Express Lanes 03 are reversed. 1 = No Lane reversal (default). NOTE: The port configuration straps must be set such that Port 1 or Port 5 is configured as a x4 port using lanes 03, or 47 when Lane Reversal is enabled. x2 lane reversal is not supported. NOTE: This register is only valid on port 1 (for ports 14) or port 5 (for ports 58). Invalid Receive Bus Number Check Enable (IRBNCE)R/W. When set, the receive transaction layer will signal an error if the bus number of a Memory request does not fall within the range between SCBN and SBBN. If this check is enabled and the request is a memory write, it is treated as an Unsupported Request. If this check is enabled and the request is a non-posted memory read request, the request is considered a Malformed TLP and a fatal error. Messages, I/O, Config, and Completions are never checked for valid bus number. Invalid Receive Range Check Enable (IRRCE)R/W. When set, the receive transaction layer will treat the TLP as an Unsupported Request error if the address range of a Memory request does not outside the range between prefetchable and nonprefetchable base and limit. Messages, I/O, Configuration, and Completions are never checked for valid address ranges. BME Receive Check Enable (BMERCE)R/W. When set, the receive transaction layer will treat the TLP as an Unsupported Request error if a memory read or write request is received and the Bus Master Enable bit is not set. Messages, IO, Config, and Completions are never checked for BME. 23 Reserved
28
27
26
25
24
Datasheet
805
Bit
Description Detect Override (FORCEDET)R/W. 0 = Normal operation. Detected output from AFE is sampled for presence detection. 1 = Override mode. Ignores AFE detect output and link training proceeds as if a device were detected. Flow Control During L1 Entry (FCDL1E)R/W. 0 = No flow control update DLLPs sent during L1 Ack transmission. 1 = Flow control update DLLPs sent during L1 Ack transmission as required to meet the 30 s periodic flow control update. Unique Clock Exit Latency (UCEL)R/W. This value represents the L0s Exit Latency for unique-clock configurations (LCTL.CCC = 0) (D28:F0/F1/F2/F3/F4/F5/F6/F7:Offset 50h:bit 6). It defaults to 512 ns to less than 1 s, but may be overridden by BIOS. Common Clock Exit Latency (CCEL)R/W. This value represents the L0s Exit Latency for common-clock configurations (LCTL.CCC = 1) (D28:F0/F1/F2/F3/F4/F5/F6/ F7:Offset 50h:bit 6). It defaults to 128 ns to less than 256 ns, but may be overridden by BIOS. Reserved Port I/OxApic Enable (PAE)R/W. 0 = Hole is disabled. 1 = A range is opened through the bridge for the following memory addresses: Port # 1 2 Address FEC1_0000h FEC1_7FFFh FEC1_8000h FEC1_FFFFh FEC2_0000h FEC2_7FFFh FEC2_8000h FEC2_FFFFh FEC3_0000h FEC3_7FFFh FEC3_8000h FEC3_FFFFh FEC4_0000h FEC4_7FFFh FEC4_8000h FEC4_FFFFh
22
21
20:18
17:15
14:8
3 4 5 6 7 8
6:3
Reserved Bridge Type (BT)RO. This register can be used to modify the Base Class and Header Type fields from the default P2P bridge to a Host Bridge. Having the root port appear as a Host Bridge is useful in some server configurations.
0 = The root port bridge type is a P2P Bridge, Header Sub-Class = 04h, and Header Type = Type 1. 1 = The root port bridge type is a P2P Bridge, Header Sub-Class = 00h, and Header Type = Type 0. Hot Plug SMI Enable (HPME)R/W. 0 = SMI generation based on a Hot-Plug event is disabled. 1 = Enables the root port to generate SMI whenever a Hot-Plug event is detected. Power Management SMI Enable (PMME)R/W. 0 = SMI generation based on a power management event is disabled. 1 = Enables the root port to generate SMI whenever a power management event is detected.
806
Datasheet
19.1.50
Attribute: Size:
Description
R/WC 32 bits
Power Management SCI Status (PMCS)R/WC. 31 1 = PME control logic needs to generate an interrupt, and this interrupt has been routed to generate an SCI. Hot Plug SCI Status (HPCS)R/WC. 30 1 = Hot-Plug controller needs to generate an interrupt, and has this interrupt been routed to generate an SCI. Reserved Hot Plug Link Active State Changed SMI Status (HPLAS)R/WC. 4 1 = SLSTS.LASC (D28:F0/F1/F2/F3/F4/F5/F6/F7:5A, bit 8) transitioned from 0-to-1, and MPC.HPME (D28:F0/F1/F2/F3/F4/F5/F6/F7:D8, bit 1) is set. When this bit is set, an SMI# will be generated. Reserved Hot Plug Presence Detect SMI Status (HPPDM)R/WC. 1 1 = SLSTS.PDC (D28:F0/F1/F2/F3/F4/F5/F6/F7:5A, bit 3) transitioned from 0-to-1, and MPC.HPME (D28:F0/F1/F2/F3/F4/F5/F6/F7:D8, bit 1) is set. When this bit is set, an SMI# will be generated. Power Management SMI Status (PMMS)R/WC. 0 1 = RSTS.PS (D28:F0/F1/F2/F3/F4/F5/F6/F7:60, bit 16) transitioned from 0-to-1, and MPC.PMME (D28:F0/F1/F2/F3/F4/F5/F6/F7:D8, bit 1) is set.
29:5
3:2
Datasheet
807
19.1.51
Attribute: Size:
Description
R/W 8-bits
19.1.52
Attribute: Size:
Description
R/W 32 bits
808
Datasheet
19.1.53
This register maintains its state through a platform reset. It loses its state upon suspend.
Bit 31:21 20 19 18 17 16 15 14 Reserved Unsupported Request Error Status (URE)R/WC. Indicates an unsupported request was received. ECRC Error Status (EE)RO. ECRC is not supported. Malformed TLP Status (MT)R/WC. Indicates a malformed TLP was received. Receiver Overflow Status (RO)R/WC. Indicates a receiver overflow occurred. Unexpected Completion Status (UC)R/WC. Indicates an unexpected completion was received. Completion Abort Status (CA)R/WC. Indicates a completer abort was received. Completion Timeout Status (CT)R/WC. Indicates a completion timed out. This bit is set if Completion Timeout is enabled and a completion is not returned within the time specified by the Completion TImeout Value Flow Control Protocol Error Status (FCPE)RO. Flow Control Protocol Errors not supported. Poisoned TLP Status (PT)R/WC. Indicates a poisoned TLP was received. Reserved Data Link Protocol Error Status (DLPE)R/WC. Indicates a data link protocol error occurred. Reserved Training Error Status (TE)RO. Training Errors not supported. Description
13 12 11:5 4 3:1 0
Datasheet
809
19.1.54
When set, the corresponding error in the UES register is masked, and the logged error will cause no action. When cleared, the corresponding error is enabled.
Bit 31:21 Reserved Unsupported Request Error Mask (URE)R/WO. 20 0 = The corresponding error in the UES register (D28:F0/F1/F2/F3/F4/F5/F6/F7:144) is enabled. 1 = The corresponding error in the UES register (D28:F0/F1/F2/F3/F4/F5/F6/F7:144) is masked. ECRC Error Mask (EE)RO. ECRC is not supported. Malformed TLP Mask (MT)R/WO. 18 0 = The corresponding error in the UES register (D28:F0/F1/F2/F3/F4/F5/F6/F7:144) is enabled. 1 = The corresponding error in the UES register (D28:F0/F1/F2/F3/F4/F5/F6/F7:144) is masked. Receiver Overflow Mask (RO)R/WO. 17 0 = The corresponding error in the UES register (D28:F0/F1/F2/F3/F4/F5/F6/F7:144) is enabled. 1 = The corresponding error in the UES register (D28:F0/F1/F2/F3/F4/F5/F6/F7:144) is masked. Unexpected Completion Mask (UC)R/WO. 16 0 = The corresponding error in the UES register (D28:F0/F1/F2/F3/F4/F5/F6/F7:144) is enabled. 1 = The corresponding error in the UES register (D28:F0/F1/F2/F3/F4/F5/F6/F7:144) is masked. Completion Abort Mask (CA)R/WO. 15 0 = The corresponding error in the UES register (D28:F0/F1/F2/F3/F4/F5/F6/F7:144) is enabled. 1 = The corresponding error in the UES register (D28:F0/F1/F2/F3/F4/F5/F6/F7:144) is masked. Completion Timeout Mask (CT)R/WO. 14 0 = The corresponding error in the UES register (D28:F0/F1/F2/F3/F4/F5/F6/F7:144) is enabled. 1 = The corresponding error in the UES register (D28:F0/F1/F2/F3/F4/F5/F6/F7:144) is masked. Flow Control Protocol Error Mask (FCPE)RO. Flow Control Protocol Errors not supported. Poisoned TLP Mask (PT)R/WO. 12 0 = The corresponding error in the UES register (D28:F0/F1/F2/F3/F4/F5/F6/F7:144) is enabled. 1 = The corresponding error in the UES register (D28:F0/F1/F2/F3/F4/F5/F6/F7:144) is masked. Reserved Description
19
13
11:5
810
Datasheet
Bit
Description Data Link Protocol Error Mask (DLPE)R/WO. 0 = The corresponding error in the UES register (D28:F0/F1/F2/F3/F4/F5/F6/F7:144) is enabled. 1 = The corresponding error in the UES register (D28:F0/F1/F2/F3/F4/F5/F6/F7:144) is masked. Reserved Training Error Mask (TE)RO. Training Errors not supported
3:1 0
19.1.55
Attribute: Size:
Description
Datasheet
811
19.1.56
Attribute: Size:
Description
R/WC 32 bits
19.1.57
When set, the corresponding error in the CES register is masked, and the logged error will cause no action. When cleared, the corresponding error is enabled.
Bit 31:14 Reserved Advisory Non-Fatal Error Mask (ANFEM)R/WO. 0 = Does not mask Advisory Non-Fatal errors. 1 = Masks Advisory Non-Fatal errors from (a) signaling ERR_COR to the device control register and (b) updating the Uncorrectable Error Status register. This register is set by default to enable compatibility with software that does not comprehend Role-Based Error Reporting. NOTE: The correctable error detected bit in device status register is set whenever the Advisory Non-Fatal error is detected, independent of this mask bit. Replay Timer Timeout Mask (RTT)R/WO. Mask for replay timer timeout. Reserved Replay Number Rollover Mask (RNR)R/WO. Mask for replay number rollover. Bad DLLP Mask (BD)R/WO. Mask for bad DLLP reception. Bad TLP Mask (BT)R/WO. Mask for bad TLP reception. Reserved Receiver Error Mask (RE)R/WO. Mask for receiver errors. Description
13
12 11:9 8 7 6 5:1 0
812
Datasheet
19.1.58
Attribute: Size:
Description
RO 32 bits
19.1.59
Attribute: Size:
Description
R/WC, RO 32 bits
Advanced Error Interrupt Message Number (AEMN)RO. There is only one error interrupt allocated. Reserved Fatal Error Messages Received (FEMR)RO. Set when one or more Fatal Uncorrectable Error Messages have been received. Non-Fatal Error Messages Received (NFEMR)RO. Set when one or more NonFatal Uncorrectable error messages have been received First Uncorrectable Fatal (FUF)RO. Set when the first Uncorrectable Error message received is for a fatal error. Multiple ERR_FATAL/NONFATAL Received (MENR)RO. For the PCH, only one error will be captured. ERR_FATAL/NONFATAL Received (ENR)R/WC. 0 = No error message received. 1 = Either a fatal or a non-fatal error message is received. Multiple ERR_COR Received (MCR)RO. For the PCH, only one error will be captured. ERR_COR Received (CR)R/WC. 0 = No error message received. 1 = A correctable error message is received.
Datasheet
813
19.1.60
Attribute: Size:
Description
R/W 32 bits
19.1.61
Attribute: Size:
Description
RO 8 bits
1:0
19.1.62
Attribute: Size:
Description
814
Datasheet
20
20.1
Datasheet
815
NOTES: 1. Reads to reserved registers or bits will return a value of 0. 2. Software must not attempt locks to the memory-mapped I/O ranges for High Precision Event Timers. If attempted, the lock is not honored, which means potential deadlock conditions may occur.
816
Datasheet
20.1.1
Attribute: Size:
Description
RO 64 bits
63:32
Main Counter Tick Period (COUNTER_CLK_PER_CAP)RO. This field indicates the period at which the counter increments in femptoseconds (10^-15 seconds). This will return 0429B17F when read. This indicates a period of 69841279 fs (69.841279 ns). Vendor ID Capability (VENDOR_ID_CAP)RO. This is a 16-bit value assigned to Intel. Legacy Replacement Rout Capable (LEG_RT_CAP)RO. Hardwired to 1. Legacy Replacement Interrupt Rout option is supported. Reserved. This bit returns 0 when read. Counter Size Capability (COUNT_SIZE_CAP)RO. Hardwired to 1. Counter is 64-bit wide. Number of Timer Capability (NUM_TIM_CAP)RO. This field indicates the number of timers in this block. 07h = Eight timers. Revision Identification (REV_ID)RO. This indicates which revision of the function is implemented. Default value will be 01h.
31:16 15 14 13
12:8
7:0
20.1.2
Attribute: Size:
Description
R/W 64 bits
Reserved. These bits return 0 when read. Legacy Replacement Rout (LEG_RT_CNF)R/W. If the ENABLE_CNF bit and the LEG_RT_CNF bit are both set, then the interrupts will be routed as follows: Timer 0 is routed to IRQ0 in 8259 or IRQ2 in the I/O APIC Timer 1 is routed to IRQ8 in 8259 or IRQ8 in the I/O APIC Timer 2-n is routed as per the routing in the timer n config registers.
If the Legacy Replacement Rout bit is set, the individual routing bits for Timers 0 and 1 (APIC) will have no impact. If the Legacy Replacement Rout bit is not set, the individual routing bits for each of the timers are used. This bit will default to 0. BIOS can set it to 1 to enable the legacy replacement routing, or 0 to disable the legacy replacement routing. Overall Enable (ENABLE_CNF)R/W. This bit must be set to enable any of the timers to generate interrupts. If this bit is 0, then the main counter will halt (will not increment) and no interrupts will be caused by any of these timers. For level-triggered interrupts, if an interrupt is pending when the ENABLE_CNF bit is changed from 1 to 0, the interrupt status indications (in the various Txx_INT_STS bits) will not be cleared. Software must write to the Txx_INT_STS bits to clear the interrupts. NOTE: This bit will default to 0. BIOS can set it to 1 or 0.
Datasheet
817
20.1.3
Bit 63:8 7 6 5 4 3 2 1
20.1.4
R/W 64 bits
Bit
63:0
818
Datasheet
20.1.5
Size:
64 bit
Note:
Timer 4, 5, 6, 7: This field is always 0 as interrupts from these timers can only be delivered using direct FSB interrupt messages. NOTE: If IRQ 11 is used for HPET #2, software should ensure IRQ 11 is not shared with any other devices to ensure the proper operation of HPET #2. NOTE: If IRQ 12 is used for HPET #3, software should ensure IRQ 12 is not shared with any other devices to ensure the proper operation of HPET #3. Reserved. These bits return 0 when read. Interrupt Rout (TIMERn_INT_ROUT_CNF)R/W. This 5-bit field indicates the routing for the interrupt to the 8259 or I/O (x) APIC. Software writes to this field to select which interrupt in the 8259 or I/O (x) will be used for this timers interrupt. If the value is not supported by this particular timer, then the value read back will not match what is written. The software must only write valid values. Timer 4, 5, 6, 7: This field is Read-only and reads will return 0. NOTES: 1. If the interrupt is handled using the 8259, only interrupts 015 are applicable and valid. Software must not program any value other than 015 in this field. 2. If the Legacy Replacement Rout bit is set, then Timers 0 and 1 will have a different routing, and this bit field has no effect for those two timers. 3. Timer 0,1: Software is responsible to make sure it programs a valid value (20, 21, 22, or 23) for this field. The PCH logic does not check the validity of the value written. 4. Timer 2: Software is responsible to make sure it programs a valid value (11, 20, 21, 22, or 23) for this field. The PCH logic does not check the validity of the value written. 5. Timer 3: Software is responsible to make sure it programs a valid value (12, 20, 21, 22, or 23) for this field. The PCH logic does not check the validity of the value written.
51:45, 42:14
13:9
Datasheet
819
Bit
Description Timer n 32-bit Mode (TIMERn_32MODE_CNF)R/W or RO. Software can set this bit to force a 64-bit timer to behave as a 32-bit timer. Timer 0: Bit is read/write (default to 0). 0 = 64 bit; 1 = 32 bit Hardwired to 0. Writes have no effect (since these two timers are 32-bits). Timers 1, 2, 3, 4, 5, 6, 7:
NOTE: When this bit is set to 1, the hardware counter will do a 32-bit operation on comparator match and rollovers; thus, the upper 32-bit of the Timer 0 Comparator Value register is ignored. The upper 32-bit of the main counter is not involved in any rollover from lower 32-bit of the main counter and becomes all zeros. 7 Reserved. This bit returns 0 when read. Timer n Value Set (TIMERn_VAL_SET_CNF)R/W. Software uses this bit only for Timer 0 if it has been set to periodic mode. By writing this bit to a 1, the software is then allowed to directly set the timers accumulator. Software does not have to write this bit back to 1 (it automatically clears). 6 Software should not write a 1 to this bit position if the timer is set to non-periodic mode. NOTE: This bit will return 0 when read. Writes will only have an effect for Timer 0 if it is set to periodic mode. Writes will have no effect for Timers 1, 2, 3, 4, 5, 6, 7. Timer n Size (TIMERn_SIZE_CAP)RO. This read only field indicates the size of the timer. Timer 0: Value is 1 (64-bits). Timers 1, 2, 3, 4, 5, 6, 7.: Value is 0 (32-bits). Periodic Interrupt Capable (TIMERn_PER_INT_CAP)RO. If this bit is 1, the hardware supports a periodic mode for this timers interrupt. Timer 0: Hardwired to 1 (supports the periodic interrupt). Timers 1, 2, 3, 4, 5, 6, 7.: Hardwired to 0 (does not support periodic interrupt). Timer n Type (TIMERn_TYPE_CNF)R/W or RO. 3 Timer 0: Bit is read/write. 0 = Disable timer to generate periodic interrupt; 1 = Enable timer to generate a periodic interrupt. Timers 1, 2, 3, 4, 5, 6, 7.: Hardwired to 0. Writes have no affect. Timer n Interrupt Enable (TIMERn_INT_ENB_CNF)R/W. This bit must be set to enable timer n to cause an interrupt when it times out. 2 0 = Disable (Default). The timer can still count and generate appropriate status bits, but will not cause an interrupt. 1 = Enable. Timer Interrupt Type (TIMERn_INT_TYPE_CNF)R/W. 0 = The timer interrupt is edge triggered. This means that an edge-type interrupt is generated. If another interrupt occurs, another edge will be generated. 1 = The timer interrupt is level triggered. This means that a level-triggered interrupt is generated. The interrupt will be held active until it is cleared by writing to the bit in the General Interrupt Status Register. If another interrupt occurs before the interrupt is cleared, the interrupt will remain active. Timer 4, 5, 6, 7: This bit is Read-Only, and will return 0 when read 0 Reserved. These bits will return 0 when read.
NOTE: Reads or writes to unimplemented timers should not be attempted. Read from any unimplemented registers will return an undetermined value.
820
Datasheet
20.1.6
0: 1: 2: 3: 4: 5: 6: 7:
108h10Fh, 128h12Fh, 148h14Fh, 168h16Fh, 188h 18Fh, 1A8h 1AFh, 1C8h 1CFh, 1E8h 1EFh Size:
Description
R/W N/A
64 bit
Timer Compare ValueR/W. Reads to this register return the current value of the comparator Timers 0, 1, 2, 3 4, 5, 6, 7 (4, 5, 6, 7) are configured to non-periodic mode: Writes to this register load the value against which the main counter should be compared for this timer. When the main counter equals the value last written to this register, the corresponding interrupt can be generated (if so enabled). The value in this register does not change based on the interrupt being generated. Timer 0 is configured to periodic mode: When the main counter equals the value last written to this register, the corresponding interrupt can be generated (if so enabled). After the main counter equals the value in this register, the value in this register is increased by the value last written to the register. 63:0 For example, if the value written to the register is 00000123h, then 1. 2. 3. 4. An interrupt will be generated when the main counter reaches 00000123h. The value in this register will then be adjusted by the hardware to 00000246h. Another interrupt will be generated when the main counter reaches 00000246h The value in this register will then be adjusted by the hardware to 00000369h
As each periodic interrupt occurs, the value in this register will increment. When the incremented value is greater than the maximum value possible for this register (FFFFFFFFh for a 32-bit timer or FFFFFFFFFFFFFFFFh for a 64-bit timer), the value will wrap around through 0. For example, if the current value in a 32-bit timer is FFFF0000h and the last value written to this register is 20000, then after the next interrupt the value will change to 00010000h Default value for each timer is all 1s for the bits that are implemented. For example, a 32-bit timer has a default value of 00000000FFFFFFFFh. A 64-bit timer has a default value of FFFFFFFFFFFFFFFFh.
Datasheet
821
822
Datasheet
21
Note:
All registers in this function (including memory-mapped registers) must be addressable in byte, word, and DWord quantities. The software must always make register accesses on natural boundaries (that is, DWord accesses must be on DWord boundaries; word accesses on word boundaries, etc.) In addition, the memory-mapped register space must not be accessed with the LOCK semantic exclusive-access mechanism. If software attempts exclusive-access mechanisms to the SPI memory-mapped space, the results are undefined.
21.1
Table 21-1. Serial Peripheral Interface (SPI) Register Address Map (SPI Memory Mapped Configuration Registers) (Sheet 1 of 2)
SPIBAR + Offset 00h03h 04h05h 06h07h 08h0Bh 0Ch0Fh 10h13h 14h4Fh 50h53h 54h57h 58h5Bh 5Ch5F 60h63h 64h67h 67h73h 74h77h Mnemonic BFPR HSFSTS HSFCTL FADDR Reserved FDATA0 FDATAN FRACC FREG0 FREG1 FREG2 FREG3 FREG3 Reserved FPR0 Register Name BIOS Flash Primary Region Hardware Sequencing Flash Status Hardware Sequencing Flash Control Flash Address Reserved Flash Data 0 Flash Data N Flash Region Access Permissions Flash Region 0 Flash Region 1 Flash Region 2 Flash Region 3 Flash Region 4 Reserved for Future Flash Regions Flash Protected Range 0 00000000h Default 00000000h 0000h 0000h 00000000h 00000000h 00000000h 00000000h 00000202h 00000000h 00000000h 00000000h 00000000h 00000000h
Datasheet
823
Table 21-1. Serial Peripheral Interface (SPI) Register Address Map (SPI Memory Mapped Configuration Registers) (Sheet 2 of 2)
SPIBAR + Offset 78h7Bh 7Ch7Fh 8083h 84h87h 88h8Fh 90h 91h93h 94h95h 96h97h 98h9Fh A0h B0hB3h B4hB7h B8hC3h C0hC3h C4C7h C8C11h D0D3h Mnemonic FPR1 FPR2 FPR3 FPR4 SSFSTS SSFCTL PREOP OPTYPE OPMENU BBAR FDOC FDOD AFC LVSCC UVSCC FPB Register Name Flash Protected Range 1 Flash Protected Range 2 Flash Protected Range 3 Flash Protected Range 4 Reserved Software Sequencing Flash Status Software Sequencing Flash Control Prefix Opcode Configuration Opcode Type Configuration Opcode Menu Configuration BIOS Base Address Configuration Flash Descriptor Observability Control Flash Descriptor Observability Data Reserved Additional Flash Control Host Lower Vendor Specific Component Capabilities Host Upper Vendor Specific Component Capabilities Flash Partition Boundary Default 00000000h 00000000h 00000000h 00000000h 00h 0000h 0000h 0000h 00000000 00000000h 00000000h 00000000h 00000000h 00000000h 00000000h 00000000h 00000000h
21.1.1
BFPR BIOS Flash Primary Region Register (SPI Memory Mapped Configuration Registers)
Memory Address: Default Value: SPIBAR + 00h 00000000h Attribute: Size: RO 32 bits
Note:
28:16
15:13
12:0
824
Datasheet
21.1.2
HSFSHardware Sequencing Flash Status Register (SPI Memory Mapped Configuration Registers)
Memory Address: Default Value:
Bit
Attribute: Size:
Description
15
Flash Configuration Lock-Down (FLOCKDN)R/W/L. When set to 1, those Flash Program Registers that are locked down by this FLOCKDN bit cannot be written. Once set to 1, this bit can only be cleared by a hardware reset due to a global reset or host partition reset in an Intel ME enabled system. Flash Descriptor Valid (FDV)RO. This bit is set to a 1 if the Flash Controller read the correct Flash Descriptor Signature.
14
If the Flash Descriptor Valid bit is not 1, software cannot use the Hardware Sequencing registers, but must use the software sequencing registers. Any attempt to use the Hardware Sequencing registers will result in the FCERR bit being set. Flash Descriptor Override Pin Strap Status (FDOPSS)RO. This bit reflects the value the Flash Descriptor Override Pin-Strap. 0 = The Flash Descriptor Override strap is set 1 = No override Reserved SPI Cycle In Progress (SCIP)RO. Hardware sets this bit when software sets the Flash Cycle Go (FGO) bit in the Hardware Sequencing Flash Control register. This bit remains set until the cycle completes on the SPI interface. Hardware automatically sets and clears this bit so that software can determine when read data is valid and/or when it is safe to begin programming the next command. Software must only program the next command when this bit is 0. NOTE: This field is only applicable when in Descriptor mode and Hardware sequencing is being used. Block/Sector Erase Size (BERASE)RO. This field identifies the erasable sector size for all Flash components. Valid Bit Settings: 00 = 256 Byte 01 = 4 K Byte
13
12:6
4:3
10 = 8 K Byte 11 = 64 K Byte If the FLA is less than FPBA then this field reflects the value in the LVSCC.LBES register. If the FLA is greater or equal to FPBA then this field reflects the value in the UVSCC.UBES register. NOTE: This field is only applicable when in Descriptor mode and Hardware sequencing is being used. Access Error Log (AEL)R/W/C. Hardware sets this bit to a 1 when an attempt was made to access the BIOS region using the direct access method or an access to the BIOS Program Registers that violated the security restrictions. This bit is simply a log of an access security violation. This bit is cleared by software writing a 1. NOTE: This field is only applicable when in Descriptor mode and Hardware sequencing is being used.
Datasheet
825
Bit
Description Flash Cycle Error (FCERR)R/W/C. Hardware sets this bit to 1 when an program register access is blocked to the FLASH due to one of the protection policies or when any of the programmed cycle registers is written while a programmed access is already in progress. This bit remains asserted until cleared by software writing a 1 or until hardware reset occurs due to a global reset or host partition reset in an Intel ME enabled system. Software must clear this bit before setting the FLASH Cycle GO bit in this register. NOTE: This field is only applicable when in Descriptor mode and Hardware sequencing is being used. Flash Cycle Done (FDONE)R/W/C. The PCH sets this bit to 1 when the SPI Cycle completes after software previously set the FGO bit. This bit remains asserted until cleared by software writing a 1 or hardware reset due to a global reset or host partition reset in an Intel ME enabled system. When this bit is set and the SPI SMI# Enable bit is set, an internal signal is asserted to the SMI# generation block. Software must make sure this bit is cleared prior to enabling the SPI SMI# assertion for a new programmed access. NOTE: This field is only applicable when in Descriptor mode and Hardware sequencing is being used.
826
Datasheet
21.1.3
HSFCHardware Sequencing Flash Control Register (SPI Memory Mapped Configuration Registers)
Memory Address: Default Value: SPIBAR + 06h 0000h Attribute: Size: R/W, R/WS 16 bits
Note:
13:8
21.1.4
Attribute: Size:
Description
R/W 32 bits
24:0
Datasheet
827
21.1.5
Attribute: Size:
Description
R/W 32 bits
Flash Data 0 (FD0)R/W. This field is shifted out as the SPI Data on the Master-Out Slave-In Data pin during the data portion of the SPI cycle. This register also shifts in the data from the Master-In Slave-Out pin into this register during the data portion of the SPI cycle. 31:0 The data is always shifted starting with the least significant byte, msb to lsb, followed by the next least significant byte, msb to lsb, etc. Specifically, the shift order on SPI in terms of bits within this register is: 7-6-5-4-3-2-1-0-15-14-13-8-23-22-16-3124 Bit 24 is the last bit shifted out/in. There are no alignment assumptions; byte 0 always represents the value specified by the cycle address. Note that the data in this register may be modified by the hardware during any programmed SPI transaction. Direct Memory Reads do not modify the contents of this register.
21.1.6
Default Value:
Bit 31:0
Size:
Description
32 bits
Flash Data N (FD[N])R/W. Similar definition as Flash Data 0. However, this register does not begin shifting until FD[N-1] has completely shifted in/out.R/W.
828
Datasheet
21.1.7
FRAPFlash Regions Access Permissions Register (SPI Memory Mapped Configuration Registers)
Memory Address: Default Value: SPIBAR + 50h 00000202h Attribute: Size: RO, R/W 32 bits
Note:
31:24
23:16
Datasheet
829
21.1.8
FREG0Flash Region 0 (Flash Descriptor) Register (SPI Memory Mapped Configuration Registers)
Memory Address: Default Value: SPIBAR + 54h 00000000h Attribute: Size: RO 32 bits
Note:
12:0
21.1.9
FREG1Flash Region 1 (BIOS Descriptor) Register (SPI Memory Mapped Configuration Registers)
Memory Address: Default Value: SPIBAR + 58h 00000000h Attribute: Size: RO 32 bits
Note:
830
Datasheet
21.1.10
FREG2Flash Region 2 (Intel ME) Register (SPI Memory Mapped Configuration Registers)
Memory Address: Default Value: SPIBAR + 5Ch 00000000h Attribute: Size: RO 32 bits
Note:
21.1.11
Note:
Datasheet
831
21.1.12
FREG4Flash Region 4 (Platform Data) Register (SPI Memory Mapped Configuration Registers)
Memory Address: Default Value: SPIBAR + 64h 00000000h Attribute: Size: RO 32 bits
Note:
21.1.13
Note:
This register can not be written when the FLOCKDN bit is set to 1.
Bit Description Write Protection EnableR/W. When set, this bit indicates that the Base and Limit fields in this register are valid and that writes and erases directed to addresses between them (inclusive) must be blocked by hardware. The base and limit fields are ignored when this bit is cleared. Reserved Protected Range LimitR/W. This field corresponds to FLA address bits 24:12 and specifies the upper limit of the protected range. Address bits 11:0 are assumed to be FFFh for the limit comparison. Any address greater than the value programmed in this field is unaffected by this protected range. Read Protection EnableR/W. When set, this bit indicates that the Base and Limit fields in this register are valid and that read directed to addresses between them (inclusive) must be blocked by hardware. The base and limit fields are ignored when this bit is cleared. Reserved Protected Range BaseR/W. This field corresponds to FLA address bits 24:12 and specifies the lower base of the protected range. Address bits 11:0 are assumed to be 000h for the base comparison. Any address less than the value programmed in this field is unaffected by this protected range.
31
30:29
28:16
15
14:13
12:0
832
Datasheet
21.1.14
Note:
This register can not be written when the FLOCKDN bit is set to 1.
Bit Description Write Protection EnableR/W. When set, this bit indicates that the Base and Limit fields in this register are valid and that writes and erases directed to addresses between them (inclusive) must be blocked by hardware. The base and limit fields are ignored when this bit is cleared. Reserved Protected Range LimitR/W. This field corresponds to FLA address bits 24:12 and specifies the upper limit of the protected range. Address bits 11:0 are assumed to be FFFh for the limit comparison. Any address greater than the value programmed in this field is unaffected by this protected range. Read Protection EnableR/W. When set, this bit indicates that the Base and Limit fields in this register are valid and that read directed to addresses between them (inclusive) must be blocked by hardware. The base and limit fields are ignored when this bit is cleared. Reserved Protected Range BaseR/W. This field corresponds to FLA address bits 24:12 and specifies the lower base of the protected range. Address bits 11:0 are assumed to be 000h for the base comparison. Any address less than the value programmed in this field is unaffected by this protected range.
31
30:29
28:16
15
14:13
12:0
Datasheet
833
21.1.15
Note:
This register can not be written when the FLOCKDN bit is set to 1.
Bit Description Write Protection EnableR/W. When set, this bit indicates that the Base and Limit fields in this register are valid and that writes and erases directed to addresses between them (inclusive) must be blocked by hardware. The base and limit fields are ignored when this bit is cleared. Reserved Protected Range LimitR/W. This field corresponds to FLA address bits 24:12 and specifies the upper limit of the protected range. Address bits 11:0 are assumed to be FFFh for the limit comparison. Any address greater than the value programmed in this field is unaffected by this protected range. Read Protection EnableR/W. When set, this bit indicates that the Base and Limit fields in this register are valid and that read directed to addresses between them (inclusive) must be blocked by hardware. The base and limit fields are ignored when this bit is cleared. Reserved Protected Range BaseR/W. This field corresponds to FLA address bits 24:12 and specifies the lower base of the protected range. Address bits 11:0 are assumed to be 000h for the base comparison. Any address less than the value programmed in this field is unaffected by this protected range.
31
30:29
28:16
15
14:13
12:0
834
Datasheet
21.1.16
Note:
This register can not be written when the FLOCKDN bit is set to 1.
Bit Description Write Protection EnableR/W. When set, this bit indicates that the Base and Limit fields in this register are valid and that writes and erases directed to addresses between them (inclusive) must be blocked by hardware. The base and limit fields are ignored when this bit is cleared. Reserved Protected Range LimitR/W. This field corresponds to FLA address bits 24:12 and specifies the upper limit of the protected range. Address bits 11:0 are assumed to be FFFh for the limit comparison. Any address greater than the value programmed in this field is unaffected by this protected range. Read Protection EnableR/W. When set, this bit indicates that the Base and Limit fields in this register are valid and that read directed to addresses between them (inclusive) must be blocked by hardware. The base and limit fields are ignored when this bit is cleared. Reserved Protected Range BaseR/W. This field corresponds to FLA address bits 24:12 and specifies the lower base of the protected range. Address bits 11:0 are assumed to be 000h for the base comparison. Any address less than the value programmed in this field is unaffected by this protected range.
31
30:29
28:16
15
14:13
12:0
Datasheet
835
21.1.17
Note:
This register can not be written when the FLOCKDN bit is set to 1.
Bit Description Write Protection EnableR/W. When set, this bit indicates that the Base and Limit fields in this register are valid and that writes and erases directed to addresses between them (inclusive) must be blocked by hardware. The base and limit fields are ignored when this bit is cleared. Reserved Protected Range LimitR/W. This field corresponds to FLA address bits 24:12 and specifies the upper limit of the protected range. Address bits 11:0 are assumed to be FFFh for the limit comparison. Any address greater than the value programmed in this field is unaffected by this protected range. Read Protection EnableR/W. When set, this bit indicates that the Base and Limit fields in this register are valid and that read directed to addresses between them (inclusive) must be blocked by hardware. The base and limit fields are ignored when this bit is cleared. Reserved Protected Range BaseR/W. This field corresponds to FLA address bits 24:12 and specifies the lower base of the protected range. Address bits 11:0 are assumed to be 000h for the base comparison. Any address less than the value programmed in this field is unaffected by this protected range.
31
30:29
28:16
15
14:13
12:0
836
Datasheet
21.1.18
SSFSSoftware Sequencing Flash Status Register (SPI Memory Mapped Configuration Registers)
Memory Address: Default Value: SPIBAR + 90h 00h Attribute: Size: RO, R/WC 8 bits
Note:
The Software Sequencing control and status registers are reserved if the hardware sequencing control and status registers are used.
Bit 7:5 4 Reserved Access Error Log (AEL)RO. This bit reflects the value of the Hardware Sequencing Status AEL register. Flash Cycle Error (FCERR)R/WC. Hardware sets this bit to 1 when a programmed access is blocked from running on the SPI interface due to one of the protection policies or when any of the programmed cycle registers is written while a programmed access is already in progress. This bit remains asserted until cleared by software writing a 1 or hardware reset due to a global reset or host partition reset in an Intel ME enabled system. Cycle Done StatusR/WC. The PCH sets this bit to 1 when the SPI Cycle completes (that is, SCIP bit is 0) after software sets the GO bit. This bit remains asserted until cleared by software writing a 1 or hardware reset due to a global reset or host partition reset in an Intel ME enabled system. When this bit is set and the SPI SMI# Enable bit is set, an internal signal is asserted to the SMI# generation block. Software must make sure this bit is cleared prior to enabling the SPI SMI# assertion for a new programmed access. Reserved SPI Cycle In Progress (SCIP)RO. Hardware sets this bit when software sets the SPI Cycle Go bit in the Command register. This bit remains set until the cycle completes on the SPI interface. Hardware automatically sets and clears this bit so that software can determine when read data is valid and/or when it is safe to begin programming the next command. Software must only program the next command when this bit is 0. Description
Datasheet
837
21.1.19
SSFCSoftware Sequencing Flash Control Register (SPI Memory Mapped Configuration Registers)
Memory Address: SPIBAR + 91h Default Value: F80000h
Bit 23:19
Attribute: Size:
Description
R/W 24 bits
Reserved. BIOS must set this field to 11111b SPI Cycle Frequency (SCF)R/W. This register sets frequency to use for all SPI software sequencing cycles (write, erase, fast read, read status, etc.) except for the read cycle which always run at 20MHz.
18:16
000 = 20 MHz 001 = 33 MHz 100 = 50 MHz All other values reserved. This register is locked when the SPI Configuration Lock-Down bit is set. SPI SMI# Enable (SME)R/W. When set to 1, the SPI asserts an SMI# request whenever the Cycle Done Status bit is 1. Data Cycle (DS)R/W. When set to 1, there is data that corresponds to this transaction. When 0, no data is delivered for this cycle, and the DBC and data fields themselves are dont cares. Data Byte Count (DBC)R/W. This field specifies the number of bytes to shift in or out during the data portion of the SPI cycle. The valid settings (in decimal) are any value from 0 to 63. The number of bytes transferred is the value of this field plus 1. Note that when this field is 00_0000b, then there is 1 byte to transfer and that 11_1111b means there are 64 bytes to transfer.
15 14
13:8
7 6:4
Reserved Cycle Opcode Pointer (COP)R/W. This field selects one of the programmed opcodes in the Opcode Menu to be used as the SPI Command/Opcode. In the case of an Atomic Cycle Sequence, this determines the second command.R/W. Sequence Prefix Opcode Pointer (SPOP)R/W. This field selects one of the two programmed prefix opcodes for use when performing an Atomic Cycle Sequence. A value of 0 points to the opcode in the least significant byte of the Prefix Opcodes register. By making this programmable, the PCH supports flash devices that have different opcodes for enabling writes to the data space vs. status register. Atomic Cycle Sequence (ACS)R/W. When set to 1 along with the SCGO assertion, the PCH will execute a sequence of commands on the SPI interface without allowing the LAN component to arbitrate and interleave cycles. The sequence is composed of:
Atomic Sequence Prefix Command (8-bit opcode only) Primary Command specified below by software (can include address and data) Polling the Flash Status Register (opcode 05h) until bit 0 becomes 0b. The SPI Cycle in Progress bit remains set and the Cycle Done Status bit remains unset until the Busy bit in the Flash Status Register returns 0. SPI Cycle Go (SCGO)R/WS. This bit always returns 0 on reads. However, a write to this register with a 1 in this bit starts the SPI cycle defined by the other bits of this register. The SPI Cycle in Progress (SCIP) bit gets set by this action. Hardware must ignore writes to this bit while the Cycle In Progress bit is set. Hardware allows other bits in this register to be programmed for the same transaction when writing this bit to 1. This saves an additional memory write.
Reserved
838
Datasheet
21.1.20
Attribute: Size:
Description
R/W 16 bits
Prefix Opcode 1R/W. Software programs an SPI opcode into this field that is permitted to run as the first command in an atomic cycle sequence. Prefix Opcode 0R/W. Software programs an SPI opcode into this field that is permitted to run as the first command in an atomic cycle sequence.
NOTE: This register is not writable when the Flash Configuration Lock-Down bit (SPIBAR + 04h:15) is set.
21.1.21
Entries in this register correspond to the entries in the Opcode Menu Configuration register. Note: The definition below only provides write protection for opcodes that have addresses associated with them. Therefore, any erase or write opcodes that do not use an address should be avoided (for example, Chip Erase and Auto-Address Increment Byte Program)
Bit 15:14 13:12 11:10 9:8 7:6 5:4 3:2 Description Opcode Type 7R/W. See the description for bits 1:0 Opcode Type 6R/W. See the description for bits 1:0 Opcode Type 5R/W. See the description for bits 1:0 Opcode Type 4R/W. See the description for bits 1:0 Opcode Type 3R/W. See the description for bits 1:0 Opcode Type 2R/W. See the description for bits 1:0 Opcode Type 1R/W. See the description for bits 1:0 Opcode Type 0R/W. This field specifies information about the corresponding Opcode 0. This information allows the hardware to 1) know whether to use the address field and 2) provide BIOS and Shared Flash protection capabilities. The encoding of the two bits is: 00 = No address associated with this Opcode; Read cycle type 01 = No address associated with this Opcode; Write cycle type 10 = Address required; Read cycle type 11 = Address required; Write cycle type NOTE: This register is not writable when the SPI Configuration Lock-Down bit (SPIBAR + 00h:15) is set.
1:0
Datasheet
839
21.1.22
Eight entries are available in this register to give BIOS a sufficient set of commands for communicating with the flash device, while also restricting what malicious software can do. This keeps the hardware flexible enough to operate with a wide variety of SPI devices. Note: It is recommended that BIOS avoid programming Write Enable opcodes in this menu. Malicious software could then perform writes and erases to the SPI flash without using the atomic cycle mechanism. This could cause functional failures in a shared flash environment. Write Enable opcodes should only be programmed in the Prefix Opcodes.
Bit 63:56 55:48 47:40 39:32 31:24 23:16 15:8 7:0 Description Allowable Opcode 7R/W. See the description for bits 7:0 Allowable Opcode 6R/W. See the description for bits 7:0 Allowable Opcode 5R/W. See the description for bits 7:0 Allowable Opcode 4R/W. See the description for bits 7:0 Allowable Opcode 3R/W. See the description for bits 7:0 Allowable Opcode 2R/W. See the description for bits 7:0 Allowable Opcode 1R/W. See the description for bits 7:0 Allowable Opcode 0R/W. Software programs an SPI opcode into this field for use when initiating SPI commands through the Control Register.
This register is not writable when the SPI Configuration Lock-Down bit (SPIBAR + 00h:15) is set.
840
Datasheet
21.1.23
BBARBIOS Base Address Configuration Register (SPI Memory Mapped Configuration Registers)
Memory Address: Default Value: SPIBAR + A0h 00000000h Attribute: Size: R/W, RO 32 bits
Eight entries are available in this register to give BIOS a sufficient set of commands for communicating with the flash device, while also restricting what malicious software can do. This keeps the hardware flexible enough to operate with a wide variety of SPI devices.
Bit 31:24 Reserved Bottom of System FlashR/W. This field determines the bottom of the System BIOS. The PCH will not run programmed commands nor memory reads whose address field is less than this value. this field corresponds to bits 23:8 of the 3-byte address; bits 7:0 are assumed to be 00h for this vector when comparing to a potential SPI address. NOTE: The SPI host controller prevents any programmed cycle using the address register with an address less than the value in this register. Some flash devices specify that the Read ID command must have an address of 0000h or 0001h. If this command must be supported with these devices, it must be performed with the BIOS BAR Reserved Description
23:8
7:0
21.1.24
FDOCFlash Descriptor Observability Control Register (SPI Memory Mapped Configuration Registers)
Memory Address: Default Value: SPIBAR + B0h 00000000h Attribute: Size: R/W 32 bits
Note:
This register that can be used to observe the contents of the Flash Descriptor that is stored in the PCH Flash Controller. This register is only applicable when SPI device is in descriptor mode.
Bit 31:15 Reserved Flash Descriptor Section Select (FDSS)R/W. Selects which section within the loaded Flash Descriptor to observe. 000 = Flash Signature and Descriptor Map 14:12 001 = Component 010 = Region 011 = Master 111 = Reserved 11:2 1:0 Flash Descriptor Section Index (FDSI)R/W. Selects the DW offset within the Flash Descriptor Section to observe. Reserved Description
Datasheet
841
21.1.25
FDODFlash Descriptor Observability Data Register (SPI Memory Mapped Configuration Registers)
Memory Address: SPIBAR + B4h Default Value: 00000000h Attribute: Size: RO 32 bits
Note:
This register that can be used to observe the contents of the Flash Descriptor that is stored in the PCH Flash Controller.
Bit 31:0 Description Flash Descriptor Section Data (FDSD)RO. Returns the DW of data to observe as selected in the Flash Descriptor Observability Control.
21.1.26
Attribute: Size:
Description
21.1.27
LVSCCHost Lower Vendor Specific Component Capabilities Register (SPI Memory Mapped Configuration Registers)
Memory Address: Default Value: SPIBAR + C4h 00000000h Attribute: Size: RO, RWL 32 bits All attributes described in LVSCC must apply to all flash space below the FPBA, even if it spans between two separate flash parts. This register is only applicable when SPI device is in descriptor mode.
Bit 31:24 23 22:16 15:8 7:5 Reserved Vendor Component Lock (LVCL)RW. This register locks itself when set. 0 = The lock bit is not set 1 = The Vendor Component Lock bit is set. NOTE: This bit applies to both UVSCC and LVSCC registers. Reserved Lower Erase Opcode (LEO)RW. This register is programmed with the Flash erase instruction opcode required by the vendors Flash component. This register is locked by the Vendor Component Lock (LVCL) bit. Reserved Description
Note:
842
Datasheet
Bit
Description Write Enable on Write Status (LWEWS)RW. This register is locked by the Vendor Component Lock (LVCL) bit. 0 = No automatic write of 00h will be made to the SPI flashs status register) 1 = A write of 00h to the SPI flashs status register will be sent on EVERY write and erase to the SPI flash. 06h 01h 00h is the opcode sequence used to unlock the Status register.
NOTES: 1. This bit should not be set to 1 if there are non-volatile bits in the SPI flashs status register. This may lead to premature flash wear out. 2. This is not an atomic sequence. If the SPI components status register is nonvolatile, then BIOS should issue an atomic software sequence cycle to unlock the flash part. 3. Bit 3 and bit 4 should NOT be both set to 1. Lower Write Status Required (LWSR)RW. This register is locked by the Vendor Component Lock (LVCL) bit. 0 = No automatic write of 00h will be made to the SPI flashs status register) 1 = A write of 00h to the SPI flashs status register will be sent on EVERY write and erase to the SPI flash. 50h 01h 00h is the opcode sequence used to unlock the Status register.
NOTES: 1. This bit should not be set to 1 if there are non volatile bits in the SPI flashs status register. This may lead to premature flash wear out. 2. This is not an atomic sequence. If the SPI components status register is nonvolatile, then BIOS should issue an atomic software sequence cycle to unlock the flash part. 3. Bit 3 and bit 4 should NOT be both set to 1. Lower Write Granularity (LWG)RW. This register is locked by the Vendor Component Lock (LVCL) bit. 0 = 1 Byte 1 = 64 Byte
NOTES: 1. If more than one Flash component exists, this field must be set to the lowest common write granularity of the different Flash components. 2. If using 64 B write, BIOS must ensure that multiple byte writes do not occur over 256 B boundaries. This will lead to corruption as the write will wrap around the page boundary on the SPI flash part. This is a a feature page writable SPI flash. Lower Block/Sector Erase Size (LBES)RW. This field identifies the erasable sector size for all Flash components. 00 01 10 11 = = = = 256 Byte 4 KB 8 KB 64 KB
1:0
This register is locked by the Vendor Component Lock (LVCL) bit. Hardware takes no action based on the value of this register. The contents of this register are to be used only by software and can be read in the HSFSTS.BERASE register in both the BIOS and the GbE program registers if FLA is less than FPBA.
Datasheet
843
21.1.28
UVSCCHost Upper Vendor Specific Component Capabilities Register (SPI Memory Mapped Configuration Registers)
Memory Address: Default Value: SPIBAR + C8h 00000000h Attribute: Size: RO, RWL 32 bits
Note:
All attributes described in UVSCC must apply to all flash space equal to or above the FPBA, even if it spans between two separate flash parts. This register is only applicable when SPI device is in descriptor mode. To prevent this register from being modified you must use LVSCC.VCL bit.
Bit 31:16 15:8 7:5 Reserved Upper Erase Opcode (UEO)RW. This register is programmed with the Flash erase instruction opcode required by the vendors Flash component. This register is locked by the Vendor Component Lock (UVCL) bit. Reserved Write Enable on Write Status (UWEWS)RW. This register is locked by the Vendor Component Lock (UVCL) bit. 0 = No automatic write of 00h will be made to the SPI flashs status register) 1 = A write of 00h to the SPI flashs status register will be sent on EVERY write and erase to the SPI flash. 06h 01h 00h is the opcode sequence used to unlock the Status register. 4 NOTES: 1. This bit should not be set to 1 if there are non volatile bits in the SPI flashs status register. This may lead to premature flash wear out. 2. This is not an atomic sequence. If the SPI components status register is nonvolatile, then BIOS should issue an atomic software sequence cycle to unlock the flash part. 3. Bit 3 and bit 4 should NOT be both set to 1. Upper Write Status Required (UWSR)RW. This register is locked by the Vendor Component Lock (UVCL) bit. 0 = No automatic write of 00h will be made to the SPI flashs status register) 1 = A write of 00h to the SPI flashs status register will be sent on EVERY write and erase to the SPI flash. 50h 01h 00h is the opcode sequence used to unlock the Status register. 3 NOTES: 1. This bit should not be set to 1 if there are non volatile bits in the SPI flashs status register. This may lead to premature flash wear out. 2. This is not an atomic sequence. If the SPI components status register is nonvolatile, then BIOS should issue an atomic software sequence cycle to unlock the flash part. 3. Bit 3 and bit 4 should NOT be both set to 1. Description
Note:
844
Datasheet
Bit
Description Upper Write Granularity (UWG)RW. This register is locked by the Vendor Component Lock (UVCL) bit. 0 = 1 Byte 1 = 64 Byte
NOTES: 1. If more than one Flash component exists, this field must be set to the lowest common write granularity of the different Flash components. 2. If using 64 B write, BIOS must ensure that multiple byte writes do not occur over 256 B boundaries. This will lead to corruption as the write will wrap around the page boundary on the SPI flash part. This is a a feature page writable SPI flash. Upper Block/Sector Erase Size (UBES)RW. This field identifies the erasable sector size for all Flash components. Valid Bit Settings: 00 = 256 Byte 01 = 4 KB
1:0
10 = 8 KB 11 = 64 KB This register is locked by the Vendor Component Lock (UVCL) bit. Hardware takes no action based on the value of this register. The contents of this register are to be used only by software and can be read in the HSFSTS.BERASE register in both the BIOS and the GbE program registers if FLA is greater or equal to FPBA.
21.1.29
Note:
21.2
Datasheet
845
21.3
OEM Section
Memory Address: F00h Default Value: Size: 256 Bytes
256 Bytes are reserved at the top of the Flash Descriptor for use by the OEM. The information stored by the OEM can only be written during the manufacturing process as the Flash Descriptor read/write permissions must be set to Read Only when the computer leaves the manufacturing floor. The PCH Flash controller does not read this information. FFh is suggested to reduce programming time.
21.4
Note:
These register are only applicable when SPI flash is used in descriptor mode.
Table 21-2. Gigabit LAN SPI Flash Program Register Address Map (GbE LAN Memory Mapped Configuration Registers)
MBARB + Offset 00h03h 04h05h 06h07h 08h0Bh 0Ch0Fh 10h13h 14h4Fh 50h53h 54h57h 58h5Bh 5Ch5F 60h63h 64h73h 74h77h 78h7Bh 7Ch8Fh 90h 91h93h 94h95h 96h97h 98h9Fh A0hDFh Mnemonic GLFPR HSFSTS HSFCTL FADDR Reserved FDATA0 Reserved FRACC FREG0 FREG1 FREG2 FREG3 Reserved FPR0 FPR1 Reserved SSFSTS SSFCTL PREOP OPTYPE OPMENU Reserved Register Name Gigabit LAN Flash Primary Region Hardware Sequencing Flash Status Hardware Sequencing Flash Control Flash Address Reserved Flash Data 0 Reserved Flash Region Access Permissions Flash Region 0 Flash Region 1 Flash Region 2 Flash Region 3 Reserved for Future Flash Regions Flash Protected Range 0 Flash Protected Range 1 Reserved Software Sequencing Flash Status Software Sequencing Flash Control Prefix Opcode Configuration Opcode Type Configuration Opcode Menu Configuration Reserved 00h 000000h 0000h 0000h 00000000 00000000h 00000000h 00000000h Default 00000000h 0000h 0000h 00000000h 00000000h 00000000h 00000000h 00000000h 00000000h 00000000h 00000000h 00000000h Access
846
Datasheet
21.4.1
GLFPR Gigabit LAN Flash Primary Region Register (GbE LAN Memory Mapped Configuration Registers)
Memory Address: Default Value:
Bit 31:29 Reserved GbE Flash Primary Region Limit (PRL)RO. This specifies address bits 24:12 for the Primary Region Limit. The value in this register loaded from the contents in the Flash Descriptor.FLREG3.Region Limit Reserved GbE Flash Primary Region Base (PRB)RO. This specifies address bits 24:12 for the Primary Region Base The value in this register is loaded from the contents in the Flash Descriptor.FLREG3.Region Base
Attribute: Size:
Description
RO 32 bits
28:16
15:13
12:0
21.4.2
HSFSHardware Sequencing Flash Status Register (GbE LAN Memory Mapped Configuration Registers)
Memory Address: Default Value:
Bit
Attribute: Size:
Description
15
Flash Configuration Lock-Down (FLOCKDN)R/W. When set to 1, those Flash Program Registers that are locked down by this FLOCKDN bit cannot be written. Once set to 1, this bit can only be cleared by a hardware reset due to a global reset or host partition reset in an Intel ME enabled system. Flash Descriptor Valid (FDV)RO. This bit is set to a 1 if the Flash Controller read the correct Flash Descriptor Signature.
14
If the Flash Descriptor Valid bit is not 1, software cannot use the Hardware Sequencing registers, but must use the software sequencing registers. Any attempt to use the Hardware Sequencing registers will result in the FCERR bit being set. Flash Descriptor Override Pin Strap Status (FDOPSS)RO. This bit reflects the value the Flash Descriptor Override Pin-Strap. 0 = The Flash Descriptor Override strap is set 1 = No override Reserved SPI Cycle In Progress (SCIP)RO. Hardware sets this bit when software sets the Flash Cycle Go (FGO) bit in the Hardware Sequencing Flash Control register. This bit remains set until the cycle completes on the SPI interface. Hardware automatically sets and clears this bit so that software can determine when read data is valid and/or when it is safe to begin programming the next command. Software must only program the next command when this bit is 0.
13
12:6
Datasheet
847
Bit
Description Block/Sector Erase Size (BERASE)RO. This field identifies the erasable sector size for all Flash components. 00 = 256 Byte 01 = 4 K Byte
4:3
10 = 8 K Byte 11 = 64 K Byte If the Flash Linear Address is less than FPBA then this field reflects the value in the LVSCC.LBES register. If the Flash Linear Address is greater or equal to FPBA then this field reflects the value in the UVSCC.UBES register. Access Error Log (AEL)R/W/C. Hardware sets this bit to a 1 when an attempt was made to access the BIOS region using the direct access method or an access to the BIOS Program Registers that violated the security restrictions. This bit is simply a log of an access security violation. This bit is cleared by software writing a 1. Flash Cycle Error (FCERR)R/W/C. Hardware sets this bit to 1 when an program register access is blocked to the FLASH due to one of the protection policies or when any of the programmed cycle registers is written while a programmed access is already in progress. This bit remains asserted until cleared by software writing a 1 or until hardware reset occurs due to a global reset or host partition reset in an Intel ME enabled system. Software must clear this bit before setting the FLASH Cycle GO bit in this register. Flash Cycle Done (FDONE)R/W/C. The PCH sets this bit to 1 when the SPI Cycle completes after software previously set the FGO bit. This bit remains asserted until cleared by software writing a 1 or hardware reset due to a global reset or host partition reset in an Intel ME enabled system. When this bit is set and the SPI SMI# Enable bit is set, an internal signal is asserted to the SMI# generation block. Software must make sure this bit is cleared prior to enabling the SPI SMI# assertion for a new programmed access.
848
Datasheet
21.4.3
HSFCHardware Sequencing Flash Control Register (GbE LAN Memory Mapped Configuration Registers)
Memory Address: Default Value:
Bit 15:10 Reserved Flash Data Byte Count (FDBC)R/W. This field specifies the number of bytes to shift in or out during the data portion of the SPI cycle. The contents of this register are 0s based with 0b representing 1 byte and 11b representing 4 bytes. The number of bytes transferred is the value of this field plus 1. This field is ignored for the Block Erase command. 7:3 Reserved FLASH Cycle (FCYCLE)R/W. This field defines the Flash SPI cycle type generated to the FLASH when the FGO bit is set as defined below: 2:1 00 = Read (1 up to 4 bytes by setting FDBC) 01 = Reserved 10 = Write (1 up to 4 bytes by setting FDBC) 11 = Block Erase Flash Cycle Go (FGO)R/W/S. A write to this register with a 1 in this bit initiates a request to the Flash SPI Arbiter to start a cycle. This register is cleared by hardware when the cycle is granted by the SPI arbiter to run the cycle on the SPI bus. When the cycle is complete, the FDONE bit is set. 0 Software is forbidden to write to any register in the HSFLCTL register between the FGO bit getting set and the FDONE bit being cleared. Any attempt to violate this rule will be ignored by hardware. Hardware allows other bits in this register to be programmed for the same transaction when writing this bit to 1. This saves an additional memory write. This bit always returns 0 on reads.
Attribute: Size:
Description
9:8
Datasheet
849
21.4.4
Attribute: Size:
Description
R/W 32 bits
21.4.5
Attribute: Size:
Description
R/W 32 bits
Flash Data 0 (FD0)R/W. This field is shifted out as the SPI Data on the Master-Out Slave-In Data pin during the data portion of the SPI cycle. This register also shifts in the data from the Master-In Slave-Out pin into this register during the data portion of the SPI cycle. 31:0 The data is always shifted starting with the least significant byte, msb to lsb, followed by the next least significant byte, msb to lsb, etc. Specifically, the shift order on SPI in terms of bits within this register is: 7-6-5-4-3-2-1-0-15-14-13-8-23-22-16-3124 Bit 24 is the last bit shifted out/in. There are no alignment assumptions; byte 0 always represents the value specified by the cycle address. Note that the data in this register may be modified by the hardware during any programmed SPI transaction. Direct Memory Reads do not modify the contents of this register.
850
Datasheet
21.4.6
FRAPFlash Regions Access Permissions Register (GbE LAN Memory Mapped Configuration Registers)
Memory Address: Default Value:
Bit 31:28 Reserved GbE Master Write Access Grant (GMWAG)R/W. Each bit 27:25 corresponds to Master[3:1]. GbE can grant one or more masters write access to the GbE region 3 overriding the permissions in the Flash Descriptor. Master[1] is Host CPU/BIOS, Master[2] is Intel Management Engine, Master[3] is Host processor/GbE. The contents of this register are locked by the FLOCKDN bit. 24:20 Reserved GbE Master Read Access Grant (GMRAG)R/W. Each bit 19:17 corresponds to Master[3:1]. GbE can grant one or more masters read access to the GbE region 3 overriding the read permissions in the Flash Descriptor. Master[1] is Host processor/BIOS, Master[2] is Intel Management Engine, Master[3] is GbE. The contents of this register are locked by the FLOCKDN bit 16:12 Reserved GbE Region Write Access (GRWA)RO. Each bit 11:8 corresponds to Regions 3:0. If the bit is set, this master can erase and write that particular region through register accesses. 11:8 The contents of this register are that of the Flash Descriptor. Flash Master 3.Master Region Write Access OR a particular master has granted GbE write permissions in their Master Write Access Grant register OR the Flash Descriptor Security Override strap is set. Reserved GbE Region Read Access (GRRA)RO. Each bit 3:0 corresponds to Regions 3:0. If the bit is set, this master can read that particular region through register accesses. 3:0 The contents of this register are that of the Flash Descriptor. Flash Master 3.Master Region Write Access OR a particular master has granted GbE read permissions in their Master Read Access Grant register.
Attribute: Size:
Description
27:25
19:17
7:4
Datasheet
851
21.4.7
FREG0Flash Region 0 (Flash Descriptor) Register (GbE LAN Memory Mapped Configuration Registers)
Memory Address: MBARB + 54h Default Value: 00000000h
Bit 31:29 28:16 15:13 12:0 Reserved Region Limit (RL)RO. This specifies address bits 24:12 for the Region 0 Limit. The value in this register is loaded from the contents in the Flash Descriptor.FLREG0.Region Limit Reserved Region Base (RB)RO. This specifies address bits 24:12 for the Region 0 Base The value in this register is loaded from the contents in the Flash Descriptor.FLREG0.Region Base
Attribute: Size:
Description
RO 32 bits
21.4.8
FREG1Flash Region 1 (BIOS Descriptor) Register (GbE LAN Memory Mapped Configuration Registers)
Memory Address: MBARB + 58h Default Value: 00000000h
Bit 31:29 28:16 15:13 12:0 Reserved Region Limit (RL)RO. This specifies address bits 24:12 for the Region 1 Limit. The value in this register is loaded from the contents in the Flash Descriptor.FLREG1.Region Limit. Reserved Region Base (RB)RO. This specifies address bits 24:12 for the Region 1 Base The value in this register is loaded from the contents in the Flash Descriptor.FLREG1.Region Base.
Attribute: Size:
Description
RO 32 bits
21.4.9
FREG2Flash Region 2 (Intel ME) Register (GbE LAN Memory Mapped Configuration Registers)
Memory Address: MBARB + 5Ch Default Value: 00000000h
Bit 31:29 28:16 15:13 12:0 Reserved Region Limit (RL)RO. This specifies address bits 24:12 for the Region 2 Limit. The value in this register is loaded from the contents in the Flash Descriptor.FLREG2.Region Limit. Reserved Region Base (RB)RO. This specifies address bits 24:12 for the Region 2 Base The value in this register is loaded from the contents in the Flash Descriptor.FLREG2.Region Base.
Attribute: Size:
Description
RO 32 bits
852
Datasheet
21.4.10
FREG3Flash Region 3 (GbE) Register (GbE LAN Memory Mapped Configuration Registers)
Memory Address: MBARB + 60h Default Value: 00000000hSize:
Bit 31:29 28:16 15:13 12:0 Reserved Region Limit (RL)RO. This specifies address bits 24:12 for the Region 3 Limit. The value in this register is loaded from the contents in the Flash Descriptor.FLREG3.Region Limit. Reserved Region Base (RB)RO. This specifies address bits 24:12 for the Region 3 Base The value in this register is loaded from the contents in the Flash Descriptor.FLREG3.Region Base.
Attribute: 32 bits
Description
RO
21.4.11
Note:
This register can not be written when the FLOCKDN bit is set to 1.
Bit Description Write Protection EnableR/W. When set, this bit indicates that the Base and Limit fields in this register are valid and that writes and erases directed to addresses between them (inclusive) must be blocked by hardware. The base and limit fields are ignored when this bit is cleared. Reserved Protected Range LimitR/W. This field corresponds to FLA address bits 24:12 and specifies the upper limit of the protected range. Address bits 11:0 are assumed to be FFFh for the limit comparison. Any address greater than the value programmed in this field is unaffected by this protected range. Read Protection EnableR/W. When set, this bit indicates that the Base and Limit fields in this register are valid and that read directed to addresses between them (inclusive) must be blocked by hardware. The base and limit fields are ignored when this bit is cleared. Reserved Protected Range BaseR/W. This field corresponds to FLA address bits 24:12 and specifies the lower base of the protected range. Address bits 11:0 are assumed to be 000h for the base comparison. Any address less than the value programmed in this field is unaffected by this protected range.
31
30:29
28:16
15
14:13
12:0
Datasheet
853
21.4.12
Note:
This register can not be written when the FLOCKDN bit is set to 1.
Bit Description Write Protection EnableR/W. When set, this bit indicates that the Base and Limit fields in this register are valid and that writes and erases directed to addresses between them (inclusive) must be blocked by hardware. The base and limit fields are ignored when this bit is cleared. Reserved Protected Range LimitR/W. This field corresponds to FLA address bits 24:12 and specifies the upper limit of the protected range. Address bits 11:0 are assumed to be FFFh for the limit comparison. Any address greater than the value programmed in this field is unaffected by this protected range. Read Protection EnableR/W. When set, this bit indicates that the Base and Limit fields in this register are valid and that read directed to addresses between them (inclusive) must be blocked by hardware. The base and limit fields are ignored when this bit is cleared. Reserved Protected Range BaseR/W. This field corresponds to FLA address bits 24:12 and specifies the lower base of the protected range. Address bits 11:0 are assumed to be 000h for the base comparison. Any address less than the value programmed in this field is unaffected by this protected range.
31
30:29
28:16
15
14:13
12:0
854
Datasheet
21.4.13
SSFSSoftware Sequencing Flash Status Register (GbE LAN Memory Mapped Configuration Registers)
Memory Address: Default Value: MBARB + 90h 00h Attribute: Size: RO, R/WC 8 bits
Note:
The Software Sequencing control and status registers are reserved if the hardware sequencing control and status registers are used.
Bit 7:5 4 Reserved Access Error Log (AEL)RO. This bit reflects the value of the Hardware Sequencing Status AEL register. Flash Cycle Error (FCERR)R/WC. Hardware sets this bit to 1 when a programmed access is blocked from running on the SPI interface due to one of the protection policies or when any of the programmed cycle registers is written while a programmed access is already in progress. This bit remains asserted until cleared by software writing a 1 or hardware reset due to a global reset or host partition reset in an Intel ME enabled system. Cycle Done StatusR/WC. The PCH sets this bit to 1 when the SPI Cycle completes (that is, SCIP bit is 0) after software sets the GO bit. This bit remains asserted until cleared by software writing a 1 or hardware reset due to a global reset or host partition reset in an Intel ME enabled system. When this bit is set and the SPI SMI# Enable bit is set, an internal signal is asserted to the SMI# generation block. Software must make sure this bit is cleared prior to enabling the SPI SMI# assertion for a new programmed access. Reserved SPI Cycle In Progress (SCIP)RO. Hardware sets this bit when software sets the SPI Cycle Go bit in the Command register. This bit remains set until the cycle completes on the SPI interface. Hardware automatically sets and clears this bit so that software can determine when read data is valid and/or when it is safe to begin programming the next command. Software must only program the next command when this bit is 0. Description
Datasheet
855
21.4.14
SSFCSoftware Sequencing Flash Control Register (GbE LAN Memory Mapped Configuration Registers)
Memory Address: MBARB + 91h Default Value: 000000h
Bit 23:19 Reserved SPI Cycle Frequency (SCF)R/W. This register sets frequency to use for all SPI software sequencing cycles (write, erase, fast read, read status, etc.) except for the read cycle which always run at 20 MHz. 18:16 000 = 20 MHz 001 = 33 MHz All other values = Reserved. This register is locked when the SPI Configuration Lock-Down bit is set. 15 14 Reserved Data Cycle (DS)R/W. When set to 1, there is data that corresponds to this transaction. When 0, no data is delivered for this cycle, and the DBC and data fields themselves are dont cares Data Byte Count (DBC)R/W. This field specifies the number of bytes to shift in or out during the data portion of the SPI cycle. The valid settings (in decimal) are any value from 0 to 3. The number of bytes transferred is the value of this field plus 1. Note that when this field is 00b, then there is 1 byte to transfer and that 11b means there are 4 bytes to transfer. 7 6:4 Reserved Cycle Opcode Pointer (COP)R/W. This field selects one of the programmed opcodes in the Opcode Menu to be used as the SPI Command/Opcode. In the case of an Atomic Cycle Sequence, this determines the second command. Sequence Prefix Opcode Pointer (SPOP)R/W. This field selects one of the two programmed prefix opcodes for use when performing an Atomic Cycle Sequence. A value of 0 points to the opcode in the least significant byte of the Prefix Opcodes register. By making this programmable, the PCH supports flash devices that have different opcodes for enabling writes to the data space versus status register. Atomic Cycle Sequence (ACS)R/W. When set to 1 along with the SCGO assertion, the PCH will execute a sequence of commands on the SPI interface without allowing the LAN component to arbitrate and interleave cycles. The sequence is composed of: 2 Atomic Sequence Prefix Command (8-bit opcode only) Primary Command specified below by software (can include address and data) Polling the Flash Status Register (opcode 05h) until bit 0 becomes 0b. The SPI Cycle in Progress bit remains set and the Cycle Done Status bit remains unset until the Busy bit in the Flash Status Register returns 0. SPI Cycle Go (SCGO)R/WS. This bit always returns 0 on reads. However, a write to this register with a 1 in this bit starts the SPI cycle defined by the other bits of this register. The SPI Cycle in Progress (SCIP) bit gets set by this action. Hardware must ignore writes to this bit while the Cycle In Progress bit is set. Hardware allows other bits in this register to be programmed for the same transaction when writing this bit to 1. This saves an additional memory write. 0 Reserved
Attribute: Size:
Description
R/W 24 bits
13:8
856
Datasheet
21.4.15
PREOPPrefix Opcode Configuration Register (GbE LAN Memory Mapped Configuration Registers)
Memory Address: Default Value:
Bit 15:8 7:0
Attribute: Size:
Description
R/W 16 bits
Prefix Opcode 1R/W. Software programs an SPI opcode into this field that is permitted to run as the first command in an atomic cycle sequence. Prefix Opcode 0R/W. Software programs an SPI opcode into this field that is permitted to run as the first command in an atomic cycle sequence.
NOTE: This register is not writable when the SPI Configuration Lock-Down bit (MBARB + 00h:15) is set.
21.4.16
OPTYPEOpcode Type Configuration Register (GbE LAN Memory Mapped Configuration Registers)
Memory Address: Default Value: MBARB + 96h 0000h Attribute: Size: R/W 16 bits
Entries in this register correspond to the entries in the Opcode Menu Configuration register. Note: The definition below only provides write protection for opcodes that have addresses associated with them. Therefore, any erase or write opcodes that do not use an address should be avoided (for example, Chip Erase and Auto-Address Increment Byte Program).
Bit 15:14 13:12 11:10 9:8 7:6 5:4 3:2 Description Opcode Type 7R/W. See the description for bits 1:0 Opcode Type 6R/W. See the description for bits 1:0 Opcode Type 5R/W. See the description for bits 1:0 Opcode Type 4R/W. See the description for bits 1:0 Opcode Type 3R/W. See the description for bits 1:0 Opcode Type 2R/W. See the description for bits 1:0 Opcode Type 1R/W. See the description for bits 1:0 Opcode Type 0R/W. This field specifies information about the corresponding Opcode 0. This information allows the hardware to 1) know whether to use the address field and 2) provide BIOS and Shared Flash protection capabilities. The encoding of the two bits is: 00 = No address associated with this Opcode; Read cycle type 01 = No address associated with this Opcode; Write cycle type 10 = Address required; Read cycle type 11 = Address required; Write cycle type NOTE: This register is not writable when the SPI Configuration Lock-Down bit (MBARB + 00h:15) is set.
1:0
Datasheet
857
21.4.17
OPMENUOpcode Menu Configuration Register (GbE LAN Memory Mapped Configuration Registers)
Memory Address: Default Value: MBARB + 98h 0000000000000000h Attribute: Size: R/W 64 bits
Eight entries are available in this register to give GbE a sufficient set of commands for communicating with the flash device, while also restricting what malicious software can do. This keeps the hardware flexible enough to operate with a wide variety of SPI devices. Note: It is recommended that GbE avoid programming Write Enable opcodes in this menu. Malicious software could then perform writes and erases to the SPI flash without using the atomic cycle mechanism. This could cause functional failures in a shared flash environment. Write Enable opcodes should only be programmed in the Prefix Opcodes.
Bit 63:56 55:48 47:40 39:32 31:24 23:16 15:8 7:0 Description Allowable Opcode 7R/W. See the description for bits 7:0 Allowable Opcode 6R/W. See the description for bits 7:0 Allowable Opcode 5R/W. See the description for bits 7:0 Allowable Opcode 4R/W. See the description for bits 7:0 Allowable Opcode 3R/W. See the description for bits 7:0 Allowable Opcode 2R/W. See the description for bits 7:0 Allowable Opcode 1R/W. See the description for bits 7:0 Allowable Opcode 0R/W. Software programs an SPI opcode into this field for use when initiating SPI commands through the Control Register.
This register is not writable when the SPI Configuration Lock-Down bit (MBARB + 00h:15) is set.
858
Datasheet
22
22.1
Datasheet
859
22.1.1
Bit 15:0
Description Vendor IDRO. This is a 16-bit value assigned to Intel. Intel VID = 8086h
22.1.2
Bit 15:0
Description Device ID (DID)RO. Indicates the device number assigned by the SIG.
22.1.3
CMDCommand Register
Address Offset: 04h05h Default Value: 0000h Attribute: Size: RO, R/W 16 bits
Description
Interrupt Disable (ID)RW. Enables the device to assert an INTx#. 0 = When cleared, the INTx# signal may be asserted. 1 = When set, the Thermal logics INTx# signal will be de-asserted. FBE (Fast Back to Back Enable)RO. Not implemented. Hardwired to 0. SEN (SERR Enable)RO. Not implemented. Hardwired to 0. WCC (Wait Cycle Control)RO. Not implemented. Hardwired to 0. PER (Parity Error Response)RO. Not implemented. Hardwired to 0. VPS (VGA Palette Snoop)RO. Not implemented. Hardwired to 0. MWI (Memory Write and Invalidate Enable)RO. Not implemented. Hardwired to 0. SCE (Special Cycle Enable)RO. Not implemented. Hardwired to 0. BME (Bus Master Enable)R/W. 0 = Function disabled as bus master. 1 = Function enabled as bus master. Memory Space Enable (MSE)RW. 1 0 = Disable 1 = Enable. Enables memory space accesses to the Thermal registers. IOS (I/O Space)RO. The Thermal logic does not implement IO Space; therefore, this bit is hardwired to 0.
860
Datasheet
22.1.4
STSStatus Register
Address Offset: 06h07h Default Value: 0010h Attribute: Size: R/WC, RO 16 bits
Bit 15 14 13 12 11 10:9 8 7 6 5 4
Description Detected Parity Error (DPE)R/WC. This bit is set whenever a parity error is seen on the internal interface for this function, regardless of the setting of bit 6 in the command register. Software clears this bit by writing a 1 to this bit location. SERR# Status (SERRS)RO. Not implemented. Hardwired to 0. Received Master Abort (RMA)RO. Not implemented. Hardwired to 0. Received Target Abort (RTA)RO. Not implemented. Hardwired to 0. Signaled Target-Abort (STA)RO. Not implemented. Hardwired to 0. DEVSEL# Timing Status (DEVT)RO. Does not apply. Hardwired to 0. Master Data Parity Error (MDPE)RO. Not implemented. Hardwired to 0. Fast Back to Back Capable (FBC)RO. Does not apply. Hardwired to 0. Reserved 66 MHz Capable (C66)RO. Does not apply. Hardwired to 0. Capabilities List Exists (CLIST)RO. Indicates that the controller contains a capabilities pointer list. The first item is pointed to by looking at configuration offset 34h. Interrupt Status (IS)RO. Reflects the state of the INTx# signal at the input of the enable/disable circuit. This bit is a 1 when the INTx# is asserted. This bit is a 0 after the interrupt is cleared (independent of the state of the Interrupt Disable bit in the command register). Reserved
2:0
22.1.5
Bit 7:0
22.1.6
Bit 7:0
Description Programming Interface (PI)RO. The PCH Thermal logic has no standard programming interface.
Datasheet
861
22.1.7
Bit 7:0
Description Sub Class Code (SCC)RO. Value assigned to the PCH Thermal logic.
22.1.8
Bit 7:0
Description Base Class Code (BCC)RO. Value assigned to the PCH Thermal logic.
22.1.9
Bit 7:0
Description Cache Line Size (CLS)RO. Does not apply to PCI Bus Target-only devices.
22.1.10
Bit 7:0
Description Latency Timer (LT)RO. Does not apply to PCI Bus Target-only devices.
22.1.11
Bit 7 6:0
Description Multi-Function Device (MFD)RO. This bit is 0 because a multi-function device only needs to be marked as such in Function 0, and the Thermal registers are not in Function 0. Header Type (HTYPE)RO. Implements Type 0 Configuration header.
862
Datasheet
22.1.12
This BAR creates 4K bytes of memory space to signify the base address of Thermal memory mapped configuration registers. This memory space is active when the Command (CMD) register Memory Space Enable (MSE) bit is set and either TBAR[31:12] or TBARH are programmed to a non-zero address. This BAR is owned by the Operating System, and allows the OS to locate the Thermal registers in system memory space.
Description Thermal Base Address (TBA)RW. This field provides the base address for the Thermal logic memory mapped configuration registers. 4 KB bytes are requested by hardwiring bits 11:4 to 0s. Reserved Prefetchable (PREF)RO. Indicates that this BAR is NOT pre-fetchable. Address Range (ADDRNG)RO. Indicates that this BAR can be located anywhere in 64 bit address space. Space Type (SPTYP)RO. Indicates that this BAR is located in memory space.
22.1.13
This BAR extension holds the high 32 bits of the 64 bit TBAR. In conjunction with TBAR, it creates 4 KB of memory space to signify the base address of Thermal memory mapped configuration registers.
Bit 31:0
Datasheet
863
22.1.14
This register should be implemented for any function that could be instantiated more than once in a given system. The SVID register, in combination with the Subsystem ID register, enables the operating environment to distinguish one subsystem from the other(s). Software (BIOS) will write the value to this register. After that, the value can be read, but writes to the register will have no effect. The write to this register should be combined with the write to the SID to create one 32-bit write. This register is not affected by D3HOT to D0 reset.
Bit 15:0
22.1.15
SIDSubsystem ID Register
Address Offset: 2Eh2Fh Default Value: 0000h Attribute: Size: R/WO 16 bits
This register should be implemented for any function that could be instantiated more than once in a given system. The SID register, in combination with the Subsystem Vendor ID register make it possible for the operating environment to distinguish one subsystem from the other(s). Software (BIOS) will write the value to this register. After that, the value can be read, but writes to the register will have no effect. The write to this register should be combined with the write to the SVID to create one 32-bit write. This register is not affected by D3HOT to D0 reset.
Bit 15:0
22.1.16
Bit 7:0
Description Capability Pointer (CP)RO. Indicates that the first capability pointer offset is offset 50h (Power Management Capability).
864
Datasheet
22.1.17
Bit 7:0
Description Interrupt LineRW. PCH hardware does not use this field directly. It is used to communicate to software the interrupt line that the interrupt pin is connected to.
22.1.18
Description
Interrupt PinRO. This reflects the value of the Device 31 interrupt pin bits 27:24 (TTIP) in chipset configuration space.
22.1.19
This BAR creates 4 KB of memory space to signify the base address of Thermal memory mapped configuration registers. This memory space is active when TBARB.SPTYPEN is asserted. This BAR is owned by the BIOS, and allows the BIOS to locate the Thermal registers in system memory space. If both TBAR and TBARB are programmed, then the OS and BIOS each have their own independent view of the Thermal registers, and must use the TSIU register to denote Thermal registers ownership/availability.
Description Thermal Base Address (TBA)RW. This field provides the base address for the Thermal logic memory mapped configuration registers. 4K B bytes are requested by hardwiring bits 11:4 to 0s. Reserved Prefetchable (PREF)RO. Indicates that this BAR is NOT pre-fetchable. Address Range (ADDRNG)RO. Indicates that this BAR can be located anywhere in 64 bit address space. Space Type Enable (SPTYPEN)RW. 0 = Disable. 1 = Enable. When set to 1b by software, enables the decode of this memory BAR.
Datasheet
865
22.1.20
This BAR extension holds the high 32 bits of the 64 bit TBARB.
Bit 31:0
22.1.21
Description Next Capability (NEXT)RO. Indicates that this is the last capability structure in the list. Cap ID (CAP)RO. Indicates that this pointer is a PCI power management capability
22.1.22
Attribute: Size:
Description
RO 16 bits
PME_SupportRO. Indicates PME# is not supported D2_SupportRO. The D2 state is not supported. D1_SupportRO. The D1 state is not supported. Aux_CurrentRO. PME# from D3COLD state is not supported, therefore this field is 000b. Device Specific Initialization (DSI)RO. Indicates that device-specific initialization is required. Reserved PME Clock (PMEC)RO. Does not apply. Hardwired to 0. Version (VS)RO. Indicates support for Revision 1.2 of the PCI Power Management Specification.
866
Datasheet
22.1.23
Attribute: Size:
Description
RW, RO 32 bits
DataRO. Does not apply. Hardwired to 0s. Bus Power/Clock Control Enable (BPCCE)RO. Hardwired to 0. B2/B3 Support (B23)RO. Does not apply. Hardwired to 0. Reserved PME Status (PMES)RO. This bit is always 0, since this PCI Function does not generate PME# Reserved PME Enable (PMEE)RO. This bit is always zero, since this PCI Function does not generate PME# Reserved No Soft ResetRO. When set 1, this bit indicates that devices transitioning from D3HOT to D0 because of PowerState commands do not perform an internal reset. Configuration context is preserved. Upon transition from D3HOT to D0 initialized state, no additional operating system intervention is required to preserve Configuration Context beyond writing the PowerState bits. Reserved Power State (PS)R/W. This field is used both to determine the current power state of the Thermal controller and to set a new power state. The values are: 00 = D0 state 11 = D3HOT state
1:0
If software attempts to write a value of 10b or 01b in to this field, the write operation must complete normally; however, the data is discarded and no state change occurs. When in the D3HOT states, the Thermal controllers configuration space is available, but the I/O and memory spaces are not. Additionally, interrupts are blocked. When software changes this value from the D3HOT state to the D0 state, no internal warm (soft) reset is generated.
Datasheet
867
22.2
Table 22-2. Thermal Memory Mapped Configuration Register Address Map (Sheet 1 of 2)
Offset 0h 1h 2h 3h 4h 8h 0Ch 0Dh 0Eh 10h 12h 16h 1Ah 20h 21h 24h 30h 32h 34h 3Fh 50h 56h 58h 60h 64h 66h Mnemonic TSIU TSE TSS TSTR TSTTP TSC0 TSES TSGPEN TSPC PPEC CTA MGTA TRC TES TEN PSC CTV1 CTV2 CEV1 AE HTS PTL MGTV PTV MMGPC MPPC Register Name Thermal Sensor In Use Thermal Sensor Enable Thermal Sensor Status Thermal Sensor Thermometer Read Thermal Sensor Temperature Trip Point Thermal Sensor Catastrophic Lock Down Thermal Sensor Error Status Thermal Sensor General Purpose Event Enable Thermal Sensor Policy Control Processor Power Error Correction (Mobile Only) Processor Core Temperature Adjust Memory Controller/Graphics Temperature Adjust Thermal Reporting Control Turbo Interrupt Status (Mobile Only) Turbo Interrupt Enable (Mobile Only) Power Sharing Configuration (Mobile Only) Core Temperature Value 1 Core Temperature Value 2 Core Energy Value 1 Alert Enable Host Status (Mobile Only) Processor Temperature Limit (Mobile Only) Memory Controller/Graphics Temperature Value Processor Temperature Value Max Memory Controller/Graphics Power Clamp (Mobile Only) Max Processor Power Clamp (Mobile Only) Default 00h 00h 00h FFh 00000000h 00h 00h 00h 00h 0000h 0000h 0000h 0000h 00h 00h 00000000h 0000h 0000h 00000000h 00h 00000000000 0h 0000h 00000000000 00000h 0000h 0000h 0000h Type RO,R/W R/W R/W RO R/W R/W R/WC R/W R/W, RO R/W R/W R/W R/W R/WC, RO R/W, RO R/W RO RO RO R/W R/W R/W RO RO R/W R/W
868
Datasheet
Table 22-2. Thermal Memory Mapped Configuration Register Address Map (Sheet 2 of 2)
Offset 68h 82h 83h 98h 9Ch A4h A8h ACh B0 D8h Mnemonic MPCPC TSPIEN TSLOCK STS SEC TC3 TC1 TC2 DTV ITV Register Name Max Processor Core Power Clamp (Mobile Only) Thermal Sensor PCI Interrupt Event enable Thermal Sensor Register Lock Control Turbo Status (Mobile Only) Event Clear (Mobile Only) Thermal Compares 3 Thermal Compares 1 Thermal Compares 2 DIMM Temperature Values Internal Temperature Values Default 0000h 00h 00h 00000000h 00h 00000000h 00000000h 00000000h 00000000h 00000000h Type R/W R/W R/W RO RO, R/WO RO RO RO RO RO
22.2.1
Description
Thermal Sensor In Use (TSIU)R/W. This is a SW semaphore bit. After a core well reset, a read to this bit returns a 0. After the first read, subsequent reads will return a 1. A write of a 1 to this bit will reset the next read value to 0. Writing a 0 to this bit has no effect. Software can poll this bit until it reads a 0, and will then own the usage of the thermal sensor. This bit has no other effect on the hardware, and is only used as a semaphore among various independent software threads that may need to use the thermal sensor. Software that reads this register but does not intend to claim exclusive access of the thermal sensor must write a 1 to this bit if it reads a 0, to allow other software threads to claim it.
22.2.2
Bit 7:0
Description Thermal Sensor Enable (TSE)R/W. BIOS programs this register to the value B8h to enable the thermal sensor. All other values are reserved.
Datasheet
869
22.2.3
Bit 7
Description Catastrophic Trip Indicator (CTI)RO. 0 = The temperature is below the catastrophic setting. 1 = The temperature is above the catastrophic setting. Hot Trip Indicator (HTI)RO. 0 = The temperature is below the Hot setting. 1 = The temperature is above the Hot setting. Auxiliary Trip Indicator (ATI)RO. 0 = The temperature is below the Auxiliary setting. 1 = The temperature is above the Auxiliary setting. Reserved Auxiliary2 Trip Indicator (ATI)RO. 0 = The temperature is below the Auxiliary2 setting. 1 = The temperature is above the Auxiliary2 setting. Reserved
5 4 3 2:0
22.2.4
This register generally provides the calibrated temperature from the thermometer circuit when the thermometer is enabled.
Bit 7:0
Description Thermometer Reading (TR)R/O. Value corresponds to the thermal sensor temperature. This register has a straight binary encoding that ranges from 0 to FFh. The value in this field is valid only if the TR value is between 00h and 7Fh.
870
Datasheet
22.2.5
Bit
Description Auxiliary2 Trip Point Setting (A2TPS)R/W. These bits set the Auxiliary2 trip point. These bits are lockable using programming the policy-lock down bit (bit 7) of TSPC register. Auxiliary Trip Point Setting (ATPS)R/W. These bits set the Auxiliary trip point. These bits are lockable using programming the policy-lock down bit (bit 7) of TSPC register. These bits may only be programmed from 0h to 7Fh. Setting bit 23 is illegal. Hot Trip Point Setting (HTPS)R/W. These bits set the Hot trip point. These bits are lockable using programming the policy-lock down bit (bit 7) of TSPC register. NOTE: BIOS should program to 3Ah for setting Hot Trip Point to 108 C. Catastrophic Trip Point Setting (CTPS)R/W. These bits set the catastrophic trip point.
31:24
23:16
15:8
7:0
These bits are lockable using TSCO.bit 7. NOTE: BIOS should program to 2Bh for setting Catastrophic Trip Point to 120 C.
22.2.6
Bit
Description Lock bit for Catastrophic (LBC)R/W. 0 = Catastrophic programming interface is unlocked 1 = Locks the Catastrophic programming interface including TSTTP.bits[7:0]. This bit may only be set to a 0 by a host partitioned reset (note that CF9 warm reset is a host partitioned reset). Writing a 0 to this bit has no effect. TSCO.[7] is unlocked by default and can be locked through BIOS. Reserved
6:0
Datasheet
871
22.2.7
Bit
Description Auxiliary2 High-to-LowEventR/WC. 0 = No trip occurs. 1 = Indicates that an Auxiliary2 Thermal Sensor trip event occurred based on a higher to lower temperature transition through the trip point. Software must write a 1 to clear this status bit. Catastrophic High-to-LowEventR/WC. 0 = No trip occurs. 1 = Indicates that a Catastrophic Thermal Sensor trip event occurred based on a higher to lower temperature transition through the trip point. 1 = Software must write a 1 to clear this status bit. Hot High-to-LowEventR/WC. 0 = No trip occurs. 1 = Indicates that a Hot Thermal Sensor trip event occurred based on a higher to lower temperature transition through the trip point. Software must write a 1 to clear this status bit. Auxiliary High-to-LowEventR/WC. 0 = No trip occurs. 1 = Indicates that an Auxiliary Thermal Sensor trip event occurred based on a higher to lower temperature transition through the trip point. Software must write a 1 to clear this status bit. Auxiliary2 Low-to-High EventR/WC. 0 = No trip occurs. 1 = Indicates that an Auxiliary2 Thermal Sensor trip event occurred based on a lower to higher temperature transition through the trip point. Software must write a 1 to clear this status bit. Catastrophic Low-to-High EventR/WC. 0 = No trip occurs. 1 = Indicates that a Catastrophic Thermal Sensor trip event occurred based on a lower to higher temperature transition through the trip point. Software must write a 1 to clear this status bit. Hot Low-to-High EventR/WC. 0 = No trip occurs. 1 = Indicates that a hot Thermal Sensor trip event occurred based on a lower to higher temperature transition through the trip point. Software must write a 1 to clear this status bit. Auxiliary Low-to-High EventR/WC. 0 = No trip occurs. 1 = Indicates that an Auxiliary Thermal Sensor trip event occurred based on a lower to higher temperature transition through the trip point. Software must write a 1 to clear this status bit.
872
Datasheet
22.2.8
This register controls the conditions that result in General Purpose events to be signalled from Thermal Sensor trip events.
Bit
Description Auxiliary2 High-to-Low EnableR/W. 0 = Corresponding status bit does not result in General Purpose event. 1 = General purpose event is signaled when the corresponding status bit is set in the Thermal Error Status Register. Catastrophic High-to-Low EnableR/W. 0 = Corresponding status bit does not result in General Purpose event. 1 = General purpose event is signaled when the corresponding status bit is set in the Thermal Error Status Register. Hot High-to-Low EnableR/W. 0 = Corresponding status bit does not result in General Purpose event. 1 = General purpose event is signaled when the corresponding status bit is set in the Thermal Error Status Register. Auxiliary High-to-Low EnableR/W. 0 = Corresponding status bit does not result in General Purpose event. 1 = General purpose event is signaled when the corresponding status bit is set in the Thermal Error Status Register. Auxiliary2 Low-to-High EnableR/W. 0 = Corresponding status bit does not result in General Purpose event. 1 = General purpose event is signaled when the corresponding status bit is set in the Thermal Error Status Register. Catastrophic Low-to-High EnableR/W. 0 = Corresponding status bit does not result in General Purpose event. 1 = General purpose event is signaled when the corresponding status bit is set in the Thermal Error Status Register. Hot Low-to-High EnableR/W. 0 = Corresponding status bit does not result in General Purpose event. 1 = General purpose event is signaled when the corresponding status bit is set in the Thermal Error Status Register. Auxiliary Low-to-High EnableR/W. 0 = Corresponding status bit does not result in General Purpose event. 1 = General purpose event is signaled when the corresponding status bit is set in the Thermal Error Status Register.
Datasheet
873
22.2.9
Description 0 = This register can be programmed and modified. 1 = Prevents writes to this register and TSTTP.bits [31:16] (offset 04h).
NOTE: TSCO.bit 7 (offset 08h) and TSLOCK.bit2 (offset 83h) must also be 1 when this bit is set to 1. This bit is reset to 0 by a host partitioned reset (note that CF9 warm reset is a host partitioned reset). Writing a 0 to this bit has no effect. Catastrophic Power-Down EnableR/W. When set to 1, the power management logic unconditionally transitions to the S5 state when a catastrophic temperature is detected by the sensor. NOTE: BIOS should set this bit to 1 to enable Catastrophic power-down.
5:4
Reserved SMI Enable on Auxiliary2 Thermal Sensor TripR/W. 0 = Disables SMI# assertion for Auxiliary2 Thermal Sensor events. 1 = Enables SMI# assertions on Auxiliary2 Thermal Sensor events for either low-tohigh or high-to-low events. (Both edges are enabled by this bit.) SMI Enable on Catastrophic Thermal Sensor TripR/W. 0 = Disables SMI# assertion for Catastrophic Thermal Sensor events. 1 = Enables SMI# assertions on Catastrophic Thermal Sensor events for either low-tohigh or high-to-low events. (Both edges are enabled by this bit.) SMI Enable on Hot Thermal Sensor TripR/W. 0 = Disables SMI# assertion for Hot Thermal Sensor events. 1 = Enables SMI# assertions on Hot Thermal Sensor events for either low-to-high or high-to-low events. (Both edges are enabled by this bit.) SMI Enable on Auxiliary Thermal Sensor TripR/W. 0 = Disables SMI# assertion for Auxiliary Thermal Sensor events. 1 = Enables SMI# assertions on Auxiliary Thermal Sensor events for either low-tohigh or high-to-low events. (Both edges are enabled by this bit.)
22.2.10
Bit 15:0
Description Processor Power Error Correction DataR/W. The register is locked by AE.bit7 (offset 3Fh).
874
Datasheet
22.2.11
Bit
Description Processor Core Temperature Adjust (CTA)R/W. BIOS writes the processor core's TJmax (from the processor MSR) into this register. Intel ME FW uses the value to create the processor core's absolute temperature. Note that the value received from the processor core over PECI is a negative offset relative to the CTA value. The register is locked by AE.bit7 (offset 3Fh).
15:0
22.2.12
Bit
Description PCH SlopeR/W. This field contains the PCH slope for calculating PCH temperature. The bits are locked by AE.bit7 (offset 3Fh). NOTE: When thermal reporting is enabled, BIOS must write 80h into this field. OffsetR/W. This field contains the PCH offset for calculating PCH temperature. The bits are locked by AE.bit7 (offset 3Fh). NOTE: When thermal reporting is enabled, BIOS must write 8Ch into this field.
15:8
7:0
22.2.13
Bit 15:8
Description Memory Controller/Graphics SlopeR/W. This field contains the Memory Controller/Graphics slope for calculating the Memory Controller/Graphics temperature. The bits are locked by AE.bit7 (offset 3Fh). OffsetR/W. This field contains the Memory Controller/Graphics offset for calculating the Memory Controller/Graphics temperature. The bits are locked by AE.bit7 (offset 3Fh).
7:0
Datasheet
875
22.2.14
Description Processor Core #2 Temperature Read EnableR/W. In systems with 2 processors, when set to 1, the bit will enable reads of the 2nd processor core temperature. Reserved Thermal Data Reporting EnableR/W. 0 = Disable 1 = Enable Reserved C6 Workaround EnableR/W. Setting this bit enables PECI to work with Lynnfield and Clarksfield Processors that can provide bad readings when they are in C6. This workaround will bring the Processor Core out of C6 while the PECI transaction is in progress, and then return the Processor Core to the C6 state after completing the PECI transaction. Processor Core Temperature Read EnableR/W. 0 = Disables reads of the processor core temperature 1 = Enables reads of the processor core temperature. Processor Core Energy Read EnableR/W 0 = Disables reads of the processor core energy values. 1 = Enables reads of the processor core energy values. PCH Temperature Read EnableR/W 0 = Disables reads of the PCH temperature. 1 = Enables reads of the PCH temperature. Memory Controller/Graphics Temperature Read EnableR/W 0 = Disables reads of Memory Controller/Graphics temperature. 1 = Enables reads of Memory Controller/Graphics temperature. DIMM4 Temperature Read EnableR/W 0 = Disables reads of DIMM4 temperature. 1 = Enables reads of DIMM4 temperature. DIMM3 Temperature Read EnableR/W 0 = Disables reads of DIMM3 temperature. 1 = Enables reads of DIMM3 temperature. DIMM2 Temperature Read EnableR/W 0 = Disables reads of DIMM2 temperature. 1 = Enables reads of DIMM2 temperature. DIMM1 Temperature Read EnableR/W 0 = Disables reads of DIMM1 temperature. 1 = Enables reads of DIMM1 temperature.
876
Datasheet
22.2.15
Description
Update StatusR/WC. The bit indicates updates over SMLink1 to Host has occurred. When set, it indicates that the Intel ME has written to the Turbo Status register. 0 Software must write a 1 to clear this bit. NOTE: This bit is always set when the ME writes to the Turbo Status Register. If the interrupt is enabled in TEN, then an interrupt is sent to the host. There is only one interrupt bit that covers any write to the Turbo Status Register.
22.2.16
Description
Update Interrupt EnableR/W. When set, the bit enables interrupt for updates over SMLink1, so that updates to the Turbo Status register by an external controller are signaled to the host.
22.2.17
This register is R/W to the host and has no H/W functionality in the PCH. This register is programmed by BIOS during boot to indicate BIOS's preferences and behavior for the Intelligent Power Sharing driver. See the Intelligent Power Sharing BIOS Specification for bit definitions.
Datasheet
877
22.2.18
Bit
Description Processor Core TemperatureRO. This field provides the processor core temperature.
15:6
Bit 15, when set, indicates an illegal value or error in reading the processor core. Bits[13:6] contain the integer component (0 to 255) of the processor core temperature.
5:0
Fraction ValueRO. These bits contains the fraction Value (in 1/64th) of the processor core temperature.
22.2.19
Bit
Description Processor Core #2 TemperatureRO. This field provides the processor core temperature of the second processor if present.
15:6
Bit 15, when set, indicates an illegal value or error in reading the processor core. Bits[13:6] contain the integer component (0 to 255) of the processor core temperature.
5:0
Fraction ValueRO. These bits contains the fraction Value (in 1/64th) of the processor core temperature.
22.2.20
Bit
Description Processor Core EnergyRO. This field provides the processor core energy. NOTE: Divide decimal value by 65535 to obtain Processor Core Energy in Joules. Processor Core power is then calculated by the difference between two Processor Core Energy Value readings in Joules, divided by the time interval in seconds.
31:0
878
Datasheet
22.2.21
Description 0 = Lock Disabled. 1 = Lock Enabled. This will lock this register (including this bit) and the following registers: PPEC (offset 10h), CTA (offset 12h), and MGTA (offset 16h). This bit is reset by a Host Partitioned Reset. Note that CF9 warm reset is a Host Partitioned Reset. Processor Core Alert EnableR/W. When this bit is set, it will assert the PCHs TEMP_ALERT# pin if the processor core temperature is outside the temperature limits. This bit is lockable by bit 7 in this register. Memory Controller/Graphics Alert EnableR/W. When this bit is set, it will assert the PCHs TEMP_ALERT# pin if the Memory Controller/graphics temperature is outside the temperature limits. This bit is lockable by bit 7 in this register. PCH Alert EnableR/W. When this bit is set, it will assert the PCHs TEMP_ALERT# pin if the PCH temperature is outside the temperature limits. This bit is lockable by bit 7 in this register. DIMM Alert EnableR/W. When this bit is set, it will assert the PCHs TEMP_ALERT# pin if DIMM1-4 temperature is outside of the temperature limits.
Note that the actual DIMMs that are read and used for the alert are enabled in the TRC register (offset 1Ah). This bit is lockable by bit 7 in this register. NOTE: Same Upper and Lower limits for triggering TEMP_ALERT# are used for all enabled DIMMs in the system.
2:0
Reserved
22.2.22
This register represents the data byte [19:14] provided to the external controller when it does a read. Byte 14 is bit [7:0]. See Section 5.21.2.3 for more details.
Datasheet
879
22.2.23
Bit 15:0
Description Processor Temperature LimitR/W. These bits are programmed by BIOS. This bit is a scratchpad register for SW.
22.2.24
Bit 63:0
Description Memory Controller/Graphics Temperature ValueRO. These bits contain the Memory Controller/Graphics temperature.
22.2.25
Description
Processor Temperature ValueRO. These bits contain the max temperature value of the processor core and the memory controller/graphics.
22.2.26
Bit 15:0
Description Max Memory Controller/Graphics Power ClampR/W. These bits set the max memory controller/graphics power.
880
Datasheet
22.2.27
Bit 15:0
Description Max Processor Power ClampR/W. These bits set the max processor power.
22.2.28
Bit 15:0
Description Max Processor Core Power ClampR/W. These bits set the max processor core power.
Datasheet
881
22.2.29
This register controls the conditions that result in PCI interrupts to be signalled from Thermal Sensor trip events. Software (device driver) needs to ensure that it can support PCI interrupts, even though BIOS may enable PCI interrupt capability through this register.
Bit
Description Auxiliary2 High-to-Low EnableR/W. 0 = Corresponding status bit does not result in PCI interrupt. 1 = PCI interrupt is signaled when the corresponding status bit is set in the Thermal Error Status Register. Catastrophic High-to-Low EnableR/W. 0 = Corresponding status bit does not result in PCI interrupt. 1 = PCI interrupt is signaled when the corresponding status bit is set in the Thermal Error Status Register. Hot High-to-Low EnableR/W. 0 = Corresponding status bit does not result in PCI interrupt. 1 = PCI interrupt is signaled when the corresponding status bit is set in the Thermal Error Status Register. Auxiliary High-to-Low EnableR/W. 0 = Corresponding status bit does not result in PCI interrupt. 1 = PCI interrupt is signaled when the corresponding status bit is set in the Thermal Error Status Register. Auxiliary2 Low-to-High EnableR/W. 0 = Corresponding status bit does not result in PCI interrupt. 1 = PCI interrupt is signaled when the corresponding status bit is set in the Thermal Error Status Register. Catastrophic Low-to-High EnableR/W. 0 = Corresponding status bit does not result in PCI interrupt. 1 = PCI interrupt is signaled when the corresponding status bit is set in the Thermal Error Status Register. Hot Low-to-High EnableR/W. 0 = Corresponding status bit does not result in PCI interrupt. 1 = PCI interrupt is signaled when the corresponding status bit is set in the Thermal Error Status Register. Auxiliary Low-to-High EnableR/W. 0 = Corresponding status bit does not result in PCI interrupt. 1 = PCI interrupt is signaled when the corresponding status bit is set in the Thermal Error Status Register.
882
Datasheet
22.2.30
Description
Lock ControlR/W. This bit can only be set to a 0 by a host-partitioned reset. Writing a 0 to this bit has no effect. NOTE: CF9 warm reset is a host-partitioned reset.
1:0
Reserved
22.2.31
Bits [31:1] in this register are received from the EC when it does the Write STS Register Command. See Section 5.22.2 for more details Note that Write STS Register Command is a 48-bit transaction. The upper bits [47:32] of the write command are written into TC1 register at offset A8h.
22.2.32
Description
Event ClearR/WO. When the Host writes a 1 to this bit, it clears bit 0 of the Turbo Status Register (STS.bit0, offset 98h)
22.2.33
Bits [31:0] of this register are set when an external controller (such as EC) does the Write Processor Core Temp Limits command. See Section 5.21.2 for more information.
Bit 31:16
Description Processor Core Thermal Compare Upper LimitRO. This is the upper limit used to compare against the processor core temperature. If the processor core temperature is greater than this value, then the PCHs TEMP_ALERT# signal is asserted if enabled. Processor Core Thermal Compare Lower LimitRO. This is the lower limit used to compare against the processor core temperature. If the processor core temperature is lower than this value, then the PCHs TEMP_ALERT# signal is asserted if enabled.
15:0
Datasheet
883
22.2.34
Bits [31:16] of this register are set when an external controller (such as EC) does the Write STS Register Command. See Section 5.21.2 for more info. Note that the Write STS Command are 48-bit transaction. The lower bits [31:0] are written into STS register at offset 50h. Bits [15:0] of this register are set when an external controller (such as EC) does the Write Memory Controller/Graphics Temp Limits Command. See Section 5.21.2 for more information.
Description
Processor Power Limit (PSL)R/W. The processor power limit encoded as a 10-bit, unsigned real number with a 1/10th-Watt granularity. Example: 60.0 Watts would be encoded as 258h Memory Controller/Graphics Thermal Compare Upper LimitRO. This is the upper limit used to compare against the memory controller/graphics temperature. If the memory controller/graphics temperature is greater than this value, then the PCHs TEMP_ALERT# signal is asserted if enabled. Memory Controller/Graphics Thermal Compare Lower LimitRO. This is the lower limit used to compare against the memory controller/graphics temperature. If the memory controller/graphics temperature is lower than this value, then the PCHs TEMP_ALERT# signal is asserted if enabled.
15:8
7:0
884
Datasheet
22.2.35
Bits [31:16] of this register are set when an external controller (such as, EC) does the Write DIMM Temp Limits Command. See Section 5.21.2 for more info. Bits [15:0] of this register are set when an external controller (such as EC) does the Write PCH Temp Limits Command. See Section 5.21.2 for more information.
Bit 31:24
Description DIMM Thermal Compare Upper LimitRO. This is the upper limit used to compare against the DIMMs temperature. If the DIMMs temperature is greater than this value, then the PCHs TEMP_ALERT# signal is asserted if enabled. DIMM Thermal Compare Lower LimitRO. This is the lower limit used to compare against the DIMMs temperature. If the DIMMs temperature is lower than this value, then the PCHs TEMP_ALERT# signal is asserted if enabled. PCH Thermal Compare Upper LimitRO. This is the upper limit used to compare against the PCH temperature. If the PCH temperature is greater than this value, then the PCHs TEMP_ALERT# signal is asserted if enabled. PCH Thermal Compare Lower LimitRO. This is the lower limit used to compare against the PCH temperature. If the PCH temperature is lower than this value, then the PCHs TEMP_ALERT# signal is asserted if enabled.
23:16
15:8
7:0
22.2.36
Bit
Description DIMM3 TemperatureRO. The bits contain DIMM3 temperature data in absolute degrees Celsius. These bits are data byte 8 provided to the external controller when it does a read over SMLink1. See Section 5.21.2 for more details. DIMM2 TemperatureRO. The bits contain DIMM2 temperature data in absolute degrees Celsius. These bits are data byte 7 provided to the external controller when it does a read over SMLink1. See Section 5.21.2 for more details. DIMM1 TemperatureRO. The bits contain DIMM1 temperature data in absolute degrees Celsius. These bits are data byte 6 provided to the external controller when it does a read over SMLink1. See Section 5.21.2 for more details. DIMM0 TemperatureRO. The bits contain DIMM0 temperature data in absolute degrees Celsius. These bits are data byte 5 provided to the external controller when it does a read over SMLink1. See Section 5.21.2 for more details.
31:24
23:16
15:8
7:0
Datasheet
885
22.2.37
Description
Sequence NumberRO. Provides a sequence number which can be used by the host to detect if the ME FW has hung. The value will roll over to 00h from FFh. The count is updated at approximately 200 ms. Host SW can check this value and if it isn't incriminated over a second or so, software should assume that the ME FW is hung. 23:16 NOTE: if the ME is reset, then this value will not change during the reset. After the reset is done, which may take up to 30 seconds, the ME may be on again and this value will start incrementing, indicating that the thermal values are valid again. These bits are data byte 9 provided to the external controller when it does a read over SMLink1. See Section 5.21.2 for more details. Memory Controller/Graphics TemperatureRO. The bits contain memory controller/graphics temperature data in absolute degrees Celsius. These bits are data byte 4 provided to the external controller when it does a read over SMLink1. See Section 5.21.2 for more details. PCH TemperatureRO. The bits contain PCH temperature data in absolute degrees Celsius. These bits are data byte 1 provided to the external controller when it does a read over SMLink1. See Section 5.21.2 for more details.
15:8
7:0
886
Datasheet
23
23.1
Table 23-1. Intel MEI Configuration Registers Address Map (MEID22:F0) (Sheet 1 of 2)
/
Offset 00h01h 02h03h 04h05h 06h07h 08h 09h0Bh 0Eh 10h17h 2Ch2Dh 2Eh2Fh 34h 3Ch3Dh 3Eh3Fh 40h43h 44h47h 484Bh 4Ch4Fh 50h51h 52h53h 54h55h 8Ch8Dh
Mnemonic VID DID PCICMD PCISTS RID CC HT MEI0_MBAR SVID SID CAPP INTR MLMG HFS ME_UMA GMES H_GS PID PC PMCS MID
Register Name Vendor Identification Device Identification PCI Command PCI Status Revision Identification Class Code Header Type MEI0 MMIO Base Address Subsystem Vendor ID Subsystem ID Capabilities List Pointer Interrupt Information Maximum Latency/Minimum Grant Host Firmware Status Management Engine UMA Register General ME Status Host General Status PCI Power Management Capability ID PCI Power Management Capabilities PCI Power Management Control and Status Message Signaled Interrupt Identifiers
Default 8086h See register description 0000h 0010h See register description 0C8000h 00h 00000000 00000004h 0000h 0000h 50h 0000h 0000h 00000000h 00000000h 00000000h 00000000h 6001h C803h 0008h 0005h
Datasheet
887
Table 23-1. Intel MEI Configuration Registers Address Map (MEID22:F0) (Sheet 2 of 2)
Offset 8Eh8Fh 90h93h 94h97h 98h99h A0h BChBFh C0hDFh Mnemonic MC MA MUA MD HIDM HERS HER[1:8] Register Name Message Signaled Interrupt Message Control Message Signaled Interrupt Message Address Message Signaled Interrupt Upper Address Message Signaled Interrupt Message Data MEI Interrupt Delivery Mode MEI Extended Register Status MEI Extended Register DW[1:8] Default 0080h 00000000h 00000000h 0000h 00h 40000000h 00000000h Type R/W, RO R/W, RO R/W R/W R/W RO RO
23.1.1
Bit 15:0
23.1.2
Bit 15:0
Description Device ID (DID)RO. This is a 16-bit value assigned to the Intel Management Engine Interface controller. See the Intel 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Device ID Register.
888
Datasheet
23.1.3
Description
Interrupt Disable (ID)R/W. Disables this device from generating PCI line based interrupts. This bit does not have any effect on MSI operation. Reserved Bus Master Enable (BME)R/W.: Controls the Intel MEI host controller's ability to act as a system memory master for data transfers. When this bit is cleared, Intel ME bus master activity stops and any active DMA engines return to an idle condition. This bit is made visible to firmware through the H_PCI_CSR register, and changes to this bit may be configured by the H_PCI_CSR register to generate an ME MSI. When this bit is 0, Intel MEI is blocked from generating MSI to the host CPU. NOTE: This bit does not block Intel MEI accesses to ME-UMA; that is, writes or reads to the host and ME circular buffers through the read window and write window registers still cause ME backbone transactions to ME-UMA. Memory Space Enable (MSE)R/W. Controls access to the Intel ME's memory mapped register space.
0 = Disable. Memory cycles within the range specified by the memory base and limit registers are master aborted. 1 = Enable. Allows memory cycles within the range specified by the memory base and limit registers accepted. Reserved
23.1.4
Description
Capabilities List (CL)RO. Indicates the presence of a capabilities list, hardwired to 1. Interrupt Status (IS)RO. Indicates the interrupt status of the device. 0 = Interrupt is de-asserted. 1 = Interrupt is asserted. Reserved
Datasheet
889
23.1.5
Bit 7:0
Description Revision IDRO. See the Intel 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Revision ID Register
23.1.6
Description Base Class Code (BCC)RO. Indicates the base class code of the Intel MEI device. Sub Class Code (SCC)RO. Indicates the sub class code of the Intel MEI device. Programming Interface (PI)RO. Indicates the programming interface of the Intel MEI device.
23.1.7
Bit 7 6:0
Description Multi-Function Device (MFD)RO. Indicates the Intel MEI host controller is part of a multifunction device. Header Layout (HL)RO. Indicates that the Intel MEI uses a target device layout.
890
Datasheet
23.1.8
This register allocates space for the MEI0 memory mapped registers.
Description Base Address (BA)R/W. Software programs this field with the base address of this region. Prefetchable Memory (PM)RO. Indicates that this range is not pre-fetchable. Type (TP)RO. Set to 10b to indicate that this range can be mapped anywhere in 64bit address space. Resource Type Indicator (RTE)RO. Indicates a request for register memory space.
23.1.9
Bit 15:0
Description Subsystem Vendor ID (SSVID)R/WO. Indicates the sub-system vendor identifier. This field should be programmed by BIOS during boot-up. Once written, this register becomes Read Only. This field can only be cleared by PLTRST#.
23.1.10
Bit 15:0
Description Subsystem ID (SSID)R/WO. Indicates the sub-system identifier. This field should be programmed by BIOS during boot-up. Once written, this register becomes Read Only. This field can only be cleared by PLTRST#.
Datasheet
891
23.1.11
Bit 7:0
Description Capabilities Pointer (PTR)RO. Indicates that the pointer for the first entry in the capabilities list is at 50h in configuration space.
23.1.12
Description Interrupt Pin (IPIN)RO. This indicates the interrupt pin the Intel MEI host controller uses. The value of 01h selects INTA# interrupt pin. Interrupt Line (ILINE)R/W. Software written value to indicate which interrupt line (vector) the interrupt is connected to. No hardware action is taken on this register.
23.1.13
Bit 31:0
Description Host Firmware Status (HFS)RO. This register field is used by Firmware to reflect the operating environment to the host.
892
Datasheet
23.1.14
Description ReservedRO. Hardwired to 1. Can be used by host software to discover that this register is valid. Reserved ME UMA Size ValidRO. This bit indicates that FW has written to the MUSZ field. Reserved ME UMA Size (MUSZ)RO. This field reflect ME Firmwares desired size of MEUMA memory region. This field is set by ME firmware prior to core power bringup allowing BIOS to initialize memory. 000000b = 0 MB, No memory allocated to MEUMA 000001b = 1 MB 000010b = 2 MB 000100b = 4 MB 001000b = 8 MB 010000b = 16 MB 100000b = 32 MB
5:0
23.1.15
Bit 31:0
23.1.16
Bit 31:0
Description Host General Status(H_GS)RO. General Status of Host, this field is not used by Hardware
Datasheet
893
23.1.17
Description Next Capability (NEXT)RO. Value of 60h indicates the location of the next pointer. Capability ID (CID)RO. Indicates the linked list item is a PCI Power Management Register.
23.1.18
Description PME_Support (PSUP)RO. This five-bit field indicates the power states in which the function may assert PME#. Intel MEI can assert PME# from any D-state except D1 or D2 which are not supported by Intel MEI. Reserved Aux_Current (AC)RO. Reports the maximum Suspend well current required when in the D3cold state. Value of 00b is reported. Device Specific Initialization (DSI)RO. Indicates whether device-specific initialization is required. Reserved PME Clock (PMEC)RO. Indicates that PCI clock is not required to generate PME#. Version (VS)RO. Hardwired to 011b to indicate support for Revision 1.2 of the PCI Power Management Specification.
894
Datasheet
23.1.19
Bit 15 14:9
Description PME Status (PMES)R/WC. Bit is set by ME Firmware. Host software clears bit by writing 1 to bit. This bit is reset when CL_RST1# asserted. Reserved PME Enable (PMEE)R/W. This bit is read/write and is under the control of host SW. It does not directly have an effect on PME events. However, this bit is shadowed so ME FW can monitor it. ME FW will not cause the PMES bit to transition to 1 while the PMEE bit is 0, indicating that host SW had disabled PME. This bit is reset when PLTRST# asserted. Reserved No_Soft_Reset (NSR)RO. This bit indicates that when the Intel MEI host controller is transitioning from D3hot to D0 due to a power state command, it does not perform an internal reset. Configuration context is preserved. Reserved Power State (PS)R/W. This field is used both to determine the current power state of the Intel MEI host controller and to set a new power state. The values are: 00 = D0 state (default)
7:4 3 2
1:0
11 = D3hot state The D1 and D2 states are not supported for the Intel MEI host controller. When in the D3hot state, the Intel MEs configuration space is available, but the register memory spaces are not. Additionally, interrupts are blocked.
23.1.20
Description Next Pointer (NEXT)RO. Value of 00h indicates that this is the last item in the list. Capability ID (CID)RO. Capabilities ID indicates MSI.
Datasheet
895
23.1.21
Description
64 Bit Address Capable (C64)RO. Specifies that function is capable of generating 64-bit messages. Reserved MSI Enable (MSIE)R/W. If set, MSI is enabled and traditional interrupt pins are not used to generate interrupts.
23.1.22
Description Address (ADDR)R/W. Lower 32 bits of the system specified message address, always DW aligned. Reserved
23.1.23
Bit 31:0
Description Upper Address (UADDR)R/W. Upper 32 bits of the system specified message address, always DW aligned.
23.1.24
Bit 15:0
Description Data (DATA)R/W. This 16-bit field is programmed by system software if MSI is enabled. Its content is driven during the data phase of the MSI memory write transaction.
896
Datasheet
23.1.25
Description
MEI Interrupt Delivery Mode (HIDM)R/W. These bits control what type of interrupt the Intel MEI will send when ARC writes to set the M_IG bit in AUX space. They are interpreted as follows: 00 = Generate Legacy or MSI interrupt 01 = Generate SCI 10 = Generate SMI Synchronous SMI Occurrence (SSMIO)R/WC. This bit is used by firmware to indicate that a synchronous SMI source has been triggered. Host BIOS SMM handler can use this bit as status indication and clear it once processing is completed. A write of 1 from host SW clears this status bit. NOTE: It is possible that an async SMI has occurred prior to sync SMI occurrence and when the BIOS enters the SMM handler, it is possible that both bit 0 and bit 1 of this register could be set.
23.1.26
Description Set by firmware after all firmware has been loaded. If ERA field is SHA-1, the result of the extend operation is in HER:5-1. If ERA field is SHA-256, the result of the extend operation is in HER:8-1. Extend Feature Present (EFP). This bit is hardwired to 1 to allow driver software to easily detect the chipset supports the Extend Register FW measurement feature. Reserved Extend Register Algorithm (ERA). This field indicates the hash algorithm used in the FW measurement extend operations. Encodings are: 0h = SHA-1 2h = SHA-256 Other values = Reserved.
30 29:4
3:0
Datasheet
897
23.1.27
Size:
32 bits
Bit
Description Extend Register DWX (ERDWX). Nth DWORD result of the extend operation.
31:0
NOTE: Extend Operation is HER[5:1] if using SHA-1. If using SHA-2 then Extend Operation is HER[8:1]
898
Datasheet
23.2
Offset 00h01h 02h03h 04h05h 06h07h 08h 09h0Bh 0Eh 10h17h 2Ch2Dh 2Eh2Fh 34h 3Ch3Dh 3Eh3Fh 40h43h 484Bh 4Ch4Fh 50h51h 52h53h 54h55h 8Ch8Dh 8Eh8Fh 90h93h 94h97h 98h99h A0h BCBF C0DF
Mnemonic VID DID PCICMD PCISTS RID CC HT MEI1_MBAR SVID SID CAPP INTR MLMG HFS GMES H_GS PID PC PMCS MID MC MA MUA MD HIDM HERS HER[1:8]
Register Name Vendor Identification Device Identification PCI Command PCI Status Revision Identification Class Code Header Type MEI0 MMIO Base Address Subsystem Vendor ID Subsystem ID Capabilities List Pointer Interrupt Information Maximum Latency/Minimum Grant Host Firmware Status General ME Status Host General Status PCI Power Management Capability ID PCI Power Management Capabilities PCI Power Management Control and Status Message Signaled Interrupt Identifiers Message Signaled Interrupt Message Control Message Signaled Interrupt Message Address Message Signaled Interrupt Upper Address Message Signaled Interrupt Message Data MEI Interrupt Delivery Mode MEI Extended Register Status MEI Extended Register DW[1:8]
Default 8086h See register description 0000h 0010h See register description 0C8000h 00h 00000000 00000004h 0000h 0000h 50h 0000h 0000h 00000000h 00000000h 00000000h 6001h C803h 0008h 0005h 0080h 00000000h 00000000h 0000h 00h 40000000h 00000000h
Type RO RO R/W, RO RO RO RO RO R/W, RO R/WO R/WO RO R/W, RO RO RO RO RO RO RO R/WC, R/W, RO RO R/W, RO R/W, RO R/W R/W R/W RO RO
Datasheet
899
23.2.1
Bit 15:0
23.2.2
Bit 15:0
Description Device ID (DID)RO. This is a 16-bit value assigned to the Intel Management Engine Interface controller. See the Intel 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Device ID Register.
23.2.3
Description
Interrupt Disable (ID)R/W. Disables this device from generating PCI line based interrupts. This bit does not have any effect on MSI operation. Reserved Bus Master Enable (BME)R/W. Controls the Intel MEI host controller's ability to act as a system memory master for data transfers. When this bit is cleared, Intel MEI bus master activity stops and any active DMA engines return to an idle condition. This bit is made visible to firmware through the H_PCI_CSR register, and changes to this bit may be configured by the H_PCI_CSR register to generate an ME MSI. When this bit is 0, Intel MEI is blocked from generating MSI to the host CPU. NOTE: This bit does not block Intel MEI accesses to ME-UMA; that is, writes or reads to the host and ME circular buffers through the read window and write window registers still cause ME backbone transactions to ME-UMA. Memory Space Enable (MSE)R/W. Controls access to the Intel ME's memory mapped register space.
0 = Disable. Memory cycles within the range specified by the memory base and limit registers are master aborted. 1 = Enable. Allows memory cycles within the range specified by the memory base and limit registers accepted. Reserved
900
Datasheet
23.2.4
Description
Capabilities List (CL)RO. Indicates the presence of a capabilities list, hardwired to 1. Interrupt StatusRO. Indicates the interrupt status of the device. 0 = Interrupt is de-asserted. 1 = Interrupt is asserted. Reserved
23.2.5
Bit 7:0
Description Revision IDRO. See the Intel 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Revision ID Register
23.2.6
Description Base Class Code (BCC)RO. Indicates the base class code of the Intel MEI device. Sub Class Code (SCC)RO. Indicates the sub class code of the Intel MEI device. Programming Interface (PI)RO. Indicates the programming interface of the Intel MEI device.
Datasheet
901
23.2.7
Bit 7 6:0
Description Multi-Function Device (MFD)RO. Indicates the Intel MEI host controller is part of a multifunction device. Header Layout (HL)RO. Indicates that the Intel MEI uses a target device layout.
23.2.8
This register allocates space for the Intel MEI memory mapped registers.
Description Base Address (BA)R/W. Software programs this field with the base address of this region. Prefetchable Memory (PM)RO. Indicates that this range is not pre-fetchable. Type (TP)RO. Set to 10b to indicate that this range can be mapped anywhere in 64bit address space. Resource Type Indicator (RTE)RO. Indicates a request for register memory space.
23.2.9
Bit 15:0
Description Subsystem Vendor ID (SSVID)R/WO. Indicates the sub-system vendor identifier. This field should be programmed by BIOS during boot-up. Once written, this register becomes Read Only. This field can only be cleared by PLTRST#.
902
Datasheet
23.2.10
Bit 15:0
Description Subsystem ID (SSID)R/WO. Indicates the sub-system identifier. This field should be programmed by BIOS during boot-up. Once written, this register becomes Read Only. This field can only be cleared by PLTRST#.
23.2.11
Bit 7:0
Description Capabilities Pointer (PTR)RO. Indicates that the pointer for the first entry in the capabilities list is at 50h in configuration space.
23.2.12
Description Interrupt Pin (IPIN)RO. This field indicates the interrupt pin the Intel MEI host controller uses. The value of 01h selects INTA# interrupt pin. Interrupt Line (ILINE)R/W. Software written value to indicate which interrupt line (vector) the interrupt is connected to. No hardware action is taken on this register.
23.2.13
Bit 31:0
Description Host Firmware Status (HFS)RO. This register field is used by Firmware to reflect the operating environment to the host.
Datasheet
903
23.2.14
Bit 31:0
23.2.15
Bit 31:0
Description Host General Status(H_GS)RO. General Status of Host, this field is not used by Hardware
23.2.16
Description Next Capability (NEXT)RO. Value of 60h indicates the location of the next pointer. Capability ID (CID)RO. Indicates the linked list item is a PCI Power Management Register.
904
Datasheet
23.2.17
Description PME_Support (PSUP)RO. This five-bit field indicates the power states in which the function may assert PME#. Intel MEI can assert PME# from any D-state except D1 or D2 which are not supported by Intel MEI. Reserved Aux_Current (AC)RO. Reports the maximum Suspend well current required when in the D3cold state. Value of 00b is reported. Device Specific Initialization (DSI)RO. Indicates whether device-specific initialization is required. Reserved PME Clock (PMEC)RO. Indicates that PCI clock is not required to generate PME#. Version (VS)RO. Hardwired to 011b to indicate support for Revision 1.2 of the PCI Power Management Specification.
Datasheet
905
23.2.18
Bit 15 14:9
Description PME Status (PMES)R/WC. Bit is set by ME Firmware. Host software clears bit by writing 1 to bit. This bit is reset when CL_RST1# asserted. Reserved PME Enable (PMEE)R/W. This bit is read/write and is under the control of host SW. It does not directly have an effect on PME events. However, this bit is shadowed so ME FW can monitor it. ME FW will not cause the PMES bit to transition to 1 while the PMEE bit is 0, indicating that host SW had disabled PME. This bit is reset when PLTRST# asserted. Reserved No_Soft_Reset (NSR)RO. This bit indicates that when the Intel MEI host controller is transitioning from D3hot to D0 due to a power state command, it does not perform an internal reset. Configuration context is preserved. Reserved Power State (PS)R/W. This field is used both to determine the current power state of the Intel MEI host controller and to set a new power state. The values are: 00 = D0 state (default)
7:4 3 2
1:0
11 = D3hot state The D1 and D2 states are not supported for the Intel MEI host controller. When in the D3hot state, the Intel MEs configuration space is available, but the register memory spaces are not. Additionally, interrupts are blocked.
23.2.19
Description Next Pointer (NEXT)RO. Value of 00h indicates that this is the last item in the list. Capability ID (CID)RO. Capabilities ID indicates MSI.
906
Datasheet
23.2.20
Description
64 Bit Address Capable (C64)RO. Specifies that function is capable of generating 64-bit messages. Reserved MSI Enable (MSIE)R/W. If set, MSI is enabled and traditional interrupt pins are not used to generate interrupts.
23.2.21
Description Address (ADDR)R/W. Lower 32 bits of the system specified message address, always DW aligned. Reserved
23.2.22
Bit 31:0
Description Upper Address (UADDR)R/W. Upper 32 bits of the system specified message address, always DW aligned.
23.2.23
Bit 15:0
Description Data (DATA)R/W. This 16-bit field is programmed by system software if MSI is enabled. Its content is driven during the data phase of the MSI memory write transaction.
Datasheet
907
23.2.24
Description
Intel MEI Interrupt Delivery Mode (HIDM)R/W. These bits control what type of interrupt the Intel MEI will send when ARC writes to set the M_IG bit in AUX space. They are interpreted as follows: 00 = Generate Legacy or MSI interrupt 01 = Generate SCI 10 = Generate SMI Synchronous SMI Occurrence (SSMIO)R/WC. This bit is used by firmware to indicate that a synchronous SMI source has been triggered. Host BIOS SMM handler can use this bit as status indication and clear it once processing is completed. A write of 1 from host SW clears this status bit. NOTE: It is possible that an async SMI has occurred prior to sync SMI occurrence and when the BIOS enters the SMM handler, it is possible that both bit 0 and bit 1 of this register could be set.
23.2.25
Bit 31
Description Extend Register Valid (ERV). Set by firmware after all firmware has been loaded. If ERA field is SHA-1, the result of the extend operation is in HER:5-1. If ERA field is SHA256, the result of the extend operation is in HER:8-1. Extend Feature Present (EFP). This bit is hardwired to 1 to allow driver software to easily detect the chipset supports the Extend Register FW measurement feature. Reserved Extend Register Algorithm (ERA). This field indicates the hash algorithm used in the FW measurement extend operations. Encodings are:
30 29:4
3:0
908
Datasheet
23.2.26
Size:
32 bits
Description Xth DWORD result of the extend operation. NOTE: Extend Operation is HER[5:1] if using SHA-1. If using SHA-2, then Extend Operation is HER[8:1]
23.3
Datasheet
909
23.3.1
Bit
Description Host Circular Buffer Write Window Field (H_CB_WWF). This bit field is for host to write into its circular buffer. The host's circular buffer is located at the ME subsystem address specified in the Host CB Base Address register. This field is write only, reads will return arbitrary data. Writes to this register will increment the H_CBWP as long as ME_RDY is 1. When ME_RDY is 0, writes to this register have no effect and are not delivered to the H_CB, nor is H_CBWP incriminated.
31:0
23.3.2
Bit
Description Host Circular Buffer Depth (H_CBD)RO. This field indicates the maximum number of 32 bit entries available in the host circular buffer (H_CB). Host software uses this field along with the H_CBRP and H_CBWP fields to calculate the number of valid entries in the H_CB to read or # of entries available for write. This field is implemented with a "1-hot" scheme. Only one bit will be set to a "1" at a time. Each bit position represents the value n of a buffer depth of (2^n). For example, when bit# 1 is 1, the buffer depth is 2; when bit#2 is 1, the buffer depth is 4, etc. The allowed buffer depth values are 2, 4, 8, 16, 32, 64 and 128. Host CB Write Pointer (H_CBWP). Points to next location in the H_CB for host to write the data. Software uses this field along with H_CBRP and H_CBD fields to calculate the number of valid entries in the H_CB to read or number of entries available for write. Host CB Read Pointer (H_CBRP). Points to next location in the H_CB where a valid data is available for embedded controller to read. Software uses this field along with H_CBWR and H_CBD fields to calculate the number of valid entries in the host CB to read or number of entries available for write. Reserved Must be programmed to zero Host Reset (H_RST). Setting this bit to 1 will initiate a Intel MEI reset sequence to get the circular buffers into a known good state for host and ME communication. When this bit transitions from 0 to 1, hardware will clear the H_RDY and ME_RDY bits. Host Ready (H_RDY). This bit indicates that the host is ready to process messages. Host Interrupt Generate (H_IG). Once message(s) are written into its CB, the host sets this bit to one for the HW to set the ME_IS bit in the ME_CSR and to generate an interrupt message to ME. HW will send the interrupt message to ME only if the ME_IE is enabled. HW then clears this bit to 0. Host Interrupt Status (H_IS). Hardware sets this bit to 1 when ME_IG bit is set to 1. Host clears this bit to 0 by writing a 1 to this bit position. H_IE has no effect on this bit. Host Interrupt Enable (H_IE). Host sets this bit to 1 to enable the host interrupt (INTR# or MSI) to be asserted when H_IS is set to 1.
31:24
23:16
15:8
7:5 4
3 2
1 0
910
Datasheet
23.3.3
Bit
Description ME Circular Buffer Read Window Field (ME_CB_RWF). This bit field is for host to read from the ME Circular Buffer. The ME's circular buffer is located at the ME subsystem address specified in the ME CB Base Address register. This field is read only, writes have no effect. Reads to this register will increment the ME_CBRP as long as ME_RDY is 1. When ME_RDY is 0, reads to this register have no effect, all 1s are returned, and ME_CBRP is not incremented.
31:0
23.3.4
Bit 31:24 23:16 15:8 7:5 4 3 2 1 0 Host read only access to ME_CBD.
Description ME Circular Buffer Depth Host Read Access (ME_CBD_HRA). ME CB Write Pointer Host Read Access (ME_CBWP_HRA). Host read only access to ME_CBWP. ME CB Read Pointer Host Read Access (ME_CBRP_HRA). Host read only access to ME_CBRP. Reserved ME Reset Host Read Access (ME_RST_HRA). Host read access to ME_RST. ME Ready Host Read Access (ME_RDY_HRA): Host read access to ME_RDY. ME Interrupt Generate Host Read Access (ME_IG_HRA). Host read only access to ME_IG. ME Interrupt Status Host Read Access (ME_IS_HRA). Host read only access to ME_IS. ME Interrupt Enable Host Read Access (ME_IE_HRA). Host read only access to ME_IE.
Datasheet
911
23.4
23.4.1
Bit
Description Host Circular Buffer Write Window Field (H_CB_WWF). This bit field is for host to write into its circular buffer. The host's circular buffer is located at the ME subsystem address specified in the Host CB Base Address register. This field is write only, reads will return arbitrary data. Writes to this register will increment the H_CBWP as long as ME_RDY is 1. When ME_RDY is 0, writes to this register have no effect and are not delivered to the H_CB, nor is H_CBWP incremented.
31:0
912
Datasheet
23.4.2
Bit
Description Host Circular Buffer Depth (H_CBD)RO. This field indicates the maximum number of 32 bit entries available in the host circular buffer (H_CB). Host software uses this field along with the H_CBRP and H_CBWP fields to calculate the number of valid entries in the H_CB to read or # of entries available for write.
31:24 NOTE: This field is implemented with a "1-hot" scheme. Only one bit will be set to a 1 at a time. Each bit position represents the value n of a buffer depth of (2^n). For example, when bit# 1 is 1, the buffer depth is 2; when bit#2 is 1, the buffer depth is 4, etc. The allowed buffer depth values are 2, 4, 8, 16, 32, 64 and 128. Host CB Write Pointer (H_CBWP). Points to next location in the H_CB for host to write the data. Software uses this field along with H_CBRP and H_CBD fields to calculate the number of valid entries in the H_CB to read or number of entries available for write. Host CB Read Pointer (H_CBRP). Points to next location in the H_CB where a valid data is available for embedded controller to read. Software uses this field along with H_CBWR and H_CBD fields to calculate the number of valid entries in the host CB to read or number of entries available for write. Reserved Must be programmed to zero Host Reset (H_RST). Setting this bit to 1 will initiate a Intel MEI reset sequence to get the circular buffers into a known good state for host and ME communication. When this bit transitions from 0 to 1, hardware will clear the H_RDY and ME_RDY bits. Host Ready (H_RDY). This bit indicates that the host is ready to process messages. Host Interrupt Generate (H_IG). Once message(s) are written into its CB, the host sets this bit to one for the HW to set the ME_IS bit in the ME_CSR and to generate an interrupt message to ME. HW will send the interrupt message to ME only if the ME_IE is enabled. HW then clears this bit to 0. Host Interrupt Status (H_IS). Hardware sets this bit to 1 when ME_IG bit is set to 1. Host clears this bit to 0 by writing a 1 to this bit position. H_IE has no effect on this bit. Host Interrupt Enable (H_IE). Host sets this bit to 1 to enable the host interrupt (INTR# or MSI) to be asserted when H_IS is set to 1.
23:16
15:8
7:5 4 3
1 0
Datasheet
913
23.4.3
Bit
Description ME Circular Buffer Read Window Field (ME_CB_RWF). This bit field is for host to read from the ME Circular Buffer. The ME's circular buffer is located at the ME subsystem address specified in the ME CB Base Address register. This field is read only, writes have no effect. Reads to this register will increment the ME_CBRP as long as ME_RDY is 1. When ME_RDY is 0, reads to this register have no effect, all 1s are returned, and ME_CBRP is not incremented.
31:0
23.4.4
Bit 31:24 23:16 15:8 7:5 4 3 2 1 0 Host read only access to ME_CBD.
Description ME Circular Buffer Depth Host Read Access (ME_CBD_HRA). ME CB Write Pointer Host Read Access (ME_CBWP_HRA). Host read only access to ME_CBWP. ME CB Read Pointer Host Read Access (ME_CBRP_HRA). Host read only access to ME_CBRP. Reserved ME Reset Host Read Access (ME_RST_HRA). Host read access to ME_RST. ME Ready Host Read Access (ME_RDY_HRA). Host read access to ME_RDY. ME Interrupt Generate Host Read Access (ME_IG_HRA). Host read only access to ME_IG. ME Interrupt Status Host Read Access (ME_IS_HRA). Host read only access to ME_IS. ME Interrupt Enable Host Read Access (ME_IE_HRA). Host read only access to ME_IE.
914
Datasheet
23.5
IDE Function for Remote Boot and Installations PT IDER Registers (IDERD22:F2)
Address Offset 00h01h 02h03h 04h05h 06h07h 08h 090Bh 0Ch 0Dh 1013h 1417h 181Bh 1C1Fh 2023h 2C2Fh 3033h 34h 3C3Dh C8C9h CACBh CCCFh D0D1h D2D3h D4D7h D8DBh DCDDh Register Symbol VID DID PCICMD PCISTS RID CC CLS PLT PCMDBA PCTLBA SCMDBA SCTLBA LBAR SS EROM CAP INTR PID PC PMCS MID MC MA MAU MD Default Value 8086h See register description 0000h 00B0h See register description 010185h 00h 00h 00000001h 00000001h 00000001h 00000001h 00000001h 00008086h 00000000h C8h 0300h D001h 0023h 00000000h 0005h 0080h 00000000h 00000000h 0000h
Table 23-4. IDE Function for remote boot and Installations PT IDER Register Address Map
Register Name Vendor Identification Device Identification PCI Command PCI Status Revision ID Class Codes Cache Line Size Primary Latency Timer Primary Command Block IO Bar Primary Control Block Base Address Secondary Command Block Base Address Secondary Control Block base Address Legacy Bus Master Base Address Sub System Identifiers Expansion ROM Base Address Capabilities Pointer Interrupt Information PCI Power Management Capability ID PCI Power Management Capabilities PCI Power Management Control and Status Message Signaled Interrupt Capability ID Message Signaled Interrupt Message Control Message Signaled Interrupt Message Address Message Signaled Interrupt Message Upper Address Message Signaled Interrupt Message Data Attribute RO RO RO, R/W RO RO RO RO RO RO, R/W RO, R/W RO, R/W RO, R/W RO, R/W R/WO RO RO R/W, RO RO RO RO, R/W, RO/V RO RO, R/W R/W, RO RO, R/W R/W
Datasheet
915
23.5.1
Bit 15:0
23.5.2
Bit
Description Device ID (DID)RO. This is a 16-bit value assigned to the PCH IDER controller. See the Intel 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Device ID Register.
15:0
23.5.3
Description
10
Interrupt Disable (ID)R/W. This disables pin-based INTx# interrupts. This bit has no effect on MSI operation. When set, internal INTx# messages will not be generated. When cleared, internal INTx# messages are generated if there is an interrupt and MSI is not enabled. Reserved Bus Master Enable (BME)RO. This bit controls the PT function's ability to act as a master for data transfers. This bit does not impact the generation of completions for split transaction commands. Memory Space Enable (MSE)RO. PT function does not contain target memory space. I/O Space enable (IOSE)RO. This bit controls access to the PT function's target I/O space.
9:3 2
1 0
916
Datasheet
23.5.4
Description
DEVSEL# Timing Status (DEVT)RO. This bit controls the device select time for the PT function's PCI interface. Reserved Capabilities List (CL)RO. This bit indicates that there is a capabilities pointer implemented in the device. Interrupt Status (IS)RO. This bit reflects the state of the interrupt in the function. Setting of the Interrupt Disable bit to 1 has no affect on this bit. Only when this bit is a 1 and ID bit is 0 is the INTc interrupt asserted to the Host. Reserved
3 2:0
23.5.5
Attribute: Size:
Description
RO 8 bits
Revision IDRO. See the Intel 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Device ID Register.
23.5.6
Description Base Class Code (BCC)RO This field indicates the base class code of the IDER host controller device. Sub Class Code (SCC)RO This field indicates the sub class code of the IDER host controller device. Programming Interface (PI)RO This field indicates the programming interface of the IDER host controller device.
Datasheet
917
23.5.7
Bit 7:0
Description Cache Line Size (CLS)RO. All writes to system memory are Memory Writes.
23.5.8
Description
Base Address (BAR)R/W Base Address of the BAR0 I/O space (8 consecutive I/O locations). Reserved Resource Type Indicator (RTE)RO. This bit indicates a request for I/O space.
23.5.9
Description
Base Address (BAR)R/W. Base Address of the BAR1 I/O space (4 consecutive I/O locations) Reserved Resource Type Indicator (RTE)RO. This bit indicates a request for I/O space
918
Datasheet
23.5.10
Description
Base Address (BAR)R/W. Base Address of the I/O space (8 consecutive I/O locations). Reserved Resource Type Indicator (RTE)RO. This bit indicates a request for I/O space.
23.5.11
Description
Base Address (BAR)R/W. Base Address of the I/O space (4 consecutive I/O locations). Reserved Resource Type Indicator (RTE)RO. This bit indicates a request for I/O space.
23.5.12
Description
Base Address (BA)R/W. Base Address of the I/O space (16 consecutive I/O locations). Reserved Resource Type Indicator (RTE)RO. This bit indicates a request for I/O space.
Datasheet
919
23.5.13
Bit 15:0
Description Subsystem Vendor ID (SSVID)R/WO. Indicates the sub-system vendor identifier. This field should be programmed by BIOS during boot-up. Once written, this register becomes Read Only. This field can only be cleared by PLTRST#.
23.5.14
Bit 15:0
Description Subsystem ID (SSID)R/WO. Indicates the sub-system identifier. This field should be programmed by BIOS during boot-up. Once written, this register becomes Read Only. This field can only be cleared by PLTRST#.
23.5.15
Bit 7:0
Description Capability Pointer (CP)R/WO. This field indicates that the first capability pointer is offset C8h (the power management capability).
23.5.16
Bit
Description Interrupt Pin (IPIN)RO. A value of 1h/2h/3h/4h indicates that this function implements legacy interrupt on INTA/INTB/INTC/INTD, respectively Function (2 IDE) Value 03h INTx INTC
15:8
7:0
Interrupt Line (ILINE)R/W. The value written in this register indicates which input of the system interrupt controller, the device's interrupt pin is connected to. This value is used by the OS and the device driver, and has no affect on the hardware.
920
Datasheet
23.5.17
Description Next Capability (NEXT)RO. Its value of D0h points to the MSI capability. Cap ID (CID)RO. This field indicates that this pointer is a PCI power management.
23.5.18
Bit
Description PME_Support (PSUP)RO. This five-bit field indicates the power states in which the function may assert PME#. IDER can assert PME# from any D-state except D1 or D2 which are not supported by IDER. Reserved Aux_Current (AC)RO. Reports the maximum Suspend well current required when in the D3cold state. Value of 00b is reported. Device Specific Initialization (DSI)RO. Indicates whether device-specific initialization is required. Reserved PME Clock (PMEC)RO. Indicates that PCI clock is not required to generate PME#. Version (VS)RO. Hardwired to 011b to indicate support for Revision 1.2 of the PCI Power Management Specification.
Datasheet
921
23.5.19
Description
No Soft Reset (NSR)RO. When set to 1, this bit indicates that devices transitioning from D3hot to D0 because of PowerState commands do not perform an internal reset. Configuration Context is preserved. Upon transition from the D3hot to the D0 Initialized state, no additional operating system intervention is required to preserve Configuration Context beyond writing the PowerState bits. 3 When cleared to 0, devices do perform an internal reset upon transitioning from D3hot to D0 via software control of the PowerState bits. Configuration Context is lost when performing the soft reset. Upon transition from the D3hot to the D0 state, full re-initialization sequence is needed to return the device to D0 Initialized. Value in this bit is reflects chicken bit in ME-AUX register x13900, bit [7] which is as follows: 0 = Device performs internal reset 1 = Device does not perform internal reset 2 Reserved Power State (PS)R/W. This field is used both to determine the current power state of the PT function and to set a new power state. The values are: 00 = D0 state 1:0 11 = D3HOT state When in the D3HOT state, the controller's configuration space is available, but the I/O and memory spaces are not. Additionally, interrupts are blocked. If software attempts to write a '10' or '01' to these bits, the write will be ignored.
23.5.20
Description Next Pointer (NEXT)RO. This value indicates this is the last item in the capabilities list. Capability ID (CID)RO. The Capabilities ID value indicates device is capable of generating an MSI.
922
Datasheet
23.5.21
Description
64 Bit Address Capable (C64)RO. Capable of generating 64-bit and 32-bit messages. Multiple Message Enable (MME)R/W. These bits are R/W for software compatibility, but only one message is ever sent by the PT function. Multiple Message Capable (MMC)RO. Only one message is required. MSI Enable (MSIE)R/W. If set, MSI is enabled and traditional interrupt pins are not used to generate interrupts.
23.5.22
Description Address (ADDR)R/W. This field contains the Lower 32 bits of the system specified message address, always DWord aligned Reserved
23.5.23
Description
Address (ADDR)R/W. This field contains the Upper 4 bits of the system specified message address.
Datasheet
923
23.5.24
Bit 15:0
Description Data (DATA)R/W. This content is driven onto the lower word of the data bus of the MSI memory write transaction.
23.6
IDE BAR0
Address Offset 0h 1h 1h 1h 2h 2h 2h 3h 3h 3h 4h 4h 4h 5h 5h 5h 6h 6h 6h 7h 7h 7h Register Symbol IDEDATA IDEERD1 IDEERD0 IDEFR IDESCIR IDESCOR1 IDESCOR0 IDESNOR0 IDESNOR1 IDESNIR IDECLIR IDCLOR1 IDCLOR0 IDCHOR0 IDCHOR1 IDECHIR IDEDHIR IDDHOR1 IDDHOR0 IDESD0R IDESD1R IDECR Default Value 00h 00h 00h 00h 00h 00h 00h 00h 00h 00h 00h 00h 00h 00h 00h 00h 00h 00h 00h 80h 80h 00h
924
Datasheet
23.6.1
The IDE data interface is a special interface that is implemented in the HW. This data interface is mapped to IO space from the host and takes read and write cycles from the host targeting master or slave device. Writes from host to this register result in the data being written to ME memory. Reads from host to this register result in the data being fetched from ME memory. Data is typically written/ read in WORDs. ME-FW must enable hardware to allow it to accept Host initiated Read/ Write cycles, else the cycles are dropped.
Bit
Description IDE Data Register (IDEDR)R/W. Data Register implements the data interface for IDE. All writes and reads to this register translate into one or more corresponding write/reads to ME memory
7:0
23.6.2
This register implements the Error register of the command block of the IDE function. This register is read only by the HOST interface when DEV = 1 (slave device).
Bit 7:0
Description IDE Error Data (IDEED)R/W. Drive reflects its error/ diagnostic code to the host via this register at different times.
23.6.3
This register implements the Error register of the command block of the IDE function. This register is read only by the HOST interface when DEV = 0 (master device).
Bit 7:0
Description IDE Error Data (IDEED)R/W. Drive reflects its error/ diagnostic code to the host via this register at different times.
Datasheet
925
23.6.4
This register implements the Feature register of the command block of the IDE function. This register can be written only by the Host. When the HOST reads the same address, it reads the Error register of Device 0 or Device 1 depending on the device_select bit (bit 4 of the drive/head register).
Bit 7:0
Description IDE Feature Data (IDEFD)R/W. IDE drive specific data written by the Host
23.6.5
This register implements the Sector Count register of the command block of the IDE function. This register can be written only by the Host. When host writes to this register, all 3 registers (IDESCIR, IDESCOR0, IDESCOR1) are updated with the written value. A host read to this register address reads the IDE Sector Count Out Register IDESCOR0 if DEV=0 or IDESCOR1 if DEV=1
Bit 7:0
Description IDE Sector Count Data (IDESCD)R/W. Host writes the number of sectors to be read or written.
23.6.6
This register is read by the HOST interface if DEV = 1. ME-Firmware writes to this register at the end of a command of the selected device. When the host writes to this address, the IDE Sector Count In Register (IDESCIR), this register is updated.
Bit 7:0
Description IDE Sector Count Out Dev1 (ISCOD1)R/W. Sector Count register for Slave Device (that is, Device 1)
926
Datasheet
23.6.7
This register is read by the HOST interface if DEV = 0. ME-Firmware writes to this register at the end of a command of the selected device. When the host writes to this address, the IDE Sector Count In Register (IDESCIR), this register is updated.
Bit 7:0
Description IDE Sector Count Out Dev0 (ISCOD0)R/W. Sector Count register for Master Device (that is, Device 0).
23.6.8
This register is read by the Host if DEV = 0. ME-Firmware writes to this register at the end of a command of the selected device. When the host writes to the IDE Sector Number In Register (IDESNIR), this register is updated with that value.
Bit 7:0
Description IDE Sector Number Out DEV 0 (IDESNO0)R/W. Sector Number Out register for Master device.
23.6.9
This register is read by the Host if DEV = 1. ME-Firmware writes to this register at the end of a command of the selected device. When the host writes to the IDE Sector Number In Register (IDESNIR), this register is updated with that value.
Bit 7:0
Description IDE Sector Number Out DEV 1 (IDESNO1)R/W. Sector Number Out register for Slave device.
Datasheet
927
23.6.10
This register implements the Sector Number register of the command block of the IDE function. This register can be written only by the Host. When host writes to this register, all 3 registers (IDESNIR, IDESNOR0, IDESNOR1) are updated with the written value. Host read to this register address reads the IDE Sector Number Out Register IDESNOR0 if DEV=0 or IDESNOR1 if DEV=1.
Bit 7:0
Description IDE Sector Number Data (IDESND)R/W. This register contains the number of the first sector to be transferred.
23.6.11
This register implements the Cylinder Low register of the command block of the IDE function. This register can be written only by the Host. When host writes to this register, all 3 registers (IDECLIR, IDECLOR0, IDECLOR1) are updated with the written value. Host read to this register address reads the IDE Cylinder Low Out Register IDECLOR0 if DEV=0 or IDECLOR1 if DEV=1.
Bit 7:0
Description IDE Cylinder Low Data (IDECLD)R/W. Cylinder Low register of the command block of the IDE function.
23.6.12
This register is read by the Host if DEV = 1. ME-Firmware writes to this register at the end of a command of the selected device. When the host writes to the IDE Cylinder Low In Register (IDECLIR), this register is updated with that value.
Bit 7:0
Description IDE Cylinder Low Out DEV 1. (IDECLO1)R/W. Cylinder Low Out Register for Slave Device.
928
Datasheet
23.6.13
This register is read by the Host if DEV = 0. ME-Firmware writes to this register at the end of a command of the selected device. When the host writes to the IDE Cylinder Low In Register (IDECLIR), this register is updated with that value.
Bit 7:0
Description IDE Cylinder Low Out DEV 0. (IDECLO0)R/W. Cylinder Low Out Register for Master Device.
23.6.14
This register is read by the Host if DEVice = 0. ME-Firmware writes to this register at the end of a command of the selected device. When the host writes to the IDE Cylinder High In Register (IDECHIR), this register is updated with that value.
Bit 7:0
Description IDE Cylinder High Out DEV 0 (IDECHO0)R/W. Cylinder High out register for Master device.
23.6.15
This register is read by the Host if Device = 1. ME-Firmware writes to this register at the end of a command of the selected device. When the host writes to the IDE Cylinder High In Register (IDECHIR), this register is updated with that value.
Bit 7:0
Description IDE Cylinder High Out DEV 1 (IDECHO1)R/W. Cylinder High out register for Slave device.
Datasheet
929
23.6.16
This register implements the Cylinder High register of the command block of the IDE function. This register can be written only by the Host. When host writes to this register, all 3 registers (IDECHIR, IDECHOR0, IDECHOR1) are updated with the written value. Host read to this register address reads the IDE Cylinder High Out Register IDECHOR0 if DEV=0 or IDECHOR1 if DEV=1.
Bit 7:0
Description IDE Cylinder High Data (IDECHD)R/W. Cylinder High data register for IDE command block.
23.6.17
This register implements the Drive/Head register of the command block of the IDE. This register can be written only by the Host. When host writes to this register, all 3 registers (IDEDHIR, IDEDHOR0, IDEDHOR1) are updated with the written value. Host read to this register address reads the IDE Drive/Head Out Register (IDEDHOR0) if DEV=0 or IDEDHOR1 if DEV=1. Bit 4 of this register is the DEV (master/slave) bit. This bit is cleared by hardware on IDE software reset (S_RST toggles to '1') in addition to Host system reset and D3->D0 transition of the function.
Bit 7:0
Description IDE Drive/Head Data (IDEDHD)R/W. Register defines the drive number, head number and addressing mode.
930
Datasheet
23.6.18
This register is read only by the Host. Host read to this Drive/head In register address reads the IDE Drive/Head Out Register (IDEDHOR0) if DEV=1 Bit 4 of this register is the DEV (master/slave) bit. This bit is cleared by hardware on IDE software reset (S_RST toggles to '1') in addition to the Host system reset and D3 to D0 transition of the IDE function. When the host writes to this address, it updates the value of the IDEDHIR register.
Bit 7:0
Description IDE Drive Head Out DEV 1 (IDEDHO1)R/W. Drive/Head Out register of Slave device.
23.6.19
This register is read only by the Host. Host read to this Drive/head In register address reads the IDE Drive/Head Out Register (IDEDHOR0) if DEV=0. Bit 4 of this register is the DEV (master/slave) bit. This bit is cleared by hardware on IDE software reset (S_RST toggles to 1) in addition to the Host system reset and D3 to D0 transition of the IDE function. When the host writes to this address, it updates the value of the IDEDHIR register.
Bit 7:0
Description IDE Drive Head Out DEV 0 (IDEDHO0)R/W. Drive/Head Out register of Master device.
Datasheet
931
23.6.20
This register implements the status register of the Master device (DEV = 0). This register is read only by the Host. Host read of this register clears the Master device's interrupt. When the HOST writes to the same address it writes to the command register The bits description is for ATA mode.
Bit
Description Busy (BSY)R/W. This bit is set by HW when the IDECR is being written and DEV=0, or when SRST bit is asserted by Host or host system reset or D3-to-D0 transition of the IDE function. This bit is cleared by FW write of 0. Drive Ready (DRDY)R/W. When set, this bit indicates drive is ready for command. Drive Fault (DF)R/W. Indicates Error on the drive. Drive Seek Complete (DSC)R/W. Indicates Heads are positioned over the desired cylinder. Data Request (DRQ)R/W. Set when, the drive wants to exchange data with the Host via the data register. Corrected Data (CORR)R/W. When set, this bit indicates a correctable read error has occurred. Index (IDX)R/W. This bit is set once per rotation of the medium when the index mark passes under the read/write head. Error (ERR)R/W. When set, this bit indicates an error occurred in the process of executing the previous command. The Error Register of the selected device contains the error information.
6 5 4 3 2 1 0
932
Datasheet
23.6.21
This register implements the status register of the slave device (DEV = 1). This register is read only by the Host. Host read of this register clears the slave device's interrupt. When the HOST writes to the same address it writes to the command register. The bits description is for ATA mode.
Bit
Description Busy (BSY)R/W. This bit is set by hardware when the IDECR is being written and DEV=0, or when SRST bit is asserted by the Host or host system reset or D3-to-D0 transition of the IDE function. This bit is cleared by FW write of 0. Drive Ready (DRDY)R/W. When set, indicates drive is ready for command. Drive Fault (DF)R/W. Indicates Error on the drive. Drive Seek Complete (DSC)R/W. Indicates Heads are positioned over the desired cylinder. Data Request (DRQ)R/W. Set when the drive wants to exchange data with the Host via the data register. Corrected Data (CORR)R/W. When set indicates a correctable read error has occurred. Index (IDX)R/W. This bit is set once per rotation of the medium when the index mark passes under the read/write head. Error (ERR)R/W. When set, this bit indicates an error occurred in the process of executing the previous command. The Error Register of the selected device contains the error information
6 5 4 3 2 1
23.6.22
This register implements the Command register of the command block of the IDE function. This register can be written only by the Host. When the HOST reads the same address it reads the Status register DEV0 if DEV=0 or Status Register DEV1 if DEV=1 (Drive/Head register bit [4]).
Bit 7:0
Description IDE Command Data (IDECD)R/W. Host sends the commands (read/ write, etc.) to the drive via this register.
Datasheet
933
23.7
IDE BAR1
Address Offset 2h 2h Register Symbol IDDCR IDASR Register Name IDE Device Control Register IDE Alternate status Register Default Value 00h 00h Attribute RO, WO RO
23.7.1
This register implements the Device Control register of the Control block of the IDE function. This register is Write only by the Host. When the HOST reads to the same address it reads the Alternate Status register.
Description
Software reset (S_RST)WO. When this bit is set by the Host, it forces a reset to the device. Host interrupt Disable (nIEN)WO. When set, this bit disables hardware from sending interrupt to the Host. Reserved
23.7.2
This register implements the Alternate Status register of the Control block of the IDE function. This register is a mirror register to the status register in the command block. Reading this register by the HOST does not clear the IDE interrupt of the DEV selected device Host read of this register when DEV=0 (Master), Host gets the mirrored data of IDESD0R register. Host read of this register when DEV=1 (Slave), host gets the mirrored data of IDESD1R register.
Bit 7:0
Description IDE Alternate Status Register (IDEASR)RO. This field mirrors the value of the DEV0/ DEV1 status register, depending on the state of the DEV bit on Host reads.
934
Datasheet
23.8
IDE BAR4
Address Offset 0h 1h 2h 3h 4h 5h 6h 7h 8h 9h Ah Bh Ch Dh Eh Fh Register Symbol IDEPBMCR IDEPBMDS0R IDEPBMSR IDEPBMDS1R IDEPBMDTPR0 IDEPBMDTPR1 IDEPBMDTPR2 IDEPBMDTPR3 IDESBMCR IDESBMDS0R IDESBMSR IDESBMDS1R IDESBMDTPR0 IDESBMDTPR1 IDESBMDTPR2 IDESBMDTPR3 Default Value 00h 00h 80h 00h 00h 00h 00h 00h 00h 00h 00h 00h 00h 00h 00h 00h
Datasheet
935
23.8.1
This register implements the bus master command register of the primary channel. This register is programmed by the Host.
Description
Read Write Command (RWC)R/W. This bit sets the direction of bus master transfer. 3 0 = Reads are performed from system memory 1 = Writes are performed to System Memory. This bit should not be changed when the bus master function is active. 2:1 Reserved Start/Stop Bus Master (SSBM)R/W. This bit gates the bus master operation of IDE function when 0. Writing 1 enables the bus master operation. Bus master operation can be halted by writing a 0 to this bit. Operation cannot be stopped and resumed. This bit is cleared after data transfer is complete as indicated by either the BMIA bit or the INT bit of the Bus Master status register is set or both are set.
23.8.2
Bit 7:0
936
Datasheet
23.8.3
Bit
Description Simplex Only (SO)RO. Value indicates whether both Bus Master Channels can be operated at the same time or not. 0 = Both can be operated independently 1 = Only one can be operated at a time. Drive 1 DMA Capable (D1DC)R/W. This bit is read/write by the host (not write 1 clear). Drive 0 DMA Capable (D0DC)R/W. This bit is read/write by the host (not write 1 clear). Reserved Interrupt (INT)R/W. This bit is set by the hardware when it detects a positive transition in the interrupt logic (see IDE host interrupt generation diagram).The hardware will clear this bit when the Host SW writes 1 to it. Error (ER)R/W. Bit is typically set by FW. Hardware will clear this bit when the Host SW writes 1 to it. Bus Master IDE Active (BMIA)RO. This bit is set by hardware when SSBM register is set to 1 by the Host. When the bus master operation ends (for the whole command) this bit is cleared by FW. This bit is not cleared when the HOST writes 1 to it.
6 5 4:3 2
23.8.4
Bit 7:0
Datasheet
937
23.8.5
IDEPBMDTPR0IDE Primary Bus Master Descriptor Table Pointer Byte 0 Register (IDERD22:F2)
Address Offset: 04h Default Value: 00h Attribute: Size: R/W 8 bits
Bit
Description Descriptor Table Pointer Byte 0 (DTPB0)R/W. This register implements the Byte 0 (1 of 4 bytes) of the descriptor table Pointer (four I/O byte addresses) for bus master operation of the primary channel. This register is read/write by the HOST interface.
7:0
23.8.6
IDEPBMDTPR1IDE Primary Bus Master Descriptor Table Pointer Byte 1 Register (IDERD22:F2)
Address Offset: 05h Default Value: 00h Attribute: Size: R/W 8 bits
Bit
Description Descriptor Table Pointer Byte 1 (DTPB1)R/W. This register implements the Byte 1 (of four bytes) of the descriptor table Pointer (four I/O byte addresses) for bus master operation of the primary channel. This register is programmed by the Host.
7:0
23.8.7
IDEPBMDTPR2IDE Primary Bus Master Descriptor Table Pointer Byte 2 Register (IDERD22:F2)
Address Offset: 06h Default Value: 00h Attribute: Size: R/W 8 bits
Bit
Description Descriptor Table Pointer Byte 2 (DTPB2)R/W. This register implements the Byte 2 (of four bytes) of the descriptor table Pointer (four I/O byte addresses) for bus master operation of the primary channel. This register is programmed by the Host.
7:0
23.8.8
IDEPBMDTPR3IDE Primary Bus Master Descriptor Table Pointer Byte 3 Register (IDERD22:F2)
Address Offset: 07h Default Value: 00h Attribute: Size: R/W 8 bits
Bit
Description Descriptor Table Pointer Byte 3 (DTPB3)R/W. This register implements the Byte 3 (of four bytes) of the descriptor table Pointer (four I/O byte addresses) for bus master operation of the primary channel. This register is programmed by the Host
7:0
938
Datasheet
23.8.9
Description
Read Write Command (RWC)R/W. This bit sets the direction of bus master transfer. When 0, Reads are performed from system memory; when 1, writes are performed to System Memory. This bit should not be changed when the bus master function is active. Reserved Start/Stop Bus Master (SSBM)R/W. This bit gates the bus master operation of IDE function when zero.
2:1
Writing 1 enables the bus master operation. Bus master operation can be halted by writing a 0 to this bit. Operation cannot be stopped and resumed. This bit is cleared after data transfer is complete as indicated by either the BMIA bit or the INT bit of the Bus Master status register is set or both are set.
23.8.10
Bit
Description Device Specific Data0 (DSD0)R/W. This register implements the bus master Device Specific 1 register of the secondary channel. This register is programmed by the Host.
7:0
Datasheet
939
23.8.11
Bit
Description Simplex Only (SO)R/W. This bit indicates whether both Bus Master Channels can be operated at the same time or not. 0 = Both can be operated independently 1 = Only one can be operated at a time.
6 5 4:0
Drive 1 DMA Capable (D1DC)R/W. This bit is read/write by the host. Drive 0 DMA Capable (D0DC)R/W. This bit is read/write by the host. Reserved
23.8.12
Bit
Description Device Specific Data1 (DSD1)R/W. This register implements the bus master Device Specific 1 register of the secondary channel. This register is programmed by the Host for device specific data if any.
7:0
23.8.13
IDESBMDTPR0IDE Secondary Bus Master Descriptor Table Pointer Byte 0 Register (IDERD22:F2)
Address Offset: 0Ch Default Value: 00h Attribute: Size: R/W 8 bits
Bit
Description Descriptor Table Pointer Byte 0 (DTPB0)R/W. This register implements the Byte 0 (1 of 4 bytes) of the descriptor table Pointer (four I/O byte addresses) for bus master operation of the secondary channel. This register is read/write by the HOST interface.
7:0
940
Datasheet
23.8.14
IDESBMDTPR1IDE Secondary Bus Master Descriptor Table Pointer Byte 1 Register (IDERD22:F2)
Address Offset: 0Dh Default Value: 00h Attribute: Size: R/W 8 bits
Bit
Description Descriptor Table Pointer Byte 1 (DTPB1)R/W. This register implements the Byte 1 (of four bytes) of the descriptor table Pointer (four I/O byte addresses) for bus master operation of the secondary channel. This register is programmed by the Host.
7:0
23.8.15
IDESBMDTPR2IDE Secondary Bus Master Descriptor Table Pointer Byte 2 Register (IDERD22:F2)
Address Offset: 0Eh Default Value: 00h Attribute: Size: R/W 8 bits
Bit
Description Descriptor Table Pointer Byte 2 (DTPB2)R/W. This register implements the Byte 2 (of four bytes) of the descriptor table Pointer (four I/O byte addresses) for bus master operation of the secondary channel. This register is programmed by the Host.
7:0
23.8.16
IDESBMDTPR3IDE Secondary Bus Master Descriptor Table Pointer Byte 3 Register (IDERD22:F2)
Address Offset: 0Fh Default Value: 00h Attribute: Size: R/W 8 bits
Bit
Description Descriptor Table Pointer Byte 3 (DTPB3)R/W. This register implements the Byte 3 (of four bytes) of the descriptor table Pointer (four I/O byte addresses) for bus master operation of the secondary channel. This register is programmed by the Host.
7:0
Datasheet
941
23.9
Serial Port for Remote Keyboard and Text (KT) Redirection (KTD22:F3)
Table 23-7. Serial Port for Remote Keyboard and Text (KT) Redirection Register Address Map
Address Offset 0001h 0203h 0405h 0607h 08h 090Bh 0Ch 1013h 1417h 2C2Fh 3033h 34h 3C3Dh C8C9h CACBh CCCFh D0D1h D2D3h D4D7h D8DBh DCDDh Register Symbol VID DID CMD STS RID CC CLS KTIBA KTMBA SS EROM CAP INTR PID PC PMCS MID MC MA MAU MD Register Name Vendor Identification Device Identification Command Register Device Status Revision ID Class Codes Cache Line Size KT IO Block Base Address KT Memory Block Base Address Sub System Identifiers Expansion ROM Base Address Capabilities Pointer Interrupt Information PCI Power Management Capability ID PCI Power Management Capabilities PCI Power Management Control and Status Message Signaled Interrupt Capability ID Message Signaled Interrupt Message Control Message Signaled Interrupt Message Address Message Signaled Interrupt Message Upper Address Message Signaled Interrupt Message Data Default Value 8086h See Register description 0000h 00B0h See Register description 070002h 00h 00000001h 00000000h 00008086h 00000000h C8h 0200h D001h 0023h 00000000h 0005h 0080h 00000000h 00000000h 0000h Attribute RO RO RO, R/W RO RO RO RO RO, R/W RO, R/W R/WO RO RO R/W, RO RO RO RO, R/W RO RO, R/W RO, R/W RO, R/W R/W
942
Datasheet
23.9.1
Bit 15:0
23.9.2
Bit
Description Device ID (DID)RO. This is a 16-bit value assigned to the PCH KT controller. See the Intel 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Device ID Register.
15:0
23.9.3
Description
Interrupt Disable (ID)R/W. This bit disables pin-based INTx# interrupts. This bit has no effect on MSI operation. 10 1 = Internal INTx# messages will not be generated. 0 = Internal INTx# messages are generated if there is an interrupt and MSI is not enabled. 9:3 Reserved Bus Master Enable (BME)R/W. This bit controls the KT function's ability to act as a master for data transfers. This bit does not impact the generation of completions for split transaction commands. For KT, the only bus mastering activity is MSI generation. Memory Space Enable (MSE)R/W. This bit controls Access to the PT function's target memory space. I/O Space enable (IOSE)R/W. This bit controls access to the PT function's target I/O space.
1 0
Datasheet
943
23.9.4
Attribute: Size:
Description
RO 16 bits
3 2:0
23.9.5
Bit 7:0
Description Revision ID (RID)RO. See the Intel 5 Series Chipset and Intel 3400 Series Chipset Specification Update for the value of the Device ID Register.
23.9.6
Description Base Class Code (BCC)RO This field indicates the base class code of the KT host controller device. Sub Class Code (SCC)RO This field indicates the sub class code of the KT host controller device. Programming Interface (PI)RO This field indicates the programming interface of the KT host controller device.
944
Datasheet
23.9.7
This register defines the system cache line size in DWORD increments. Mandatory for master which use the Memory-Write and Invalidate command.
Bit 7:0
Description Cache Line Size (CLS)RO. All writes to system memory are Memory Writes.
23.9.8
Description
Base Address (BAR)R/W. This field provides the base address of the I/O space (8 consecutive I/O locations). Reserved Resource Type Indicator (RTE)RO. This bit indicates a request for I/O space
23.9.9
Description Base Address (BAR)R/W. This field provides the base address for Memory Mapped I,O BAR. Bits 31:12 correspond to address signals 31:12. Reserved Prefetchable (PF)RO. This bit indicates that this range is not pre-fetchable. Type (TP)RO. This field indicates that this range can be mapped anywhere in 32bit address space. Resource Type Indicator (RTE)RO. This bit indicates a request for register memory space.
Datasheet
945
23.9.10
Bit 15:0
Description Subsystem Vendor ID (SSVID)R/WO. Indicates the sub-system vendor identifier. This field should be programmed by BIOS during boot-up. Once written, this register becomes Read Only. This field can only be cleared by PLTRST#.
23.9.11
Bit 15:0
Description Subsystem ID (SSID)R/WO. Indicates the sub-system identifier. This field should be programmed by BIOS during boot-up. Once written, this register becomes Read Only. This field can only be cleared by PLTRST#.
23.9.12
This optional register is used to point to a linked list of new capabilities implemented by the device.
Bit 7:0
Description Capability Pointer (CP)RO. This field indicates that the first capability pointer is offset C8h (the power management capability).
23.9.13
Bit
Description Interrupt Pin (IPIN)RO. A value of 1h/2h/3h/4h indicates that this function implements legacy interrupt on INTA/INTB/INTC/INTD, respectively Function (3 KT/Serial Port) Value 02h INTx INTB
15:8
7:0
Interrupt Line (ILINE)R/W. The value written in this register tells which input of the system interrupt controller, the device's interrupt pin is connected to. This value is used by the OS and the device driver, and has no affect on the hardware.
946
Datasheet
23.9.14
Description Next Capability (NEXT)RO. A value of D0h points to the MSI capability. Cap ID (CID)RO. This field indicates that this pointer is a PCI power management.
23.9.15
Description PME Support (PME)RO.This field indicates no PME# in the PT function. Reserved Device Specific Initialization (DSI)RO. This bit indicates that no device-specific initialization is required. Reserved PME Clock (PMEC)RO. This bit indicates that PCI clock is not required to generate PME# Version (VS)RO. This field indicates support for the PCI Power Management Specification, Revision 1.2.
23.9.16
Message Signalled Interrupt is a feature that allows the device/function to generate an interrupt to the host by performing a DWORD memory write to a system specified address with system specified data. This register is used to identify and configure an MSI capable device.
Description Next Pointer (NEXT)RO. This value indicates this is the last item in the list. Capability ID (CID)RO. This field value of Capabilities ID indicates device is capable of generating MSI.
Datasheet
947
23.9.17
Description
64 Bit Address Capable (C64)RO. Capable of generating 64-bit and 32-bit messages. Multiple Message Enable (MME)R/W.These bits are R/W for software compatibility, but only one message is ever sent by the PT function. Multiple Message Capable (MMC)RO. Only one message is required. MSI Enable (MSIE)R/W. If set, MSI is enabled and traditional interrupt pins are not used to generate interrupts.
23.9.18
This register specifies the DWORD aligned address programmed by system software for sending MSI.
Description Address (ADDR)R/W. Lower 32 bits of the system specified message address, always DWord aligned. Reserved
23.9.19
Description
948
Datasheet
23.9.20
Bit 15:0
Description Data (DATA)R/W. This MSI data is driven onto the lower word of the data bus of the MSI memory write transaction.
23.10
Datasheet
949
23.10.1
This implements the KT Receiver Data register. Host access to this address, depends on the state of the DLAB bit (KTLCR[7]). It must be 0 to access the KTRxBR. RxBR: Host reads this register when FW provides it the receive data in non-FIFO mode. In FIFO mode, host reads to this register translate into a read from ME memory (RBR FIFO).
Bit 7:0
Description Receiver Buffer Register (RBR)RO. Implements the Data register of the Serial Interface. If the Host does a read, it reads from the Receive Data Buffer.
23.10.2
This implements the KT Transmit Data register. Host access to this address, depends on the state of the DLAB bit (KTLCR[7]). It must be 0 to access the KTTHR. THR: When host wants to transmit data in the non-FIFO mode, it writes to this register. In FIFO mode, writes by host to this address cause the data byte to be written by hardware to ME memory (THR FIFO).
Bit
Description Transmit Holding Register (THR)WO. Implements the Transmit Data register of the Serial Interface. If the Host does a write, it writes to the Transmit Holding Register.
7:0
950
Datasheet
23.10.3
This register implements the KT DLL register. Host can Read/Write to this register only when the DLAB bit (KTLCR[7]) is 1. When this bit is 0, Host accesses the KTTHR or the KTRBR depending on Read or Write. This is the standard Serial Port Divisor Latch register. This register is only for software compatibility and does not affect performance of the hardware.
Bit 7:0
Description Divisor Latch LSB (DLL)R/W. Implements the DLL register of the Serial Interface.
23.10.4
This implements the KT Interrupt Enable register. Host access to this address, depends on the state of the DLAB bit (KTLCR[7]). It must be "0" to access this register. The bits enable specific events to interrupt the Host.
Description
MSR (IER2)R/W. When set, this bit enables bits in the Modem Status register to cause an interrupt to the host. LSR (IER1)R/W.When set, this bit enables bits in the Receiver Line Status Register to cause an Interrupt to the Host. THR (IER1)R/W. When set, this bit enables an interrupt to be sent to the Host when the transmit Holding register is empty. DR (IER0)R/W. When set, the Received Data Ready (or Receive FIFO Timeout) interrupts are enabled to be sent to Host.
Datasheet
951
23.10.5
Host can Read/Write to this register only when the DLAB bit (KTLCR[7]) is 1. When this bit is 0, Host accesses the KTIER. This is the standard Serial interface's Divisor Latch register's MSB. This register is only for SW compatibility and does not affect performance of the hardware.
Bit 7:0
Description Divisor Latch MSB (DLM)R/W. Implements the Divisor Latch MSB register of the Serial Interface.
23.10.6
The KT IIR register prioritizes the interrupts from the function into 4 levels and records them in the IIR_STAT field of the register. When Host accesses the IIR, hardware freezes all interrupts and provides the priority to the Host. Hardware continues to monitor the interrupts but does not change its current indication until the Host read is over. Table in the Host Interrupt Generation section shows the contents.
Description FIFO Enable (FIEN1)RO. This bit is connected by hardware to bit 0 in the FCR register. FIFO Enable (FIEN0)RO. This bit is connected by hardware to bit 0 in the FCR register. Reserved IIR STATUS (IIRSTS)RO. These bits are asserted by the hardware according to the source of the interrupt and the priority level. Interrupt Status (INTSTS)RO. 0 = Pending interrupt to Host 1 = No pending interrupt to Host
952
Datasheet
23.10.7
When Host writes to this address, it writes to the KTFCR. The FIFO control Register of the serial interface is used to enable the FIFOs, set the receiver FIFO trigger level and clear FIFOs under the direction of the Host. When Host reads from this address, it reads the KTIIR.
Bit
Description Receiver Trigger Level (RTL)WO. Trigger level in bytes for the RCV FIFO. Once the trigger level number of bytes is reached, an interrupt is sent to the Host.
7:6
00 = 01 01 = 04 10 = 08 11 = 14
5:3 2 1
Reserved XMT FIFO Clear (XFIC)WO. When the Host writes one to this bit, the hardware will clear the XMT FIFO. This bit is self-cleared by hardware. RCV FIFO Clear (RFIC)WO. When the Host writes one to this bit, the hardware will clear the RCV FIFO. This bit is self-cleared by hardware. FIFO Enable (FIE)WO.When set, this bit indicates that the KT interface is working in FIFO node. When this bit value is changed the RCV and XMT FIFO are cleared by hardware.
23.10.8
The line control register specifies the format of the asynchronous data communications exchange and sets the DLAB bit. Most bits in this register have no affect on hardware and are only used by the FW.
Bit
Description Divisor Latch Address Bit (DLAB)R/W. This bit is set when the Host wants to read/write the Divisor Latch LSB and MSB Registers. This bit is cleared when the Host wants to access the Receive Buffer Register or the Transmit Holding Register or the Interrupt Enable Register. Break Control (BC)R/W. This bit has no affect on hardware. Parity Bit Mode (PBM)R/W. This bit has no affect on hardware. Parity Enable (PE)R/W.This bit has no affect on hardware. Stop Bit Select (SBS)R/W. This bit has no affect on hardware. Word Select Byte (WSB)R/W. This bit has no affect on hardware.
6 5:4 3 2 1:0
Datasheet
953
23.10.9
The Modem Control Register controls the interface with the modem. Since the FW emulates the modem, the Host communicates to the FW via this register. Register has impact on hardware when the Loopback mode is on.
Description
Loop Back Mode (LBM)R/W. When set by the Host, this bit indicates that the serial port is in loop Back mode. This means that the data that is transmitted by the host should be received. Helps in debug of the interface. Output 2 (OUT2)R/W. This bit has no affect on hardware in normal mode. In loop back mode the value of this bit is written by hardware to the Modem Status Register bit 7. Output 1 (OUT1)R/W. This bit has no affect on hardware in normal mode. In loop back mode the value of this bit is written by hardware to Modem Status Register bit 6. Request to Send Out (RTSO)R/W. This bit has no affect on hardware in normal mode. In loopback mode, the value of this bit is written by hardware to Modem Status Register bit 4. Data Terminal Ready Out (DRTO)R/W. This bit has no affect on hardware in normal mode. In loopback mode, the value in this bit is written by hardware to Modem Status Register Bit 5.
954
Datasheet
This register provides status information of the data transfer to the Host. Error indication, etc. are provided by the HW/FW to the host via this register.
Bit 7 6
Description RX FIFO Error (RXFER)RO. This bit is cleared in non FIFO mode. This bit is connected to BI bit in FIFO mode. Transmit Shift Register Empty (TEMT)RO. This bit is connected by HW to bit 5 (THRE) of this register. Transmit Holding Register Empty (THRE)RO. This bit is always set when the mode (FIFO/Non-FIFO) is changed by the Host. This bit is active only when the THR operation is enabled by the FW. This bit has acts differently in the different modes:
Non FIFO: This bit is cleared by hardware when the Host writes to the THR registers and set by hardware when the FW reads the THR register. FIFO mode: This bit is set by hardware when the THR FIFO is empty, and cleared by hardware when the THR FIFO is not empty. This bit is reset on Host system reset or D3->D0 transition. Break Interrupt (BI)RO. This bit is cleared by hardware when the LSR register is being read by the Host. This bit is set by hardware in two cases:
In FIFO mode the FW sets the BI bit by setting the SBI bit in the KTRIVR register (See KT AUX registers) In non-FIFO mode the FW sets the BI bit by setting the BIA bit in the KTRxBR register (see KT AUX registers)
3:2 1
Reserved Overrun Error (OE): This bit is cleared by hardware when the LSR register is being read by the Host. The FW typically sets this bit, but it is cleared by hardware when the host reads the LSR. Data Ready (DR)RO. Non-FIFO Mode: This bit is set when the FW writes to the RBR register and cleared by hardware when the RBR register is being Read by the Host. FIFO Mode: This bit is set by hardware when the RBR FIFO is not empty and cleared by hardware when the RBR FIFO is empty. This bit is reset on Host System Reset or D3->D0 transition.
Datasheet
955
The functionality of the Modem is emulated by the FW. This register provides the status of the current state of the control lines from the modem.
Bit 7 6 5 4 3
Description Data Carrier Detect (DCD)RO. In Loop Back mode this bit is connected by hardware to the value of MCR bit 3. Ring Indicator (RI)RO. In Loop Back mode this bit is connected by hardware to the value of MCR bit 2. Data Set Ready (DSR)RO. In Loop Back mode this bit is connected by hardware to the value of MCR bit 0. Clear To Send (CTS)RO. In Loop Back mode this bit is connected by hardware to the value of MCR bit 1. Delta Data Carrier Detect (DDCD)RO. This bit is set when bit 7 is changed. This bit is cleared by hardware when the MSR register is being read by the HOST driver. Trailing Edge of Read Detector (TERI)RO. This bit is set when bit 6 is changed from 1 to 0. This bit is cleared by hardware when the MSR register is being read by the Host driver. Delta Data Set Ready (DDSR)RO. This bit is set when bit 5 is changed. This bit is cleared by hardware when the MSR register is being read by the Host driver. Delta Clear To Send (DCTS)RO. This bit is set when bit 4 is changed. This bit is cleared by hardware when the MSR register is being read by the Host driver.
1 0
956
Datasheet