Lecture Note 1
Lecture Note 1
Lecture Note 1
INTRODUCTION
Having studied the junction diode, which is the most basic two-
terminal semiconductor device, we now turn our attention to three-
terminal semiconductor devices. Three-terminal devices are far more
useful than two-terminal ones because they can be used in a
multitude of applications, ranging from signal amplification to
digital logic and memory.
The basic principle involved is the use of the voltage between two
terminals to control the current flowing in the third terminal. In this
way a three-terminal device can be used to realize a controlled
source, which is the basis for amplifier design.
1
1.1. Device structure and physical operation
1.1.1. Device structure
- The transistor is fabricated on a p-type substrate, which provides physical support for the device. Two
heavily doped n-type regions (n+ source and n- drain) are created in the substrate. A thin layer of SiO2 (an
excellent electrical insulator) is grown on the face of the substrate, covering the area between the two n-type
regions.
- Metal is deposited on top of the oxide layer to form the gate electrode of the device. Metal contacts are also
made to the source region, the drain region, and the substrate => 4 terminals are brought out: the gate terminal
(G), the source terminal (S), the drain terminal (D) and the body terminal (B).
Figure 4.1 Physical structure of the enhancement-type NMOS transistor: (a) perspective view; (b) cross-section. Typically L = 0.1 to 3 m, W = 0.2 to
100 m, and the thickness of the oxide layer (t ox) is in the range of 2 to 50 nm.
2
1.1.2. Operation with Zero Gate Voltage
With zero voltage applied to the gate, two back-to-back diodes exist in series between drain and source.
One diode is formed by the pn junction between the n+ drain region and the p-type substrate, and the
other diode is formed by the pn junction between the p-type substrate and the n+ source region. These
back-to-back diodes prevent current conduction from drain to source when a voltage v GS is applied. In
fact, the path between drain and source has a very high resistance (of the order of 10 12 )
3
1.1.3. Creating a Channel for Current Flow
Here we have grounded the source and the drain and applied a positive voltage to the gate. Since the source is
grounded, the gate voltage appears in effect between gate and source and thus is denoted v GS. The positive
voltage on the gate causes, in the first instance, the free holes (which are positively charged) to be repelled from
the region of the substrate under the gate (the channel region). These holes are pushed downward into the
substrate, leaving behind a carrier-depletion region.
As well, the positive gate voltage attracts electrons from
the n+ source and drain regions (where they are in
abundance) into the channel region. When a sufficient
number of electrons accumulate near the surface of the
substrate under the gate, an n region is in effect created,
connecting the source and drain regions, as indicated in
Fig. 4.2.
4
1.1.4. Creating a Channel for Current Flow
The value of vGS at which a sufficient number of mobile electrons accumulate in the channel region to
form a conducting channel is called the threshold voltage and is denoted Vt (0.3-1V).
- Parallel plate-capacitor between gate and the
channel region.
- The silicon dioxide is the capacitor dieletric
- The electric field developes in vertical
direction. This field controls the amount of
charge in the channel => determines the
channel conductivity => field-effect transistor
The voltage across this parallel-plate capacitor
must exceed Vt to form channel.
The effective voltage vOV (excess of vGS over Vt)
vOV = vGS - Vt
5
1.1.4. Creating a Channel for Current Flow
6
1.2. Applying a Small vDS
Having induced a channel, we now apply a positive voltage v DS between drain
and source. Consider the case where vDS is small (0.5V or so)
vDS cause the iD (the direction is from D to S).
Because vDS is small, we can assume that the voltage along the channel
remains approximately constant and equal to v GS => the effective voltage
remains equal to vOV
Figure 4.3 An NMOS transistor with vGS > Vt and with a small vDS applied. The device acts as a resistance whose value is determined by vGS.
Specifically, the channel conductance is proportional to vGS Vt and thus iD is proportional to (vGS Vt) vDS. Note that the depletion region is
not shown (for simplicity).
Figure 4.3 An NMOS transistor with vGS > Vt and with a small vDS applied.
The device acts as a resistance whose value is determined by vGS.
Specifically, the channel conductance is proportional to vGS Vt and thus iD
is proportional to (vGS Vt) vDS. Note that the depletion region is not shown
(for simplicity).
9
4.4. Applying a Small vDS
The operation of the MOSFET as a voltage-controlled resistance is further
illustrated in Figure 4.4
Figure 4.4 The iDvDS characteristics of the MOSFET in Fig. 4.3 when the voltage applied between drain and source, vDS,
is kept small. The device operates as a linear resistor whose value is controlled by vGS.
10
4.5. Operation as vDS is increased
Figure 4.5 Operation of the enhancement NMOS transistor as vDS is increased. The induced channel acquires a tapered shape, and its
resistance increases as vDS is increased. Here, vGS is kept constant at a value > Vt.
11
4.5. Operation as vDS is increased
Figure 4.5b a) Voltage across the channel. b) While the depth of the channel at the source end is still proportional to V OV, that at the drain end is
proporational to (VOV vDS)
12
Figure 4.6 The drain current iD versus the drain-to-source voltage vDS for an enhancement-type NMOS transistor operated
with vGS > Vt.
13
Figure 4.7 Increasing vDS causes the channel to acquire a tapered shape. Eventually, as vDS reaches vGS Vt the channel is
pinched off at the drain end. Increasing vDS above vGS Vt has little effect (theoretically, no effect) on the channels shape.
14
4.5. Operation as vDS is increased
In the triode region:
Or:
15
4.6. Operation for vDS VOV is increased
In the saturation region:
Or:
Figure 4.6b a) Operation of MOSFET with vGS Vt + VOV as vDS is increased to VOV At the drain end, vGD decreases to Vt and the channel depth at
the drain end reduces to zero (pinch off). At this point, the MOSFET enters the saturation mode of operation.
16
Example 4.21
17
Figure 4.9 Cross-section of a CMOS integrated circuit. Note that the PMOS transistor is formed in a separate n-type region, known as an n well.
Another arrangement is also possible in which an n-type body is used and the n device is formed in a p well. Not shown are the connections made to the
p-type body and to the n well; the latter functions as the body terminal for the p-channel device.
18
4.2.1. The circuit symbol
Figure 4.10 (a) Circuit symbol for the n-channel enhancement-type MOSFET. (b) Modified circuit symbol with an arrowhead on the source terminal
to distinguish it from the drain and to indicate device polarity (i.e., n channel). (c) Simplified circuit symbol to be used when the source is connected
to the body or when the effect of the body on device operation is unimportant.
19
4.2.2. The iD vDS characteristic
20
4.2.2. The iD vDS characteristic
Figure 4.11 (a) An n-channel enhancement-type MOSFET with vGS and vDS applied and with the normal directions of
current flow indicated. (b) The iDvDS characteristics for a device with kn (W/L) = 1.0 mA/V2.
Microelectronic Circuits - Fifth Edition
21
Sedra/Smith
4.2.3 The iDvGS characteristic
Figure 4.12 The iDvGS characteristic for an enhancement-type NMOS transistor in saturation (Vt = 1 V, kn W/L = 1.0 mA/V2).
22
Figure 4.14 The relative levels of the terminal voltages of the enhancement NMOS transistor for operation in the triode
region and in the saturation region.
24
4.2.3 Finite Output Resistance in Saturation
26
Exercise 5.3
27
Solution
28
Exercise 5.4
29
30
31
Figure 4.23 (a) Circuit for Example 4.5. (b) The circuit with some of the analysis details shown.
Figure P1
34
Question 1
Figure P2
35
Figure 4.24 Circuit for Example 4.6.
39
4.4.1. Large-Signal Operation The Transfer Characteristic
Figure 4.26 (a) Basic structure of the common-source amplifier. (b) Graphical construction to determine the transfer characteristic of
the amplifier in (a).
40
Figure 4.26 (Continued) (c) Transfer characteristic showing operation as an amplifier biased at point Q.
43
Figure 4.28 (Continued)
Figure 4.30 Biasing using a fixed voltage at the gate, VG, and a resistance in the source lead, RS: (a) basic arrangement;
(b) reduced variability in ID; (c) practical implementation using a single supply; (d) coupling of a signal source to the gate
using a capacitor CC1; (e) practical implementation using two supplies.
46
47
4.5.2. Biasing using Drain-to-Gate Feedback Resistor
Figure 4.32 Biasing the MOSFET using a large drain-to-gate feedback resistance, RG.
50
51
Figure 4.35 Small-signal operation of the enhancement MOSFET amplifier.
Microelectronic Circuits - Fifth Edition
52
Sedra/Smith
Figure 4.36 Total instantaneous voltages vGS and vD for the circuit in Fig. 4.34.
ro = |VA| /ID
VA = 1/
Figure 4.37 Small-signal models for the MOSFET: (a) neglecting the dependence of iD on vDS in saturation (the channel-length
modulation effect); and (b) including the effect of channel-length modulation, modeled by output resistance ro = |VA| /ID.
Microelectronic Circuits - Fifth Edition
54
Sedra/Smith
55
56
Figure 4.39 Development of the T equivalent-circuit model for the MOSFET. For simplicity, ro has been omitted but can
be added between D and S in the T model of (d).
Microelectronic Circuits - Fifth Edition
57
Sedra/Smith
Figure 4.40 (a) The T model of the MOSFET augmented with the drain-to-source resistance ro. (b) An alternative
representation of the T model.
Microelectronic Circuits - Fifth Edition
58
Sedra/Smith
Figure 4.41 Small-signal equivalent-circuit model of a MOSFET in which the source is not connected to the body.