Skip to content

Commit 32d0be0

Browse files
atishp04KAGA-KOKO
authored andcommitted
clocksource/drivers/riscv: Fix clocksource mask
For all riscv architectures (RV32, RV64 and RV128), the clocksource is a 64 bit incrementing counter. Fix the clock source mask accordingly. Tested on both 64bit and 32 bit virt machine in QEMU. Fixes: 62b0194 ("clocksource: new RISC-V SBI timer driver") Signed-off-by: Atish Patra <atish.patra@wdc.com> Signed-off-by: Thomas Gleixner <tglx@linutronix.de> Reviewed-by: Anup Patel <anup@brainfault.org> Cc: Albert Ou <aou@eecs.berkeley.edu> Cc: Daniel Lezcano <daniel.lezcano@linaro.org> Cc: linux-riscv@lists.infradead.org Cc: Palmer Dabbelt <palmer@sifive.com> Cc: Anup Patel <Anup.Patel@wdc.com> Cc: Damien Le Moal <Damien.LeMoal@wdc.com> Cc: stable@vger.kernel.org Link: https://lkml.kernel.org/r/20190322215411.19362-1-atish.patra@wdc.com
1 parent 9039de4 commit 32d0be0

File tree

1 file changed

+2
-3
lines changed

1 file changed

+2
-3
lines changed

drivers/clocksource/timer-riscv.c

Lines changed: 2 additions & 3 deletions
Original file line numberDiff line numberDiff line change
@@ -58,7 +58,7 @@ static u64 riscv_sched_clock(void)
5858
static DEFINE_PER_CPU(struct clocksource, riscv_clocksource) = {
5959
.name = "riscv_clocksource",
6060
.rating = 300,
61-
.mask = CLOCKSOURCE_MASK(BITS_PER_LONG),
61+
.mask = CLOCKSOURCE_MASK(64),
6262
.flags = CLOCK_SOURCE_IS_CONTINUOUS,
6363
.read = riscv_clocksource_rdtime,
6464
};
@@ -120,8 +120,7 @@ static int __init riscv_timer_init_dt(struct device_node *n)
120120
return error;
121121
}
122122

123-
sched_clock_register(riscv_sched_clock,
124-
BITS_PER_LONG, riscv_timebase);
123+
sched_clock_register(riscv_sched_clock, 64, riscv_timebase);
125124

126125
error = cpuhp_setup_state(CPUHP_AP_RISCV_TIMER_STARTING,
127126
"clockevents/riscv/timer:starting",

0 commit comments

Comments
 (0)