Charge-pump phase-locked loop

Charge-pump phase-locked loop (CP-PLL) is a modification of phase-locked loops with phase-frequency detectors and square waveform signals.[1] A CP-PLL allows for a quick lock of the phase of the incoming signal, achieving low steady state phase error.[2]

Charge-pump PLL

Phase-frequency detector (PFD)

edit
 
Phase-frequency detector dynamics

Phase-frequency detector (PFD) is triggered by the trailing edges of the reference (Ref) and controlled (VCO) signals. The output signal of PFD   can have only three states: 0,  , and  . A trailing edge of the reference signal forces the PFD to switch to a higher state, unless it is already in the state  . A trailing edge of the VCO signal forces the PFD to switch to a lower state, unless it is already in the state  . If both trailing edges happen at the same time, then the PFD switches to zero.

Mathematical models of CP-PLL

edit

A first linear mathematical model of second-order CP-PLL was suggested by F. Gardner in 1980.[2] A nonlinear model without the VCO overload was suggested by M. van Paemel in 1994 [3] and then refined by N. Kuznetsov et al. in 2019.[4] The closed form mathematical model of CP-PLL taking into account the VCO overload is derived in.[5]

These mathematical models of CP-PLL allow to get analytical estimations of the hold-in range (a maximum range of the input signal period such that there exists a locked state at which the VCO is not overloaded) and the pull-in range (a maximum range of the input signal period within the hold-in range such that for any initial state the CP-PLL acquires a locked state).[6]

Continuous time linear model of the second order CP-PLL and Gardner's conjecture

edit

Gardner's analysis is based on the following approximation:[2] time interval on which PFD has non-zero state on each period of reference signal is

 

Then averaged output of charge-pump PFD is

 

with corresponding transfer function

 

Using filter transfer function   and VCO transfer function   one gets Gardner's linear approximated average model of second-order CP-PLL

 

In 1980, F. Gardner, based on the above reasoning, conjectured that transient response of practical charge-pump PLL's can be expected to be nearly the same as the response of the equivalent classical PLL[2]: 1856  (Gardner's conjecture on CP-PLL[7]). Following Gardner's results, by analogy with the Egan conjecture on the pull-in range of type 2 APLL, Amr M. Fahim conjectured in his book[8]: 6  that in order to have an infinite pull-in(capture) range, an active filter must be used for the loop filter in CP-PLL (Fahim-Egan's conjecture on the pull-in range of type II CP-PLL).

Continuous time nonlinear model of the second order CP-PLL

edit

Without loss of generality it is supposed that trailing edges of the VCO and Ref signals occur when the corresponding phase reaches an integer number. Let the time instance of the first trailing edge of the Ref signal is defined as  . The PFD state   is determined by the PFD initial state  , the initial phase shifts of the VCO   and Ref   signals.

The relationship between the input current   and the output voltage   for a proportionally integrating (perfect PI) filter based on resistor and capacitor is as follows

 

where   is a resistance,   is a capacitance, and   is a capacitor charge. The control signal   adjusts the VCO frequency:

 

where   is the VCO free-running (quiescent) frequency (i.e. for  ),   is the VCO gain (sensivity), and   is the VCO phase. Finally, the continuous time nonlinear mathematical model of CP-PLL is as follows

 

with the following discontinuous piece-wise constant nonlinearity

 

and the initial conditions  . This model is a nonlinear, non-autonomous, discontinuous, switching system.

Discrete time nonlinear model of the second-order CP-PLL

edit
 
Time intervals of the PFD dynamics

The reference signal frequency is assumed to be constant:   where  ,   and   are a period, frequency and a phase of the reference signal. Let  . Denote by   the first instant of time such that the PFD output becomes zero (if  , then  ) and by   the first trailing edge of the VCO or Ref. Further the corresponding increasing sequences   and   for   are defined. Let  . Then for   the   is a non-zero constant ( ). Denote by   the PFD pulse width (length of the time interval, where the PFD output is a non-zero constant), multiplied by the sign of the PFD output: i.e.   for   and   for  . If the VCO trailing edge hits before the Ref trailing edge, then   and in the opposite case we have  , i.e.   shows how one signal lags behind another. Zero output of PFD   on the interval  :   for  . The transformation of variables[9]   to   allows to reduce the number of parameters to two:   Here   is a normalized phase shift and   is a ratio of the VCO frequency   to the reference frequency  . Finally, the discrete-time model of second order CP-PLL without the VCO overload[4][6]

 

where

 

This discrete-time model has the only one steady state at   and allows to estimate the hold-in and pull-in ranges.[6]

If the VCO is overloaded, i.e.   is zero, or what is the same:   or  , then the additional cases of the CP-PLL dynamics have to be taken into account.[5] For any parameters the VCO overload may occur for sufficiently large frequency difference between the VCO and reference signals. In practice the VCO overload should be avoided.

Nonlinear models of high-order CP-PLL

edit

Derivation of nonlinear mathematical models of high-order CP-PLL leads to transcendental phase equations that cannot be solved analytically and require numerical approaches like the classical fixed-point method or the Newton-Raphson approach.[10]

References

edit
  1. ^ USA US3714463A, Jon M. Laune, "Digital frequency and/or phase detector charge pump", published 1973-01-30 
  2. ^ a b c d F. Gardner (1980). "Charge-pump phase-lock loops". IEEE Transactions on Communications. 28 (11): 1849–1858. Bibcode:1980ITCom..28.1849G. doi:10.1109/TCOM.1980.1094619.
  3. ^ M. van Paemel (1994). "Analysis of a charge-pump pll: A new model". IEEE Transactions on Communications. 42 (7): 2490–2498. doi:10.1109/26.297861.
  4. ^ a b Kuznetsov, Nikolay; Yuldashev, Marat; Yuldashev, Renat; Blagov, Mikhail; Kudryashova, Elena; Kuznetsova, Olga; Mokaev, Timur (2019). "Comments on van Paemel's mathematical model of charge-pump phase-locked loop" (PDF). Differential Equations and Control Processes. 1: 109–120.
  5. ^ a b Kuznetsov, Nikolay; Yuldashev, Marat; Yuldashev, Renat; Blagov, Mikhail; Kudryashova, Elena; Kuznetsova, Olga; Mokaev, Timur (2020). "Charge pump phase-locked loop with phase-frequency detector: closed form mathematical model". Signal Processing. 1901 (1468). arXiv:1901.01468. S2CID 117701057.
  6. ^ a b c Kuznetsov, N.V.; Matveev, A.S.; Yuldashev, M.V.; Yuldashev, R.V. (2020). "Nonlinear analysis of charge-pump phase-locked loop: the hold-in and pull-in ranges". IFAC World Congress. arXiv:2005.00864.
  7. ^ Kuznetsov, N.V.; Matveev, A.S.; Yuldashev, M.V.; Yuldashev, R.V. (2021). "Nonlinear Analysis of Charge-Pump Phase-Locked Loop: The Hold-In and Pull-In Ranges". IEEE Transactions on Circuits and Systems I: Regular Papers. 68 (10): 4049–4061. arXiv:2005.00864. doi:10.1109/TCSI.2021.3101529.
  8. ^ Fahim, Amr M. (2005). Clock Generators for SOC Processors: Circuits and Architecture. Boston-Dordrecht-London: Kluwer Academic Publishers. ISBN 9781402080791. OCLC 492670524.
  9. ^ Curran, Paul F.; Bi, Chuang; Feely, Orla (2013). "Dynamics of charge-pump phase-locked loops". International Journal of Circuit Theory and Applications. 41 (11): 1109–1135. doi:10.1002/cta.1814. S2CID 3792988.
  10. ^ Hedayat, Christian D.; Hachem, Ahmed; Leduc, Yves; Benbassat, Gérard (1999). "Modeling and characterization of the 3rd order charge-pump PLL: a fully event-driven approach". Analog Integrated Circuits and Signal Processing. 19 (1): 25–45. doi:10.1023/A:1008326315191. S2CID 58204942.