Skip to content

Commit 27f95ba

Browse files
zlimwildea01
authored andcommitted
arm64: introduce aarch64_insn_gen_data3()
Introduce function to generate data-processing (3 source) instructions. Signed-off-by: Zi Shen Lim <zlim.lnx@gmail.com> Acked-by: Will Deacon <will.deacon@arm.com> Signed-off-by: Will Deacon <will.deacon@arm.com>
1 parent 6481063 commit 27f95ba

File tree

2 files changed

+56
-0
lines changed

2 files changed

+56
-0
lines changed

arch/arm64/include/asm/insn.h

Lines changed: 14 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -79,6 +79,7 @@ enum aarch64_insn_register_type {
7979
AARCH64_INSN_REGTYPE_RT2,
8080
AARCH64_INSN_REGTYPE_RM,
8181
AARCH64_INSN_REGTYPE_RD,
82+
AARCH64_INSN_REGTYPE_RA,
8283
};
8384

8485
enum aarch64_insn_register {
@@ -200,6 +201,11 @@ enum aarch64_insn_data2_type {
200201
AARCH64_INSN_DATA2_RORV,
201202
};
202203

204+
enum aarch64_insn_data3_type {
205+
AARCH64_INSN_DATA3_MADD,
206+
AARCH64_INSN_DATA3_MSUB,
207+
};
208+
203209
#define __AARCH64_INSN_FUNCS(abbr, mask, val) \
204210
static __always_inline bool aarch64_insn_is_##abbr(u32 code) \
205211
{ return (code & (mask)) == (val); } \
@@ -226,6 +232,8 @@ __AARCH64_INSN_FUNCS(add, 0x7F200000, 0x0B000000)
226232
__AARCH64_INSN_FUNCS(adds, 0x7F200000, 0x2B000000)
227233
__AARCH64_INSN_FUNCS(sub, 0x7F200000, 0x4B000000)
228234
__AARCH64_INSN_FUNCS(subs, 0x7F200000, 0x6B000000)
235+
__AARCH64_INSN_FUNCS(madd, 0x7FE08000, 0x1B000000)
236+
__AARCH64_INSN_FUNCS(msub, 0x7FE08000, 0x1B008000)
229237
__AARCH64_INSN_FUNCS(udiv, 0x7FE0FC00, 0x1AC00800)
230238
__AARCH64_INSN_FUNCS(sdiv, 0x7FE0FC00, 0x1AC00C00)
231239
__AARCH64_INSN_FUNCS(lslv, 0x7FE0FC00, 0x1AC02000)
@@ -309,6 +317,12 @@ u32 aarch64_insn_gen_data2(enum aarch64_insn_register dst,
309317
enum aarch64_insn_register reg,
310318
enum aarch64_insn_variant variant,
311319
enum aarch64_insn_data2_type type);
320+
u32 aarch64_insn_gen_data3(enum aarch64_insn_register dst,
321+
enum aarch64_insn_register src,
322+
enum aarch64_insn_register reg1,
323+
enum aarch64_insn_register reg2,
324+
enum aarch64_insn_variant variant,
325+
enum aarch64_insn_data3_type type);
312326

313327
bool aarch64_insn_hotpatch_safe(u32 old_insn, u32 new_insn);
314328

arch/arm64/kernel/insn.c

Lines changed: 42 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -302,6 +302,7 @@ static u32 aarch64_insn_encode_register(enum aarch64_insn_register_type type,
302302
shift = 5;
303303
break;
304304
case AARCH64_INSN_REGTYPE_RT2:
305+
case AARCH64_INSN_REGTYPE_RA:
305306
shift = 10;
306307
break;
307308
case AARCH64_INSN_REGTYPE_RM:
@@ -832,3 +833,44 @@ u32 aarch64_insn_gen_data2(enum aarch64_insn_register dst,
832833

833834
return aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RM, insn, reg);
834835
}
836+
837+
u32 aarch64_insn_gen_data3(enum aarch64_insn_register dst,
838+
enum aarch64_insn_register src,
839+
enum aarch64_insn_register reg1,
840+
enum aarch64_insn_register reg2,
841+
enum aarch64_insn_variant variant,
842+
enum aarch64_insn_data3_type type)
843+
{
844+
u32 insn;
845+
846+
switch (type) {
847+
case AARCH64_INSN_DATA3_MADD:
848+
insn = aarch64_insn_get_madd_value();
849+
break;
850+
case AARCH64_INSN_DATA3_MSUB:
851+
insn = aarch64_insn_get_msub_value();
852+
break;
853+
default:
854+
BUG_ON(1);
855+
}
856+
857+
switch (variant) {
858+
case AARCH64_INSN_VARIANT_32BIT:
859+
break;
860+
case AARCH64_INSN_VARIANT_64BIT:
861+
insn |= AARCH64_INSN_SF_BIT;
862+
break;
863+
default:
864+
BUG_ON(1);
865+
}
866+
867+
insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RD, insn, dst);
868+
869+
insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RA, insn, src);
870+
871+
insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn,
872+
reg1);
873+
874+
return aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RM, insn,
875+
reg2);
876+
}

0 commit comments

Comments
 (0)