Skip to content

Commit 9fdfb8e

Browse files
committed
drm/i915: Precompute/readout/check CHV CGM mode
Let's precompute the CGM mode for CHV. And naturally we also read it out and check it. Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com> Link: https://patchwork.freedesktop.org/patch/msgid/20190218193137.22914-3-ville.syrjala@linux.intel.com Reviewed-by: Uma Shankar <uma.shankar@intel.com>
1 parent a1f1e61 commit 9fdfb8e

File tree

3 files changed

+35
-10
lines changed

3 files changed

+35
-10
lines changed

drivers/gpu/drm/i915/intel_color.c

Lines changed: 21 additions & 7 deletions
Original file line numberDiff line numberDiff line change
@@ -294,7 +294,6 @@ static void cherryview_load_csc_matrix(const struct intel_crtc_state *crtc_state
294294
struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
295295
struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
296296
enum pipe pipe = crtc->pipe;
297-
u32 mode;
298297

299298
if (crtc_state->base.ctm) {
300299
const struct drm_color_ctm *ctm = crtc_state->base.ctm->data;
@@ -328,12 +327,7 @@ static void cherryview_load_csc_matrix(const struct intel_crtc_state *crtc_state
328327
I915_WRITE(CGM_PIPE_CSC_COEFF8(pipe), coeffs[8]);
329328
}
330329

331-
mode = (crtc_state->base.ctm ? CGM_PIPE_MODE_CSC : 0);
332-
if (!crtc_state_is_legacy_gamma(crtc_state)) {
333-
mode |= (crtc_state->base.degamma_lut ? CGM_PIPE_MODE_DEGAMMA : 0) |
334-
(crtc_state->base.gamma_lut ? CGM_PIPE_MODE_GAMMA : 0);
335-
}
336-
I915_WRITE(CGM_PIPE_MODE(pipe), mode);
330+
I915_WRITE(CGM_PIPE_MODE(pipe), crtc_state->cgm_mode);
337331
}
338332

339333
/* Loads the legacy palette/gamma unit for the CRTC. */
@@ -753,6 +747,23 @@ static int check_lut_size(const struct drm_property_blob *lut, int expected)
753747
return 0;
754748
}
755749

750+
static u32 chv_cgm_mode(const struct intel_crtc_state *crtc_state)
751+
{
752+
u32 cgm_mode = 0;
753+
754+
if (crtc_state_is_legacy_gamma(crtc_state))
755+
return 0;
756+
757+
if (crtc_state->base.degamma_lut)
758+
cgm_mode |= CGM_PIPE_MODE_DEGAMMA;
759+
if (crtc_state->base.ctm)
760+
cgm_mode |= CGM_PIPE_MODE_CSC;
761+
if (crtc_state->base.gamma_lut)
762+
cgm_mode |= CGM_PIPE_MODE_GAMMA;
763+
764+
return cgm_mode;
765+
}
766+
756767
int intel_color_check(struct intel_crtc_state *crtc_state)
757768
{
758769
struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
@@ -790,6 +801,9 @@ int intel_color_check(struct intel_crtc_state *crtc_state)
790801

791802
crtc_state->csc_mode = 0;
792803

804+
if (IS_CHERRYVIEW(dev_priv))
805+
crtc_state->cgm_mode = chv_cgm_mode(crtc_state);
806+
793807
/* Always allow legacy gamma LUT with no further checking. */
794808
if (!crtc_state->gamma_enable ||
795809
crtc_state_is_legacy_gamma(crtc_state)) {

drivers/gpu/drm/i915/intel_display.c

Lines changed: 7 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -8216,6 +8216,9 @@ static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
82168216
pipe_config->gamma_mode = (tmp & PIPECONF_GAMMA_MODE_MASK_I9XX) >>
82178217
PIPECONF_GAMMA_MODE_SHIFT;
82188218

8219+
if (IS_CHERRYVIEW(dev_priv))
8220+
pipe_config->cgm_mode = I915_READ(CGM_PIPE_MODE(crtc->pipe));
8221+
82198222
i9xx_get_pipe_color_config(pipe_config);
82208223

82218224
if (INTEL_GEN(dev_priv) < 4)
@@ -12238,7 +12241,10 @@ intel_pipe_config_compare(struct drm_i915_private *dev_priv,
1223812241
PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
1223912242

1224012243
PIPE_CONF_CHECK_X(gamma_mode);
12241-
PIPE_CONF_CHECK_X(csc_mode);
12244+
if (IS_CHERRYVIEW(dev_priv))
12245+
PIPE_CONF_CHECK_X(cgm_mode);
12246+
else
12247+
PIPE_CONF_CHECK_X(csc_mode);
1224212248
PIPE_CONF_CHECK_BOOL(gamma_enable);
1224312249
PIPE_CONF_CHECK_BOOL(csc_enable);
1224412250
}

drivers/gpu/drm/i915/intel_drv.h

Lines changed: 7 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -1021,8 +1021,13 @@ struct intel_crtc_state {
10211021
/* Gamma mode programmed on the pipe */
10221022
u32 gamma_mode;
10231023

1024-
/* CSC mode programmed on the pipe */
1025-
u32 csc_mode;
1024+
union {
1025+
/* CSC mode programmed on the pipe */
1026+
u32 csc_mode;
1027+
1028+
/* CHV CGM mode */
1029+
u32 cgm_mode;
1030+
};
10261031

10271032
/* bitmask of visible planes (enum plane_id) */
10281033
u8 active_planes;

0 commit comments

Comments
 (0)