Fet As VCR
Fet As VCR
Fet As VCR
Updates to this app note may be obtained via facsimile by calling Siliconix FaxBack, 1-408-970-5600. Please request FaxBack document #70598.
Siliconix 10-Mar-97
AN105
3 ID (mA) 2 1.5 V 1 2.5 V 1.5 V 0V ID D G S 400 VGS = 3.0 V 200 200 ID (mA) 3.0 V 5 10 VDS (V) VGS = 0 V
Siliconix offers a family of n-channel FETs specifically intended for use as voltage-controlled resistors. These devices have rDS(on) values ranging from 20 W to 4,000 W, where VCR2N = 20 60 W, VCR4N = 200 600 W, VCR7N = 4 k 8 kW.
VIN
2.5 V 1.5 V 0V 200
VCR VGS
VOUT
The output voltage is: The graph in Figure 3 is useful in estimating rDS values at any given value of VGS. The resistance is normalized to its specific value at VGS = 0 V. The dynamic range of rDS is shown as greater than 100:1, although for best control of rDS a range of 10:1 is normally used.
V IN rDS V OUT + R ) r
(1)
DS
It is assumed that the output voltage is not so large as to push the VCR out of the linear resistance region, and that the rDS is not shunted by the load. The lowest value which vOUT can assume is:
V IN rDS(on) V OUT(min) + R ) r
DS(on)
(2)
rDS /r DS(on) ( W )
VGS/VGS(off)
AN105
+V 0 V R Diode Cathode when Signal Swings Negative VOUT VCR VGS
VIN
Diode Anode G +
R1
VCR Linearization
R2 = R3 // 10(rDS//Rload//R1)
(3)
Figure 6.
Typically, 470-kW resistors will work well for most applications. R1 is selected so that the ratio of rDS(on) RL to [(rDS(on) RL) + R1] give the desired output voltage, or:
rDS(on) R L (rDS(on) R L) ) R 1
R1
VO + VI
R2 VIN R3 VCONTROL + VCR VOUT
(4)
Figure 7.
The feedback technique used in Figure 6 requires that the gate control voltage, VGG, be twice as large as VGS in Figure 5 for the same rDS value. Use of a floating supply between the resistor junction and the FET gate will overcome this problem. The circuit is shown in Figure 7 and allows the gate control voltage to be the same value as that voltage used without a feedback circuit, while preserving the advantages to be gained through the feedback technique. 3
Siliconix 10-Mar-97
AN105
Experimental Results
Figures 8 and 9 show low voltage output characteristic curves for a typical Siliconix n-channel voltage-controlled resistor, VCR7N. Bias conditions are shown both with and without feedback. Figure 8 shows a two-volt peak-to-peak signal on the VGS = 0 V bias curve, with the VCR operating in the first and third quadrants. The VCR is operated without feedback. The forward-biased gate-drain PN junction may be seen at approximately 0.6 V, and bending of the bias curve is apparent in the third quadrant. The photo also demonstrates the comparison between a fixed resistor (the linear line superimposed on the bias curve) and the distortion apparent in the VCR without feedback compensation; the VCR signal is unusable with the indicated amount of distortion at 2 V peak-to-peak.
200 VGS = VCONTROL VGS = VCONTROL = 0 V I D Drain Current (mA) 100 I D Drain Current (mA) VGS = 0 V 100
In Figure 9, the same VCR7N FET is shown operating with the addition of the feedback resistors. Distortion has been reduced to less than 0.5%, and the characteristics of the VCR are now closely comparable to those of a fixed resistor. In Figures 8 and 9, the same VCR FET characteristics are shown, with VGS adjusted for higher rDS. No feedback network is employed in Figure 8, and measured distortion is greater than 8%. In Figure 9, the feedback resistors have been added and distortion has been reduced to less than 0.5%. Some degree of non-linearity will be experienced in both the first and third quadrants as VGS approaches the FET cut-off voltage. For this reason, it is important that the feedback resistors be of equal value so that the non-linearities likewise will be equal in both quadrants.
200
VGS = 2.5 V
100
200 1.0
0.4
0.4
1.0
200 1.0
0.4
0.4
1.0
rDS = rDS(on)
>13% >10% 3.9%
rDS = 10 rDS(on)
>6% >5% 3.2%
rDS = 10 rDS(on)
<0.5% <0.5% <0.5%
Siliconix 10-Mar-97
AN105
Distortion resulting from changes in temperature is also minimized by the feedback resistor technique. On-resistance will change with temperature in an inverse manner to the behavior of FET drain current. Table 1 presents the result of VCR laboratory performance tests of distortion versus temperature. The VCR7N again was employed. Signal level was 2 V peak-to-peak. Where large signal-handling capability and minimum distortion are system requirements, the feedback neutralization technique for VCRs is an important tool in achieving either or both ends. It has also been shown that FETs with high pinch-off voltage require larger drain-to-source voltages to produce drain current saturation. Therefore, FETs with high VGS(off) will have a larger dynamic range in terms of applied signal amplitude, while maintaining a linear resistance. It is advantageous to select FETs with high VGS(off) compatible with the desired rDS value if large signal levels are to be encountered. A number of other FET VCR applications are shown in Figures 10 through 15.
Summary
This application note has presented a brief description of the use of junction field-effect transistors as voltage-controlled resistors, including details of operation, characteristics, limitations, and applications. The VCR is capable of operation as a symmetrical resistor with no dc bias voltage in the signal loop, an ideal characteristic for many applications.
3 VCR VGS R2
VOUT
VCR
Lowest frequency at JFET VGS(off) and tuned by R2. Upper frequency is controlled by R1.
VOUT
Siliconix 10-Mar-97
AN105
VIN VCR + VGS + VGS VOUT VIN VCR VCR VOUT
M/C Hermetic
VCR2N VCR4N VCR7N
Suface Mount*
SST111 SST5486 SST4119
Siliconix 10-Mar-97