Compal LA-7321P PBL50 Rev0.22
Compal LA-7321P PBL50 Rev0.22
Compal LA-7321P PBL50 Rev0.22
ZZZ
PCB
Part Number = DA60000M700
Compal Confidential
2
2011-02-15
3
REV:0.22
2010/11/25
Issued Date
Security Classification
2011/12/31
Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
Title
P01-Cover Page
Size
B
Date:
Document Number
Rev
0.22
LA7321P PBL50
Tuesday, February 15, 2011
Sheet
E
of
46
Compal confidential
File Name : LA-7321P
Fan Control
page 33
LVDS Conn.
page 10
HDMI Conn.
BANK 0, 1, 2, 3
page 8,9
1.5V DDRIII
FT1
BGA 413-Ball
19mm x 19mm
page 11
CRT Conn.
Single Channel
page 10
page 5,6,7
Port 0
UMI Gen.1 x4
2.5GT/s per lane
SATA
AMD SeymourXT-M2
VRAM
64M*16 /
128M*16
DDR3*4
Port 1
page 29
page 29
2
2Channel Speaker
Hudson M1
page 26
BGA 605-Ball
23mm x 23mm
AZALIA
page 17 ~ 23
Audio Codec
ALC269 VB5
Audio Jacks X 2
(Headphone,page
MIC)
26
page 26
Sub-Board
PCI-E 2.0 x1
page 12 ~ 16
USB2.0
DMIC
page 10
Port 1
Port 0
Port 0
LPC BUS
Port 1
LAN(GbE)
RTL8111E
ENE KB930
page 25
page 28
page 30
RJ45
Int.KBD
page 31
page 25
Touch Pad
page 12
page 33
page 32
page 30
USB Conn.
(LS-7322P)
Camera
page 26
Sub-Board
page 10
Port 3
Port 4
Card Reader
RTS5137 page
SPI ROM
page 31
USB Conn.
page 32
Port 5
Port 2
RTC CKT
USB Conn.
3 in 1 Socket
page 27
27
Thermal Sensor
Sub-Board
page 18
LS-7321P
DC/DC CKT
page 24,34
page 33
LS-7322P
Power Circuit
page 35 ~ 44
2010/11/25
Issued Date
page 26
Security Classification
2011/12/31
Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
B
Title
P02-Block Diagrams
Size
B
Date:
Document Number
Rev
0.22
LA7321P PBL50
Tuesday, February 15, 2011
Sheet
E
of
46
Voltage Rails
Power Plane
Description
VIN
N/A
B+
N/A
S1
S5
FCH Hudson-M1
USB Port List
N/A
N/A
USB1.1
N/A
N/A
S3
+APU_CORE
ON
OFF
OFF
+APU_CORE_NB
ON
OFF
OFF
+1.5V
ON
ON
OFF
+0.75VS
ON
OFF
OFF
+1.0VS
ON
OFF
OFF
+1.1VS
ON
OFF
OFF
+1.8VS
ON
OFF
OFF
+3VALW
ON
ON
ON*
+3V_LAN
ON ON(WOL)
OFF
+3VS
ON
OFF
OFF
+5VALW
ON
ON
ON*
+5VS
ON
OFF
OFF
+VSB
ON
ON
ON*
+RTCVCC
RTC power
ON
ON
ON
+1.1VALW
ON
ON
ON*
Note : ON* means that this power plane is ON only with AC power available, otherwise it is OFF.
Brazos
PCIE Port List
PCIE0
Port0
NC
Port1
NC
PCIE1
APU
PCIE2
GPU
PCIE x4
FCH Hudson-M1
SATA Port List
SATA0
HDD
SATA1
ODD
SATA2
NC
SATA3
NC
USB2.0
PCIE3
Port0
JUSB1
PCIE0
LAN
SATA4
NC
Port1
JUSB2
PCIE1
WLAN
SATA5
NC
Port2
Camera
PCIE2
NC
Port3
JMINI(WLAN)
PCIE3
NC
Port4
Card Reader
Port5
JUSB3
Port6
NC
Port7
NC
Port8
NC
Port9
NC
Port10
NC
Port11
NC
Port12
NC
Port13
NC
FCH
MIINI1
BATT
APU
SODIMM
FCH
VRAM
PU Rail
KB930
EC_SMB_CK1
EC_SMB_DA1
+3VALW
KB930
EC_SMB_CK2
EC_SMB_DA2
+3VS
FCH
FCH_SMCLK0
FCH_SMDAT0
+3VS
BOM Structure
FCH
FCH_SIC
FCH_SID
+3VALW
Reserve
SCL0,
SCL1,
SCL2,
SCL3,
SCL4,
SDA0
SDA1
SDA2
SDA3
SDA4
Symbol Note :
: means Digital Ground
10G@
15G@
16G@
UMA@
VGA@
LS@
X76@
:
:
:
:
:
:
:
X76@L01:
X76@L02:
X76@L03:
X76@L04:
Samsung
Hynix
Samsung
Hynix
1G
1G
512M
512M
--X76@L04
--X76@L03
--X76@L01
--X76@L02
2010/11/25
Issued Date
Security Classification
2011/12/31
Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
Title
P03-Notes List
Size
B
Date:
Document Number
Rev
0.22
LA7321P PBL50
Tuesday, February 15, 2011
Sheet
E
of
46
Power-Up/Down Sequence
K
W'W/K,E'WhK
W'W/K>'WhWK&&,'WhWKE,
VDDR3(3.3VSG)
PCIE_VDDC(1.0V)
C
W'W/K>Z'Wh,E
W'W/K>'WhWK&&,'WhWKE
1. All the ASIC supplies must fully reach their respective nominal voltages within 20 ms of the start of the ramp-up
sequence, though a shorter ramp-up duration is preferred.
tK
VDDR1(1.5VSG)
'WhWW
Wy
KD D
W/WsW/sZd^ssZsd
WWsW&sWWs
Wsss/sYs/
W>>WsDWs^Ws
K&&
KE
W&sWsW>>s
^Ws
K&&
KE
W/s
K&&
KE
sZs
K&&
KE
/&ss
K
^
s
K&&
KE
^
W/s
sZ
K&&
K&&
ss/
K&&
K&&
VDDC/VDDCI(1.12V)
VDD_CT(1.8V)
'Wh
PE_GPIO0
PE_EN
'Wh
PERSTb
K^
BIF_VDDC
PE_GPIO1
REFCLK
PX_mode
s>t
Straps Reset
Straps Valid
MOS
Regulator
s^'
s^'
SI4800
Regulator
s^'
SI4800
T4+16clock
s^'
s'KZ
PWRGOOD
Issued Date
Security Classification
2010/11/25
Deciphered Date
2011/12/31
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
Document Number
Rev
0.22
LA7321P PBL50
Tuesday, February 15, 2011
Sheet
1
of
46
12
12
R411 1
2 1K_0402_5%
APU_ALERT#_R
R143 1
2 1K_0402_5%
APU_SIC
R414 1
2 1K_0402_5%
APU_SID
A10
B10
10 APU_TXOUT2+
10 APU_TXOUT2-
B5
A5
10 APU_TXOUT1+
10 APU_TXOUT1-
D6
C6
10 APU_TXOUT0+
10 APU_TXOUT0-
A6
B6
LTDP0_TXP2
LTDP0_TXN2
10 APU_TXCLK+
10 APU_TXCLK-
D8
C8
LTDP0_TXP3
LTDP0_TXN3
APU_CLKP
APU_CLKN
12 APU_DISP_CLKP
12 APU_DISP_CLKN
43
43
APU_SIC
APU_SID
R169 1
R168 1
30 EC_THERM#
12 FCH_PROCHOT#
CLKIN_H
CLKIN_L
DISP_CLKIN_H
DISP_CLKIN_L
P3
P4
T3
T4
12 APU_RST#
12 APU_PWRGD
2 0_0402_5%
2 0_0402_5%
T93PAD
T94PAD
Close to
@ APU
@
43 APU_VDDNB_RUN_FB_H
43 APU_VDD0_RUN_FB_H
T77PAD
43 APU_VDD0_RUN_FB_L
LTDP0_HPD
SVC
SVD
SIC
SID
RESET_L
PWROK
U1
U2
T2
APU_TDI
APU_TDO
APU_TCK
APU_TMS
APU_TRST#
APU_DBRDY
APU_DBREQ#
N2
N1
P1
P2
M4
M3
M1
TDI
TDO
TCK
TMS
TRST_L
DBRDY
DBREQ_L
F4
G1
F3
VDDCR_NB_SENSE
VDDCR_CPU_SENSE
VDDIO_MEM_S_SENSE
@
F1
TDP1_AUXP
TDP1_AUXN
B2
C2
LTDP0_AUXP
LTDP0_AUXN
APU_PROCHOT#
APU_THERMTRIP#
APU_ALERT#_R
B4
W11
V5
+3VS
LTDP0_TXP1
LTDP0_TXN1
D2
D1
G2
H2
H1
TDP1_HPD
LTDP0_TXP0
LTDP0_TXN0
V2
V1
J1
J2
APU_SVC
APU_SVD
TDP1_TXP3
TDP1_TXN3
DP MISC
11 APU_HDMI_CLKP
11 APU_HDMI_CLKN
TDP1_TXP2
TDP1_TXN2
VGA DAC
APU_PROCHOT#
2 1K_0402_5%
D10
C10
H3
DAC_RED
DAC_REDB
DAC_GREEN
DAC_GREENB
DAC_BLUE
DAC_BLUEB
PROCHOT_L
THERMTRIP_L
ALERT_L
R398 1
2 150_0402_1%
ZACATE EME350GBB22GT 1.6G BGA 413P
APU_ENBKL 10
APU_ENVDD 10
APU_BLPWM 10
APU_HDMI_CLK
APU_HDMI_DATA
A3
B3
D3
C12
D13
A12
B12
A13
B13
DAC_HSYNC
DAC_VSYNC
DAC_SCL
DAC_SDA
F2
D4
DAC_ZVSS
D12
TEST4
TEST5
TEST6
TEST14
TEST15
TEST16
TEST17
TEST18
TEST19
TEST25_H
TEST25_L
TEST28_H
TEST28_L
TEST31
TEST33_H
TEST33_L
TEST34_H
TEST34_L
TEST35
TEST36
TEST37
R1
R2
R6
T5
E4
K4
L1
L2
M2
K1
K2
L5
M5
M21
J18
J19
U15
T15
H4
N5
R5
U22 10G@
D
APU_HDMI_CLK 11
APU_HDMI_DATA 11
C1
E1
E2
TEST
R410 1
11 APU_HDMI_TX0P
11 APU_HDMI_TX0N
TDP1_TXP1
TDP1_TXN1
DISPLAYPORT 0
+3VS
B9
A9
CLK
C237
0.01U_0402_25V7K
APU_RST#
1 @ 2
C238
0.01U_0402_25V7K
APU_PWRGD
1 @ 2
11 APU_HDMI_TX1P
11 APU_HDMI_TX1N
DP_ZVSS
DP_BLON
DP_DIGON
DP_VARY_BL
SER
2
2
1
1
2
2
TDP1_TXP0
TDP1_TXN0
CTRL
1
1
2
2
1
1
APU_SVC
APU_SVD
APU_RST#
APU_PWRGD
TEST_25_L
TEST36
1K_0402_5%
1K_0402_5%
300_0402_5%
300_0402_5%
510_0402_1%
1K_0402_5%
JTAG
R399
R400
R142
R401
R402
R141
DISPLAYPORT 1
U22B
A8
B8
11 APU_HDMI_TX2P
11 APU_HDMI_TX2N
APU_HDMI_HPD 11
APU_LCD_CLK
APU_LCD_DATA
APU_LCD_CLK 10
APU_LCD_DATA 10
R406 1
2 100K_0402_5%
+5VS
R407 1
2 150_0402_1%
R408 1
2 150_0402_1%
R409 1
2 150_0402_1%
APU_CRT_R 10
APU_CRT_G 10
APU_CRT_B 10
APU_CRT_HSYNC 10
APU_CRT_VSYNC 10
APU_CRT_DDC_SCL 10
APU_CRT_DDC_SDA 10
R144 1
2 499_0402_1%
PAD T66
PAD T67
TEST15
@
@
PAD T68
R415 1
2 1K_0402_5%
@
TEST18
TEST19
TEST25_H
TEST_25_L
R416 1
R417 1
R418 1
2 1K_0402_5%
2 1K_0402_5%
2 510_0402_1%
TEST31
PAD T73
TEST33_H
C5161
R420 1
2 0.1U_0402_16V4Z
TEST33_L @
C5171
R421 1
2 0.1U_0402_16V4Z
Delete Test point for layout limitation
20100917
TEST35
R422 1
@
2 1K_0402_5%
TEST36
TEST37
R958 1
2 1K_0402_5%
PAD T76
+1.8VS
2 51_0402_1%
2 51_0402_1%
VSS_SENSE
TEST38
DMAACTIVE_L
RSVD_1
RSVD_2
RSVD_3
K3
T1
ALLOW_STOP# 12
R423 1
2 1K_0402_5%
1
+1.8VS
C639 0.1U_0402_16V4Z
R424
10K_0402_5%
2
B
R425
1K_0402_5%
AMD Debug
@
3
Q79
1
H_THERMTRIP# 13
+1.8VS
MMBT3904_NL_SOT23-3
1
R427
JHDT1
0_0402_5%
R842
+3VS
@
1 R428
31.6K_0402_1%
2 0.1U_0402_10V7K
@
1 R160
C236 1
APU_TRST#
3
5
7
R846 1
2 0_0402_5% APU_TRST#_R 9
R847 2
1 10K_0402_5%
11
R176 2
1 10K_0402_5%
13
R177 2
1 10K_0402_5%
15
30K_0402_1%
17
EC_SMB_DA
1
@
Q22
BSH111 1N_SOT23-3
+1.8VS
2
1K_0402_5%
APU_THERMTRIP#
1
R431
FCH_SID
2
0_0402_5%
EC_SMB_DA2
2
0_0402_5%
@
1
R432
1
R433
FCH_SIC
2
0_0402_5%
EC_SMB_CK2
2
0_0402_5%
10
11
12
13
14
15
16
17
18
19
20
APU_TCK
R843 2
1 1K_0402_5%
APU_TMS
R840 2
1 1K_0402_5%
APU_TDI
R798 2
1 1K_0402_5%
APU_TDO
10
APU_PWRGD
12
APU_RST#
14
APU_DBRDY
16
APU_DBREQ#
R178 1
2 300_0402_5%
18
J108_PLLTST0
R799 1
2 0_0402_5%
TEST19
20
J108_PLLTST1
R863 1
2 0_0402_5%
TEST18
+1.8VS
13
EC_SMB_DA2 18,30
T0 FCH
SAMTE_ASP-136446-07-B
CONN@
TO EC
2
0_0402_5%
APU_SIC 3
EC_SMB_CK
1
@
Q23
BSH111 1N_SOT23-3
@
1
R429
1
R430
19
1
R434
FCH_SIC
13
EC_SMB_CK2 18,30
TO EC
Security Classification
2010/11/25
Issued Date
2011/12/31
Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
2
0_0402_5%
5
T0 FCH
Title
Rev
0.22
LA7321P PBL50
Date:
Sheet
1
of
46
U22E
8,9 DDR_A_DQS0
8,9 DDR_A_DQS#0
8,9 DDR_A_DQS1
8,9 DDR_A_DQS#1
8,9 DDR_A_DQS2
8,9 DDR_A_DQS#2
8,9 DDR_A_DQS3
8,9 DDR_A_DQS#3
8,9 DDR_A_DQS4
8,9 DDR_A_DQS#4
8,9 DDR_A_DQS5
8,9 DDR_A_DQS#5
8,9 DDR_A_DQS6
8,9 DDR_A_DQS#6
8,9 DDR_A_DQS7
8,9 DDR_A_DQS#7
9
9
9
9
8
8
8
8
DDR_A_CLK0
DDR_A_CLK#0
DDR_A_CLK1
DDR_A_CLK#1
DDR_B_CLK2
DDR_B_CLK#2
DDR_B_CLK3
DDR_B_CLK#3
9
9
8
8
9
9
8
8
D15
B19
D21
H22
P23
V23
AB20
AA16
DDR_A_DQS0
DDR_A_DQS#0
DDR_A_DQS1
DDR_A_DQS#1
DDR_A_DQS2
DDR_A_DQS#2
DDR_A_DQS3
DDR_A_DQS#3
DDR_A_DQS4
DDR_A_DQS#4
DDR_A_DQS5
DDR_A_DQS#5
DDR_A_DQS6
DDR_A_DQS#6
DDR_A_DQS7
DDR_A_DQS#7
A16
B16
B20
A20
E23
E22
J22
J23
R22
P22
W22
V22
AC20
AC21
AB16
AC16
DDR_A_CLK0
DDR_A_CLK#0
DDR_A_CLK1
DDR_A_CLK#1
DDR_B_CLK2
DDR_B_CLK#2
DDR_B_CLK3
DDR_B_CLK#3
M17
M16
M19
M18
N18
N19
L18
L17
DDR_RST#
DDR_EVENT#
8,9 DDR_RST#
8,9 DDR_EVENT#
8,9
8,9
DDR_A_DM0
DDR_A_DM1
DDR_A_DM2
DDR_A_DM3
DDR_A_DM4
DDR_A_DM5
DDR_A_DM6
DDR_A_DM7
DDR_CKE0
DDR_CKE1
DDR_CKE0
DDR_CKE1
DDR_A_ODT0
DDR_A_ODT1
DDR_B_ODT0
DDR_B_ODT1
DDR_CS0_DIMMA#
DDR_CS1_DIMMA#
DDR_CS0_DIMMB#
DDR_CS1_DIMMB#
F15
E15
DDR_A_ODT0
DDR_A_ODT1
DDR_B_ODT0
DDR_B_ODT1
W19
V15
U19
W15
DDR_CS0_DIMMA#
DDR_CS1_DIMMA#
DDR_CS0_DIMMB#
DDR_CS1_DIMMB#
T17
W16
U17
V16
DDR_A_RAS#
DDR_A_CAS#
DDR_A_WE#
8,9 DDR_A_RAS#
8,9 DDR_A_CAS#
8,9 DDR_A_WE#
L23
N17
U18
V19
V17
M_DATA0
M_DATA1
M_DATA2
M_DATA3
M_DATA4
M_DATA5
M_DATA6
M_DATA7
M_DATA8
M_DATA9
M_DATA10
M_DATA11
M_DATA12
M_DATA13
M_DATA14
M_DATA15
R18
T18
F16
8,9 DDR_A_BS0
8,9 DDR_A_BS1
8,9 DDR_A_BS2
M_ADD0
M_ADD1
M_ADD2
M_ADD3
M_ADD4
M_ADD5
M_ADD6
M_ADD7
M_ADD8
M_ADD9
M_ADD10
M_ADD11
M_ADD12
M_ADD13
M_ADD14
M_ADD15
M_BANK0
M_BANK1
M_BANK2
M_DM0
M_DM1
M_DM2
M_DM3
M_DM4
M_DM5
M_DM6
M_DM7
M_DQS_H0
M_DQS_L0
M_DQS_H1
M_DQS_L1
M_DQS_H2
M_DQS_L2
M_DQS_H3
M_DQS_L3
M_DQS_H4
M_DQS_L4
M_DQS_H5
M_DQS_L5
M_DQS_H6
M_DQS_L6
M_DQS_H7
M_DQS_L7
M_DATA16
M_DATA17
M_DATA18
M_DATA19
M_DATA20
M_DATA21
M_DATA22
M_DATA23
M_DATA24
M_DATA25
M_DATA26
M_DATA27
M_DATA28
M_DATA29
M_DATA30
M_DATA31
M_DATA32
M_DATA33
M_DATA34
M_DATA35
M_DATA36
M_DATA37
M_DATA38
M_DATA39
M_DATA40
M_DATA41
M_DATA42
M_DATA43
M_DATA44
M_DATA45
M_DATA46
M_DATA47
M_CLK_H0
M_CLK_L0
M_CLK_H1
M_CLK_L1
M_CLK_H2
M_CLK_L2
M_CLK_H3
M_CLK_L3
M_DATA48
M_DATA49
M_DATA50
M_DATA51
M_DATA52
M_DATA53
M_DATA54
M_DATA55
M_RESET_L
M_EVENT_L
M_CKE0
M_CKE1
M_DATA56
M_DATA57
M_DATA58
M_DATA59
M_DATA60
M_DATA61
M_DATA62
M_DATA63
M0_ODT0
M0_ODT1
M1_ODT0
M1_ODT1
M0_CS_L0
M0_CS_L1
M1_CS_L0
M1_CS_L1
B14
A15
A17
D18
A14
C14
C16
D16
DDR_A_D0
DDR_A_D1
DDR_A_D2
DDR_A_D3
DDR_A_D4
DDR_A_D5
DDR_A_D6
DDR_A_D7
C18
A19
B21
D20
A18
B18
A21
C20
DDR_A_D8
DDR_A_D9
DDR_A_D10
DDR_A_D11
DDR_A_D12
DDR_A_D13
DDR_A_D14
DDR_A_D15
C23
D23
F23
F22
C22
D22
F20
F21
DDR_A_D16
DDR_A_D17
DDR_A_D18
DDR_A_D19
DDR_A_D20
DDR_A_D21
DDR_A_D22
DDR_A_D23
H21
H23
K22
K21
G23
H20
K20
K23
DDR_A_D24
DDR_A_D25
DDR_A_D26
DDR_A_D27
DDR_A_D28
DDR_A_D29
DDR_A_D30
DDR_A_D31
N23
P21
T20
T23
M20
P20
R23
T22
DDR_A_D32
DDR_A_D33
DDR_A_D34
DDR_A_D35
DDR_A_D36
DDR_A_D37
DDR_A_D38
DDR_A_D39
V20
V21
Y23
Y22
T21
U23
W23
Y21
DDR_A_D40
DDR_A_D41
DDR_A_D42
DDR_A_D43
DDR_A_D44
DDR_A_D45
DDR_A_D46
DDR_A_D47
Y20
AB22
AC19
AA18
AA23
AA20
AB19
Y18
DDR_A_D48
DDR_A_D49
DDR_A_D50
DDR_A_D51
DDR_A_D52
DDR_A_D53
DDR_A_D54
DDR_A_D55
AC17
Y16
AB14
AC14
AC18
AB18
AB15
AC15
DDR_A_D56
DDR_A_D57
DDR_A_D58
DDR_A_D59
DDR_A_D60
DDR_A_D61
DDR_A_D62
DDR_A_D63
M23
+MEM_VREF
M22
R437
DDR_A_D[0..63]
DDR_A_D[0..63]
DDR_A_MA[0..15]
8,9
DDR_A_MA[0..15]
DDR_A_DM[0..7]
DDR_A_DM[0..7]
8,9
8,9
U22A
17 PCIE_GTX_C_FRX_P0
17 PCIE_GTX_C_FRX_N0
PCIE_GTX_C_FRX_P0
PCIE_GTX_C_FRX_N0
AA6
Y6
17 PCIE_GTX_C_FRX_P1
17 PCIE_GTX_C_FRX_N1
PCIE_GTX_C_FRX_P1
PCIE_GTX_C_FRX_N1
AB4
AC4
17 PCIE_GTX_C_FRX_P2
17 PCIE_GTX_C_FRX_N2
PCIE_GTX_C_FRX_P2
PCIE_GTX_C_FRX_N2
AA1
AA2
17 PCIE_GTX_C_FRX_P3
17 PCIE_GTX_C_FRX_N3
PCIE_GTX_C_FRX_P3
PCIE_GTX_C_FRX_N3
Y4
Y3
1
2
R435 2K_0402_1%
+1.05VS
P_ZVDD_10
Y14
P_GPP_RXP0
P_GPP_RXN0
P_GPP_RXP1
P_GPP_RXN1
P_GPP_RXP2
P_GPP_RXN2
P_GPP_RXP3
P_GPP_RXN3
P_GPP_TXP0
P_GPP_TXN0
PCIE I/F
R17
H19
J17
H18
H17
G17
H15
G18
F19
E19
T19
F17
E18
W17
E16
G15
P_ZVDD_10
P_GPP_TXP1
P_GPP_TXN1
P_GPP_TXP2
P_GPP_TXN2
P_GPP_TXP3
P_GPP_TXN3
P_ZVSS
AB6 PCIE_FTX_GRX_P0
AC6 PCIE_FTX_GRX_N0
PCIE_FTX_C_GRX_P0 17
PCIE_FTX_C_GRX_N0 17
AB3 PCIE_FTX_GRX_P1
AC3 PCIE_FTX_GRX_N1
PCIE_FTX_C_GRX_P1 17
PCIE_FTX_C_GRX_N1 17
Y1
Y2
PCIE_FTX_GRX_P2
PCIE_FTX_GRX_N2
PCIE_FTX_C_GRX_P2 17
PCIE_FTX_C_GRX_N2 17
V3
V4
PCIE_FTX_GRX_P3
PCIE_FTX_GRX_N3
PCIE_FTX_C_GRX_P3 17
PCIE_FTX_C_GRX_N3 17
AA14 P_ZVSS
R436 1
1.27K_0402_1%
AA12
Y12
12 UMI_RX1P
12 UMI_RX1N
AA10
Y10
12 UMI_RX2P
12 UMI_RX2N
AB10
AC10
12 UMI_RX3P
12 UMI_RX3N
AC7
AB7
P_UMI_RXP0
P_UMI_RXN0
P_UMI_RXP1
P_UMI_RXN1
P_UMI_RXP2
P_UMI_RXN2
P_UMI_RXP3
P_UMI_RXN3
P_UMI_TXP0
P_UMI_TXN0
UMI I/F
DDR_A_MA0
DDR_A_MA1
DDR_A_MA2
DDR_A_MA3
DDR_A_MA4
DDR_A_MA5
DDR_A_MA6
DDR_A_MA7
DDR_A_MA8
DDR_A_MA9
DDR_A_MA10
DDR_A_MA11
DDR_A_MA12
DDR_A_MA13
DDR_A_MA14
DDR_A_MA15
P_UMI_TXP1
P_UMI_TXN1
P_UMI_TXP2
P_UMI_TXN2
P_UMI_TXP3
P_UMI_TXN3
AB12
AC12
UMI_TX0P_C
UMI_TX0N_C
C526 1
C527 1
2
2
0.1U_0402_16V7K
0.1U_0402_16V7K
AC11
AB11
UMI_TX1P_C
UMI_TX1N_C
C528 1
C529 1
2
2
0.1U_0402_16V7K
0.1U_0402_16V7K
AA8
Y8
UMI_TX2P_C
UMI_TX2N_C
C530 1
C531 1
2
2
0.1U_0402_16V7K
0.1U_0402_16V7K
AB8
AC8
UMI_TX3P_C
UMI_TX3N_C
C532 1
C533 1
2
2
0.1U_0402_16V7K
0.1U_0402_16V7K
UMI_TX0P 12
UMI_TX0N 12
UMI_TX1P 12
UMI_TX1N 12
UMI_TX2P 12
UMI_TX2N 12
UMI_TX3P 12
UMI_TX3N 12
M_VREF
M_RAS_L
M_CAS_L
M_WE_L
M_ZVDDIO_MEM_S
ZACATE EME240GBB12GT 1.5G BGA 413P
15G@
15 mils
+1.5V
39.2_0402_1%
DDR_CKE0
+MEM_VREF
R1706
68_0402_5%
R1705
68_0402_5%
DDR_EVENT#
R438
1K_0402_1%
2
1K_0402_5%
R149 1
2
+1.5V
DDR_CKE1
+1.5V
R439
1K_0402_1%
C535
1
1
C534
1000P_0402_50V7K
0.1U_0402_16V4Z
Security Classification
Issued Date
2010/11/25
2011/12/31
Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
Title
Size
Document Number
Custom
Rev
0.22
LA7321P PBL50
Date:
Sheet
E
of
46
+APU_CORE
+1.8VS
C577
10U_0603_6.3V6M
2
C578
10U_0603_6.3V6M
2
C579
10U_0603_6.3V6M
2
10U_0603_6.3V6M
C583
1U_0402_6.3V6K
2
C584
1U_0402_6.3V6K
2
C585
1U_0402_6.3V6K
2
C586
1U_0402_6.3V6K
2
C587
1U_0402_6.3V6K
2
180P_0402_50V8J
2
C588
10U_0603_6.3V6M
1U_0402_6.3V6K
C549
1U_0402_6.3V6K
C548
1U_0402_6.3V6K
C547
1U_0402_6.3V6K
C538
0.1U_0402_16V7K
C546
180P_0402_50V8J
C537
C545
POWER
1
@
2
1
FBMA-L11-201209-221LMA30T_0805
0.2A
VDDPL_10
L31
+VDDL_10
U11
2
1
VDDIO_MEM_S_1
VDDIO_MEM_S_2
VDDIO_MEM_S_3
VDDIO_MEM_S_4
VDDIO_MEM_S_5
VDDIO_MEM_S_6
VDDIO_MEM_S_7
VDDIO_MEM_S_8
VDDIO_MEM_S_9
VDDIO_MEM_S_10
VDDIO_MEM_S_11
2
1
10U_0603_6.3V6M
W9
10U_0603_6.3V6M
C684
VDD_18_DAC
10U_0603_6.3V6M
C604
VDDCR_NB_1
VDDCR_NB_2
VDDCR_NB_3
VDDCR_NB_4
VDDCR_NB_5
VDDCR_NB_6
VDDCR_NB_7
VDDCR_NB_8
VDDCR_NB_9
VDDCR_NB_10
VDDCR_NB_11
VDDCR_NB_12
VDDCR_NB_13
VDDCR_NB_14
VDDCR_NB_15
VDDCR_NB_16
VDDCR_NB_17
VDDCR_NB_18
VDDCR_NB_19
VDDCR_NB_20
VDDCR_NB_21
VDDCR_NB_22
5.5A
VDD_10_1
VDD_10_2
VDD_10_3
VDD_10_4
U13
W13
V12
T12
FBMA-L11-201209-221LMA30T_0805
L32
2
0.5A
VDD_33
+VDD_10
1
1
FBMA-L11-201209-221LMA30T_0805
Change from SM010014520 to SD002000080
20100816
VSS_1
VSS_2
VSS_3
VSS_4
VSS_5
VSS_6
VSS_7
VSS_8
VSS_9
VSS_10
VSS_11
VSS_12
VSS_13
VSS_14
VSS_15
VSS_16
VSS_17
VSS_18
VSS_19
VSS_20
VSS_21
VSS_22
VSS_23
VSS_24
VSS_25
VSS_26
VSS_27
VSS_28
VSS_29
VSS_30
VSS_31
VSS_32
VSS_33
VSS_34
VSS_35
VSS_36
VSS_37
VSS_38
VSS_39
VSS_40
VSS_41
VSS_42
VSS_43
VSS_44
VSS_45
VSS_46
VSS_47
VSS_48
VSS_49
VSS_50
VSS_51
VSS_52
VSS_53
VSS_54
VSS_55
VSS_56
VSS_57
VSS_58
VSS_59
VSS_60
VSS_61
VSS_62
VSS_63
VSS_64
VSS_65
VSS_66
VSS_67
VSS_68
VSS_69
VSS_70
VSS_71
VSS_72
VSS_73
VSS_74
VSS_75
VSS_76
VSS_77
VSS_78
VSS_79
VSS_80
VSS_81
VSS_82
VSS_83
VSS_84
VSS_85
VSS_86
VSS_87
VSS_88
VSS_89
VSS_90
VSS_91
VSS_92
VSS_93
VSS_94
VSS_95
VSS_96
VSS_97
VSSBG_DAC
N13
N20
N22
P10
P14
R4
R7
R20
T6
T9
T11
T13
U4
U5
U7
U12
U20
U22
V8
V9
V11
V13
W1
W2
W4
W5
W7
W12
W20
Y5
Y7
Y9
Y11
Y13
Y15
Y17
Y19
AA4
AA22
AB2
AB5
AB9
AB13
AB17
AB21
AC5
AC9
AC13
A11
+3VS
ZACATE EME240GBB12GT 1.5G BGA 413P
15G@
A4
U22D
A7
B7
B11
B17
B22
C4
D5
D7
D9
D11
D14
B15
D17
D19
E7
E9
E12
E20
F8
F11
F13
G4
G5
G7
G9
G12
G20
G22
H6
H11
H13
J4
J5
J7
J20
K10
K14
L4
L6
L8
L11
L13
L20
L22
M7
N4
N6
N8
N11
+1.8VS
DP Phy/IO
G16
G19
E17
J16
L16
L19
N16
R16
R19
W18
U16
10U_0603_6.3V6M
C576
10U_0603_6.3V6M
2
L30
+VDD_18_DAC
DDR3
C575
2A
0.15A
PCIE/IO/DDR3 Phy
+1.5V
10U_0603_6.3V6M
C574
+APU_CORE_NB
1U_0402_6.3V6K
C573
0.1U_0402_16V7K
2
10U_0603_6.3V6M
0.1U_0402_16V7K
2
2
0.1U_0402_16V7K
E8
E11
E13
F9
F12
G11
G13
H9
H12
K11
K13
L10
L12
L14
M11
M12
M13
N10
N12
N14
P11
P13
1U_0402_6.3V6K
C572
C563
10A
1U_0402_6.3V6K
C567
+APU_CORE_NB
0.1U_0402_16V7K
C571
C562
1U_0402_6.3V6K
C558
C555
180P_0402_50V8J
2
0.1U_0402_16V7K
C566
1
C554
180P_0402_50V8J
2
0.1U_0402_16V7K
C570
U8
W8
U6
U9
W6
T7
V7
180P_0402_50V8J
2
1U_0402_6.3V6K
C553
1U_0402_6.3V6K
2
VDD_18_1
VDD_18_2
VDD_18_3
VDD_18_4
VDD_18_5
VDD_18_6
VDD_18_7
C556
10U_0603_6.3V6M
2
VDDCR_CPU_1
VDDCR_CPU_2
VDDCR_CPU_3
VDDCR_CPU_4
VDDCR_CPU_5
VDDCR_CPU_6
VDDCR_CPU_7
VDDCR_CPU_8
VDDCR_CPU_9
VDDCR_CPU_10
VDDCR_CPU_11
VDDCR_CPU_12
VDDCR_CPU_13
VDDCR_CPU_14
VDDCR_CPU_15
DIS PLL
0.1U_0402_16V7K
2
10U_0603_6.3V6M
2
2
2
10U_0603_6.3V6M
10U_0603_6.3V6M
E5
E6
F5
F7
G6
G8
H5
H7
J6
J8
L7
M6
M8
N7
R8
L29
2
1
FBMA-L11-201209-221LMA30T_0805
GND
C561
C540
1
C544
DAC
C560
180P_0402_50V8J
C557
C552
1U_0402_6.3V6K
2
2
1U_0402_6.3V6K
1
C559
0.1U_0402_16V7K
2
C543
C564
C551
1U_0402_6.3V6K
2
10U_0603_6.3V6M
2
180P_0402_50V8J
C565
1
C550
C542
CPU CORE
10U_0603_6.3V6M
2
2
10U_0603_6.3V6M
C568
C541
180P_0402_50V8J
C569
C580
C536
+VDD_18
0.1U_0402_16V7K
C581
1
C539
2A
TSense/PLL/DP/PCIE/IO
U22C
11A
+APU_CORE
+1.5V
C592
0.1U_0402_16V7K
2
C593
0.1U_0402_16V7K
2
C594
0.1U_0402_16V7K
2
1
C590
10U_0603_6.3V6M
2
0.1U_0402_16V7K
2
C595
1
C596
1U_0402_6.3V6K
2
POWER
10U_0603_6.3V6M
2
C597
1U_0402_6.3V6K
2
C598
+1.5V
+1.05VS
+1.8VS
DDR3 Socket
1U_0402_6.3V6K
2
1U_0402_6.3V6K
2
+1.5V
+1.05VS
FCH
S POLY C 330U 2.5V Y D2 LESR9M EEFS H1.9 --->1.1VS(Qty : 1) UMA unpop
+1.1VS
1
C621 +
@
390U_2.5V_10M
2
C599
1
C600
0.1U_0402_16V7K
2
C601
0.1U_0402_16V7K
2
C602
0.1U_0402_16V7K
2
C603
180P_0402_50V8J
2
GPU
180P_0402_50V8J
2
+1.5V
C103
180P_0402_50V8J
+1.5V
C685
C624 +
C622 +
@
C617 +
C618 +
390U_2.5V_10M
2
390U_2.5V_10M
2
C619
390U_2.5V_10M
2
10U_0603_6.3V6M
2
2
10U_0603_6.3V6M
390U_2.5V_10M
2
C625
@
10U_0603_6.3V6M
2
C615
10U_0603_6.3V6M
2
Security Classification
Issued Date
2010/11/25
Deciphered Date
2011/12/31
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
(390uF_2.5V_6.3x5.7_ESR10m)*1=(SF000002O00)
Title
Size
C
Date:
1
@
C614
1
@
C613
1
@
C612
1
@
180P_0402_50V8J
C623
180P_0402_50V8J
1
1
C611
180P_0402_50V8J
POWER
C610
+1.8VS
0.1U_0402_16V7K
POWER
+1.5V
+USB_VCCA
C104
180P_0402_50V8J
C609
C102
0.1U_0402_16V7K
0.1U_0402_16V7K
C608
10U_0603_6.3V6M
1
C616
@
390U_2.5V_10M
2
2
C101
0.1U_0402_16V7K
0.1U_0402_16V7K
330U_D2E_2.5VM_R9M
C606
1
1
1
1
390U_2.5V_10M 390U_2.5V_10M
+@
C607 +
C1104+
C1105+
0.1U_0402_16V7K
C605
330U_D2E_2.5VM_R9M
+1.5VSG
USB
POWER
+APU_CORE
180P_0402_50V8J
1
C620
@
10U_0603_6.3V6M
2
Document Number
Rev
0.22
LA7321P PBL50
Wednesday, February 16, 2011
1
Sheet
of
46
+1.5V
+1.5V
JDIMM1
+VREF_DQ
1
C680
DDR_A_D0
DDR_A_D1
1
C681
0.1U_0402_16V4Z
2
D
DDR_A_DM0
1000P_0402_50V7K
2
DDR_A_D2
DDR_A_D3
DDR_A_D8
DDR_A_D9
6,9 DDR_A_DQS#1
6,9 DDR_A_DQS1
DDR_A_D10
DDR_A_D11
DDR_A_D16
DDR_A_D17
6,9 DDR_A_DQS#2
6,9 DDR_A_DQS2
DDR_A_D18
DDR_A_D19
DDR_A_D24
DDR_A_D25
DDR_A_DM3
DDR_A_D26
DDR_A_D27
1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
53
55
57
59
61
63
65
67
69
71
VREF_DQ
VSS2
DQ0
DQ1
VSS4
DM0
VSS5
DQ2
DQ3
VSS7
DQ8
DQ9
VSS9
DQS#1
DQS1
VSS11
DQ10
DQ11
VSS13
DQ16
DQ17
VSS15
DQS#2
DQS2
VSS18
DQ18
DQ19
VSS20
DQ24
DQ25
VSS22
DM3
VSS23
DQ26
DQ27
VSS25
VSS1
DQ4
DQ5
VSS3
DQS#0
DQS0
VSS6
DQ6
DQ7
VSS8
DQ12
DQ13
VSS10
DM1
RESET#
VSS12
DQ14
DQ15
VSS14
DQ20
DQ21
VSS16
DM2
VSS17
DQ22
DQ23
VSS19
DQ28
DQ29
VSS21
DQS#3
DQS3
VSS24
DQ30
DQ31
VSS26
2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
54
56
58
60
62
64
66
68
70
72
DDR_A_D4
DDR_A_D5
DDR_A_DQS#0 6,9
DDR_A_DQS0 6,9
DDR_A_D[0..63]
6,9
DDR_CKE0
6,9 DDR_A_BS2
DDR_A_MA12
DDR_A_MA9
DDR_A_MA8
DDR_A_MA5
DDR_A_MA3
DDR_A_MA1
6
6
DDR_B_CLK2
DDR_B_CLK#2
DDR_A_MA10
6,9 DDR_A_BS0
6,9 DDR_A_WE#
6,9 DDR_A_CAS#
DDR_A_MA13
6 DDR_CS1_DIMMB#
DDR_A_D32
DDR_A_D33
6,9 DDR_A_DQS#4
6,9 DDR_A_DQS4
DDR_A_D34
DDR_A_D35
DDR_A_D40
DDR_A_D41
DDR_A_DM5
DDR_A_D42
DDR_A_D43
DDR_A_D48
DDR_A_D49
6,9 DDR_A_DQS#6
6,9 DDR_A_DQS6
DDR_A_D50
DDR_A_D51
DDR_A_D56
DDR_A_D57
DDR_A_DM7
DDR_A_D58
DDR_A_D59
1
2
R155 10K_0402_5%
DDR_A_DM[0..7]
@
1
2
R150 10K_0402_5%
1
2
R152 10K_0402_5%
@
R151
10K_0402_5%
205
CKE0
VDD1
NC1
BA2
VDD3
A12/BC#
A9
VDD5
A8
A5
VDD7
A3
A1
VDD9
CK0
CK0#
VDD11
A10/AP
BA0
VDD13
WE#
CAS#
VDD15
A13
S1#
VDD17
NCTEST
VSS27
DQ32
DQ33
VSS29
DQS#4
DQS4
VSS32
DQ34
DQ35
VSS34
DQ40
DQ41
VSS36
DM5
VSS37
DQ42
DQ43
VSS39
DQ48
DQ49
VSS41
DQS#6
DQS6
VSS44
DQ50
DQ51
VSS46
DQ56
DQ57
VSS48
DM7
VSS49
DQ58
DQ59
VSS51
SA0
VDDSPD
SA1
VTT1
CKE1
VDD2
A15
A14
VDD4
A11
A7
VDD6
A6
A4
VDD8
A2
A0
VDD10
CK1
CK1#
VDD12
BA1
RAS#
VDD14
S0#
ODT0
VDD16
ODT1
NC2
VDD18
VREF_CA
VSS28
DQ36
DQ37
VSS30
DM4
VSS31
DQ38
DQ39
VSS33
DQ44
DQ45
VSS35
DQS#5
DQS5
VSS38
DQ46
DQ47
VSS40
DQ52
DQ53
VSS42
DM6
VSS43
DQ54
DQ55
VSS45
DQ60
DQ61
VSS47
DQS#7
DQS7
VSS50
DQ62
DQ63
VSS52
EVENT#
SDA
SCL
VTT2
74
76
78
80
82
84
86
88
90
92
94
96
98
100
102
104
106
108
110
112
114
116
118
120
122
124
126
128
130
132
134
136
138
140
142
144
146
148
150
152
154
156
158
160
162
164
166
168
170
172
174
176
178
180
182
184
186
188
190
192
194
196
198
200
202
204
G2
206
G1
DDR_A_DM[0..7] 6,9
DDR_A_DM1
DDR_RST# 6,9
DDR_A_D14
DDR_A_D15
DDR_A_D20
DDR_A_D21
DDR_A_DM2
DDR_A_D22
DDR_A_D23
DDR_A_D28
DDR_A_D29
DDR_A_DQS#3 6,9
DDR_A_DQS3 6,9
+1.5V
DDR_A_D30
DDR_A_D31
2
0.1U_0402_16V4Z
2
1
0.1U_0402_16V4Z
DDR_CKE1 6,9
C45
1
0.1U_0402_16V4Z
2
2
2
C652
C653
1
1
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
2
C654
C655
1
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
2
C682
1
1
0.1U_0402_16V4Z
C683
C47
1
0.1U_0402_16V4Z
2
C48
1
0.1U_0402_16V4Z
C49
0.1U_0402_16V4Z
C
DDR_A_MA11
DDR_A_MA7
DDR_A_MA6
DDR_A_MA4
CRB 0.1u X1
4,7uX1
DDR_A_MA2
DDR_A_MA0
+0.75VS
DDR_B_CLK3 6
DDR_B_CLK#3 6
2
C50
@
0.1U_0402_16V4Z
1
DDR_A_BS1 6,9
DDR_A_RAS# 6,9
DDR_CS0_DIMMB# 6
DDR_B_ODT0 6
C51
1
C664
0.1U_0402_16V4Z 4.7U_0603_6.3V6K
1
2
DDR_B_ODT1 6
+VREF_CA
DDR_A_D36
DDR_A_D37
1
C665
1
C666
DDR_A_DM4
DDR_A_D38
DDR_A_D39
0.1U_0402_16V4Z
2
1000P_0402_50V7K
2
DDR_A_D44
DDR_A_D45
DDR_A_DQS#5 6,9
DDR_A_DQS5 6,9
DDR_A_D46
DDR_A_D47
DDR_A_D52
DDR_A_D53
DDR_A_DM6
DDR_A_D54
DDR_A_D55
DDR_A_D60
DDR_A_D61
DDR_A_DQS#7 6,9
DDR_A_DQS7 6,9
DDR_A_D62
DDR_A_D63
DDR_EVENT# 6,9
FCH_SMDAT0 9,13,28
FCH_SMCLK0 9,13,28
+0.75VS
TYCO_2-2013289-1
CONN@
Security Classification
2010/11/25
Issued Date
2011/12/31
Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
C46
0.1U_0402_16V4Z
2
2
DDR_A_MA15
DDR_A_MA14
1
C668
+3VS
0.1U_0402_16V4Z
1
C667
2.2U_0603_6.3V4Z
+3VS
73
75
77
79
81
83
85
87
89
91
93
95
97
99
101
103
105
107
109
111
113
115
117
119
121
123
125
127
129
131
133
135
137
139
141
143
145
147
149
151
153
155
157
159
161
163
165
167
169
171
173
175
177
179
181
183
185
187
189
191
193
195
197
199
201
203
6,9
DDR_A_MA[0..15] 6,9
DDR_A_D12
DDR_A_D13
C44
C
DDR_A_D[0..63]
DDR_A_MA[0..15]
DDR_A_D6
DDR_A_D7
Title
Rev
0.22
LA7322P
Date:
Sheet
1
of
46
+1.5V
+1.5V
JDIMM2
DDR_A_D8
DDR_A_D9
6,8 DDR_A_DQS#1
6,8 DDR_A_DQS1
DDR_A_D10
DDR_A_D11
DDR_A_D16
DDR_A_D17
6,8 DDR_A_DQS#2
6,8 DDR_A_DQS2
DDR_A_D18
DDR_A_D19
DDR_A_D24
DDR_A_D25
DDR_A_DM3
DDR_A_D26
DDR_A_D27
205
G1
DDR_A_MA[0..15]
DDR_A_DQS#0 6,8
DDR_A_DQS0 6,8
+1.5V
6,8
2
CKE0
VDD1
NC1
BA2
VDD3
A12/BC#
A9
VDD5
A8
A5
VDD7
A3
A1
VDD9
CK0
CK0#
VDD11
A10/AP
BA0
VDD13
WE#
CAS#
VDD15
A13
S1#
VDD17
NCTEST
VSS27
DQ32
DQ33
VSS29
DQS#4
DQS4
VSS32
DQ34
DQ35
VSS34
DQ40
DQ41
VSS36
DM5
VSS37
DQ42
DQ43
VSS39
DQ48
DQ49
VSS41
DQS#6
DQS6
VSS44
DQ50
DQ51
VSS46
DQ56
DQ57
VSS48
DM7
VSS49
DQ58
DQ59
VSS51
SA0
VDDSPD
SA1
VTT1
DDR_A_D[0..63]
73
75
77
79
81
83
85
87
89
91
93
95
97
99
101
103
105
107
109
111
113
115
117
119
121
123
125
127
129
131
133
135
137
139
141
143
145
147
149
151
153
155
157
159
161
163
165
167
169
171
173
175
177
179
181
183
185
187
189
191
193
195
197
199
201
203
DDR_A_D[0..63]
DDR_A_MA[0..15] 6,8
DDR_A_DM[0..7]
R145
1K_0402_1%
DDR_A_DM[0..7] 6,8
DDR_A_D6
DDR_A_D7
R146
1K_0402_1%
15mil
15mil
1
DDR_A_D2
DDR_A_D3
+1.5V
DDR_A_D4
DDR_A_D5
+VREF_DQ
DDR_A_D12
DDR_A_D13
+VREF_CA
1000P_0402_50V7K
2
VSS1
DQ4
DQ5
VSS3
DQS#0
DQS0
VSS6
DQ6
DQ7
VSS8
DQ12
DQ13
VSS10
DM1
RESET#
VSS12
DQ14
DQ15
VSS14
DQ20
DQ21
VSS16
DM2
VSS17
DQ22
DQ23
VSS19
DQ28
DQ29
VSS21
DQS#3
DQS3
VSS24
DQ30
DQ31
VSS26
DDR_A_DM1
R147
1K_0402_1%
DDR_RST# 6,8
DDR_A_D14
DDR_A_D15
R148
1K_0402_1%
1
DDR_A_DM0
0.1U_0402_16V4Z
2
VREF_DQ
VSS2
DQ0
DQ1
VSS4
DM0
VSS5
DQ2
DQ3
VSS7
DQ8
DQ9
VSS9
DQS#1
DQS1
VSS11
DQ10
DQ11
VSS13
DQ16
DQ17
VSS15
DQS#2
DQS2
VSS18
DQ18
DQ19
VSS20
DQ24
DQ25
VSS22
DM3
VSS23
DQ26
DQ27
VSS25
DDR_A_D0
DDR_A_D1
1
C627
1
C626
2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
54
56
58
60
62
64
66
68
70
72
+VREF_DQ
1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
53
55
57
59
61
63
65
67
69
71
DDR_A_D20
DDR_A_D21
DDR_A_DM2
DDR_A_D22
DDR_A_D23
DDR_A_D28
DDR_A_D29
DDR_A_DQS#3 6,8
DDR_A_DQS3 6,8
DDR_A_D30
DDR_A_D31
+1.5V
6,8
DDR_CKE0
6,8 DDR_A_BS2
DDR_A_MA12
DDR_A_MA9
DDR_A_MA8
DDR_A_MA5
DDR_A_MA3
DDR_A_MA1
6
6
DDR_A_CLK0
DDR_A_CLK#0
DDR_A_MA10
6,8 DDR_A_BS0
6,8 DDR_A_WE#
6,8 DDR_A_CAS#
DDR_A_MA13
6 DDR_CS1_DIMMA#
DDR_A_D32
DDR_A_D33
B
6,8 DDR_A_DQS#4
6,8 DDR_A_DQS4
DDR_A_D34
DDR_A_D35
DDR_A_D40
DDR_A_D41
DDR_A_DM5
DDR_A_D42
DDR_A_D43
DDR_A_D48
DDR_A_D49
6,8 DDR_A_DQS#6
6,8 DDR_A_DQS6
DDR_A_D50
DDR_A_D51
DDR_A_D56
DDR_A_D57
DDR_A_DM7
DDR_A_D58
DDR_A_D59
R961 1
R153 1
2 10K_0402_5%
2 10K_0402_5%
+3VS
1
1
C646
1
C647
2.2U_0603_6.3V4Z
2
R154
10K_0402_5%
0.1U_0402_16V4Z
R962
2
10K_0402_5%
CRB
74
76
78
80
82
84
86
88
90
92
94
96
98
100
102
104
106
108
110
112
114
116
118
120
122
124
126
128
130
132
134
136
138
140
142
144
146
148
150
152
154
156
158
160
162
164
166
168
170
172
174
176
178
180
182
184
186
188
190
192
194
196
198
200
202
204
G2
206
DDR_CKE1 6,8
DDR_A_MA15
DDR_A_MA14
0.1U_0402_16V4Z
2
C628
DDR_A_MA11
DDR_A_MA7
1
0.1U_0402_16V4Z
C629
1
0.1U_0402_16V4Z
2
C630
C631
1
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
C632
1
0.1U_0402_16V4Z
C633
1
0.1U_0402_16V4Z
2
C634
1
0.1U_0402_16V4Z
C635
1
0.1U_0402_16V4Z
2
C636
C637
1
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
C638
1
0.1U_0402_16V4Z
C110
1
DDR_A_MA6
DDR_A_MA4
DDR_A_MA2
DDR_A_MA0
DDR_A_CLK1 6
DDR_A_CLK#1 6
DDR_A_BS1 6,8
DDR_A_RAS# 6,8
CRB 0.1u X1
DDR_CS0_DIMMA# 6
DDR_A_ODT0 6
DDR_A_ODT1 6
4.7u X1
CRB
1
C645
+1.5V
2
2
C640
C641
@
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
1
1
C644
DDR_A_DM4
DDR_A_D38
DDR_A_D39
X2
+0.75VS
+VREF_CA
DDR_A_D36
DDR_A_D37
100U
1000P_0402_50V7K 0.1U_0402_16V4Z
2
2
1
C642
1
+
4.7U_0603_6.3V6K
2
C1102
330U_D2E_2.5VM_R9M
DDR_A_D44
DDR_A_D45
DDR_A_DQS#5 6,8
DDR_A_DQS5 6,8
DDR_A_D46
DDR_A_D47
DDR_A_D52
DDR_A_D53
DDR_A_DM6
DDR_A_D54
DDR_A_D55
DDR_A_D60
DDR_A_D61
+1.5V
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
2
2
2
DDR_A_DQS#7 6,8
DDR_A_DQS7 6,8
DDR_A_D62
DDR_A_D63
C643
1
C675
1
C676
1
C678
1
DDR_EVENT# 6,8
FCH_SMDAT0 8,13,28
FCH_SMCLK0 8,13,28
+0.75VS
CKE1
VDD2
A15
A14
VDD4
A11
A7
VDD6
A6
A4
VDD8
A2
A0
VDD10
CK1
CK1#
VDD12
BA1
RAS#
VDD14
S0#
ODT0
VDD16
ODT1
NC2
VDD18
VREF_CA
VSS28
DQ36
DQ37
VSS30
DM4
VSS31
DQ38
DQ39
VSS33
DQ44
DQ45
VSS35
DQS#5
DQS5
VSS38
DQ46
DQ47
VSS40
DQ52
DQ53
VSS42
DM6
VSS43
DQ54
DQ55
VSS45
DQ60
DQ61
VSS47
DQS#7
DQS7
VSS50
DQ62
DQ63
VSS52
EVENT#
SDA
SCL
VTT2
TYCO_2-2013310-1
CONN@
Security Classification
Issued Date
2010/11/25
2011/12/31
Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Title
Rev
0.22
LA7322P
Date:
Sheet
of
46
D1
BLUE
GREEN
1
PJDLC05C_SOT23-3
CRT
1
GND
Q92
D2
RED
VIN
2
1
VOUT
+CRT_VCC
AP2230_SOT23-3
PJDLC05C_SOT23-3
D
CRT_G_R
R1636
C1573
C1574
HSYNC_L
VSYNC_L
D4
2
For EMI
2
C1576
C1577
D18
VGA_DDC_DATA_C
2
1
VGA_DDC_CLK_C
JCRT1
+3VS
+CRT_VCC
HSYNC_L
BLUE
2
1K_0402_5%
DDC_MD2
R1646
Q10A
1
R1648 1
G
3
R1650
2 0_0603_5%
U88
74AHCT1G125GW_SOT353-5
C1583
Close to APU
C1584 1
2 CRT_CLK
0_0402_5%
CRT_DATA
15P_0402_50V8J
2
0_0402_5%
R1649 1
5 APU_CRT_DDC_SCL
VSYNC_L
15P_0402_50V8J
Q10B
CRT_VSYNC_D
CRT_CLK
C1580
2
<BOM Structure>
C1581
@
VGA_DDC_CLK_C
@
@
+LCDVDD
2
G
2
C1586
1
R1659
2
1
220K_0402_1%
2N7002DW-7-F_SOT363-6
Q99A
2
R1654 1
30
R1655 1
INVT_PWM
2
0_0402_5%
2
0_0402_5%
INVTPWM
5 APU_TXOUT15 APU_TXOUT1+
R1657
10K_0402_5%
5 APU_TXOUT25 APU_TXOUT2+
5 APU_TXCLK5 APU_TXCLK+
R1656
5 APU_BLPWM
0.047U_0402_16V7K
+3VS
C1589
26
26
Camera
Q99B
2N7002DW-7-F_SOT363-6
13
13
0_0402_5%
DMIC_CLK
DMIC_DATA
USB20_N2
USB20_P2
USB20_N2
USB20_P2
W=60mils
+LCDVDD
R1660
1
R1663
2
0_0402_5%
APU_ENBKL
APU_ENBKL
100K_0402_5%
R1664
100K_0402_1%
1
R1662
R1661
2.2K_0402_5%
30
2.2K_0402_5%
1
1
ENBKL
+3VS
@ 1
C1590
2
5 APU_LCD_CLK
5 APU_LCD_DATA
INVTPWM
DISPOFF#
0.1U_0402_16V4Z
0.1U_0402_16V4Z
W=60mils
5 APU_TXOUT05 APU_TXOUT0+
5 APU_ENVDD
W=60mils
4.7U_0805_10V4Z
C1588
C122
2
L119 1
2
FBMA-L11-201209-221LMA30T_0805
1
C1585
4.7U_0805_10V4Z
0.1U_0402_16V4Z
6 2
C1587
B
B+
+3VS
1
R1653
47K_0402_5%
R1652
100_0805_5%
VGA_DDC_CLK_C
C1582
@
Q93
SI2301BDS-T1-E3_SOT23-3
+LCDVDD
+3VS
DMIC_CLK
0_0402_5%
@ C126
A
30
BKOFF#
BKOFF#
G1
G2
G3
G4
G5
41
42
43
44
45
I/O3
I/O1
VDD
GND
I/O4
I/O2
DMIC_DATA
DISPOFF#
22P_0402_50V8J
RB751V40_SC76-2
1
@ D5
+5VS
1
1
USB20_P2
@ R171
33_0402_5%
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
HONDA_LVD-A40SFYG+
CONN@
D14
R1670
10K_0402_5%
JLVDS1
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
R1672
VGA_DDC_DATA_C
2
0_0402_5%
VGA_DDC_CLK_C
2
0_0402_5%
680P_0402_50V7K @
1
+LCDVDD
16
17
CONN@
VGA_DDC_DATA_C
DMN66D0LDW-7_SOT363-6
1
R1658
1
R1667
G
G
SUYIN_070546FR015S263ZR
VGA_DDC_DATA_C
DMN66D0LDW-7_SOT363-6
2
1K_0402_5%
5
1
2
5 APU_CRT_VSYNC
P
OE#
R1651
R1642
C1579
1
2
0.1U_0402_16V4Z
2CRT_DATA
0_0402_5%
R1647 1
5 APU_CRT_DDC_SDA
+CRT_VCC
R1644
100P_0402_50V8J
U87
74AHCT1G125GW_SOT353-5
R1645
No Level Shift:
Pop R1658,R1667
Unpop R1645,R1644,Q10.
HSYNC_L
4.7K_0402_5%
2
1
2 0_0603_5%
4.7K_0402_5%
R1643
CRT_HSYNC_D
0_0402_5%
6
11
1
7
12
2
8
13
3
9
14
4
10
15
5
T8
RED
VSYNC_L
+CRT_VCC
ESD
1
C1571
@
3
PJDLC05C_SOT23-3
2.2K_0402_5%
2.2K_0402_5%
2
1
BLUE
5
1
1
P
OE#
R1641
2
5 APU_CRT_HSYNC
W=40mils
GREEN
+CRT_VCC
C1578
R1640 1
1
2
0.1U_0402_16V4Z
+CRT_VCC
L115
1+5VS_CRTVCC 1
1
GREEN
C1575
1
6.8P 50V C NPO 0402
C1572
R1639
150_0402_1%
R1638
150_0402_1%
R1637
150_0402_1%
CRT_B_R
2
0_0402_5%
D16
0.1U_0402_16V4Z
2
0_0402_5%
RED
100P_0402_50V8J
5 APU_CRT_B
R1635
L116
1
2
NBQ160808T-800Y-N 0603
L117
1
2
NBQ160808T-800Y-N 0603
L118
1
2
NBQ160808T-800Y-N 0603
100P_0402_50V8J
CRT_R_R
5 APU_CRT_G
2
0_0402_5%
5 APU_CRT_R
W=40mils
+5VS
0.1U_0402_16V4Z
R1634
DMIC_CLK
AZC099-04S.R7G_SOT23-6
@
For EMI,
Close to JLVDS1
USB20_N2
For ESD.
Close to JLVDS1
R1677
10K_0402_5%
Security Classification
Issued Date
2010/11/25
Deciphered Date
2011/12/31
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Title
P10-LVDS/CRT CONN
Size
C
Date:
Rev
0.22
LA7321P PBL50
Thursday, February 17, 2011
Sheet
1
10
of
46
Q94
+5VS
Q95
AP2230_SOT23-3
2
5 APU_HDMI_DATA
R1701
10K_0402_5%
2 0.1U_0402_16V7K
2 0.1U_0402_16V7K
HDMI_CLK
HDMI_CLK#
5 APU_HDMI_TX0P
5 APU_HDMI_TX0N
C1604 1
C1605 1
2 0.1U_0402_16V7K
2 0.1U_0402_16V7K
HDMI_TX0
HDMI_TX0#
5 APU_HDMI_TX1P
5 APU_HDMI_TX1N
C1606 1
C1607 1
2 0.1U_0402_16V7K
2 0.1U_0402_16V7K
HDMI_TX1
HDMI_TX1#
5 APU_HDMI_TX2P
5 APU_HDMI_TX2N
C1608 1
C1609 1
2 0.1U_0402_16V7K
2 0.1U_0402_16V7K
HDMI_TX2
HDMI_TX2#
HDMI_HPD_R
2
G
+HDMI_5V_OUT
JHDMI1
HDMI_HPD_R
R1704
100K_0402_5%
HDMI_CLK#_C
HDMI_R_CLK
HDMI_R_CLK#
4
1
+3VS
HDMI_CLK_C
2
11
15
21
26
33
40
46
HDMI_CLK#_C
L11
1
R208
2
0_0402_5%
1
R213
HDMI_R_TX0#
+3VS
2
0_0402_5%
L12 @
HDMI_R_TX0
+3VS
WCM-2012-900T_0805
HDMI_TX0_C
3 3
2
2 4.7K_0402_5%
R497 1
2 4.7K_0402_5%
R501 1
2 4.7K_0402_5%
R499 1
2 4.7K_0402_5%
5 APU_HDMI_CLK
+3VS
1
R220
L13
HDMI_R_TX1
HDMI_R_TX1#
4
1
1
R214
2
0_0402_5%
1
R226
2
0_0402_5%
L14
HDMI_R_TX2
HDMI_R_TX2#
4
1
1
R223
HDMI_TX2_C
HDMI_TX2#_C
D3
1 1
HDMI_R_CLK
2 2
HDMI_R_TX0#
4 4
HDMI_R_TX0
5 5
HDMI_HPD_R
DDC_EN
32
R1684 1
2 4.7K_0402_5%
+3VS
FUNCTION3
FUNCTION4
34
35
R498 1 @
2 4.7K_0402_5%
+3VS
R500 1 @
2 4.7K_0402_5%
HDMI_TX2_C
SDA_SOURCE
SCL_SOURCE
10
13
14
OUT_D4+
OUT_D4-
HDMI_R_TX2
HDMI_R_TX2#
16
17
OUT_D3+
OUT_D3-
HDMI_R_TX1
HDMI_R_TX1#
19
20
HDMI_R_TX0
HDMI_R_TX0#
9 8
HDMI_R_CLK
HDMI_R_TX1
7 7
HDMI_R_TX0#
HDMI_R_TX2#
6 6
HDMI_R_TX0
HDMI_R_TX2
+3VS
IN_D4+
IN_D4-
48
47
HDMI_CLK
HDMI_CLK#
IN_D3+
IN_D3-
45
44
HDMI_TX2
HDMI_TX2#
OUT_D2+
OUT_D2-
IN_D2+
IN_D2-
42
41
HDMI_TX1
HDMI_TX1#
22
23
OUT_D1+
OUT_D1-
IN_D1+
IN_D1-
39
38
HDMI_TX0
HDMI_TX0#
THERMAL_GND
49
1
5
12
18
24
27
31
36
37
43
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
AS Short PASS
D6
1 1
20
21
22
23
ANALOG2
HDMI_R_CLK
HDMI_R_CLK#
HDMI_R_TX1#
HP_DET
+5V
DDC/CEC_GND
SDA
SCL
Reserved
CEC
CKGND
GND
CK+
GND
D0GND
GND
GND
D0+
D1GND
D1+
D2GND
D2+
SUYIN_100042MR019S153ZL
APU_HDMI_DATA
HDMI_R_CLK#
10 9
30
APU_HDMI_CLK
@
2 4.7K_0402_5%
2
0_0402_5%
HDMI_R_CLK#
HPD_SINK
HDMI_TX1_C
HDMI_TX2#_C
2 4.7K_0402_5%
WCM-2012-900T_0805
3
SDATA
2 4.7K_0402_5%
Trace
29
R506 1 @
HDMI_TX1#_C
SDA_SINK
R505 1 @
HDMI_TX1_C
SCLK
HPD_SOURCE
2
3.6K_0402_1%
APU_HDMI_HPD
2
4.7K_0402_5%
WCM-2012-900T_0805
3
SCL_SINK
28
ANALOG1(REXT)
1
R1694
2
0_0402_5%
R1692
FUNCTION1
FUCNTION2
HDMI_TX0_C
HDMI_TX1#_C
25
5 APU_HDMI_HPD
2
0_0402_5%
3
4
VCC3V
VCC3V
VCC3V
VCC3V
VCC3V
VCC3V
VCC3V
VCC3V
HDMI_HPD_R#
OE*
1
R1689
HDMI_TX0#_C
R492 1
5 APU_HDMI_DATA
1
R211
HDMI_CLK_C
HDMI_TX0#_C
U89
2
0_0402_5%
WCM-2012-900T_0805
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
SDATA
SCLK
2
@
Q84
1
R210
C1601 1
SSM3K7002FU_SC70-3
C1602 1
C1603 1
HDMI_HPD_R#
5 APU_HDMI_CLKP
5 APU_HDMI_CLKN
EN_HDMI
R1679
Q96
SSM3K7002FU_SC70-3
2
G
34,41 SUSP
0.5A_15V_SMD1812P050TF
1
C1592
2
1
2
SDATA
0.1U_0402_16V7K
5 APU_HDMI_CLK
+3VS
SI3456DDV-T1-GE3 1N TSOP6
SCLK
470K_0402_5%
R205
2.2K_0402_5%
R202
2.2K_0402_5%
R1678
+3VS
+3VS
C1600
R201
C1599
2.2K_0402_5%
C1598
R200
2
1
2.2K_0402_5%
C1597
C1596
@
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C1595
@
0.1U_0402_16V4Z
10U_0805_10V4Z~D
C1594
@
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C1593
@
0.1U_0402_16V4Z
0.1U_0402_16V4Z
+VSB
+HDMI_5V_OUT
F2
+HDMI_5V
W=40mils
@
1
C1591
+HDMI_5V_OUT
6
5
2
1
1U_0603_10V4Z
+HDMI_5V_OUT
1.5M_0402_5%
+3VS
VOUT
1U_0603_10V6K
VIN
+3VS
+5VS
GND
HDMI_R_TX1#
2 2
9 8
HDMI_R_TX1
4 4
7 7
HDMI_R_TX2#
5 5
6 6
HDMI_R_TX2
1
2.2K_0402_5%
Close to U89.
D7
R1668
HDMI_HPD_R
I/O4
I/O2
+5VS
VDD
GND
I/O3
I/O1
+HDMI_5V_OUT
SDATA
SCLK
AZC099-04S.R7G_SOT23-6
3 3
3 3
L15ESDL5V0NA-4 SLP2510P8
Issued Date
2010/11/25
Deciphered Date
2011/12/31
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
L15ESDL5V0NA-4 SLP2510P8
Security Classification
Title
P11-HDMI CONN
Size Document Number
Custom
Date:
Rev
0.22
LA7321P PBL50
Sheet
11
of
46
U31E
NB_HT_CLKP
NB_HT_CLKN
2 0_0402_5%
2 0_0402_5%
APU_CLKP_R
APU_CLKN_R
V21
T21
CPU_HT_CLKP
CPU_HT_CLKN
17 CLK_PCIE_VGA
17 CLK_PCIE_VGA#
R569 1
R570 1
2 0_0402_5%
2 0_0402_5%
CLK_PCIE_VGA_R
CLK_PCIE_VGA#_R
V23
T23
25 CLK_PCIE_LAN
25 CLK_PCIE_LAN#
R571 1
R572 1
2 0_0402_5%
2 0_0402_5%
CLK_PCIE_LAN_R
CLK_PCIE_LAN#_R
L29
L28
R573 1
R574 1
2 0_0402_5%
2 0_0402_5%
CLK_PCIE_MINI1_R
CLK_PCIE_MINI1#_R
N29
N28
L24
L23
P25
M25
P29
P28
For EMI
27 CLK_SD_48M
N26
N27
2 0_0402_5%
T29
T28
CLK_SD_48M_R L25
C67
10P_0402_50V8J
1
2
GPP_CLK6P
GPP_CLK6N
GPP_CLK7P
GPP_CLK7N
GPP_CLK8P
GPP_CLK8N
ALLOW_LDTSTP/DMA_ACTIVE_L
PROCHOT_L
LDT_PG
LDT_STP_L
LDT_RST_L
25M_CLK_X1
L26
25M_CLK_X2
L27
RTC_32KHI
10P_0402_50V8J
Y4
R563
20M_0603_5%
C65
OSC
NC
OSC
NC
25M_X1
25M_X2
32K_X2
5
P
3
+3VS
R164
10K_0402_5%
PE_GPIO0 17
PCI_AD23
PCI_AD24
PCI_AD25
PCI_AD26
PCI_AD27
VGA_PWRGD_R
16
16
16
16
16
APU_PWRGD
H_PWRGD_L 43
FDV301N_NL_SOT23-3
Q90
2
+3VALW
C1199
1
2
VGA_PWRGD
23,41,42,44 VGA_PWRGD
@ U33
2 B
1
0.1U_0402_16V4Z
Y
A
@
1
R830
VGA_PWRGD_R
2
0_0402_5%
NC7SZ08P5X_NL_SC70-5
@
1
R627
1
R99
@
1
2
R838
100K_0402_5%
R839 1
PE_GPIO0
2
0_0402_5%
2 0_0402_5%
PE_GPIO1 23,30
1
2
R554 10K_0402_5%
2
10K_0402_5%
+RTCBATT
2
2
2
2
0_0402_5%
0_0402_5%
22_0402_5%
22_0402_5%
LPC_CLK1 16
LPC_CLK0 16
LPC_CLK0_EC 30
CLK_PCI_DB 28
LPC_AD0 28,30
LPC_AD1 28,30
LPC_AD2 28,30
LPC_AD3 28,30
LPC_FRAME# 28,30
JRTC1
SUYIN_060003FA002G201NL
SERIRQ 30
ALLOW_STOP# 5
FCH_PROCHOT# 5
APU_PWRGD 5
+RTCBATT
APU_RST# 5
RTCCLK
INTRUDER_ALERT_L
VDDBT_RTC_G
RTC_32KHI
C2
RTC_32KHO
D2
B2
B1
RTC_CLK_R 1 R855
R179
1K_0402_5%
For EMI.
+RTCVCC
2 0_0402_5%
1
R864
C1272 1
2
1
W=20mils
1 C1271
2010/11/25
Issued Date
C1270
CLRP1
Deciphered Date
2011/12/31
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C
D23
RTC_CLK 16,30
2
510_0402_5%
Security Classification
2
2
0_0402_5%
C1
10P_0402_50V8J
A
1
R595
G21
H21
K19
G22
J24
RTC_32KHO
+1.8VS
R854
R853
H24 LPCCLK0R575
H25 LPCCLK1R577
J27
J26
H29
H28
G28
J25
AA18
AB19
21807-A11-HUDSON-M1_FCBGA605
32.768KHZ_7PF_Q13MC1461000100
AJ6
AG6
AG4
AJ4
Close to FCH
C64
@
2
14M_25M_48M_OSC
32K_X1
Y3
1M_0603_5%
R576
GPP_CLK5P
GPP_CLK5N
RTC
C66
10P_0402_50V8J
GPP_CLK4P
GPP_CLK4N
LPCCLK0
LPCCLK1
LAD0
LAD1
LAD2
LAD3
LFRAME_L
LDRQ0_L
LDRQ1_L/CLK_REQ6_L/GPIO49
SERIRQ/GPIO48
GPP_CLK3P
GPP_CLK3N
CPU
R585 1
GPP_CLK2P
GPP_CLK2N
INTE_L/GPIO32
INTF_L/GPIO33
INTG_L/GPIO34
INTH_L/GPIO35
LPC
T25
V25
GPP_CLK1P
GPP_CLK1N
C1233
150P_0402_50V8J
PLT_RST# 17,25,28
2 PCIE_RST#
0_0402_5%
M29
M28
GPP_CLK0P
GPP_CLK0N
CLOCK GENERATOR
28 CLK_PCIE_MINI1
28 CLK_PCIE_MINI1#
SLT_GFX_CLKP
SLT_GFX_CLKN
Y 4
1 A
@
1
R174
R582
8.2K_0402_5% U28
NC7SZ08P5X_NL_SC70-5
APU_CLKP
APU_CLKN
T26
T27
R162 1
R163 1
NB_DISP_CLKP
NB_DISP_CLKN
2 33_0402_5%
U29
U28
R175 1
PCIE_RCLKP/NB_LNK_CLKP
PCIE_RCLKN/NB_LNK_CLKN
APU_DISP_CLKP_R
APU_DISP_CLKN_R
0.1U_0402_16V4Z
M23
P23
2 0_0402_5%
2 0_0402_5%
5
5
WLAN
GPP_RX0P
GPP_RX0N
GPP_RX1P
GPP_RX1N
GPP_RX2P
GPP_RX2N
GPP_RX3P
GPP_RX3N
R564 1
R565 1
5 APU_DISP_CLKP
5 APU_DISP_CLKN
LAN
AA22
Y21
AA25
AA24
W23
V24
W24
W25
A_RST#
GPP_TX0P
GPP_TX0N
GPP_TX1P
GPP_TX1N
GPP_TX2P
GPP_TX2N
GPP_TX3P
GPP_TX3N
PCIE_CALRP
PCIE_CALRN
AA28
AA29
Y29
Y28
Y26
Y27
W28
W29
C1234
1
2
PCIE_FRX_DTX_P0
PCIE_FRX_DTX_N0
PCIE_FRX_DTX_P1
PCIE_FRX_DTX_N1
AD29
AD28
+3VALW
PAD T92
PCIE_FTX_DRX_P0
PCIE_FTX_DRX_N0
PCIE_FTX_DRX_P1
PCIE_FTX_DRX_N1
V2
AA1
AA4
AA3
AB1
AA5
AB2
AB6
AB5
AA6
AC2
AC3
AC4
AC1
AD1
AD2
AC6
AE2
AE1
AF8
AE3
AF1
AG1
AF2
AE9
AD9
AC11
AF6
AF4
AF3
AH2
AG2
AH3
AA8
AD5
AD8
AA10
AE8
AB9
AJ3
AE7
AC5
AF5
AE6
AE4
AE11
AH5
AH4
AC12
AD12
AJ5
AH6
AB12
AB11
AD7
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
16
16
16
16
590_0402_1%
2K_0402_1%
2
2
2
2
PCI I/F
25
25
28
28
1
1
AD0/GPIO0
AD1/GPIO1
AD2/GPIO2
AD3/GPIO3
AD4/GPIO4
AD5/GPIO5
AD6/GPIO6
AD7/GPIO7
AD8/GPIO8
AD9/GPIO9
AD10/GPIO10
AD11/GPIO11
AD12/GPIO12
AD13/GPIO13
AD14/GPIO14
AD15/GPIO15
AD16/GPIO16
AD17/GPIO17
AD18/GPIO18
AD19/GPIO19
AD20/GPIO20
AD21/GPIO21
AD22/GPIO22
AD23/GPIO23
AD24/GPIO24
AD25/GPIO25
AD26/GPIO26
AD27/GPIO27
AD28/GPIO28
AD29/GPIO29
AD30/GPIO30
AD31/GPIO31
CBE0_L
CBE1_L
CBE2_L
CBE3_L
FRAME_L
DEVSEL_L
IRDY_L
TRDY_L
PAR
STOP_L
PERR_L
SERR_L
REQ0_L
REQ1_L/GPIO40
REQ2_L/CLK_REQ8_L/GPIO41
REQ3_L/CLK_REQ5_L/GPIO42
GNT0_L
GNT1_L/GPO44
GNT2_L/GPO45
GNT3_L/CLK_REQ7_L/GPIO46
CLKRUN_L
LOCK_L
PCI_CLK1
PCI_CLK2
PCI_CLK3
PCI_CLK4
WLAN
PCIE_FTX_C_DRX_P0
PCIE_FTX_C_DRX_N0
PCIE_FTX_C_DRX_P1
PCIE_FTX_C_DRX_N1
1
1
1
1
UMI_RX0P
UMI_RX0N
UMI_RX1P
UMI_RX1N
UMI_RX2P
UMI_RX2N
UMI_RX3P
UMI_RX3N
PCIRST_L
PAD T96
W2
W1
W3
W4
Y1
25
25
28
28
2
2
C61
C62
C717
C63
UMI_TX0P
UMI_TX0N
UMI_TX1P
UMI_TX1N
UMI_TX2P
UMI_TX2N
UMI_TX3P
UMI_TX3N
PCICLK0
PCICLK1/GPO36
PCICLK2/GPO37
PCICLK3/GPO38
PCICLK4/14M_OSC/GPO39
Title
0.1U_0402_16V4Z
R560
R561
PCIE_RST_L
A_RST_L
AE24
AE23
AD25
AD24
AC24
AC25
AB25
AB24
+PCIE_VDDAN
LAN
AD26
AD27
AC28
AC29
AB29
AB28
AB26
AB27
UMI_TX0P
UMI_TX0N
UMI_TX1P
UMI_TX1N
UMI_TX2P
UMI_TX2N
UMI_TX3P
UMI_TX3N
UMI_RX0P_C
UMI_RX0N_C
UMI_RX1P_C
UMI_RX1N_C
UMI_RX2P_C
UMI_RX2N_C
UMI_RX3P_C
UMI_RX3N_C
6
6
6
6
6
6
6
6
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
2
2
2
2
2
2
2
2
1U_0402_6.3V4Z
UMI_RX0P
UMI_RX0N
UMI_RX1P
UMI_RX1N
UMI_RX2P
UMI_RX2N
UMI_RX3P
UMI_RX3N
1
1
1
1
1
1
1
1
P1
L1
6
6
6
6
6
6
6
6
C53
C54
C55
C56
C57
C58
C59
C60
PCIE_RST#
A_RST#
0.1U_0402_16V4Z
A_RST#
PCI CLKS
30
+CHGRTC
DAN202UT106_SC70-3
4
Rev
0.22
LA7321P PBL50
Date:
Sheet
E
12
of
46
+3VALW
@
1
R930
EC_LID_OUT#
2
10K_0402_5%
U31A
PCI_PME#
+3VS
MINI1_CLKREQ#
2
10K_0402_5%
NB_PWRGD
2
4.7K_0402_5%
FCH_SMCLK0
2
2.2K_0402_5%
FCH_SMDAT0
2
2.2K_0402_5%
1
R818
1
R597
1
R598
1
R599
R580 2
+3VALW
25,28,30 FCH_PCIE_WAKE#
R581 2
1 0_0402_5%
25 LAN_CLKREQ#
@
@
@
@
VGATE 30,43
28 MINI1_CLKREQ#
NC7SZ08P5X_NL_SC70-5
U30 @
VRAM_SEL
2
2.2K_0402_5%
2
100K_0402_5%
VRAM_Freq : 1->900Hz
0-> 800Hz*
30 EC_LID_OUT#
VGA_CLKREQ#_R
2
10K_0402_5%
FCH_SMCLK1
2
10K_0402_5%
FCH_SMDAT1
2
10K_0402_5%
EC_RSMRST#
2
150_0402_1%
HDA_BITCLK
2
10K_0402_5%
HDA_SDIN0
2
10K_0402_5%
HDA_SDOUT
2
10K_0402_5%
32
32
2 33_0402_5% HDA_SYNC
2 33_0402_5% HDA_RST#
R589 1
R590 1
26 HDA_SYNC_AUDIO
26 HDA_RST_AUDIO#
2 33_0402_5% HDA_BITCLK
2 33_0402_5% HDA_SDOUT
HDA_SDIN0
R583 1
R165 1
26 HDA_BITCLK_AUDIO
26 HDA_SDOUT_AUDIO
26 HDA_SDIN0
+3VALW
R593
2 10K_0402_5%
2 10K_0402_5%
2 10K_0402_5%
R596
2 10K_0402_5%
R600
@
@
@
R912
R911
R910
10K_0402_5%
10K_0402_5%
10K_0402_5%
GPIO189
GPIO190
GPIO191
1
2
@
R914
+3VALW
@
R915
R913
10K_0402_5%
10K_0402_5%
10K_0402_5%
2
2 10K_0402_5%
T85
T86
PAD
PAD
T1
T4
L6
L5
T9
U1
U3
T2
U2
T5
V5
P5
M5
P9
T7
P7
M7
P4
M9
V7
GPIO187 E23
GPIO188 E24
F21
G29
GPIO189
GPIO190
GPIO191
D27
F28
F29
E27
RSMRST_L
BLINK/USB_OC7_L/GEVENT18_L
USB_OC6_L/IR_TX1/GEVENT6_L
USB_OC5_L/IR_TX0/GEVENT17_L
USB_OC4_L/IR_RX0/GEVENT16_L
USB_OC3_L/AC_PRES/TDO/GEVENT15_L
USB_OC2_L/TCK/GEVENT14_L
USB_OC1_L/TDI/GEVENT13_L
USB_OC0_L/TRST_L/GEVENT12_L
AZ_BITCLK
AZ_SDOUT
AZ_SDIN0/GPIO167
AZ_SDIN1/GPIO168
AZ_SDIN2/GPIO169
AZ_SDIN3/GPIO170
AZ_SYNC
AZ_RST_L
GBE_COL
GBE_CRS
GBE_MDCK
GBE_MDIO
GBE_RXCLK
GBE_RXD3
GBE_RXD2
GBE_RXD1
GBE_RXD0
GBE_RXCTL/RXDV
GBE_RXERR
GBE_TXCLK
GBE_TXD3
GBE_TXD2
GBE_TXD1
GBE_TXD0
GBE_TXCTL/TXEN
GBE_PHY_PD
GBE_PHY_RST_L
GBE_PHY_INTR
R578
USB_RCOMP
2
11.8K_0402_1%
H9
J8
B12
A12
USB_HSD12P
USB_HSD12N
F11
E11
USB_HSD9P
USB_HSD9N
PS2_DAT/SDA4/GPIO187
PS2_CLK/SCL4/GPIO188
SPI_CS2_L/GBE_STAT2/GPIO166
FC_RST_L/GPO160
J10
H11
USB_HSD13P
USB_HSD13N
USB_HSD10P
USB_HSD10N
CLK_REQ4_L/SATA_IS0_L/GPIO64
CLK_REQ3_L/SATA_IS1_L/GPIO63
SMARTVOLT1/SATA_IS2_L/GPIO50
CLK_REQ0_L/SATA_IS3_L/GPIO60
SATA_IS4_L/FANOUT3/GPIO55
SATA_IS5_L/FANIN3/GPIO59
SPKR_GPIO66
SCL0_GPIO43
SDA0_GPIO47
SCL1_GPIO227
SDA1_GPIO228
CLK_REQ2_L/FANIN4_GPIO62
CLK_REQ1_L/FANOUT4_GPIO61
IR_LED_L/LLB_L/GPIO184
SMARTVOLT2/SHUTDOWN_L/GPIO51
DDR3_RST_L/GEVENT7_L
GBE_LED0/GPIO183
GBE_LED1/GEVENT9_L
GBE_LED2/GEVENT10_L
GBE_STAT0/GEVENT11_L
CLK_REQG_L/GPIO65_OSCIN
GBE LAN
M3
N1
L2
M2
M1
M4
N2
P2
USB_FSD0P/GPIO185
USB_FSD0N
USB_HSD[13:0]P/N:
USB P/N pairs with trace lengths up to
10" and have a decoupling 5.6-pF capacitor
footprint placed near the USB connector or device.
Root
E14
E12
J12
J14
A13
B13
USB_HSD8P
USB_HSD8N
D13
C13
USB_HSD7P
USB_HSD7N
G12
G14
USB_HSD6P
USB_HSD6N
G16
G18
USB_HSD5P
USB_HSD5N
D16
C16
USB20_P5 26
USB20_N5 26
USB_HSD4P
USB_HSD4N
B14
A14
USB20_P4 27
USB20_N4 27
USB_HSD3P
USB_HSD3N
E18
E16
USB20_P3 28
USB20_N3 28
USB_HSD2P
USB_HSD2N
J16
J18
USB20_P2 10
USB20_N2 10
USB_HSD1P
USB_HSD1N
B17
A17
USB20_P1 32
USB20_N1 32
A16
B16
USB20_P0 32
USB20_N0 32
USB_HSD0P
USB_HSD0N
SCL2/GPIO193
SDA2/GPIO194
SCL3_LV/GPIO195
SDA3_LV/GPIO196
EC_PWM0/EC_TIMER0/GPIO197
EC_PWM1/EC_TIMER1/GPIO198
EC_PWM2/EC_TIMER2/GPIO199
EC_PWM3/EC_TIMER3/GPIO200
EMBEDDED CTRL
R5911
R5921
USB_OC1#
USB_OC0#
USB_OC1#
USB_OC0#
H3
D1
E4
D4
E8
F7
E7
F8
USB_FSD1P/GPIO186
USB_FSD1N
USB_HSD11P
USB_HSD11N
HD AUDIO
1
R173
1
R587
1
R588
1
R606
1
R607
1
R608
1
R609
G19
USB OC
1
R626
1
R404
+3VS
5
2
EC_PWROK 30
@
C112
0.1U_0402_16V7K
43 FCH_PWROK
A10
USB_RCOMP
USB 2.0
8,9,28 FCH_SMCLK0
8,9,28 FCH_SMDAT0
AD19
AA16
AB21
AC18
AF20
AE19
AF19
AD22
AE22
FCH_SMCLK1
F5
FCH_SMDAT1
F4
AH21
AB18
E1
AJ21
H4
VRAM_SEL
D5
D7
G5
K3
VGA_CLKREQ#_R AA20
USBCLK/14M_25M_48M_OSC
GPIO
+3VS @
C111 0.1U_0402_16V7K
1
2
G1
30 EC_RSMRST#
1 0_0402_5%
PCI_PME_L/GEVENT4_L
RI_L/GEVENT22_L
SPI_CS3_L/GBE_STAT1/GEVENT21_L
SLP_S3_L
SLP_S5_L
PWR_BTN_L
PWR_GOOD
SUS_STAT_L
TEST0
TEST1/TMS
TEST2
GA20IN/GEVENT0_L
KBRST_L/GEVENT1_L
LPC_PME_L/GEVENT3_L
LPC_SMI_L/GEVENT23_L
GEVENT5_L
SYS_RESET_L/GEVENT19_L
WAKE_L/GEVENT8_L
IR_RX1/GEVENT20_L
THRMTRIP_L/SMBALERT_L/GEVENT2_L
NB_PWRGD
USB 1.1
J2
K1
D3
F1
30
SLP_S3#
H1
30
SLP_S5#
F2
30 PBTN_OUT#
FCH_PWROK H5
G6
B3
T82
PAD
C4
T83
PAD
F6
T84
PAD
AD21
30
EC_GA20
AE21
30 EC_KBRST#
K2
30
EC_SCI#
J29
30
EC_SMI#
H2
R579
@
1
2 10K_0402_5%
J1
2
1FCH_PCIE_WAKE_R#
H6
R629
0_0402_5%
F3
J6
5 H_THERMTRIP#
NB_PWRGD AC19
USB MISC
PCI_PME#
2
10K_0402_5%
1
R932
ACPI/WAKE UP EVENTS
USB_OC1#
2
10K_0402_5%
USB_OC0#
2
10K_0402_5%
FCH_SIC
2
10K_0402_5%
FCH_SID
2
10K_0402_5%
FCH_PCIE_WAKE_R#
2
10K_0402_5%
LAN_CLKREQ#
2
10K_0402_5%
1
R871
1
R872
1
R603
1
R604
1
R605
1
R817
KSI_0/GPIO201
KSI_1/GPIO202
KSI_2/GPIO203
KSI_3/GPIO204
KSI_4/GPIO205
KSI_5/GPIO206
KSI_6/GPIO207
KSI_7/GPIO208
KSO_0/GPIO209
KSO_1/GPIO210
KSO_2/GPIO211
KSO_3/GPIO212
KSO_4/GPIO213
KSO_5/GPIO214
KSO_6/GPIO215
KSO_7/GPIO216
KSO_8/GPIO217
KSO_9/GPIO218
KSO_10/GPIO219
KSO_11/GPIO220
KSO_12/GPIO221
KSO_13/GPIO222
KSO_14/GPIO223
KSO_15/GPIO224
KSO_16/GPIO225
KSO_17/GPIO226
D25
F23
B26
E26
F25
E22
F22
E21
Root
EHCI CTL
DEV 19, Fn 2
GPIO194
R584 2
R586 2
USB3
CardReder
WLAN(BT)
Root
CMOS
USB2
USB1
EHCI CTL
DEV 18, Fn 2
1 10K_0402_5%
1 10K_0402_5%
FCH_SIC 5
FCH_SID 5
EC_PWM2
EC_PWM3
EC_PWM2 16
EC_PWM3 16
G24
G25
E28
E29
D29
D28
C29
C28
B28
A27
B27
D26
A26
C26
A24
B25
A25
D24
B24
C24
B23
A23
D22
C22
A22
B22
PS2KB_DAT/GPIO189
PS2KB_CLK/GPIO190
PS2M_DAT/GPIO191
PS2M_CLK/GPIO192
21807-A11-HUDSON-M1_FCBGA605
SKU_ID
(GPIO189)
SKU_ID : 1->VGA*
0->UMA
PX_FN
(GPIO190)
PX_SEL
(GPIO191)
GPIO
189
190
191
UMA
DISO
PX3.0
PX4.0
0
1
1
1
0
0
1
1
1
1
1
0
2010/11/25
Issued Date
Security Classification
2011/12/31
Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
B
Title
P13-FCH HDA/USB/ACPI
Size Document Number
Custom
Rev
0.22
LA7321P PBL50
Date:
Sheet
E
13
of
46
U31B
HDD
C656
C658
29 SATA_ITX_DRX_P0
29 SATA_ITX_DRX_N0
2 0.01U_0402_16V7K
2 0.01U_0402_16V7K
1
1
SATA_ITX_C_DRX_P0 AH9
SATA_ITX_C_DRX_N0 AJ9
AJ8
AH8
29 SATA_DTX_C_IRX_N0
29 SATA_DTX_C_IRX_P0
ODD
C648
C649
29 SATA_ITX_DRX_P1
29 SATA_ITX_DRX_N1
2 0.01U_0402_16V7K
2 0.01U_0402_16V7K
1
1
SATA_ITX_C_DRX_P1 AH10
SATA_ITX_C_DRX_N1 AJ10
AG12
AF12
SATA_RX2N
SATA_RX2P
SATA_TX3P
SATA_TX3N
AG14
AF14
SATA_RX3N
SATA_RX3P
AG17
AF17
SATA_TX4P
SATA_TX4N
SATA_CALRP
SATA_CALRN
SATA_TX5P
SATA_TX5N
AH19
AJ19
SATA_RX5N
SATA_RX5P
AB14
AA14
AD11
SATA_LED#
1
3
SATA_CALRP
SATA_CALRN
SATA_ACT_L/GPIO67
2 10K_0402_5%
25M_SATA_X1 AD16
@ C107
22P_0402_50V8J
@ C106
22P_0402_50V8J
1
2
R616 1
1M_0603_5%
R861
25M_SATA_X2 AC16
SATA_X2
@
1
R510
2
0_0402_5%
FCH_SI_SPI_SO
FCH_SO_SPI_SI
FCH_SPICLK
FCH_SPICS#/FSEL#
T78PAD
For EMI,
Close to U31.
C127
J5
E2
K4
K9
G2
FC_OE_L/GPIOD145
FC_AVD_L/GPIOD146
FC_WE_L/GPIOD148
FC_CE1_L/GPIOD149
FC_CE2_L/GPIOD150
FC_INT1/GPIOD144
FC_INT2/GPIOD147
AF28
AG29
AG26
AF27
AE29
AF29
AH27
SPI_DI/GPIO164
SPI_DO/GPIO163
SPI_CLK/GPIO162
SPI_CS1_L/GPIO165
ROM_RST_L/GPIO161
AJ27
AJ26
AH25
AH24
AG23
AH23
AJ22
AG21
AF21
AH22
AJ23
AF23
AJ24
AJ25
AG25
AH26
FANOUT0/GPIO52
FANOUT1/GPIO53
FANOUT2/GPIO54
W5
W6
Y9
FANIN0/GPIO56
FANIN1/GPIO57
FANIN2/GPIO58
W7
V9
W8
TEMPIN0/GPIO171
TEMPIN1/GPIO172
TEMPIN2/GPIO173
TEMPIN3/TALERT_L/GPIO174
TEMP_COMM
B6
A6
A5
B5
C7
TEMPIN0 R612 2
TEMPIN1 R613 2
TEMPIN2 R614 2
R615 2
1
1
1
1
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
A3
B4
A4
C5
A7
B7
B8
A8
GPIO175
GPIO176
GPIO177
GPIO178
GPIO179
GPIO180
GPIO181
GPIO182
1
1
1
1
1
1
1
1
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
SPI ROM
25MHZ_20PF_7A25000012
FCH_SPICLK_RR
AH28
AG28
AF26
VIN0/GPIO175
VIN1/GPIO176
VIN2/GPIO177
VIN3/GPIO178
VIN4/GPIO179
VIN5/GPIO180
VIN6/GBE_STAT3/GPIO181
VIN7/GBE_LED3/GPIO182
SATA_X1
Y7
2
+3VS
SATA_RX4N
SATA_RX4P
AJ18
AH18
FC_CLK
FC_FBCLKOUT
FC_FBCLKIN
FC_ADQ0/GPIOD128
FC_ADQ1/GPIOD129
FC_ADQ2/GPIOD130
FC_ADQ3/GPIOD131
FC_ADQ4/GPIOD132
FC_ADQ5/GPIOD133
FC_ADQ6/GPIOD134
FC_ADQ7/GPIOD135
FC_ADQ8/GPIOD136
FC_ADQ9/GPIOD137
FC_ADQ10/GPIOD138
FC_ADQ11/GPIOD139
FC_ADQ12/GPIOD140
FC_ADQ13/GPIOD141
FC_ADQ14/GPIOD142
FC_ADQ15/GPIOD143
HW MONITOR
28
2 1K_0402_1%
2 931_0402_1%
1
1
SATA_TX2P
SATA_TX2N
AH14
AJ14
SATA_RX1N
SATA_RX1P
AJ12
AH12
AJ17
AH17
+AVDD_SATA
SATA_TX1P
SATA_TX1N
SERIAL ATA
SATA_RX0N
SATA_RX0P
GPIOD
AG10
AF10
29 SATA_DTX_C_IRX_N1
29 SATA_DTX_C_IRX_P1
SATA_TX0P
SATA_TX0N
NC1
NC2
BT_ON
R617
R618
R619
R620
R621
R622
R623
R624
2
2
2
2
2
2
2
2
+3VALW
+3V_SPI
U11
21807-A11-HUDSON-M1_FCBGA605
+3VALW
For EMI,
Close to U11.
@
@
1
R504
2
0_0603_5%
C784 1
2 0.1U_0402_16V4Z
C130
30,31
30,31
30,31
30,31
For EMI,
Close to U32.
1 R181
2 1
2
33_0402_5%
22P_0402_50V8J
FCH_+SPI_VCC
+3V_SPI
R507 1
R491 1
@
@
FCH_SPICS#/FSEL#_R
2 4.7K_0402_5% FCH_SPI_WP#
2 4.7K_0402_5% FCH_SPI_HOLD#
1
3
7
4
CS#
WP#
HOLD#
GND
VCC
SCLK
SI
SO
8
6
5
2
KSI4
KSI5
KSI6
KSI7
KSI4
KSI5
KSI6
KSI7
+3VALW
U32 @
4
VIN6/GBE_STAT3/GPIO181
Enable integrated pull-down/up and leave unconnected
G27
Y2
1 R172
2 1
2
33_0402_5%
22P_0402_50V8J
+3V_SPI
28
WL_OFF# 28
FCH_SPICS#/FSEL#
FCH_SPICLK_RR
FCH_SO_SPI_SI
FCH_SI_SPI_SO
FCH_SPICLK_R
FCH_SO_SPI_SI_R
FCH_SI_SPI_SO_R
1
4
9
19
24
22
18
17
14
23
21
16
15
13
VDD
VDD
VDD
VDD
A0
B0
C0
D0
E0
A1
B1
C1
D1
E1
SEL
YA
YB
YC
YD
YE
GND
GND
GND
GND
12
EC_ON
2
5
6
FCH_SPICS#/FSEL#_R
FCH_SPICLK_R
8
11
FCH_SO_SPI_SI_R
FCH_SI_SPI_SO_R
EC_ON
30,33
3
7
10
20
4
PI3V512QE_QSOP24
@
MX25L1606EM2I-12G_SO8
SA000041N00
2010/11/25
Issued Date
Security Classification
2011/12/31
Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
Title
P14-FCH-SATA/SPI
Size Document Number
Custom
Rev
0.22
LA7321P PBL50
Date:
Sheet
E
14
of
46
0.1U_0402_16V7K
C94
C93
2.2U_0603_6.3V6K
+VDDAN_11_USB C11
D11
88mA
VDDAN_11_USB_S_1
VDDAN_11_USB_S_2
+VDDPL11
C776
C775
C778
C68
10U_0603_6.3V6M
10U_0603_6.3V6M
C109
10U_0603_6.3V6M
C743
C75
1U_0402_6.3V6K
C74
1U_0402_6.3V6K
0.1U_0402_16V7K
330U_D2_2.5VY_R9M
10U_0603_6.3V6M
C71
C118
1U_0402_6.3V6K
C117
1U_0402_6.3V6K
0.1U_0402_16V7K
C119
2
C82
F19
GND
1U_0402_6.3V6K
1
2
EN
C989
@
FB
Reserve
+1.1VALW
+VDDAN33_HWM
+VDDXL_33_S
L20
L47
2
+1.1VALW
0_0805_5%
+AVDD_USB
12mA
D6
VIN
VOUT
+VDDPL11
16mA
@
U85
APL5317
+VDDPL33
65mA
5mA
0.1U_0402_16V7K
0.1U_0402_16V7K
L49
2
+3VS
FBMA-L11-160808-221LMT_2P
+VDDIO_AZ
+3VALW
1
R634
0_0603_5%
1
R635
2
0_0603_5%
+3VS
C98
2.2U_0603_6.3V6K
For 3V AZ device
L53
2
1
FBMA-L11-160808-221LMT_2P
2 2.2U_0603_6.3V6K
C100
C99
+1.1VS
+3VALW
46mA
+VDDAN33_HWM
+3VALW
2
+VDDPL33
C782
L52
2
1
FBMA-L11-160808-221LMT_2P
2.2U_0603_6.3V6K
+1.1VALW
1U_0402_6.3V6K
C97
1U_0402_6.3V6K
C96
10U_0603_6.3V6M
2 2.2U_0603_6.3V6K
0.1U_0402_16V7K
C777 1
C108
2
1
FBMA-L11-160808-221LMT_2P
+VDDCR_11_USB
L50
2
1
FBMA-L11-201209-221LMA30T_0805
L43 2
FBMA-L11-201209-221LMA30T_0805
+VDDCR_11_USB @
L107
2
1
5
FBMA-L11-160808-221LMT 0603
C92
L22
21807-A11-HUDSON-M1_FCBGA605
10U_0603_6.3V6M
+3VS
+1.1VS
C91
VDDPL_33_SYS
+VDDIO_AZ
58mA
A11
B11
+AVDD_SATA
+VDDPL_33_SATA
C70
165mA
15mA
VDDPL_11_SYS_S
L51
C73
49mA
M8
M21
VDDXL_33_S
+3VALW
VDDCR_11_S_1
VDDCR_11_S_2
VDDAN_33_HWM_S
10U_0603_6.3V6M
PLL
FBMA-L11-160808-221LMT_2P
+
2
M6
P8
F26
G26
VDDPL_33_USB_S
L48
2
+1.1VALW
L7
L9
A21
D21
B21
K10
L10
J9
T6
T8
VDDCR_11_USB_S_1
VDDCR_11_USB_S_2
+1.1VS
M10
VDDIO_33_S_1
VDDIO_33_S_2
VDDIO_33_S_3
VDDIO_33_S_4
VDDIO_33_S_5
VDDIO_33_S_6
VDDIO_33_S_7
VDDIO_33_S_8
VDDIO_AZ_S
+1.1VS
0.1U_0402_16V7K
VDDAN_33_USB_S_1
VDDAN_33_USB_S_2
VDDAN_33_USB_S_3
VDDAN_33_USB_S_4
VDDAN_33_USB_S_5
VDDAN_33_USB_S_6
VDDAN_33_USB_S_7
VDDAN_33_USB_S_8
VDDAN_33_USB_S_9
VDDAN_33_USB_S_10
VDDAN_33_USB_S_11
VDDAN_33_USB_S_12
0.1U_0402_16V7K
C89
C88
0.1U_0402_16V7K
1U_0402_6.3V6K
C87
1U_0402_6.3V6K
10U_0603_6.3V6M
C86
10U_0603_6.3V6M
C85
A18
A19
A20
B18
B19
B20
C18
C20
D18
D19
D20
E19
USB I/O
534mA
C90
+AVDD_USB
V1
C81
VDDAN_11_SATA_1
VDDAN_11_SATA_4
VDDAN_11_SATA_2
VDDAN_11_SATA_3
VDDAN_11_SATA_5
VDDAN_11_SATA_6
VDDAN_11_SATA_7
CORE S5
C83
VDDPL_33_SATA
L46
FBMA-L11-201209-221LMA30T_0805
VDDIO_GBE_S_1
VDDIO_GBE_S_2
3.3V_S5 I/O
AJ20
AF18
AH20
AG19
AE18
AD18
AE16
SERIAL ATA
+VDDPL_33_SATA AD14
1354mA
+3VALW
VDDCR_11_GBE_S_1
VDDCR_11_GBE_S_2
2.2U_0603_6.3V6K
VDDAN_11_PCIE_1
VDDAN_11_PCIE_2
VDDAN_11_PCIE_3
VDDAN_11_PCIE_4
VDDAN_11_PCIE_5
VDDAN_11_PCIE_6
VDDAN_11_PCIE_7
VDDAN_11_PCIE_8
15mA
+AVDD_SATA
U26
V22
V26
V27
V28
V29
W22
W26
C84
+PCIE_VDDAN
VDDPL_33_PCIE
382mA
+VDDAN_11_CLK
K28
K29
J28
K26
J21
J20
K21
J22
1U_0402_6.3V6K
1115mA
AE28
2.2U_0603_6.3V6K
+VDDPL33_PCIE
VDDIO_33_GBE_S
1U_0402_6.3V6K
0.1U_0402_16V7K
C80
VDDRF_GBE_S
22mA
790mA
2.2U_0603_6.3V6K
VDDAN_11_CLK_1
VDDAN_11_CLK_2
VDDAN_11_CLK_3
VDDAN_11_CLK_4
VDDAN_11_CLK_5
VDDAN_11_CLK_6
VDDAN_11_CLK_7
VDDAN_11_CLK_8
N13
R15
N17
U13
U17
V12
V18
W12
W18
C95
C76
C79
C78
0.1U_0402_16V7K
1U_0402_6.3V6K
10U_0603_6.3V6M
C105
C77
2
1
FBMA-L11-201209-221LMA30T_0805
10U_0603_6.3V6M
L45
VDDIO_18_FC_1
VDDIO_18_FC_2
VDDIO_18_FC_3
VDDIO_18_FC_4
GBE LAN
AF22
AE25
AF24
AC22
PCI EXPRESS
0.15mA
2.2U_0603_6.3V6K
C746
L44
2
1
FBMA-L11-160808-221LMT_2P
+3VS
0.1U_0402_16V7K
0.1U_0402_16V7K
C69
C744
4.7U_0603_6.3V6K
1
R633
0_0402_5%
FLASH I/O
VDDCR_11_1
VDDCR_11_2
VDDCR_11_3
VDDCR_11_4
VDDCR_11_5
VDDCR_11_6
VDDCR_11_7
VDDCR_11_8
VDDCR_11_9
C738
VDDIO_33_PCIGP_1
VDDIO_33_PCIGP_2
VDDIO_33_PCIGP_3
VDDIO_33_PCIGP_4
VDDIO_33_PCIGP_5
VDDIO_33_PCIGP_6
VDDIO_33_PCIGP_7
VDDIO_33_PCIGP_8
VDDIO_33_PCIGP_9
VDDIO_33_PCIGP_10
VDDIO_33_PCIGP_11
VDDIO_33_PCIGP_12
+VDDIO_18_FC
2
0_0603_5%
+1.1VS
0.1U_0402_16V7K
C116
0.1U_0402_16V7K
C114
C115
0.1U_0402_16V7K
C113
10U_0603_6.3V6M
C121
10U_0603_6.3V6M
AH1
V6
Y19
AE5
AC21
AA2
AB4
AC8
AA7
AA9
AF7
AA19
CLKGEN I/O
R632
+1.8VS
CORE S0
PCI/GPIO I/O
POWER
U31C
42mA
2
C72
+3VS
0.1U_0402_16V7K
0.1U_0402_16V7K
L55
+3VS
2
1
FBMA-L11-160808-221LMT_2P
C120 1
2010/11/25
Issued Date
Security Classification
2 2.2U_0603_6.3V6K
2011/12/31
Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
Title
P15-FCH PWR
Size Document Number
Custom
Rev
0.22
LA7321P PBL50
Date:
Sheet
E
15
of
46
U31D
VSSXL
P21
P20
M22
M24
M26
P22
P24
P26
T20
T22
T24
V20
J23
VSSIO_PCIECLK_1
VSSIO_PCIECLK_2
VSSIO_PCIECLK_3
VSSIO_PCIECLK_4
VSSIO_PCIECLK_5
VSSIO_PCIECLK_6
VSSIO_PCIECLK_7
VSSIO_PCIECLK_8
VSSIO_PCIECLK_9
VSSIO_PCIECLK_10
VSSIO_PCIECLK_11
VSSIO_PCIECLK_12
VSSIO_PCIECLK_13
PCI_CLK3
PCI_CLK4
LPC_CLK0 LPC_CLK1
WATCHDOG
TIMER
ENABLE
ALLOW PCIE
GEN2
USE
DEBUG
STRAP
NON Fusion
CLOCK
Mode
internal EC
ENABLE
VSSPL_SYS
RTC_CLK
EC_PWM2 EC_PWM3
S5 PLUS
MODE
DISABLED
Internal
CLKGEN
Mode
DEFAULT
DEFAULT
DEFAULT
WATCHDOG
TIMER
DISABLE
PULL
LOW
FORCE PCIE
GEN1
IGNORE
DEBUG
STRAP
Fusion
CLOCK
Mode
internal EC
DISABLE
DEFAULT
DEFAULT
DEFAULT
External
CLKGEN
Mode
S5 PLUS
MODE
ENABLED
SPI ROM(L,H)
DEFAULT
+3VALW
+3VALW
+3VALW
+3VALW
+3VALW
+3VS
+3VS
+3VS
+3VS
PCI_CLK2
PCI_CLK1
PCI_CLK3
PCI_CLK4
LPC_CLK0
LPC_CLK1
EC_PWM2
EC_PWM3
RTC_CLK
12
12
12
12
12
12
13
13
12,30
R649
R636
R637
R638
R639
R166
R594
R550
R551
@
@
@
@
@
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
R640
R641
R642
R643
R167
R601
R602
R625
@
@
@
@
10K_0402_5%
10K_0402_5%
10K_0402_5%
2.2K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
2.2K_0402_5%
2.2K_0402_5%
2
R650
VSSAN_HWM
PCI_CLK1
D8
M19
EFUSE
PULL
HIGH
PCI_CLK2
Y4
REQUIRED STRAPS
AJ2
A28
A2
E5
D23
E25
E6
F24
N15
R13
R17
T10
P10
V11
U15
M18
V19
M11
L12
L18
J7
P3
V4
AD6
AD4
AB7
AC9
V8
W9
W10
AJ28
B29
U4
Y18
Y10
Y12
Y11
AA11
AA12
G4
J4
G8
G9
M12
AF25
H7
AH29
V10
P6
N4
L4
L8
VSSIO_USB_1
VSSIO_USB_2
VSSIO_USB_3
VSSIO_USB_4
VSSIO_USB_5
VSSIO_USB_6
VSSIO_USB_7
VSSIO_USB_8
VSSIO_USB_9
VSSIO_USB_10
VSSIO_USB_11
VSSIO_USB_12
VSSIO_USB_13
VSSIO_USB_14
VSSIO_USB_15
VSSIO_USB_16
VSSIO_USB_17
VSSIO_USB_18
VSSIO_USB_19
VSSIO_USB_20
VSSIO_USB_21
VSSIO_USB_22
VSSIO_USB_23
VSSIO_USB_24
VSSIO_USB_25
VSSIO_USB_26
VSSIO_USB_27
VSSIO_USB_28
VSS_1
VSS_2
VSS_3
VSS_4
VSS_5
VSS_6
VSS_7
VSS_8
VSS_9
VSS_10
VSS_11
VSS_12
VSS_13
VSS_14
VSS_15
VSS_16
VSS_17
VSS_18
VSS_19
VSS_20
VSS_21
VSS_22
VSS_23
VSS_24
VSS_25
VSS_26
VSS_27
VSS_28
VSS_29
VSS_30
VSS_31
VSS_32
VSS_33
VSS_34
VSS_35
VSS_36
VSS_37
VSS_38
VSS_39
VSS_40
VSS_41
VSS_42
VSS_43
VSS_44
VSS_45
VSS_46
VSS_47
VSS_48
VSS_49
VSS_50
VSS_51
VSS_52
GND
A9
B10
K11
B9
D10
D12
D14
D17
E9
F9
F12
F14
F16
C9
G11
F18
D9
H12
H14
H16
H18
J11
J19
K12
K14
K16
K18
H19
VSSIO_SATA_1
VSSIO_SATA_2
VSSIO_SATA_3
VSSIO_SATA_4
VSSIO_SATA_5
VSSIO_SATA_6
VSSIO_SATA_7
VSSIO_SATA_8
VSSIO_SATA_9
VSSIO_SATA_10
VSSIO_SATA_11
VSSIO_SATA_12
VSSIO_SATA_13
VSSIO_SATA_14
VSSIO_SATA_15
VSSIO_SATA_16
VSSIO_SATA_17
VSSIO_SATA_18
VSSIO_SATA_19
Y14
Y16
AB16
AC14
AE12
AE14
AF9
AF11
AF13
AF16
AG8
AH7
AH11
AH13
AH16
AJ7
AJ11
AJ13
AJ16
M20
H23
H26
AA21
AA23
AB23
AD23
AA26
AC26
Y20
W21
W20
AE26
L21
K20
DEBUG STRAPS
FCH M1 HAS 15K INTERNAL PU FOR PCI_AD[27:23]
DEFAULT
PCI_AD27
PCI_AD26
PCI_AD25
PCI_AD24
PCI_AD23
21807-A11-HUDSON-M1_FCBGA605
PULL
LOW
BYPASS
PCI PLL
ILA
AUTORUN
FC PLL
bypassed
Getting Value
from I2C EPROM
R644
R645
R646
R647
R648
@
@
@
@
@
2.2K_0402_5%
2.2K_0402_5%
2.2K_0402_5%
2.2K_0402_5%
2.2K_0402_5%
Reserved
check default
Security Classification
Issued Date
Enabled
2010/11/25
Deciphered Date
2011/12/31
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
DEFAULT
DEFAULT
12
12
12
12
12
DEFAULT
Required Setting
Disable I2C
ROM
DEFAULT
PCI_AD23
Enable ROM Straps
PCI_AD24
USE internal
PLL generated
PLL CLK
PCI_AD25
PULL
HIGH
PCI_AD26
PCI_AD27
VSSIO_PCIECLK_14
VSSIO_PCIECLK_15
VSSIO_PCIECLK_16
VSSIO_PCIECLK_17
VSSIO_PCIECLK_18
VSSIO_PCIECLK_19
VSSIO_PCIECLK_20
VSSIO_PCIECLK_21
VSSIO_PCIECLK_22
VSSIO_PCIECLK_23
VSSIO_PCIECLK_24
VSSIO_PCIECLK_25
VSSIO_PCIECLK_26
VSSIO_PCIECLK_27
P16-FCH-VSS/Strap
Size
B
Date:
Document Number
Rev
0.22
LA7321P PBL50
Wednesday, February 16, 2011
Sheet
1
16
of
46
U2A
6 PCIE_FTX_C_GRX_P[0..3]
6 PCIE_FTX_C_GRX_N[0..3]
PCIE_FTX_C_GRX_P[0..3]
PCIE_GTX_C_FRX_P[0..3]
PCIE_FTX_C_GRX_N[0..3]
PCIE_GTX_C_FRX_N[0..3]
PCIE_GTX_C_FRX_P[0..3] 6
LVDS CONTROL
PCIE_GTX_C_FRX_N[0..3] 6
AA38
Y37
PCIE_RX0P
PCIE_RX0N
PCIE_TX0P
PCIE_TX0N
Y33
Y32
PCIE_GTX_FRX_P0
PCIE_GTX_FRX_N0
C1
C2
1
1
PCIE_FTX_C_GRX_P1
PCIE_FTX_C_GRX_N1
Y35
W36
PCIE_RX1P
PCIE_RX1N
PCIE_TX1P
PCIE_TX1N
W33
W32
PCIE_GTX_FRX_P1
PCIE_GTX_FRX_N1
C3
C4
1
1
PCIE_FTX_C_GRX_P2
PCIE_FTX_C_GRX_N2
W38
V37
PCIE_RX2P
PCIE_RX2N
PCIE_TX2P
PCIE_TX2N
U33
U32
PCIE_GTX_FRX_P2
PCIE_GTX_FRX_N2
C5
C6
1
1
PCIE_FTX_C_GRX_P3
PCIE_FTX_C_GRX_N3
V35
U36
PCIE_RX3P
PCIE_RX3N
PCIE_TX3P
PCIE_TX3N
U30
U29
PCIE_GTX_FRX_P3
PCIE_GTX_FRX_N3
C7
C8
1
1
U38
T37
PCIE_RX4P
PCIE_RX4N
PCIE_TX4P
PCIE_TX4N
T33
T32
R38
P37
P35
N36
N38
M37
M35
L36
L38
K37
K35
J36
J38
H37
H35
G36
PCIE_RX5P
PCIE_RX5N
PCIE_RX6P
PCIE_RX6N
PCIE_RX7P
PCIE_RX7N
PCIE_RX8P
PCIE_RX8N
PCIE_RX9P
PCIE_RX9N
PCIE_RX10P
PCIE_RX10N
PCIE_RX11P
PCIE_RX11N
PCIE_RX12P
PCIE_RX12N
PCIE_FTX_C_GRX_P0
PCIE_FTX_C_GRX_N0
T35
R36
PCIE_TX5P
PCIE_TX5N
PCIE_TX6P
PCIE_TX6N
VARY_BL
DIGON
TXCLK_UP_DPF3P
TXCLK_UN_DPF3N
AK27
AJ27
AK35
AL36
TXOUT_U0P_DPF2P
TXOUT_U0N_DPF2N
AJ38
AK37
TXOUT_U1P_DPF1P
TXOUT_U1N_DPF1N
AH35
AJ36
TXOUT_U2P_DPF0P
TXOUT_U2N_DPF0N
AG38
AH37
TXOUT_U3P
TXOUT_U3N
AF35
AG36
LVTMDP
T30
T29
TXCLK_LP_DPE3P
TXCLK_LN_DPE3N
P33
P32
PCIE_TX7P
PCIE_TX7N
P30
P29
PCIE_TX8P
PCIE_TX8N
N33
N32
PCIE_TX9P
PCIE_TX9N
R1 VGA@
10K_0402_5%
1
2
1
2
10K_0402_5%
R2 VGA@
AP34
AR34
TXOUT_L0P_DPE2P
TXOUT_L0N_DPE2N
AW37
AU35
TXOUT_L1P_DPE1P
TXOUT_L1N_DPE1N
AR37
AU39
TXOUT_L2P_DPE0P
TXOUT_L2N_DPE0N
AP35
AR35
TXOUT_L3P
TXOUT_L3N
AN36
AP37
N30
N29
216-0809000 A11 SEYMOUR XT M2 T88
PCIE_TX10P
PCIE_TX10N
PCIE_TX11P
PCIE_TX11N
PCIE_TX12P
PCIE_TX12N
L33
L32
VGA@
L30
L29
K33
K32
J33
J32
PCIE_RX13P
PCIE_RX13N
PCIE_TX13P
PCIE_TX13N
G38
F37
PCIE_RX14P
PCIE_RX14N
PCIE_TX14P
PCIE_TX14N
K30
K29
F35
E37
PCIE_RX15P
PCIE_RX15N
PCIE_TX15P
PCIE_TX15N
H33
H32
+3VSG
CLOCK
PCIE_REFCLKP
PCIE_REFCLKN
1
12
5
2
PE_GPIO0
12,25,28 PLT_RST#
U16
VGA@
Y
4 VGA_RST#
PERSTB
3
AA30
PCIE_CALRN
Y30
1 VGA@ 2
R3
1.27K_0402_1%
Y29
1 VGA@ 2
+1.0VSG
R6
2K_0402_1%
PCIE_CALRP
2 VGA@ 1
AH16
R5
10K_0402_5% PWRGOOD
VGA_RST#
R394
2.2K_0402_5%
@
CALIBRATION
AB35
AA36
12 CLK_PCIE_VGA
12 CLK_PCIE_VGA#
AH16
Accessiable for "Test Purposes"
Connect to GND for "Normal Operation"
NC7SZ08P5X_NL_SC70-5
216-0809000 A11 SEYMOUR XT M2 T88
VGA@
@
1
R440
2
0_0402_5%
Issued Date
Security Classification
2010/11/25
2011/12/31
Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
Title
Rev
0.22
LA7321P PBL50
Date:
Sheet
1
17
of
46
U2B
TX_PWRS_ENB
GPIO0
GPIO13
GPIO12
GPIO11
CONFIG[2]
CONFIG[1]
CONFIG[0]
BIOS_ROM_EN
GPIO22
AUD[1]
AUD(0)
HSYNC
VSYNC
BIF_GEN2_EN
GPIO2
memory apertures
CONFIG[3:0]
128 MB 000
256 MB 001 *
64 MB 010
DPA
NC on Park,
Robson and Seymour
NC on Park and Robson
VRAM_ID0
VRAM_ID1
VRAM_ID2
VRAM_ID3
001
11
H2SYNC
Internal use only. THIS PAD HAS AN INTERNAL
(GENLK_CLK) PULL-DOWN AND MUST BE 0 V AT RESET. The
pad may be left unconnected
GPIO8
GPIO21
GENERICC
GPIO5
RESERVED
DNI
NC on Park,
Robson and Seymour
+3VSG
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
VGA_GPIO0
VGA_GPIO1
VGA_GPIO2
SOUT_GPIO8
SIN_GPIO9
VGA_GPIO11
VGA_GPIO12
VGA_GPIO13
VGA_HSYNC
VGA_VSYNC
GENERICC
V2SYNC
H2SYNC
BB_EN_GPIO21
ROMSE_GPIO22
VGA_GPIO5
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
44
VGA_ENBKL
SOUT_GPIO8
SIN_GPIO9
VGA_GPIO11
VGA_GPIO12
VGA_GPIO13
GPU_VID0
GPU_VID0
T1
THM_ALERT#
X76L01
1G
44
GPU_VID1
BB_EN_GPIO21
ROMSE_GPIO22
GPU_VID1
X76L03
Hynix
512M
X76L04
GENERICC
1
2
1
2
1
2
1
2
1
1
2
2
C
470ohm/1A
TYPE 1
2
VGA@
HOLD
W
VSS
2
VGA@
2
VGA@
10mil
GPIO_0
GPIO_1
GPIO_2
GPIO_3_SMBDATA
GPIO_4_SMBCLK
GPIO_5_AC_BATT
GPIO_6
GPIO_7_BLON
GPIO_8_ROMSO
GPIO_9_ROMSI
GPIO_10_ROMSCK
GPIO_11
GPIO_12
GPIO_13
GPIO_14_HPD2
GPIO_15_PWRCNTL_0
GPIO_16
GPIO_17_THERMAL_INT
GPIO_18_HPD3
GPIO_19_CTF
GPIO_20_PWRCNTL_1
GPIO_21_BB_EN
GPIO_22_ROMCSB
GPIO_23_CLKREQB
JTAG_TRSTB
JTAG_TDI
JTAG_TCK
JTAG_TMS
JTAG_TDO
GENERICA
GENERICB
GENERICC
GENERICD
GENERICE_HPD4
NC_GENERICF_HPD5
NC_GENERICG_HPD6
HPD1
G
GB
B
BB
DAC1
HSYNC
VSYNC
RSET
70mA
45mA
G2/NC
G2B/NC
B2/NC
B2B/NC
C/NC
Y/NC
COMP/NC
27MCLK
XTALOUT
AV33
AU34
+DPLL_VDDC
1
2
VGA@
1
R49
1
R50
@
@
2
AW34
0_0402_5%
AW35
2
0_0402_5%
H2SYNC/GENLK_CLK
V2SYNC/GENLK_VSYNC
AF29
AG29
AL31
GND
XTALOUT
120ohm/0.3A
27MHZ_16PF_X7S027000BG1H-U
VGA@
1
2
VGA@
C35
18P 50V J NPO 0402
C36
20P_0402_50V8
2
10mil
+TSVDD
1
2
VGA@
2
VGA@
C34
0.1U_0402_16V4Z
OUT
IN
C33
1U_0402_6.3V4Z
GND
C32
10U_0603_6.3V6M
L5
BLM18AG121SN1D_0603
2
1
VGA@
1
Y1
AK32
AJ32
AJ33
R7
0_0402_5%
2
4.7K_0402_5%
+3VSG
VGA_SMB_DA2
EC_SMB_CK2
EC_SMB_CK2
5,30
EC_SMB_DA2
5,30
Q1B VGA@
DMN66D0LDW-7_SOT363-6
1
Q1A
EC_SMB_DA2
6
VGA@
DMN66D0LDW-7_SOT363-6
NC on Park,
Robson and Seymour
AU22
AV21
AT23
AR22
AF37
AE38
AC36
AC38
VGA_HSYNC
VGA_VSYNC
AB34
R30
AD34
AE34
+AVDD
AC33
AC34
+VDD1DI
1 VGA@
10mil
AF30
AF31
AC32
AD32
AF32
2
VGA@
AD29
AC29
AG31
AG32
H2SYNC
V2SYNC
+VDD1DI
DDC1CLK
DDC1DATA
DDC2CLK
DDC2DATA
XO_IN
AUX2P
AUX2N
XO_IN2
NC_DDCCLK_AUX4P
NC_DDCDATA_AUX4N
DDCCLK_AUX5P
DDCDATA_AUX5N
TS_FDO
DDC6CLK
DDC6DATA
TS_A/NC
NC_DDCCLK_AUX7P
NC_DDCDATA_AUX7N
10mil
10mil
10mil
2
VGA@
2
VGA@
2
VGA@
AA29
R48
715_0402_1%
1
2
VGA@
2
VGA@
2
VGA@
L78
BLM18AG121SN1D_0603
1
+1.8VSG
VGA@
120ohm/0.3A
2
VGA@
L79
BLM18AG121SN1D_0603
2
1
+1.8VSG
VGA@
120ohm/0.3A
2
VGA@
+3VSG
VGA@
1
+1.8VSG
AM26
AN26
AM27
AL27
AM19
AL19
AN20
AM20
AL30
AM30
AL29
AM29
NC on Park,
Robson and Seymour
AN21
AM21
A
AJ30
AJ31
AK30
AK29
Issued Date
2
VGA@
VGA@
1
NC on Park,
Robson and Seymour
Security Classification
VGA@
VGA@
1
AF33
AUX1P
AUX1N
XTALIN
XTALOUT
5mA
499_0402_1%
2
VGA@
AC30
AC31
75mA
THERMAL
10mil
AD30
AD31
AD33
PLL/CLOCK
DPLL_VDDC
DPLUS
DMINUS
AE36
AD35
2mAA2VDDQ/NC
R2SET/NC
DPLL_PVDD
DPLL_PVSS
AD39
AD37
2010/11/25
Deciphered Date
2011/12/31
Title
P18-Vancouver_Strape/DP/HDMI//CRT
Size
Document Number
Custom
Rev
0.22
LA7321P PBL50
Date:
4
1
R8
VGA@
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
THM_ALERT#
VGA@
R10
4.7K_0402_5%
VGA@
AT21
AR20
AG33
VREFG
TSVDD
TSVSS
GND
AU20
AT19
130mAA2VDD/NC
DDCCLK_AUX3P
DDCDATA_AUX3N
GPU_THERM_D+
GPU_THERM_D-
VGA_SMB_CK2
AT17
AR16
DAC2
125mA
+1.8VSG
4
VDD1DI
VSS1DI
100mAVDD2DI/NC
M25P10-AVMN6P
@
C31
0.1U_0402_16V4Z
VGA@ 1
2
R74
1M_0402_5%
27MCLK 1
AVDD
AVSSQ
R2/NC
R2B/NC
DDC/AUX
AN31
THERM#
VGA_SMB_DA2
C23
10U_0603_6.3V6M
+1.0VSG
L4
BLM18AG121SN1D_0603
2
1
VGA@
SOUT_GPIO8
2
VGA@
AU16
AV15
C20
10U_0603_6.3V6M
2
VGA@
R9
4.7K_0402_5%
VGA@
C24
0.1U_0402_16V4Z
470ohm/1A
AM32
AN32
ALERT#
10mil
+DPLL_PVDD
D-
+3VSG
AT15
AR14
C19
0.1U_0402_16V4Z
L3
BLM18AG121SN1D_0603
2
1
VGA@
1
AH13
SDATA
VGA_SMB_CK2
SCLK
D+
+3VSG
AU14
AV13
C22
1U_0402_6.3V4Z
NC_TX4P_DPD1P
NC_TX4M_DPD1N
A2VSSQ/TSVSSQ
+1.8VSG
X76@
DPD
NC_TX5P_DPD0P
NC_TX5M_DPD0N
15mil
+VGA_VREF
2 VGA@
0.1U_0402_16V4Z
C27
1U_0402_6.3V4Z
PD-Reset
C30
1U_0402_6.3V4Z
@
A
2 249_0402_1%
C21
VCC
2 499_0402_1%
1 VGA@
C26
0.1U_0402_16V4Z
3
8
1 VGA@
R43
C29
0.1U_0402_16V4Z
R42
C25
10U_0603_6.3V6M
@
2
1
R52
0_0402_5% 2
+1.8VSG
Internal PD
C28
10U_0603_6.3V6M
ROMSE_GPIO22
NC_TX3P_DPD2P
NC_TX3M_DPD2N
VSS2DI/NC
VRAM_ID0
VRAM_ID1
VRAM_ID2
VRAM_ID3
U5
5
NC_TXCDP_DPD3P
NC_TXCDM_DPD3N
X76@
FLASH ROM
CLK_GPIO10
R51
0_0402_5%
@
2
1
AK24
R47
10K_0402_5%
+3VSG
X76@
R41
10K_0402_5%
22P_0402_50V8J
R442
2
1 2
1
C1638
33_0402_5%
@
@
SIN_GPIO9
EMI
R46
10K_0402_5%
R45
10K_0402_5%
R44
10K_0402_5%
X76@
R40
10K_0402_5%
R39
10K_0402_5%
R38
10K_0402_5%
X76@
X76@
TX2P_DPC0P
TX2M_DPC0N
VDD
AT33
AU32
C18
1U_0402_6.3V4Z
NC on Park
+1.8VSG
X76@
TX1P_DPC1P
TX1M_DPC1N
SCL
SDA
X76@
DPC
ADM1032ARMZ-2REEL_MSOP8
AR32
AT31
C17
10U_0603_6.3V6M
TX0P_DPC2P
TX0M_DPC2N
AV31
AU30
C15
1U_0402_6.3V4Z
T2
T3
T4
T5
T6
T7
Samsung 512M
0
TXCCP_DPC3P
TXCCM_DPC3N
AR30
AT29
C16
0.1U_0402_16V4Z
X76L02
0
TX5P_DPB0P
TX5M_DPB0N
U4 VGA@
1
GPU_THERM_D+
2200P_0402_50V7K
VGA@ 1
2
C11
GPU_THERM_D-
C52
10U_0603_6.3V6M
EMI
<size>
AK26
AJ26
AH20
AH18
AN16
AH23
AJ23
AH17
AJ17
AK17
AJ13
AH15
AJ16
AK16
AL16
AM16
AM14
AM13
AK14
AG30
AN14
AM17
AL13
AJ14
AK13
AN13
AM23
AN23
AK23
AL24
AM24
AJ19
AK19
AJ20
AK20
AJ24
AH26
AH24
VGA_GPIO5
TX4P_DPB1P
TX4M_DPB1N
AT27
AR26
C14
10U_0603_6.3V6M
<Revserve>
2 4.7K_0402_5%
2 4.7K_0402_5%
VGA_GPIO0
VGA_GPIO1
VGA_GPIO2
1
R29
VGA@
10K_0402_5%
CLK_GPIO10
@
2
1
R53
0_0402_5%
DPB
TX3P_DPB2P
TX3M_DPB2N
1
C10
VGA@
HDMI
AU26
AV25
C13
0.1U_0402_16V4Z
<Vendor>
1 VGA@
1 VGA@
Samsung 1G
TXCBP_DPB3P
TXCBM_DPB3N
AT25
AR24
C12
1U_0402_6.3V4Z
<Revserve>
SWAPLOCKA
SWAPLOCKB
TX2P_DPA0P
TX2M_DPA0N
I2C
R12
R14
VRAM
NC_DVPCNTL_MVP_0
NC_DVPCNTL_MVP_1
NC_DVPCNTL_0
NC_DVPCNTL_1
NC_DVPCNTL_2
NC_DVPCLK
DVPDATA_0
DVPDATA_1
DVPDATA_2
DVPDATA_3
DVPDATA_4
DVPDATA_5
DVPDATA_6
DVPDATA_7
DVPDATA_8
DVPDATA_9
DVPDATA_10
DVPDATA_11
DVPDATA_12
DVPDATA_13
DVPDATA_14
DVPDATA_15
DVPDATA_16
NC_DVPDATA_17
NC_DVPDATA_18
NC_DVPDATA_19
NC_DVPDATA_20
NC_DVPDATA_21
NC_DVPDATA_22
NC_DVPDATA_23
+3VSG
Seymour(XT)
Hynix
TX1P_DPA1P
TX1M_DPA1N
AR8
AU8
AP8
AW8
AR3
AR1
AU1
AU3
AW3
AP6
AW5
AU5
AR6
AW6
AU6
AT7
AV7
AN7
AV9
AT9
AR10
AW10
AU10
AP10
AV11
AT11
AR12
AW12
AU12
AP12
AJ21
AK21
VGA@ R11
VGA@ R13
VGA@ R15
@ R16
@ R17
VGA@ R18
@ R19
@ R20
@
R22
@
R21
@ R23
@ R24
@ R25
@ R26
@ R27
@ R28
TX0P_DPA2P
TX0M_DPA2N
MUTI GFX
+3VSG
AU24
AV23
GPIO1
GPIO9
0.1U_0402_16V4Z
VGA_DIS
TX_DEEMPH_EN
Setting
Strap Name
Sheet
1
18
of
46
D
U2D
DDR2
GDDR3/GDDR5
DDR3
MVREFDA
MVREFSA
+1.5VSG
L18
L20
NC_CLKA1
NC_CLKA1B
J14
H14
NC_RASA0B
NC_RASA1B
K23
K19
NC_CASA0B
NC_CASA1B
K20
K17
NC_CSA0B_0
NC_CSA0B_1
K24
K27
NC_CSA1B_0
NC_CSA1B_1
M13
K16
NC_CKEA0
NC_CKEA1
K21
J20
1
H27
G27
2
1
2
+1.5VSG
R60
VGA@
40.2_0402_1%
MVREFSB
R61
VGA@
100_0402_1%
C40
VGA@
NC_MVREFDA
NC_MVREFSA
NC_WEA0B
NC_WEA1B
K26
L15
R66
R67
R69
2 VGA@
2 VGA@
2 VGA@
1 243_0402_1% M12
1 243_0402_1% M27
1 243_0402_1% AH12
MEM_CALRP1
NC_MEM_CALRP0
NC_MEM_CALRP2
NC_MAA0_8
NC_MAA1_8
H23
J19
TESTEN
2 VGA@ 1
R65
5.11K_0402_1%
TEST_MCLK
TEST_YCLK
C41
@
0.1U_0402_16V4Z
GDDR5
NC_MEM_CALRN0
MEM_CALRN1
NC_MEM_CALRN2
P8
T9
P9
N7
N8
N9
U9
U8
Y9
W9
AC8
AC9
AA7
AA8
Y8
AA9
MAB0
MAB1
MAB2
MAB3
MAB4
MAB5
MAB6
MAB7
MAB8
MAB9
MAB10
MAB11
MAB12
B_BA2
B_BA0
B_BA1
WCKB0_0/DQMB_0
WCKB0B_0/DQMB_1
WCKB0_1/DQMB_2
WCKB0B_1/DQMB_3
WCKB1_0/DQMB_4
WCKB1B_0/DQMB_5
WCKB1_1/DQMB_6
WCKB1B_1/DQMB_7
GDDR5/DDR2/GDDR3
EDCB0_0/QSB_0/RDQSB_0
EDCB0_1/QSB_1/RDQSB_1
EDCB0_2/QSB_2/RDQSB_2
EDCB0_3/QSB_3/RDQSB_3
EDCB1_0/QSB_4/RDQSB_4
EDCB1_1/QSB_5/RDQSB_5
EDCB1_2/QSB_6/RDQSB_6
EDCB1_3/QSB_7/RDQSB_7
H3
H1
T3
T5
AE4
AF5
AK6
AK5
DQMB#0
DQMB#1
DQMB#2
DQMB#3
DQMB#4
DQMB#5
DQMB#6
DQMB#7
F6
K3
P3
V5
AB5
AH1
AJ9
AM5
QSB0
QSB1
QSB2
QSB3
QSB4
QSB5
QSB6
QSB7
DDBIB0_0/QSB_0B/WDQSB_0
DDBIB0_1/QSB_1B/WDQSB_1
DDBIB0_2/QSB_2B/WDQSB_2
DDBIB0_3/QSB_3B/WDQSB_3
DDBIB1_0/QSB_4B/WDQSB_4
DDBIB1_1/QSB_5B/WDQSB_5
DDBIB1_2/QSB_6B/WDQSB_6
DDBIB1_3/QSB_7B/WDQSB_7
G7
K1
P1
W4
AC4
AH3
AJ8
AM3
QSB#0
QSB#1
QSB#2
QSB#3
QSB#4
QSB#5
QSB#6
QSB#7
T7
W7
ODTB0
ODTB1
ADBIB0/ODTB0
ADBIB1/ODTB1
TESTEN
AK10
AL10
CLKTESTA
CLKTESTB
QSB[0..7]
CLKB0
CLKB0#
CLKB1
CLKB1B
AD8
AD7
CLKB1
CLKB1#
RASB0B
RASB1B
T10
Y10
RASB0#
RASB1#
CASB0B
CASB1B
W10
AA10
CASB0#
CASB1#
P10
L10
CSB0#_0
CSB1B_0
CSB1B_1
AD10
AC10
CSB1#_0
CKEB0
CKEB1
U10
AA11
CKEB0
CKEB1
WEB0B
WEB1B
N10
AB11
WEB0#
WEB1#
MAB0_8
MAB1_8
T8
W8
DRAM_RST
22
22
CLKB0
CLKB0#
22
22
CLKB1
CLKB1#
22
22
RASB0#
RASB1#
22
22
CASB0#
CASB1#
22
22
CSB0#_0
22
VGA@
1
CSB1#_0
22
CKEB0
CKEB1
22
22
WEB0#
WEB1#
22
22
VGA@
2
10_0402_5%
1
DQMB#[0..7]
22
22
22
MAB13
R68
AH11
22
QSB#[0..7]
ODTB0
ODTB1
22
B_BA[0..2]
QSB[0..7]
QSB#[0..7]
L9
L8
MVREFDB
MVREFSB
AD28
DQMB#[0..7]
CLKB0
CLKB0B
CSB0B_0
CSB0B_1
MAB[0..12]
B_BA[0..2]
C43
120P_0402_50V8
1 243_0402_1%
L27
1 243_0402_1%
N12
1 243_0402_1% AG12
MAB[0..12]
MAB0_0/MAB_0
MAB0_1/MAB_1
MAB0_2/MAB_2
MAB0_3/MAB_3
MAB0_4/MAB_4
MAB0_5/MAB_5
MAB0_6/MAB_6
MAB0_7/MAB_7
MAB1_0/MAB_8
MAB1_1/MAB_9
MAB1_2/MAB_10
MAB1_3/MAB_11
MAB1_4/MAB_12
MAB1_5/BA2
MAB1_6/BA0
MAB1_7/BA1
R71
VGA@
5.11K_0402_1%
2 VGA@
2 VGA@
2 VGA@
MVREFDB
Y12
MVREFSB AA12
C42
@
0.1U_0402_16V4Z
R62
R63
R64
0.1U_0402_16V4Z
NC_CLKA0
NC_CLKA0B
VGA@
DQB0_0/DQB_0
DQB0_1/DQB_1
DQB0_2/DQB_2
DQB0_3/DQB_3
DQB0_4/DQB_4
DQB0_5/DQB_5
DQB0_6/DQB_6
DQB0_7/DQB_7
DQB0_8/DQB_8
DQB0_9/DQB_9
DQB0_10/DQB_10
DQB0_11/DQB_11
DQB0_12/DQB_12
DQB0_13/DQB_13
DQB0_14/DQB_14
DQB0_15/DQB_15
DQB0_16/DQB_16
DQB0_17/DQB_17
DQB0_18/DQB_18
DQB0_19/DQB_19
DQB0_20/DQB_20
DQB0_21/DQB_21
DQB0_22/DQB_22
DQB0_23/DQB_23
DQB0_24/DQB_24
DQB0_25/DQB_25
DQB0_26/DQB_26
DQB0_27/DQB_27
DQB0_28/DQB_28
DQB0_29/DQB_29
DQB0_30/DQB_30
DQB0_31/DQB_31
DQB1_0/DQB_32
DQB1_1/DQB_33
DQB1_2/DQB_34
DQB1_3/DQB_35
DQB1_4/DQB_36
DQB1_5/DQB_37
DQB1_6/DQB_38
DQB1_7/DQB_39
DQB1_8/DQB_40
DQB1_9/DQB_41
DQB1_10/DQB_42
DQB1_11/DQB_43
DQB1_12/DQB_44
DQB1_13/DQB_45
DQB1_14/DQB_46
DQB1_15/DQB_47
DQB1_16/DQB_48
DQB1_17/DQB_49
DQB1_18/DQB_50
DQB1_19/DQB_51
DQB1_20/DQB_52
DQB1_21/DQB_53
DQB1_22/DQB_54
DQB1_23/DQB_55
DQB1_24/DQB_56
DQB1_25/DQB_57
DQB1_26/DQB_58
DQB1_27/DQB_59
DQB1_28/DQB_60
DQB1_29/DQB_61
DQB1_30/DQB_62
DQB1_31/DQB_63
VGA@
J21
G19
C38
C5
C3
E3
E1
F1
F3
F5
G4
H5
H6
J4
K6
K5
L4
M6
M1
M3
M5
N4
P6
P5
R4
T6
T1
U4
V6
V1
V3
Y6
Y1
Y3
Y5
AA4
AB6
AB1
AB3
AD6
AD1
AD3
AD5
AF1
AF3
AF6
AG4
AH5
AH6
AJ4
AK3
AF8
AF9
AG8
AG7
AK9
AL7
AM8
AM7
AK1
AL4
AM6
AM1
AN4
AP3
AP1
AP5
C39
0.1U_0402_16V4Z
R59
VGA@
100_0402_1%
NC_ADBIA0/ODTA0
NC_ADBIA1/ODTA1
MVREFDB
MVREFSA
R58
VGA@
40.2_0402_1%
NC_DDBIA0_0/QSA_0B/WDQSA_0
NC_DDBIA0_1/QSA_1B/WDQSA_1
NC_DDBIA0_2/QSA_2B/WDQSA_2
NC_DDBIA0_3/QSA_3B/WDQSA_3
NC_DDBIA1_0/QSA_4B/WDQSA_4
NC_DDBIA1_1/QSA_5B/WDQSA_5
NC_DDBIA1_2/QSA_6B/WDQSA_6
NC_DDBIA1_3/QSA_7B/WDQSA_7
R57
VGA@
100_0402_1%
+1.5VSG
A34
E30
E26
C20
C16
C12
J11
F8
R56
VGA@
40.2_0402_1%
VGA@
C34
D29
D25
E20
E16
E12
J10
D7
+1.5VSG
C37
NC_WCKA0_0/DQMA_0
NC_WCKA0B_0/DQMA_1
NC_WCKA0_1/DQMA_2
NC_WCKA0B_1/DQMA_3
NC_WCKA1_0/DQMA_4
NC_WCKA1B_0/DQMA_5
NC_WCKA1_1/DQMA_6
NC_WCKA1B_1/DQMA_7
GDDR5/DDR2/GDDR3
NC_EDCA0_0/QSA_0/RDQSA_0
NC_EDCA0_1/QSA_1/RDQSA_1
NC_EDCA0_2/QSA_2/RDQSA_2
NC_EDCA0_3/QSA_3/RDQSA_3
NC_EDCA1_0/QSA_4/RDQSA_4
NC_EDCA1_1/QSA_5/RDQSA_5
NC_EDCA1_2/QSA_6/RDQSA_6
NC_EDCA1_3/QSA_7/RDQSA_7
A32
C32
D23
E22
C14
A14
E10
D9
MDB0
MDB1
MDB2
MDB3
MDB4
MDB5
MDB6
MDB7
MDB8
MDB9
MDB10
MDB11
MDB12
MDB13
MDB14
MDB15
MDB16
MDB17
MDB18
MDB19
MDB20
MDB21
MDB22
MDB23
MDB24
MDB25
MDB26
MDB27
MDB28
MDB29
MDB30
MDB31
MDB32
MDB33
MDB34
MDB35
MDB36
MDB37
MDB38
MDB39
MDB40
MDB41
MDB42
MDB43
MDB44
MDB45
MDB46
MDB47
MDB48
MDB49
MDB50
MDB51
MDB52
MDB53
MDB54
MDB55
MDB56
MDB57
MDB58
MDB59
MDB60
MDB61
MDB62
MDB63
0.1U_0402_16V4Z
R55
VGA@
100_0402_1%
G24
J23
H24
J24
H26
J26
H21
G21
H19
H20
L13
G16
J16
H16
J17
H17
MVREFDA
R54
VGA@
40.2_0402_1%
C
NC_MAA0_0/MAA_0
NC_MAA0_1/MAA_1
NC_MAA0_2/MAA_2
NC_MAA0_3/MAA_3
NC_MAA0_4/MAA_4
NC_MAA0_5/MAA_5
NC_MAA0_6/MAA_6
NC_MAA0_7/MAA_7
NC_MAA1_0/MAA_8
NC_MAA1_1/MAA_9
NC_MAA1_2/MAA_10
NC_MAA1_3/MAA_11
NC_MAA1_4/MAA_12
NC_MAA1_5/MAA_13_BA2
NC_MAA1_6/MAA_14_BA0
NC_MAA1_7/MAA_A15_BA1
MEMORY INTERFACE A
+1.5VSG
NC_DQA0_0/DQA_0
NC_DQA0_1/DQA_1
NC_DQA0_2/DQA_2
NC_DQA0_3/DQA_3
NC_DQA0_4/DQA_4
NC_DQA0_5/DQA_5
NC_DQA0_6/DQA_6
NC_DQA0_7/DQA_7
NC_DQA0_8/DQA_8
NC_DQA0_9/DQA_9
NC_DQA0_10/DQA_10
NC_DQA0_11/DQA_11
NC_DQA0_12/DQA_12
NC_DQA0_13/DQA_13
NC_DQA0_14/DQA_14
NC_DQA0_15/DQA_15
NC_DQA0_16/DQA_16
NC_DQA0_17/DQA_17
NC_DQA0_18/DQA_18
NC_DQA0_19/DQA_19
NC_DQA0_20/DQA_20
NC_DQA0_21/DQA_21
NC_DQA0_22/DQA_22
NC_DQA0_23/DQA_23
NC_DQA0_24/DQA_24
NC_DQA0_25/DQA_25
NC_DQA0_26/DQA_26
NC_DQA0_27/DQA_27
NC_DQA0_28/DQA_28
NC_DQA0_29/DQA_29
NC_DQA0_30/DQA_30
NC_DQA0_31/DQA_31
NC_DQA1_0/DQA_32
NC_DQA1_1/DQA_33
NC_DQA1_2/DQA_34
NC_DQA1_3/DQA_35
NC_DQA1_4/DQA_36
NC_DQA1_5/DQA_37
NC_DQA1_6/DQA_38
NC_DQA1_7/DQA_39
NC_DQA1_8/DQA_40
NC_DQA1_9/DQA_41
NC_DQA1_10/DQA_42
NC_DQA1_11/DQA_43
NC_DQA1_12/DQA_44
NC_DQA1_13/DQA_45
NC_DQA1_14/DQA_46
NC_DQA1_15/DQA_47
NC_DQA1_16/DQA_48
NC_DQA1_17/DQA_49
NC_DQA1_18/DQA_50
NC_DQA1_19/DQA_51
NC_DQA1_20/DQA_52
NC_DQA1_21/DQA_53
NC_DQA1_22/DQA_54
NC_DQA1_23/DQA_55
NC_DQA1_24/DQA_56
NC_DQA1_25/DQA_57
NC_DQA1_26/DQA_58
NC_DQA1_27/DQA_59
NC_DQA1_28/DQA_60
NC_DQA1_29/DQA_61
NC_DQA1_30/DQA_62
NC_DQA1_31/DQA_63
MDB[0..63]
MDB[0..63]
0.1U_0402_16V4Z
C37
C35
A35
E34
G32
D33
F32
E32
D31
F30
C30
A30
F28
C28
A28
E28
D27
F26
C26
A26
F24
C24
A24
E24
C22
A22
F22
D21
A20
F20
D19
E18
C18
A18
F18
D17
A16
F16
D15
E14
F14
D13
F12
A12
D11
F10
A10
C10
G13
H13
J13
H11
G10
G8
K9
K10
G9
A8
C8
E8
A6
C6
E6
A5
22
GDDR5
DDR2
GDDR5/GDDR3
DDR3
DDR2
GDDR3/GDDR5
DDR3
MEMORY INTERFACE B
U2C
DDR2
GDDR5/GDDR3
DDR3
22
R70
2
51.1_0402_1%
VGA@
R72
@
51.1_0402_1%
VGA@
VGA@
R73
@
51.1_0402_1%
Issued Date
Security Classification
2010/11/25
Deciphered Date
2011/12/31
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
Title
P19-Vancouver_Memory
Size Document Number
Custom
Rev
0.22
LA7321P PBL50
Date:
Sheet
19
of
46
U2E
MEM I/O
2800mA
+1.5VSG
C347 VGA@
10U_0603_6.3V6M
FBMA-L11-201209-221LMA30T_0805
2
1
+1.8VSG
L34 VGA@
1
1
220ohm/2A
C346 VGA@
1U_0402_6.3V4Z
C345 VGA@
1U_0402_6.3V4Z
C383 VGA@
1U_0402_6.3V4Z
C373 VGA@
1U_0402_6.3V4Z
C382 VGA@
1U_0402_6.3V4Z
+ C395
+ C396
C394
VGA@
VGA@
VGA@
390U_2.5V_10M 330U_D2_2V_Y330U_D2_2V_Y
2
2
2
Issued Date
+ C447
@
330U_D2_2V_Y
2
J7
2
2
1
FBMA-L11-201209-121LMA50T_0805
+VGA_CORE
JUMP_43X118
CONN@
L41 VGA@
Deciphered Date
2011/12/31
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
C428 VGA@
10U_0603_6.3V6M
C427 VGA@
10U_0603_6.3V6M
Security Classification
VGA@
C372 VGA@
1U_0402_6.3V4Z
C420 VGA@
1U_0402_6.3V4Z
C421 VGA@
10U_0603_6.3V6M
FB_GND
+VGA_CORE
L39 VGA@
2
1
FBMA-L11-201209-121LMA50T_0805
+VDDCI
C426 VGA@
1U_0402_6.3V4Z
FB_VDDCI
C425 VGA@
1U_0402_6.3V4Z
FB_VDDC
AG28
+BIF_VDDC
C424 VGA@
1U_0402_6.3V4Z
AF28
C381 VGA@
1U_0402_6.3V4Z
C371 VGA@
1U_0402_6.3V4Z
C393 VGA@
10U_0603_6.3V6M
C380 VGA@
1U_0402_6.3V4Z
55mA
C419 VGA@
1U_0402_6.3V4Z
SPVSS
VGA@
330U_D2_2V_Y
2
C418 VGA@
1U_0402_6.3V4Z
AN10
1
C686 +
C370 VGA@
1U_0402_6.3V4Z
C392 VGA@
10U_0603_6.3V6M
C379 VGA@
1U_0402_6.3V4Z
C369 VGA@
1U_0402_6.3V4Z
C391 VGA@
10U_0603_6.3V6M
C378 VGA@
1U_0402_6.3V4Z
C368 VGA@
1U_0402_6.3V4Z
C390 VGA@
10U_0603_6.3V6M
C377 VGA@
1U_0402_6.3V4Z
C367 VGA@
1U_0402_6.3V4Z
SPV10
C357 VGA@
10U_0603_6.3V6M
C356 VGA@
1U_0402_6.3V4Z
C355 VGA@
1U_0402_6.3V4Z
C334 VGA@
1U_0402_6.3V4Z
C423 VGA@
1U_0402_6.3V4Z
VGA@
C344 VGA@
1U_0402_6.3V4Z
SPV18
AN9
FB_GND AH29
2
0_0402_5%
C422 VGA@
1U_0402_6.3V4Z
1 R375
AA13
AB13
AC12
AC15
AD13
AD16
M15
M16
M18
M23
N13
N15
N17
N20
N22
R12
R13
R16
T12
T15
V15
Y13
C417 VGA@
1U_0402_6.3V4Z
GCORE_SEN
4A
AM10
VOLTAGE
SENESE
GCORE_SEN
VDDCI#1
VDDCI#2
VDDCI#3
VDDCI#4
VDDCI#5
VDDCI#6
VDDCI#7
VDDCI#8
VDDCI#9
VDDCI#10
VDDCI#11
VDDCI#12
VDDCI#13
VDDCI#14
ISOLATED VDDCI#15
CORE I/O VDDCI#16
VDDCI#17
VDDCI#18
VDDCI#19
VDDCI#20
VDDCI#21
VDDCI#22
C389 VGA@
10U_0603_6.3V6M
MPV18#1
MPV18#2
C376 VGA@
1U_0402_6.3V4Z
120mA
H7
H8
C366 VGA@
1U_0402_6.3V4Z
75mA
C333 VGA@
1U_0402_6.3V4Z
NC_VDDRHB
NC_VSSRHB
C328 VGA@
1U_0402_6.3V4Z
V12
U12
C416 VGA@
1U_0402_6.3V4Z
44
NC_VDDRHA
NC_VSSRHA
C415 VGA@
1U_0402_6.3V4Z
75mA
C413 VGA@
0.1U_0402_16V4Z
470ohm/1A
+SPV10
C412 VGA@
1U_0402_6.3V4Z
2
1
L40
VGA@
BLM18AG121SN1D_0603
M20
M21
AA15
AA17
AA20
AA22
AA24
AA27
AB16
AB18
AB21
AB23
AB26
AB28
AC17
AC20
AC22
AC24
AC27
AD18
AD21
AD23
AD26
AF17
AF20
AF22
AG16
AG18
AG21
AH22
AH27
AH28
M26
N24
N27
R18
R21
R23
R26
T17
T20
T22
T24
T27
U16
U18
U21
U23
U26
V17
V20
V22
V24
V27
Y16
Y18
Y21
Y23
Y26
Y28
C414 VGA@
0.1U_0402_16V4Z
+1.0VSG
C408 VGA@
10U_0603_6.3V6M
C411 VGA@
0.1U_0402_16V4Z
C410 VGA@
1U_0402_6.3V4Z
C409 VGA@
10U_0603_6.3V6M
VDDR4#1
VDDR4#2
VDDR4#3
VDDR4#6
PLL
+SPV_18
1
AD12
AF11
AF12
AG11
C354 VGA@
1U_0402_6.3V4Z
+MPV_18
BLM18AG121SN1D_0603
2
1
+1.8VSG
L38
VGA@
1
120ohm/0.3A
VDDR4#4
VDDR4#5
VDDR4#7
VDDR4#8
C327 VGA@
1U_0402_6.3V4Z
C402 VGA@
0.1U_0402_16V4Z
C407 VGA@
0.1U_0402_16V4Z
C401 VGA@
1U_0402_6.3V4Z
C400 VGA@
10U_0603_6.3V6M
C406 VGA@
1U_0402_6.3V4Z
C405 VGA@
0.1U_0402_16V4Z
C404 VGA@
1U_0402_6.3V4Z
C403 VGA@
10U_0603_6.3V6M
AF13
AF15
AG13
AG15
+VDDR4
+1.8VSG
VDDR3#1
VDDR3#2
VDDR3#3
VDDR3#4
C388 VGA@
10U_0603_6.3V6M
170mA
1
120ohm/0.3A
VGA@
BLM18AG601SN1D_2P
BLM18AG121SN1D_0603
2
1
L37
VGA@
1
470ohm/1A
C399 VGA@
0.1U_0402_16V4Z
L36
2
+1.8VSG
C398 VGA@
1U_0402_6.3V4Z
C397 VGA@
10U_0603_6.3V6M
I/O
AF23
AF24
AG23
AG24
+1.0VSG
1
C375 VGA@
1U_0402_6.3V4Z
60mA
+3VSG
VDD_CT#1
VDD_CT#2
VDD_CT#3
VDD_CT#4
2A
C387 VGA@
10U_0603_6.3V6M
AF26
AF27
AG26
AG27
C365 VGA@
1U_0402_6.3V4Z
219mA
C374 VGA@
1U_0402_6.3V4Z
LEVEL
TRANSLATION
+PCIE_VDDR
1
VDDC#1
VDDC#2
VDDC#3
VDDC#4
VDDC#5
VDDC#6
VDDC#7
VDDC#8
VDDC#9
VDDC#10
VDDC#11
VDDC#12
VDDC#13
VDDC#14
VDDC#15
VDDC#16
VDDC#17
VDDC#18
VDDC#19
VDDC#20
VDDC#21
VDDC#22
VDDC#23
VDDC#24
VDDC#25
VDDC#26
VDDC#27
VDDC#28
VDDC#29
VDDC#30
VDDC#31
VDDC#32
VDDC/BIF_VDDC#33
VDDC#34
VDDC#35
VDDC#36
VDDC#37
VDDC#38
VDDC#39
VDDC#40
VDDC#41
VDDC/BIF_VDDC#42
VDDC#43
VDDC#44
VDDC#45
VDDC#46
VDDC#47
VDDC#48
VDDC#49
VDDC#50
VDDC#51
VDDC#52
VDDC#53
VDDC#54
VDDC#55
VDDC#56
VDDC#57
VDDC#58
CORE
POWER
C386 VGA@
0.1U_0402_16V4Z
C385 VGA@
1U_0402_6.3V4Z
120ohm/0.3A
C384 VGA@
10U_0603_6.3V6M
G30
G31
H29
H30
J29
J30
L28
M28
N28
R28
T28
U28
504mA
C364 VGA@
1U_0402_6.3V4Z
+VDD_CT
2
1
L35
VGA@
BLM18AG121SN1D_0603
PCIE_VDDC#1
PCIE_VDDC#2
PCIE_VDDC#3
PCIE_VDDC#4
PCIE_VDDC#5
PCIE_VDDC#6
PCIE_VDDC#7
PCIE_VDDC#8
PCIE_VDDC#9
PCIE_VDDC#10
PCIE_VDDC#11
PCIE_VDDC#12
AA31
AA32
AA33
AA34
V28
W29
W30
Y31
AB37
C332 VGA@
1U_0402_6.3V4Z
C363 VGA@
1U_0402_6.3V4Z
PCIE_VDDR#1
PCIE_VDDR#2
PCIE_VDDR#3
PCIE_VDDR#4
PCIE_VDDR#5
PCIE_VDDR#6
PCIE_VDDR#7
PCIE_VDDR#8
PCIE_VDDR/PCIE_PVDD
C343 VGA@
0.1U_0402_16V4Z
VDDR1#1
VDDR1#2
VDDR1#3
VDDR1#4
VDDR1#5
VDDR1#6
VDDR1#7
VDDR1#8
VDDR1#9
VDDR1#10
VDDR1#11
VDDR1#12
VDDR1#13
VDDR1#14
VDDR1#15
VDDR1#16
VDDR1#17
VDDR1#18
VDDR1#19
VDDR1#20
VDDR1#21
VDDR1#22
VDDR1#23
VDDR1#24
VDDR1#25
VDDR1#26
VDDR1#27
VDDR1#28
VDDR1#29
VDDR1#30
VDDR1#31
VDDR1#32
VDDR1#33
VDDR1#34
C353 VGA@
1U_0402_6.3V4Z
PCIE
AC7
AD11
AF7
AG10
AJ7
AK8
AL9
G11
G14
G17
G20
G23
G26
G29
H10
J7
J9
K11
K13
K8
L12
L16
L21
L23
L26
L7
M11
N11
P7
R11
U11
U7
Y11
Y7
C326 VGA@
0.1U_0402_16V4Z
C352VGA@
1U_0402_6.3V4Z
C362 VGA@
1U_0402_6.3V4Z
C342 VGA@
1U_0402_6.3V4Z
C351VGA@
1U_0402_6.3V4Z
C341 VGA@
1U_0402_6.3V4Z
C337 VGA@
1U_0402_6.3V4Z
C350VGA@
1U_0402_6.3V4Z
C325 VGA@
1U_0402_6.3V4Z
C361 VGA@
1U_0402_6.3V4Z
C331VGA@
1U_0402_6.3V4Z
C360 VGA@
10U_0603_6.3V6M
C330VGA@
1U_0402_6.3V4Z
C359 VGA@
10U_0603_6.3V6M
+1.8VSG
C336 VGA@
10U_0603_6.3V6M
C358 VGA@
10U_0603_6.3V6M
C329VGA@
1U_0402_6.3V4Z
C349VGA@
1U_0402_6.3V4Z
C348VGA@
1U_0402_6.3V4Z
C340 VGA@
1U_0402_6.3V4Z
C324 VGA@
1U_0402_6.3V4Z
C339 VGA@
1U_0402_6.3V4Z
C322
VGA@
390U_2.5V_10M
C338 VGA@
1U_0402_6.3V4Z
C323 VGA@
1U_0402_6.3V4Z
Title
P20-Vancouver_Power/GND
Size Document Number
Custom
Rev
0.22
LA7321P PBL50
Date:
Sheet
20
of
46
U2F
U2H
DP C/D POWER
+1.8VSG
150mA
+DPCD_VDD18
110mA
+DPCD_VDD10
+DPCD_VDD10
2
0_0402_5%
PX_EN
23
C443
VGA@
1U_0402_6.3V4Z
VGA@
C442
VGA@
0.1U_0402_16V4Z
2
R378
1
440mA
1
DP/DPA_VSSR#1
DP/DPA_VSSR#2
DP/DPA_VSSR#3
DP/DPA_VSSR#4
DP/DPA_VSSR#5
DPCD/DPD_VDD18#1
DPCD/DPD_VDD18#2
DPAB/DPB_VDD18#1
DPAB/DPB_VDD18#2
AP25
AP26
AP14
AP15
DPCD/DPD_VDD10#1
DPCD/DPD_VDD10#2
DPAB/DPB_VDD10#1
DPAB/DPB_VDD10#2
AN33
AP33
DP/DPD_VSSR#1
DP/DPD_VSSR#2
DP/DPD_VSSR#3
DP/DPD_VSSR#4
DP/DPD_VSSR#5
AW18
DPCD_CALR
+DPEF_VDD18
AH34
AJ34
+DPEF_VDD10
DP/DPB_VSSR#1
DP/DPB_VSSR#2
DP/DPB_VSSR#3
DP/DPB_VSSR#4
DP/DPB_VSSR#5
+DPEF_VDD18
+1.0VSG
240mA
1
AN29
AP29
AP30
AW30
AW32
AU28
AV27
+DPAB_VDD18
AL33
AM33
DPEF/DPE_VDD10#1
DPEF/DPE_VDD10#2
DPAB_VDD18/DPB_PVDD
DP_VSSR/DPB_PVSS
AV29
AR28
+DPAB_VDD18
AN34
AP39
AR39
AU37
DP/DPE_VSSR#1
DP/DPE_VSSR#2
DP/DPE_VSSR#3
DP/DPE_VSSR#4
DPCD_VDD18/DPC_PVDD
DP_VSSR/DPC_PVSS
AU18
AV17
+DPCD_VDD18
AV19
AR18
+DPCD_VDD18
AM37
AN38
+DPEF_VDD18
AL38
AM35
+DPEF_VDD18
DPEF/DPF_VDD18#1
DPEF/DPF_VDD18#2
R379
2 VGA@ 1 AM39
L66
VGA@
BLM18AG121SN1D_0603
1
+1.0VSG
470ohm/1A
DPEF/DPF_VDD10#1
DPEF/DPF_VDD10#2
DPEF_VDD18/DPF_PVDD
DP_VSSR/DPF_PVSS
AF39
AH39
AK39
AL34
AM34
R377
150_0402_1%
1 VGA@ 2
DP PLL POWER
DPAB_VDD18/DPA_PVDD
DP_VSSR/DPA_PVSS
AF34
AG34
220mA
DP E/F POWER
DPEF/DPE_VDD18#1
DPEF/DPE_VDD18#2
AK33
AK34
C446 VGA@
1U_0402_6.3V4Z
C445 VGA@
0.1U_0402_16V4Z
C444 VGA@
10U_0603_6.3V6M
+DPAB_VDD10
AW28
DPEF_VDD18/DPE_PVDD
DP_VSSR/DPE_PVSS
+DPEF_VDD10
470ohm/1A
1
+1.8VSG
+DPAB_VDD18
DPAB_CALR
DPCD_VDD18/DPD_PVDD
DP_VSSR/DPD_PVSS
L80
VGA@
BLM18AG121SN1D_0603
2
1
+DPAB_VDD10
AN27
AP27
AP28
AW24
AW26
AP22
AP23
AN19
AP18
AP19
AW20
AW22
470ohm/1A
1
DP/DPC_VSSR#1
DP/DPC_VSSR#2
DP/DPC_VSSR#3
DP/DPC_VSSR#4
DP/DPC_VSSR#5
AP31
AP32
C440
VGA@
10U_0603_6.3V6M
+1.8VSG
DPAB/DPA_VDD10#1
DPAB/DPA_VDD10#2
R376
150_0402_1%
2 VGA@ 1
L67
VGA@
BLM18AG121SN1D_0603
2
1
DPCD/DPC_VDD10#1
DPCD/DPC_VDD10#2
C439
VGA@
1U_0402_6.3V4Z
470ohm/1A
C438
VGA@
0.1U_0402_16V4Z
C437 VGA@
1U_0402_6.3V4Z
C436 VGA@
0.1U_0402_16V4Z
AP13
AT13
AN17
AP16
AP17
AW14
AW16
470ohm/1A
1
+DPAB_VDD18
+DPCD_VDD18
L64
VGA@
BLM18AG121SN1D_0603
2
1
DPAB/DPA_VDD18#1
DPAB/DPA_VDD18#2
L63
VGA@
BLM18AG121SN1D_0603
2
1
300mA
C434 VGA@
1U_0402_6.3V4Z
DPCD/DPC_VDD18#1
DPCD/DPC_VDD18#2
AN24
AP24
C433 VGA@
0.1U_0402_16V4Z
DP A/B POWER
C432 VGA@
10U_0603_6.3V6M
C431 VGA@
1U_0402_6.3V4Z
+1.0VSG
AP20
AP21
470ohm/1A
1
DP/DPF_VSSR#1
DP/DPF_VSSR#2
DP/DPF_VSSR#3
DP/DPF_VSSR#4
DP/DPF_VSSR#5
DPEF_CALR
150_0402_1%
216-0809000 A11 SEYMOUR XT M2 T88
VGA@
VSS_MECH#1
VSS_MECH#2
VSS_MECH#3
A39
AW1
AW39
Issued Date
Security Classification
2010/11/25
2011/12/31
Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
VGA@
5
L42
VGA@
BLM18AG121SN1D_0603
2
1
C430 VGA@
0.1U_0402_16V4Z
GND
GND#100
GND#101
GND#102
GND#103
GND#104
GND#105
GND#106
GND#107
GND#108
GND#109
GND#110
GND#111
GND#112
GND#113
GND#114
GND#115
GND#116
GND#117
GND#118
GND#119
GND#120
GND#121
GND#122
GND#123
GND#124
GND#125
GND#126
GND#127
GND#128
GND#129
GND#130
GND#131
GND#132
GND#133
GND#134
GND#135
GND#136
GND#137
GND#138
GND#139
GND#140
GND#141
GND#142
GND#143
GND#144
GND#145
GND#146
GND#147
GND#148
GND#149
GND#150
GND#151
GND#153
GND#154
GND#155
GND#156
GND#157
GND#158
GND#159
GND#160
GND#161
GND#163
GND#164
GND#165
GND#166
GND#167
GND#168
GND#169
GND#170
GND#171
GND#172
GND#173
GND#174
GND#175
GND#152
GND#162
A3
A37
AA16
AA18
AA2
AA21
AA23
AA26
AA28
AA6
AB12
AB15
AB17
AB20
AB22
AB24
AB27
AC11
AC13
AC16
AC18
AC2
AC21
AC23
AC26
AC28
AC6
AD15
AD17
AD20
AD22
AD24
AD27
AD9
AE2
AE6
AF10
AF16
AF18
AF21
AG17
AG2
AG20
AG22
AG6
AG9
AH21
AJ10
AJ11
AJ2
AJ28
AJ6
AK11
AK31
AK7
AL11
AL14
AL17
AL2
AL20
AL21
AL23
AL26
AL32
AL6
AL8
AM11
AM31
AM9
AN11
AN2
AN30
AN6
AN8
AP11
AP7
AP9
AR5
B11
B13
B15
B17
B19
B21
B23
B25
B27
B29
B31
B33
B7
B9
C1
C39
E35
E5
F11
F13
C441
VGA@
10U_0603_6.3V6M
GND#1
GND#2
GND#3
GND#4
GND#5
GND#6
GND#7
GND#8
GND#9
GND#10
GND#11
GND#12
GND#13
GND#14
GND#15
GND#16
GND#17
GND#18
GND#19
GND#20
GND#21
GND#22
GND#23
GND#24
GND#25
GND#26
GND#27
GND#28
GND#29
GND#30
GND#31
GND#32
GND#33
GND#34
GND#35
GND#36
GND#37
GND#38
GND#39
GND#40
GND#41
GND#42
GND#43
GND#44
GND#45
GND#46
GND#47
GND#48
GND#49
GND#50
GND#51
GND#52
GND#53
GND#54
GND#55
GND#56
GND#57
GND#58
GND#59
GND#60
GND/PX_EN#61
GND#62
GND#63
GND#64
GND#65
GND#66
GND#67
GND#68
GND#69
GND#70
GND#71
GND#72
GND#73
GND#74
GND#75
GND#76
GND#77
GND#78
GND#79
GND#80
GND#81
GND#82
GND#83
GND#84
GND#85
GND#86
GND#87
GND#88
GND#89
GND#90
GND#91
GND#92
GND#93
GND#94
GND#95
GND#96
GND#97
GND#98
C435 VGA@
10U_0603_6.3V6M
F15
F17
F19
F21
F23
F25
F27
F29
F31
F33
F7
F9
G2
G6
H9
J2
J27
J6
J8
K14
K7
L11
L17
L2
L22
L24
L6
M17
M22
M24
N16
N18
N2
N21
N23
N26
N6
R15
R17
R2
R20
R22
R24
R27
R6
T11
T13
T16
T18
T21
T23
T26
U15
U17
U2
U20
U22
U24
U27
U6
V11
V16
V18
V21
V23
V26
W2
W6
Y15
Y17
Y20
Y22
Y24
Y27
U13
@
V13
1
2
R455 0_0603_5%
PCIE_VSS#1
PCIE_VSS#2
PCIE_VSS#3
PCIE_VSS#4
PCIE_VSS#5
PCIE_VSS#6
PCIE_VSS#7
PCIE_VSS#8
PCIE_VSS#9
PCIE_VSS#10
PCIE_VSS#11
PCIE_VSS#12
PCIE_VSS#13
PCIE_VSS#14
PCIE_VSS#15
PCIE_VSS#16
PCIE_VSS#17
PCIE_VSS#18
PCIE_VSS#19
PCIE_VSS#20
PCIE_VSS#21
PCIE_VSS#22
PCIE_VSS#23
PCIE_VSS#24
PCIE_VSS#25
PCIE_VSS#26
PCIE_VSS#27
PCIE_VSS#28
PCIE_VSS#29
PCIE_VSS#30
PCIE_VSS#31
PCIE_VSS#32
PCIE_VSS#33
PCIE_VSS#34
PCIE_VSS#35
C429 VGA@
10U_0603_6.3V6M
AB39
E39
F34
F39
G33
G34
H31
H34
H39
J31
J34
K31
K34
K39
L31
L34
M34
M39
N31
N34
P31
P34
P39
R34
T31
T34
T39
U31
U34
V34
V39
W31
W34
Y34
Y39
Title
P21-Vancouver_Power/GND
Size Document Number
Custom
Rev
0.22
LA7321P PBL50
Date:
Sheet
1
21
of
46
K1
L2
J3
K3
L3
ODT/ODT0
CS/CS0
RAS
CAS
WE
QSB3
QSB1
F3
C7
DQSL
DQSU
DQMB#3
DQMB#1
E7
D3
DML
DMU
QSB#3
QSB#1
G3
B7
DQSL
DQSU
CSB0#_0
RASB0#
CASB0#
WEB0#
VRAM_RST#
T2
RESET
+1.5VSG
DQSL
DQSU
DQMB#4
DQMB#5
E7
D3
DML
DMU
QSB#4
QSB#5
G3
B7
DQSL
DQSU
T2
A1
A8
C1
C9
D2
E9
F1
H2
H9
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
A9
B3
E1
G8
J2
J8
M1
M9
P1
P9
T1
T9
RESET
ZQ/ZQ0
NC/ODT1
NC/CS1
NC/CE1
NCZQ1
VSSQ
VSSQ
VSSQ
VSSQ
VSSQ
VSSQ
VSSQ
VSSQ
VSSQ
B1
B9
D1
D8
E2
E8
F9
G1
G9
J1
L1
J9
L9
R81
VGA@
243_0402_1%
NC/ODT1
NC/CS1
NC/CE1
NCZQ1
ODTB1_1
CSB1#_0
RASB1#
CASB1#
WEB1#
K1
L2
J3
K3
L3
ODT/ODT0
CS/CS0
RAS
CAS
WE
QSB6
QSB7
F3
C7
DQSL
DQSU
DQMB#6
DQMB#7
E7
D3
DML
DMU
QSB#6
QSB#7
G3
B7
DQSL
DQSU
VRAM_RST#
T2
L8
B1
B9
D1
D8
E2
E8
F9
G1
G9
VSSQ
VSSQ
VSSQ
VSSQ
VSSQ
VSSQ
VSSQ
VSSQ
VSSQ
MDB56
MDB59
MDB63
MDB62
MDB57
MDB61
MDB58
MDB60
+1.5VSG
BA0
BA1
BA2
RESET
ZQ/ZQ0
VDD
VDD
VDD
VDD
VDD
VDD
VDD
VDD
VDD
B2
D9
G7
K2
K8
N1
N9
R1
R9
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
A1
A8
C1
C9
D2
E9
F1
H2
H9
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
A9
B3
E1
G8
J2
J8
M1
M9
P1
P9
T1
T9
+1.5VSG
J1
L1
J9
L9
R82
VGA@
243_0402_1%
NC/ODT1
NC/CS1
NC/CE1
NCZQ1
B1
B9
D1
D8
E2
E8
F9
G1
G9
VSSQ
VSSQ
VSSQ
VSSQ
VSSQ
VSSQ
VSSQ
VSSQ
VSSQ
96-BALL
SDRAM DDR3
64M16 K4W1G1646G-BC11 FBGA 96P
X76@
+1.5VSG
+1.5VSG
+1.5VSG
VGA@ 2
VREFDB_Q2
1
C172
VGA@ 2
VREFCB_A3
1
R78
VGA@
4.99K_0402_1%
C173
VGA@ 2
VREFDB_Q3
1
R98
VGA@
4.99K_0402_1%
R89
VGA@
4.99K_0402_1%
R100
VGA@
4.99K_0402_1%
C174
VGA@ 2
C171
R88
VGA@
4.99K_0402_1%
2
R87
VGA@
4.99K_0402_1%
VREFCB_A2
1
R97
VGA@
4.99K_0402_1%
1
R86
VGA@
4.99K_0402_1%
VGA@ 2
CK
CK
CKE/CKE0
D7
C3
C8
C2
A7
A2
B8
A3
+1.5VSG
2
VREFDB_Q1
1
C170
J7
K7
K9
96-BALL
SDRAM DDR3
64M16 K4W1G1646G-BC11 FBGA 96P
X76@
1
2
1
2
VGA@ 2
R96
VGA@
4.99K_0402_1%
CLKB1
CLKB1#
CKEB1
MDB55
MDB49
MDB52
MDB50
MDB53
MDB48
MDB54
MDB51
R90
VGA@
4.99K_0402_1%
VREFCB_A4
1
R101
VGA@
4.99K_0402_1%
C175
VGA@ 2
R102
VGA@
4.99K_0402_1%
VREFDB_Q4
1
C176
VGA@ 2
+1.5VSG
+1.5VSG
Security Classification
Issued Date
C206 VGA@
10U_0603_6.3V6M
C205 VGA@
10U_0603_6.3V6M
C204 VGA@
10U_0603_6.3V6M
VRAM P/N :
Samsung : SA00004GS10 (S IC D3 64M16 K4W1G1646G-BC11 FBGA) 900MHz
Hynix : SA000041S40 ( S IC D3 64MX16 H5TQ1G63DFR-11C FBGA )900MHz
C203 VGA@
10U_0603_6.3V6M
C202 VGA@
10U_0603_6.3V6M
C201 VGA@
10U_0603_6.3V6M
2010/11/25
2011/12/31
Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
C197 VGA@
1U_0402_6.3V6K
C196 VGA@
1U_0402_6.3V6K
C195 VGA@
1U_0402_6.3V6K
C194 VGA@
1U_0402_6.3V6K
C193 VGA@
1U_0402_6.3V6K
C192 VGA@
1U_0402_6.3V6K
C191 VGA@
1U_0402_6.3V6K
C190 VGA@
1U_0402_6.3V6K
C189 VGA@
1U_0402_6.3V6K
C188 VGA@
1U_0402_6.3V6K
C187 VGA@
1U_0402_6.3V6K
C186 VGA@
1U_0402_6.3V6K
C185 VGA@
1U_0402_6.3V6K
C184 VGA@
1U_0402_6.3V6K
C183 VGA@
1U_0402_6.3V6K
C182 VGA@
1U_0402_6.3V6K
C181 VGA@
1U_0402_6.3V6K
+1.5VSG
C200 VGA@
10U_0603_6.3V6M
CLKB1#
R106 VGA@
56_0402_1%
1
2
+1.5VSG
C199 VGA@
10U_0603_6.3V6M
CLKB1
R105 VGA@
56_0402_1%
1
2
C180 VGA@
1U_0402_6.3V6K
C179 VGA@
1U_0402_6.3V6K
19
F3
C7
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
M2
N8
M3
DQU0
DQU1
DQU2
DQU3
DQU4
DQU5
DQU6
DQU7
E3
F7
F2
F8
H3
H8
G2
H7
+1.5VSG
C198 VGA@
0.01U_0402_25V7K
QSB4
QSB5
L8
R85
VGA@
4.99K_0402_1%
VREFCB_A1
1
C169
+1.5VSG
19
ODT/ODT0
CS/CS0
RAS
CAS
WE
VRAM_RST#
96-BALL
SDRAM DDR3
64M16 K4W1G1646G-BC11 FBGA 96P
X76@
+1.5VSG
+1.5VSG
1
R83
VGA@
4.99K_0402_1%
C178 VGA@
1U_0402_6.3V6K
CLKB0#
J1
L1
J9
L9
R84
VGA@
4.99K_0402_1%
R95
VGA@
4.99K_0402_1%
C177 VGA@
0.01U_0402_25V7K
19
ZQ/ZQ0
K1
L2
J3
K3
L3
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
A10/AP
A11
A12
A13
A14
A15/BA3
B_BA0
B_BA1
B_BA2
+1.5VSG
DQL0
DQL1
DQL2
DQL3
DQL4
DQL5
DQL6
DQL7
0.1U_0402_16V4Z
R94 @
56_0402_1%
2
R104 VGA@
56_0402_1%
2
RESET
CK
CK
CKE/CKE0
B2
D9
G7
K2
K8
N1
N9
R1
R9
N3
P7
P3
N2
P8
P2
R8
R2
T8
R3
L7
R7
N7
T3
T7
M7
VREFCA
VREFDQ
0.1U_0402_16V4Z
R103 VGA@
56_0402_1%
2
DQSL
DQSU
MDB44
MDB43
MDB47
MDB41
MDB45
MDB40
MDB46
MDB42
MAB0
MAB1
MAB2
MAB3
MAB4
MAB5
MAB6
MAB7
MAB8
MAB9
MAB10
MAB11
MAB12
MAB13
0.1U_0402_16V4Z
R92 @
56_0402_1%
2
G3
B7
A9
B3
E1
G8
J2
J8
M1
M9
P1
P9
T1
T9
J7
K7
K9
CSB1#_0
RASB1#
CASB1#
WEB1#
D7
C3
C8
C2
A7
A2
B8
A3
VREFCB_A4 M8
VREFDB_Q4 H1
+1.5VSG
CLKB1
CLKB1#
ODTB1_1
MDB35
MDB37
MDB34
MDB39
MDB33
MDB38
MDB32
MDB36
VDD
VDD
VDD
VDD
VDD
VDD
VDD
VDD
VDD
BA0
BA1
BA2
0.1U_0402_16V4Z
ODTB1_1
CLKB0
QSB#2
QSB#0
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
DQU0
DQU1
DQU2
DQU3
DQU4
DQU5
DQU6
DQU7
M2
N8
M3
CKEB1
19
19
19
19
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
A10/AP
A11
A12
A13
A14
A15/BA3
E3
F7
F2
F8
H3
H8
G2
H7
+1.5VSG
0_0402_5%
19
DML
DMU
A1
A8
C1
C9
D2
E9
F1
H2
H9
DQL0
DQL1
DQL2
DQL3
DQL4
DQL5
DQL6
DQL7
B_BA0
B_BA1
B_BA2
0.1U_0402_16V4Z
19
E7
D3
R80
VGA@
243_0402_1%
96-BALL
SDRAM DDR3
64M16 K4W1G1646G-BC11 FBGA 96P
X76@
+1.5VSG
0_0402_5%
R93
B1
B9
D1
D8
E2
E8
F9
G1
G9
DQMB#2
DQMB#0
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
19
+1.5VSG
0.1U_0402_16V4Z
ODTB1
ODTB11
R91
DQSL
DQSU
0.1U_0402_16V4Z
ODTB01
F3
C7
L8
0.1U_0402_16V4Z
ODTB0
QSB2
QSB0
VRAM_RST# T2
19
ODT/ODT0
CS/CS0
RAS
CAS
WE
B2
D9
G7
K2
K8
N1
N9
R1
R9
N3
P7
P3
N2
P8
P2
R8
R2
T8
R3
L7
R7
N7
T3
T7
M7
VREFCA
VREFDQ
VSSQ
VSSQ
VSSQ
VSSQ
VSSQ
VSSQ
VSSQ
VSSQ
VSSQ
NC/ODT1
NC/CS1
NC/CE1
NCZQ1
ODTB0_1
B
K1
L2
J3
K3
L3
J1
L1
J9
L9
R79
VGA@
243_0402_1%
CK
CK
CKE/CKE0
VDD
VDD
VDD
VDD
VDD
VDD
VDD
VDD
VDD
ZQ/ZQ0
J7
K7
K9
ODTB0_1
CSB0#_0
RASB0#
CASB0#
WEB0#
L8
A9
B3
E1
G8
J2
J8
M1
M9
P1
P9
T1
T9
CLKB0
CLKB0#
CKEB0
BA0
BA1
BA2
VRAM_RST#
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
M2
N8
M3
19
A1
A8
C1
C9
D2
E9
F1
H2
H9
MDB1
MDB6
MDB0
MDB4
MDB3
MDB7
MDB2
MDB5
MAB0
MAB1
MAB2
MAB3
MAB4
MAB5
MAB6
MAB7
MAB8
MAB9
MAB10
MAB11
MAB12
MAB13
+1.5VSG
B_BA0
B_BA1
B_BA2
+1.5VSG
D7
C3
C8
C2
A7
A2
B8
A3
VREFCB_A3 M8
VREFDB_Q3 H1
19
19
19
19
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
DQU0
DQU1
DQU2
DQU3
DQU4
DQU5
DQU6
DQU7
MDB22
MDB20
MDB21
MDB18
MDB19
MDB17
MDB23
MDB16
CK
CK
CKE/CKE0
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
A10/AP
A11
A12
A13
A14
A15/BA3
E3
F7
F2
F8
H3
H8
G2
H7
J7
K7
K9
ODTB0_1
B2
D9
G7
K2
K8
N1
N9
R1
R9
DQL0
DQL1
DQL2
DQL3
DQL4
DQL5
DQL6
DQL7
CLKB0
CLKB0#
+1.5VSG
VDD
VDD
VDD
VDD
VDD
VDD
VDD
VDD
VDD
BA0
BA1
BA2
N3
P7
P3
N2
P8
P2
R8
R2
T8
R3
L7
R7
N7
T3
T7
M7
VREFCA
VREFDQ
CKEB0
MDB15
MDB10
MDB12
MDB11
MDB13
MDB9
MDB14
MDB8
MAB0
MAB1
MAB2
MAB3
MAB4
MAB5
MAB6
MAB7
MAB8
MAB9
MAB10
MAB11
MAB12
MAB13
19
D7
C3
C8
C2
A7
A2
B8
A3
VREFCB_A2 M8
VREFDB_Q2 H1
B_BA0
B_BA1
B_BA2
DQU0
DQU1
DQU2
DQU3
DQU4
DQU5
DQU6
DQU7
MDB26
MDB28
MDB27
MDB31
MDB25
MDB30
MDB24
MDB29
M2
N8
M3
19
19
19
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
A10/AP
A11
A12
A13
A14
A15/BA3
E3
F7
F2
F8
H3
H8
G2
H7
U9
N3
P7
P3
N2
P8
P2
R8
R2
T8
R3
L7
R7
N7
T3
T7
M7
DQL0
DQL1
DQL2
DQL3
DQL4
DQL5
DQL6
DQL7
MDB[0..63]
MAB[13..0]
DQMB#[7..0]
QSB[7..0]
QSB#[7..0]
VREFCA
VREFDQ
19
19
19
19
19
MAB0
MAB1
MAB2
MAB3
MAB4
MAB5
MAB6
MAB7
MAB8
MAB9
MAB10
MAB11
MAB12
MAB13
U8
VREFCB_A1 M8
VREFDB_Q1 H1
MDB[0..63]
U7
U6
Title
P22-VRAM_DDR3 / Channel B
Size Document Number
Custom
Rev
0.22
LA7321P PBL50
Date:
Sheet
1
22
of
46
PE_GPIO1
VGA_PWR_ON
VGA_ON
>1ms
10ms
VGA_PWR_ON
1.5_VDDC_PWREN
+VGA_CORE
+1.5VSG
+1.0VSG
+1.8VSG
20ms
WOBACO
@
R107 1
+3VS
C
5
2
R108 1
2 10K_0402_5% 1
VGA@
1
R77
PX_EN
1
21
2
2
0_0402_5% G
1.5_VDDC_PWREN
1.5_VDDC_PWREN 34,44
NC7SZ08P5X_NL_SC70-5
+3VS
U10
VGA@
VGA_PWR_ON
2 0_0402_5%
C207 VGA@
0.1U_0402_10V7K
1
2
Q2
VGA@
2N7002H 1N SOT23-3 PANJIT
R110
5.11K_0402_1%
VGA@
+5VS
VGA_PWR_ON 34,41
1.5_VDDC_PWREN 1
R114
2
2
0_0402_5%
1
Y
A
2
1
5
4
12,41,42,44 VGA_PWRGD
2
3
NC7SZ08P5X_NL_SC70-5
Q5
AO3416_SOT23-3
AO3416_SOT23-3
1
VGA@
20mil
Q4
+1.0VSG
3
VGA@
1.0_EN
U12
VGA@
2
1
VGA_PWR_ON
2
10K_0402_1%
VDDC_EN
+3VS
+BIF_VDDC
Q3A
VGA@
DMN66D0LDW-7_SOT363-6
1
R119
@
C209 VGA@
0.1U_0402_10V7K
2
1
Q3B
VGA@
DMN66D0LDW-7_SOT363-6
12,30 PE_GPIO1
B
1 VGA@ 2
R111
0_0402_5%
VGA_ON
30
R113
VGA@
1K_0402_5%
R112
VGA@
1K_0402_5%
1
+5VS
WOBACO
+VGA_CORE
30mil
1
R117
1
C212
C239
VGA@
VGA@
10U_0603_6.3V6M
2
2 10U_0603_6.3V6M
2
0_0805_5%
2
G
1.0_EN
2
G
30mil
1
VGA@
1
D
3
VGA@
VDDC_EN
+VGA_CORE
Q8
AO3416_SOT23-3
2011/12/31
Title
2010/11/25
Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
Security Classification
Issued Date
Q7
AO3416_SOT23-3
AO3416 NMOS
Vgs(th)(Max)= 1V
Rds(on)(Max)= 22m ohm @Vgs=4.5V
Rev
0.22
LA7321P PBL50
Date:
Sheet
1
23
of
46
+3.3VS TO +3.3VSG
+3VS
+3VSG
1 VGA@ 2
R124
0_0805_5%
D
+1.8VS TO +1.8VSG
+1.8VS
+1.8VSG
U15
AO4478L 1N SO8
VGA@ VGA@
2
2
10U_0603_6.3V6M 10U_0603_6.3V6M
VGA@
2
1
1
C227
VGA@
10U_0603_6.3V6M C228
2
2 VGA@
1U_0402_6.3V4Z
R134
VGA@
470_0603_5%
C229
1
2
3
C226
8
7
6
5
1.8VSG_GATE
2 VGA@ 1
R135 100K_0402_5%
+VSB
2 VGA_PW R_ON#
G
Q16 VGA@
SSM3K7002FU_SC70-3
VGA_PW R_ON# 34
C232
VGA@
0.1U_0603_25V7K
+1.5V TO +1.5VSG
2
10U_0603_6.3V6M
VGA@
1
C224
VGA@
10U_0603_6.3V6M
2
1
C225
VGA@
1U_0402_6.3V4Z
2
D
VGA@
2
G
Q19
S
1 SSM3K7002FU_SC70-3
2 VGA@ 1
R139 47K_0402_5%
C235
VGA@
0.1U_0603_25V7K
R133
VGA@
470_0603_5%
1.5VSG_GATE
1 VGA@ 2
R136
100K_0402_5%
1.5_VDDC_PW REN#
2
10U_0603_6.3V6M
+VSB
C231
1
2
3
8
7
6
5
4
C230
VGA@
+1.5VSG
VGA@
U14
AO4478L 1N SO8
+1.5V
B
2 1.5_VDDC_PW REN#
G
Q17
SSM3K7002FU_SC70-3
VGA@
1.5_VDDC_PW REN#
34
C233
VGA@
0.1U_0603_25V7K
Security Classification
2010/11/25
Issued Date
Deciphered Date
2011/12/31
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
Title
P24-VGA DC Interface
Size
Document Number
Custom
Rev
0.22
LA7321P PBL50
Sheet
1
24
of
46
J1
CONN@
1 1
+LAN_IO
1.5A
+LAN_VDD
2
3
R534
1
2 EN_WOL#
220K_0402_5%~N
C1624
0.1U_0603_25V7K
2 EN_WOL#
G
Q62
SSM3K7002FU_SC70-3
1
C1621
C1622
1
C1623
+LAN_IO
W=40mils
17
18
HSON
HSIP
HSIN
16
CLKREQB
12,17,28 PLT_RST#
25
PERSTB
12 CLK_PCIE_LAN
12 CLK_PCIE_LAN#
19
20
REFCLK_P
REFCLK_N
13 LAN_CLKREQ#
XTLO
43
XTLI
44
28
LAN_WAKE#
R540
ISOLATEB
26
2
R541
15K_0402_5%
R542 1
R543 1
+LAN_IO
2 10K_0402_5%
2 1K_0402_5%
CKXTAL2
R547 1
MDIP0
MDIN0
MDIP1
MDIN1
NC/MDIP2
NC/MDIN2
NC/MDIP3
NC/MDIN3
1
2
4
5
7
8
10
11
DVDD10
DVDD10
DVDD10
13
29
41
2
R5371
R5381
2 10K_0402_5%
2 10K_0402_5%
1
C1627
DVDD33
DVDD33
27
39
NC/SMBCLK
NC/SMBDATA
GPO/SMBALERT
AVDD33
AVDD33
AVDD33
AVDD33
12
42
47
48
+LAN_IO_R
33
34
35
2 2.49K_0402_1%
46
RSET
24
49
GND
PGND
ENSWREG
+LAN_SROUT1.05
W=60mils
AVDD10
AVDD10
AVDD10
AVDD10
3
6
9
45
REGOUT
36
C1631
1
C1632
0.01U_0402_16V7K
TCT1
TD1+
TD1-
MCT1
MX1+
MX1-
24
23
22
RJ45_TX0+
RJ45_TX0-
+V_DAC
LAN_MDIP1
LAN_MDIN1
4
5
6
TCT2
TD2+
TD2-
MCT2
MX2+
MX2-
21
20
19
RJ45_RX1+
RJ45_RX1-
TCT3
TD3+
TD3-
MCT3
MX3+
MX3-
TCT4
TD4+
TD4-
MCT4
MX4+
MX4-
+V_DAC
LAN_MDIP2
LAN_MDIN2
7
8
9
+V_DAC
LAN_MDIP3
LAN_MDIN3
10
11
12
18
17
16
15
14
13
R539
XTLI
0_0402_5%
Y6
25MHZ_12PF_X5H025000FC1H-H
XTLO
C1634
+LAN_EVDD10
+LAN_VDD
JLAN1
+LAN_SROUT1.05
RJ45_TX3-
PR4-
RJ45_TX3+
PR4+
RJ45_RX1-
PR2-
RJ45_TX2-
PR3-
RJ45_TX2+
PR3+
RJ45_RX1+
PR2+
RJ45_TX0-
RJ45_TX0+
TS1
1
2
3
1
C1628
C1633
2
RTL8111E-VL-GR_QFN48_6X6
+V_DAC
LAN_MDIP0
LAN_MDIN0
15P_0402_50V8J
2 W=60mils
+LAN_IO
21
EVDD10
VDDREG
VDDREG
+LAN_VDD
L120
+LAN_VDD
4.7UH_1008HC-472EJFS-A_5%_1008
ISOLATEB
+LAN_EVDD10
0_0603_5%
LAN_MDIP0
LAN_MDIN0
LAN_MDIP1
LAN_MDIN1
LAN_MDIP2
LAN_MDIN2
LAN_MDIP3
LAN_MDIN3
LANWAKEB
+LAN_VDDREG
2
1
R544
0_0402_5%
3.3V : Enable switching regulator
0V
: Disable switching regulator
+LAN_IO
30
32
1
C1626
CKXTAL1
1K_0402_5%
14
15
38
EECS/SCL
EEDI/SDA
C1625
1U_0402_6.3V6K
23
31
37
40
LED3/EEDO
LED1/EESK
LED0
PCIE_FRX_C_DTX_N0
20.1U_0402_16V7K
12 PCIE_FTX_C_DRX_P0
12 PCIE_FTX_C_DRX_N0
HSOP
C1630 1
22
12 PCIE_FRX_DTX_N0
PCIE_FRX_C_DTX_P0
20.1U_0402_16V7K
1 R536
0.1U_0402_16V7K
C1629 1
W=20mils
+LAN_VDD
+LAN_VDDREG
0.1U_0402_16V7K
0.1U_0402_16V7K
LAN_WAKE#
0_0603_5%
12 PCIE_FRX_DTX_P0
2
G
1
1 R535
1
C1620
U49
C1635 1
R1666
10K_0402_5%
Q98
SSM3K7002FU_SC70-3
C1619
+LAN_IO
13,28,30 FCH_PCIE_WAKE#
+3VS
1
C1618
R553
10K_0402_5%
2
1
EN_WOL
Q30
SSM3K7002FU_SC70-3
2
G
S
D
1
C1617
0.1U_0402_16V7K
C1616
0.1U_0402_16V7K
0.1U_0402_16V7K
C1615
0.1U_0402_16V7K
0.1U_0402_16V7K
C1614
0.1U_0402_16V7K
R1113
470_0603_5%
0.1U_0402_16V7K
C1613
1 1
0.1U_0402_16V7K
C1612
0.1U_0402_16V7K
0.1U_0402_16V7K
C1611
+5VALW
0.1U_0402_16V7K
AO3413L 1P SOT23-3
0.1U_0402_16V7K
R533
100K_0402_5%
30
Q29
3
0.1U_0402_16V7K
W=60mils
JUMP_43X118
+3VALW
C1610
1U_0402_6.3V6K
W=60mils
R549 1
R1529 1
R1530 1
R552 1
2
2
2
2
75_0603_1%
75_0603_1%
75_0603_1%
75_0603_1%
RJ45_TX2+
RJ45_TX2-
PR1PR1+
C1636
1000P_1206_2KV7K
SHLD1
SHLD2
10
SANTA_130452-C
RJ45_TX3+
RJ45_TX3-
LANGND
Customer requirement.
IH-160
D19
@
1
LSE-200NX3216TRLF_1206-2
2
D20
@
1
LSE-200NX3216TRLF_1206-2
2
D34
@
1
LSE-200NX3216TRLF_1206-2
2
D35
@
1
LSE-200NX3216TRLF_1206-2
2
ESD
ESD
D36 @
RJ45_TX0+
RJ45_TX0-
PD10943-T7_SOD323-2
D37 @
RJ45_RX1+ 1
RJ45_RX1-
PD10943-T7_SOD323-2
D11
LAN_MDIN1
I/O4
I/O2
VDD
GND
LAN_MDIP0
ESD
1
R546
1
R548
D38 @
D13
LAN_MDIP2
I/O4
I/O2
VDD
GND
LAN_MDIN3
RJ45_TX2+
LANGND
PD10943-T7_SOD323-2
A
+LAN_IO
+LAN_IO
D39 @
RJ45_TX3+
LAN_MDIN0
I/O3
I/O1
LAN_MDIP1
LAN_MDIP3
AZC099-04S.R7G_SOT23-6
I/O3
I/O1
LAN_MDIN2
RJ45_TX3-
PD10943-T7_SOD323-2
AZC099-04S.R7G_SOT23-6
Issued Date
Security Classification
2010/11/25
2011/12/31
Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Title
P25-LAN RTL8111E
Size Document Number
Custom LA7321P PBL50
Date:
2
0_0603_5%
2
0_0603_5%
RJ45_TX2-
Rev
0.22
Sheet
25
of
46
For EMI,
8.2uH inductance.
+5VS_PVDD
SPKOUT_L1
C1475
2
1
10
DMIC_DATA
10
DMIC_CLK
30
DMIC_DATA
R1543 1
DMIC_CLK For
EMI
EC_MUTE#
EC_MUTE#
2 0_0402_5% DMIC_DATA_CODEC
DMIC_CLK_CODEC
1
2
L124 FBMA-L10-160808-301LMT_2P
R1545
2 0_0402_5%
13 HDA_RST_AUDIO#
MIC_JD
HP_JD
PD#
HDA_RST_AUDIO#
1 R1548 2
20K_0402_1%
2 R1549 1
39.2K_0402_1%
2
3
MIC1_L
MIC1_R
HP_OUT_L
HP_OUT_R
MIC2_L
MIC2_R
13
36
1
2
35
C1497 2.2U_0603_16V6K
31
10mil
+1.5VS
CLOSE TO Codec
43
42
49
7
R1536 1
2 0_0603_5%
SPK_R2
1
1 C1480
2
0.22U_0603_16V7K
@
1U_0603_10V6K
SPKOUT_R1
SPKOUT_R2
32
33
HP_OUTL
HP_OUTR
2
C1494
GPIO0/DMIC_DATA
SYNC
10
HDA_SYNC_AUDIO
BCLK
HDA_BITCLK_AUDIO
HDA_SDOUT_AUDIO
HDA_SDIN_AUDIO1 R1546 2
33_0402_5%
GPIO1/DMIC_CLK
PD#
SDATA_IN
EAPD
SPDIFO
SENSE A
MIC2_VREFO
SENSE B
MIC1_VREFO_R
LDO_CAP
CBP
CBN
VREF
MIC1_VREFO_L
JDREF
PVSS2
PVSS1
DVSS2
DVSS1
CPVEE
AVSS1
AVSS2
HDA_SYNC_AUDIO
@
YSDA0502C 3P C/A SOT-23
1
R1538
@
1
C1492
@
13
HDA_BITCLK_AUDIO 13
HDA_SDOUT_AUDIO 13
1 R1547
47
For ESD.
Close to JSPK1
D10
HDA_BITCLK_AUDIO
20mil
HDA_SYNC_AUDIO
1
2
3
4
G5
G6
ACES_85205-04001
CONN@
2
0.22U_0603_16V7K
@
45
44
1
2
3
4
5
6
C1491
SPKOUT_L1
SPKOUT_L2
JSPK1
SPK_R1
SPK_R2
SPK_L1
SPK_L2
3
0127
HDA_SDOUT_AUDIO
2
40
41
1
C1484
Speaker Connector
0_0402_5%
2
0.22U_0603_16V7K
@
MONO_OUT
SENSE_A
SPKOUT_R2
10P_0402_50V8J
38
25
SPK_OUT_R+
SPK_OUT_R-
PCBEEP
SPK_R1
1
C1478
D9
AVDD2
AVDD1
46
39
PVDD2
PVDD1
LINE2_L
LINE2_R
RESET#
18
+MIC1_VREFO_L
SPK_OUT_L+
SPK_OUT_L-
12
2 0_0603_5%
LINE1_L
LINE1_R
11
R1535 1
+5VS
U50
SDATA_OUT
4
2
0.22U_0603_16V7K
@
1U_0603_10V6K
SPK_L2
2 0_0603_5%
SPKOUT_R1
10P_0402_50V8J
MIC2
R1533 1
HDA_SDIN0 13
EAPD
30
+USB_VCCB
0_0402_5%
ALC259 no support
48
20
JAU1
29
10mil
30
28
27
AC97_VREF
19
AC_JDREF
34
26
37
+MIC1_VREFO_R
+MIC1_VREFO_L
+MIC1_VREFO_R
1 R1552 2
20K_0402_1%
1
2
C1498
2.2U_0603_16V6K
10mil
1
C1499
C1500
1
C1501
2
2.2K_0402_1% 2
2.2K_0402_1% 2
1 R1541
1 R1542
10U_0805_10V6K
<BOM Structure>
MIC1_R 1
2
1K_0402_5%
MIC2_R 1
1 R1540 2
1K_0402_5%
1 R1539
C1487
2
1
MBK1608800YZF 0603
0.1U_0402_16V7K
MIC1
2
SPKOUT_L2
10U_0805_10V6K
14
15
23
24
C1486
C1485
C1489
1
1 C1473
@ C1474
L108
40mil
1
DVDD
C1488
SPK_L1
2 0_0603_5%
+5VS_PVDD +VDDA
+3VS_DVDD
For EMI,
1000pF.
@ C1483
DVDD_IO
0.1U_0402_16V7K
0_0603_5%
10U_0603_6.3V6M
+3VS
C1477
10U_0805_10V6K
For EMI
20mil
0.1U_0402_16V7K
1
C1482
0.1U_0402_16V7K
1
C1481
10U_0603_6.3V6M
0_0603_5%
R1537 1
C1476
+3VS_DVDD_R
R1534 1
0.1U_0402_16V7K
+3VS_DVDD
R1532 1
0.1U_0402_16V7K
0_0805_5%
0.1U_0402_16V7K
10U_0805_10V6K
R1531
2
+5VS
22P_0402_50V8J
13
13
L1
BLM18BD601SN1D YZF 0603
1
2
BLM18BD601SN1D YZF 0603
MIC1
1
2
L2
1
MIC_JD
MIC-2
MIC-1
HP_JD
HPR
HPL
MIC2
C1495
220P_0402_50V7K
AGND
USB20_N5
USB20_P5
USB20_N5
USB20_P5
14
13
12
11
10
9
8
7
6
5
4
3
2
1
C1496
220P_0402_50V7K
14
13
12
11
10
9
8
7
6
5
4
3
2
1
ACES_87213-1400G
CONN@
4.7K_0402_5%
R1553 @
HDA_RST_AUDIO#
1
@
0.1U_0402_16V7K
C1503
R1556 1
2 0.1U_0402_16V7K
R1557 1
2 0.1U_0402_16V7K
R1558 1
2 0.1U_0402_16V7K
R1559 1
2 0.1U_0402_16V7K
R1554
L6
75_0603_1%BLM18BD601SN1D YZF 0603
2 HP_R
1
2
BLM18BD601SN1D YZF 0603
HP_OUTL 1 R1555 2 HP_L
1
2
75_0603_1%
L7
HP_OUTR 1
GND
AGND
1
2 @
2 @
C1504
470P_0402_50V7K
0.1U_0402_16V7K
2 @
0.1U_0402_16V7K
C124
C125
0.1U_0402_16V7K
2010/11/25
2011/12/31
Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
D
Security Classification
Issued Date
0.1U_0402_16V7K
C123
HPL
C1502
470P_0402_50V7K
2 @
C9
HPR
Title
Date:
G
Rev
0.22
Sheet
26
H
of
46
+3VS_CR
R1560
2 0_0603_5%
30mil
@
1
100P_0402_50V8J
2
6.2K_0603_1%
USB20_N4
USB20_N4
USB20_P4
USB20_P4
13
13
30mil
1
C1511
1
0.1U_0402_16V4Z
U51
RREF
1
2
3
+3VS_CR
+CARDPWR
VREG
4
5
6
10mil
C1512
1U_0402_6.3V6K
SDWP_MSCLK
2
MS_INS#
SDD1
SDD0
MSD3
REFE
GPIO0
DM
DP
CLK_IN
3V3_IN
CARD_3V3
V18
NC
8
9
10
11
12
SP1
SP2
SP3
SP4
SP5
NC
25
C1510
4.7U_0805_10V4Z
10mil
SP14
SP13
SP12
SP11
SP10
SP9
SP8
SP7
SP6
EPAD
2
C1507
C1508 1
17
24
@
1
R1561
CLK_SD_48M
2
1
10_0402_5% @
@C1509
C1509
2
10P_0402_50V8J
CLK_SD_48M 12
23
22
21
20
19
18
16
15
14
13
MS_BS
SDD2_MS_D5
SDD3_MSD1
SDCMD
MSD0
SDCLK_MSD2
SDCD#
RTS5137-GR_QFN24_4X4
JCR1
+CARDPWR
SDWP_MSCLK
1
R1587
2
0_0402_5%
SDCD#
SDWP_MSCLK_R
SDD1
SDD0
SDCLK_MSD2
1
R1590
2
0_0402_5%
MS_BS
SDCLK_MSD2_R
SDD3_MSD1
MSD0
C1515
0.1U_0402_16V4Z
C1513
0.1U_0402_16V4Z
Close to connector
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
MS_INS#
MSD3
SDCMD
@
C1643 1
SDD2_MS_D5
@
1 C1642
SD-CD
SD-WP
SD-DAT1
SD-DAT0
MS-GND
SD-GND
MS-BS
CD-CLK
MS-DAT1
MS-DAT0
SD-VCC
MS-DAT2
SD-GND
MS-INS
MS-DAT3
SD-CMD
MS-SCLK
MS-VCC
SD-DAT3
MS-GND
SD-DAT2
GND
GND
22
23
TAITW_R009-142-HM_RV
R1562
100K_0402_5%
C1514
0.1U_0402_16V4Z
30mil
CONN@
Issued Date
Security Classification
2010/11/25
2011/12/31
Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
Title
Rev
0.22
PBL50
Sheet
1
27
of
46
+3VALW
13 MINI1_CLKREQ#
2 0_0402_5%
12 CLK_PCIE_MINI1#
12 CLK_PCIE_MINI1
PCI_RST#_R
CLK_PCI_DB
12 PCIE_FRX_DTX_N1
12 PCIE_FRX_DTX_P1
12 PCIE_FTX_C_DRX_N1
12 PCIE_FTX_C_DRX_P1
+3VS_WLAN
BT_ON
53
For EC to detect
debug card insert.
1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
GND1
2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
FCH_SMCLK0_R
FCH_SMDAT0_R
LPC_FRAME#_R
LPC_AD3_R
LPC_AD2_R
LPC_AD1_R
LPC_AD0_R
0_0402_5%
0_0402_5%
R1567 1
R1568 1
R1569 1
R1570 1
@
@
2
2
0_0402_5%
0_0402_5%
R1571 1
R1572 1
@
@
2
2
0_0402_5%
0_0402_5%
2
2
WL_OFF# 14
WL_OFF#_EC 30
PLT_RST# 12,17,25
30,34,38,42
FCH_SMCLK0
FCH_SMDAT0
AO3413_SOT23-3
@
R545
100K_0402_5%
1
R116@
2 EN_WLAN#
0_0402_5%
1
Q32 @
SSM3K7002FU_SC70-3
2
G
SUSP#
1 0_1206_5%
@ C1663
0.1U_0603_25V7K
+3VALW
+3VS
8,9,13
8,9,13
USB20_N3 13
USB20_P3 13
WLAN_R_LED#
BT_R_LED#
0_0402_5%
2
2
R1577
1
1
0_0402_5%
R1575
WLAN_LED#
BT_LED#
WLAN_LED# 30
BT_LED# 30
54
GND2
CLK_PCI_DB
BELLW_80003-1021
R1583
100K_0402_5%
14
30 EC_TX_P80_DATA
30 EC_RX_P80_CLK
EC_TX_P80_DATA 1
EC_RX_P80_CLK 1
R1582
1
R1566
R1581 100_0402_1%
2 EC_TX_P80_DATA_R
2 EC_RX_P80_CLK_R
@ 100_0402_1%
2
0_0402_5%
1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
R1594 2
+5VALW
BT_ON
R1592 1
MINI1_CLKREQ#
WLAN_WAKE#
C1518
0.1U_0402_16V4Z
2 0_0402_5%
@
C1664
1U_0402_6.3V6K
1
C1517
0.1U_0402_16V4Z
R1565 1
@
C1516
0.1U_0402_16V4Z
+3V_WLAN
R1564
0_0805_5%
EMI
R115
@
0_0402_5%
FCH_PCIE_WAKE#
1 0_1206_5%
R1563 2
JMINI1
13,25,30
Q31
3
Mini-Express Card(WLAN/WiMAX)
1
+1.5VS
+3VS_WLAN
+3VS
+3VS_WLAN
+3VALW
+1.5VS
LPC_FRAME#_R
LPC_AD3_R
LPC_AD2_R
LPC_AD1_R
LPC_AD0_R
PCI_RST#_R
CLK_PCI_DB
C133
@
LED
R1620
1
+5VALW
22P_0402_50V8J
R1573
R1574
R1576
R1578
R1579
R1580
1
1
1
1
1
1
2
2
2
2
2
2
0_0402_5%
0_0402_5%
0_0402_5%
0_0402_5%
0_0402_5%
0_0402_5%
LPC_FRAME#
LPC_AD3
LPC_AD2
LPC_AD1
LPC_AD0
PLT_RST#
LPC_FRAME# 12,30
LPC_AD3 12,30
LPC_AD2 12,30
LPC_AD1 12,30
LPC_AD0 12,30
CLK_PCI_DB
12
10K_0402_1%
2
White
30,33 PWR_LED#
LED1
1
2
300_0402_5%
1
R1584
+5VALW
Orange
LED2
BATT_LOW_LED#
30 CHARGE_LED1#
30 CHARGE_LED0#
2
300_0402_5%
1
R1585
+3VALW
2
300_0402_5%
1
R1586
+3VALW
2
300_0402_5%
1
R1588
+3VS
BATT_CHG_LED#
Green
WLAN_R_LED#
@
1
D24
2
RF_R_LED#
Green
LED3
1
@
1
PWR_LED#
2
2
1
D31
D28
CHARGE_LED1#
CHARGE_LED0#
@
1
30 RF_LED#
R1589 1
2 0_0402_5%
YSDA0502C 3P C/A SOT-23
D29
@
Green
14 SATA_LED#
LED4
1
RF_R_LED#
SATA_LED#
1
2
2
300_0402_5%
1
R1591
+3VS
2
1
Green
30 CAPS_LED#
CAPS_LED#
LED5
1
2
300_0402_5%
1
R1593
+3VS
3
YSDA0502C 3P C/A SOT-23
Close to LED1
1
C1644
2
0.1U_0603_25V7K
Close to LED2
1
C1645
2
0.1U_0603_25V7K
Close to LED3
1
C1646
2
0.1U_0603_25V7K
Close to LED4
1
C1647
2
0.1U_0603_25V7K
Close to LED5
1
C1648
2
0.1U_0603_25V7K
Security Classification
For ESD.
Cap to LED gap is 1.2mm.
Issued Date
2010/11/25
Deciphered Date
2011/12/31
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Title
P28-Mini PCIE/LED
Size
Document Number
Rev
0.22
LA7321P PBL50
Date:
Sheet
28
of
46
SATA_DTX_C_IRX_N0
SATA_DTX_C_IRX_P0
14 SATA_DTX_C_IRX_N0
14 SATA_DTX_C_IRX_P0
1
2
3
4
5
6
7
SATA_ITX_DRX_P0
SATA_ITX_DRX_N0
14 SATA_ITX_DRX_P0
14 SATA_ITX_DRX_N0
C1519 1
C1520 1
2 0.01U_0402_16V7K
2 0.01U_0402_16V7K
SATA_DTX_IRX_N0
SATA_DTX_IRX_P0
GND
A+
AGND
BB+
GND
+3VS
1
+5VS
R1595
0.1U_0402_16V4Z
+5VS_HDD
0_0805_5%
10U_0603_6.3V6M
C660
C661
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
+3VS
C1472
0.1U_0402_16V4Z
1
C662
C663
1U_0402_6.3V4Z
V33
V33
V33
GND
GND
GND
V5
V5
V5
GND
Reserved
GND
V12 GND1
V12 GND2
V12
23
24
SUYIN_127043FR022S21MZR
1000P_0402_50V7K
14 SATA_ITX_DRX_P1
14 SATA_ITX_DRX_N1
C1521 1
C1522 1
14 SATA_DTX_C_IRX_N1
14 SATA_DTX_C_IRX_P1
80mils
+5VS
+3VS
R1598
R1665
1
1
SATA_DTX_IRX_N1
SATA_DTX_IRX_P1
2 0.01U_0402_16V7K
2 0.01U_0402_16V7K
+5V_ODD
2
2 0_0805_5%
10K_0402_5%
1
2
3
4
5
6
7
8
9
10
11
12
13
GND
A+
AGND
BB+
GND
DP
+5V
+5V
MD
GND
GND
GND
GND
15
14
OCTEK_SLS-13DC1G_RV
Issued Date
2010/11/25
2011/12/31
Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
Security Classification
Title
Document Number
Rev
0.22
LA7321P PBL50
Thursday, February 17, 2011
Date:
G
Sheet
29
H
of
46
ID
BRD ID
Ra
Rb
Vab
+3VALW
+3VALW_EC
L1131
2
FBM-11-160808-601-T_0603
+EC_VCCA
1
ECAGND
67
VCC
VCC
VCC
VCC
VCC
VCC
KSI[0..7]
C1529
1000P_0402_50V7K
KSI[0..7]
C1528
1000P_0402_50V7K
C1527
0.1U_0402_16V4Z
C1526
0.1U_0402_16V4Z
C1525
0.1U_0402_16V4Z
KSO[0..15]
14,31
0_0805_5%
1
C1524
0.1U_0402_16V4Z
KSO[0..15]
31
C1530
1000P_0402_50V7K
R01 SR
100K
0V
R02 ER
100K
8.2K
0.25V
R10 PR
100K
18K
0.5V
100K
33K
0.82V
3
U47
AVCC
9
22
33
96
111
125
R1602
+3VALW
Ra
1
R1605
2
47K_0402_5%
12 LPC_CLK0_EC
12
A_RST#
13
2
C1533
0.1U_0402_16V4Z
2
47K_0402_5%
2
47K_0402_5%
2
100K_0402_1%
2
100K_0402_1%
2
2.2K_0402_5%
2
2.2K_0402_5%
2
10K_0402_5%
2
10K_0402_5%
2
10K_0402_5%
2
10K_0402_5%
12
13
37
20
38
A_RST#
EC_SCI#
EC_SCI#
KSO1
KSO2
SPI_SO
SPI_CS#
EC_SMB_CK1
EC_SMB_DA1
EC_MUTE#
EC_SMI#
USB_ON#
LID_SW#
+3VS
35
35
5,18
5,18
55
56
57
58
59
60
61
62
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
81
82
EC_SMB_CK1
EC_SMB_DA1
EC_SMB_CK2
EC_SMB_DA2
EC_SMB_CK1
EC_SMB_DA1
EC_SMB_CK2
EC_SMB_DA2
INVT_PWM/PWM1/GPIO0F
BEEP#/PWM2/GPIO10
FANPWM1/GPIO12
ACOFF/FANPWM2/GPIO13
77
78
79
80
SCL1/GPIO44
SDA1/GPIO45
SCL2/GPIO46
SDA2/GPIO47
PS2 Interface
BRDID
ACOFF
ACOFF
BATT_TEMP/AD0/GPIO38
BATT_OVP/AD1/GPIO39
ADP_I/AD2/GPIO3A
AD3/GPIO3B
AD4/GPIO42
SELIO2#/AD5/GPIO43
DAC_BRIG/DA0/GPIO3C
EN_DFAN1/DA1/GPIO3D
IREF/DA2/GPIO3E
DA3/GPIO3F
68
70
71
72
FAN_SET
IREF
PSCLK1/GPIO4A
PSDAT1/GPIO4B
PSCLK2/GPIO4C
PSDAT2/GPIO4D
TP_CLK/PSCLK3/GPIO4E
TP_DATA/PSDAT3/GPIO4F
83
84
85
86
87
88
USB_ON#
WLAN_LED#
BT_LED#
TP_CLK
TP_DATA
SDICS#/GPXOA00
SDICLK/GPXOA01
SDIDO/GPXOA02
SDIDI/GPXID0
GPIO
SM Bus
SPIDI/RD#
SPIDO/WR#
SPICLK/GPIO58
SPICS#
CIR_RX/GPIO40
CIR_RLC_TX/GPIO41
FSTCHG/SELIO#/GPIO50
BATT_CHGI_LED#/GPIO52
CAPS_LED#/GPIO53
BATT_LOW_LED#/GPIO54
SUSP_LED#/GPIO55
SYSON/GPIO56
VR_ON/XCLK32K/GPIO57
AC_IN/GPIO59
73
74
89
90
91
92
93
95
121
127
2 100K_0402_5%
R1606
2 18K_0402_5%
Rb
36
BRDID
+5VS
TP_CLK
97
98
99
109
119
120
126
128
R1603
ECAGND
2
100P_0402_50V8J
1
C1531
BATT_TEMP 35
ADP_I
FAN_SET 33
IREF
36
CHGVADJ 36
EC_MUTE# 26
USB_ON# 32
WLAN_LED# 28
BT_LED# 28
TP_CLK 31
TP_DATA 31
LID_SW#
SPI_SO_R
SPI_SI_R
SPI_CLK
SPI_CS#
R1607 1
2 4.7K_0402_5%
TP_DATA R1608 1
2 4.7K_0402_5%
ACIN
1
C1534
2
100P_0402_50V8J
+3VALW
VGATE
13,43
EN_WOL 25
VLDT_EN 34
LID_SW# 33
36
BATT_TEMP
63
64
65
66
75
76
AD Input
PCICLK
PCIRST#/GPIO05
ECRST#
SCI#/GPIO0E
CLKRUN#/GPIO1D
KSI0/GPIO30
KSI1/GPIO31
KSI2/GPIO32
KSI3/GPIO33
KSI4/GPIO34
KSI5/GPIO35
KSI6/GPIO36
KSI7/GPIO37
KSO0/GPIO20
KSO1/GPIO21
KSO2/GPIO22
KSO3/GPIO23
KSO4/GPIO24
KSO5/GPIO25 Int. K/B
KSO6/GPIO26 Matrix
KSO7/GPIO27
KSO8/GPIO28
KSO9/GPIO29
KSO10/GPIO2A
KSO11/GPIO2B
KSO12/GPIO2C
KSO13/GPIO2D
KSO14/GPIO2E
KSO15/GPIO2F
KSO16/GPIO48
KSO17/GPIO49
21
23
26
27
PWM Output
DA Output
KSI0
KSI1
KSI2
KSI3
KSI4
KSI5
KSI6
KSI7
KSO0
KSO1
KSO2
KSO3
KSO4
KSO5
KSO6
KSO7
KSO8
KSO9
KSO10
KSO11
KSO12
KSO13
KSO14
KSO15
+3VALW
1
R1609
1
R1610
@
1
R1611
@
1
R1612
1
R1613
1
R1615
1
R1616
@
1
R1617
1
R1619
1
R1621
LPC_AD3
LPC_AD2
LPC_AD1
LPC_AD0
GA20/GPIO00
KBRST#/GPIO01
SERIRQ#
LFRAME#
LAD3
LAD2
LAD1
LAD0 LPC & MISC
+3VALW
C1532
1
2 R1604 1
@ 22P_0402_50V8J
@ 10_0402_5%
1
2
3
4
5
7
8
10
R1614
10K_0402_5%
1
13
EC_GA20
13
EC_KBRST#
12
SERIRQ
12,28 LPC_FRAME#
12,28
LPC_AD3
12,28
LPC_AD2
12,28
LPC_AD1
12,28
LPC_AD0
1
L125
2 SPI_CLK_R
FBMA-10-100505-101T
13,25,28 FCH_PCIE_WAKE#
1
R1618
EC_PME#
2
0_0402_5%
@
FSTCHG
CHARGE_LED0#
CAPS_LED#
CHARGE_LED1#
SYSON
ACIN
FSTCHG 36
CHARGE_LED0# 28
CAPS_LED# 28
CHARGE_LED1# 28
PWR_LED# 28,33
SYSON
34,39
VR_ON
43
ACIN
36
changed
09.09.08
SPI_CLK_R
10
33
PM_SLP_S3#/GPIO04
PM_SLP_S5#/GPIO07
EC_SMI#/GPIO08
LID_SW#/GPIO0A
SUSP#/GPIO0B
PBTN_OUT#/GPIO0C
GPIO
EC_PME#/GPIO0D
EC_THERM#/GPIO11
FAN_SPEED1/FANFB1/GPIO14
FANFB2/GPIO15
EC_TX/GPIO16
EC_RX/GPIO17
ON_OFF/GPIO18
PWR_LED#/GPIO19
NUMLED#/GPIO1A
EC_RSMRST#/GPXO03
EC_LID_OUT#/GPXO04
EC_ON/GPXO05
EC_SWI#/GPXO06
ICH_PWROK/GPXO06
GPO
BKOFF#/GPXO08
WL_OFF#/GPXO09
GPXO10
GPXO11
100
101
102
103
104
105
106
107
108
PM_SLP_S4#/GPXID1
ENBKL/GPXID2
GPXID3
GPXID4
GPXID5
GPXID6
GPXID7
110
112
114
115
116
117
118
V18R
124
GPI
122
123
XCLK1
XCLK0
EC_LID_OUT#
EC_ON
EC_PME#
EC_PWROK_R
BKOFF#
VGA_ON
EC_RSMRST# 13
EC_LID_OUT# 13
EC_ON
14,33
D8
1
BKOFF# 10
WL_OFF#_EC 28
RF_LED# 28
VGA_ON 23
SUSP#
PBTN_OUT#
@
RB751V_SOD323
2
1
C1535
33P_0402_50V8J
2
EMI
FOR EC 128KB SPI ROM
(150mil PACKAGE) SA00002C100
@ C131
10P_0402_50V8J
PE_GPIO1 12,23
ENBKL
10
EAPD
26
EC_THERM# 5
SUSP# 28,34,38,42
PBTN_OUT# 13
R180
39_0402_5%
1
EC_PWROK 13
1
2
1
2
+3VS
R1624 0_0402_5% R1625 10K_0402_5%
V18R
AGND
1
R1628
XCLKI
XCLKO
2
0_0402_5%
69
@
C1538
100P_0402_50V8J
C129
RTC_CLK
22P_0402_50V8J
12,16
R1669
2
1
100K_0402_5%
@
C1537
100P_0402_50V8J
EC_TX_P80_DATA
EC_RX_P80_CLK
6
14
15
16
17
18
19
25
28
29
30
31
32
34
36
EC_SMB_CK2
EC_SMB_DA2
1
INVT_PWM
FAN_SPEED
INVT_PWM
FAN_SPEED
28 EC_TX_P80_DATA
28 EC_RX_P80_CLK
33
ON/OFF#
+3VS
@
R1626
2.2K_0402_5%
EC_SMI#
SLP_S3#
SLP_S5#
EC_SMI#
13
13
13
EC_SCI#
C1536
4.7U_0805_10V4Z
+3VALW
20mils
L114
ECAGND
1
2
FBM-11-160808-601-T_0603
C1539
0.1U_0402_16V4Z
R1629
10K_0402_5%
2
BKOFF#
GND
GND
GND
GND
GND
2
10K_0402_5%
2
10K_0402_5%
11
24
35
94
113
1
R1622
1
R1623
U48
RTC_CLK
R32
C1540
15P_0402_50V8J
XCLKO
32.768KHZ_12.5PF_9H03200413
3 NC
OSC 4
NC
Y5
OSC
@
XCLKI
SUSP#
C1541
15P_0402_50V8J
@
0_0402_5%
C128 1
SPI_CS#
SPI_SO_R
2 0.1U_0402_16V4Z
@
1
R1630
2 SPI_SO
15_0402_5%
EMI
1
1
1
2
3
4
CS#
SO
WP#
GND
VCC
HOLD#
SCLK
SI
8
7
6
5
SPI_HOLD#
SPI_CLK_R
MX25L1606EM2I-12G_SO8
SA000041N00
SPI_SI
1 R1632 2 SPI_SI_R
15_0402_5%
@
R1633
20M_0603_5%
2
1
@
Security Classification
@
C1542
1000P_0402_50V7K
Issued Date
2010/11/25
Deciphered Date
2011/12/31
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Title
Rev
0.22
LA7321P PBL50
Sheet
30
of
46
INT_KBD Conn.
KSI[0..7]
KSI[0..7]
KSO[0..15]
14,30
KSO[0..15] 30
ACES_88514-02401-071
KSO2
C1543 1
2 @ 100P_0402_50V8J
KSO1
C1544 1
2 @ 100P_0402_50V8J
KSO15
C1546 1
2 @ 100P_0402_50V8J
KSO7
C1545 1
2 @ 100P_0402_50V8J
KSO6
C1547 1
2 @ 100P_0402_50V8J
KSI2
C1548 1
2 @ 100P_0402_50V8J
KSO8
C1549 1
2 @ 100P_0402_50V8J
KSO5
C1550 1
2 @ 100P_0402_50V8J
KSO13
C1551 1
2 @ 100P_0402_50V8J
KSI3
C1552 1
2 @ 100P_0402_50V8J
KSO12
C1553 1
2 @ 100P_0402_50V8J
KSO14
C1554 1
2 @ 100P_0402_50V8J
KSO11
C1555 1
2 @ 100P_0402_50V8J
KSI7
C1556 1
2 @ 100P_0402_50V8J
KSO10
C1557 1
2 @ 100P_0402_50V8J
KSI6
C1558 1
2 @ 100P_0402_50V8J
KSO3
C1559 1
2 @ 100P_0402_50V8J
KSI5
C1560 1
2 @ 100P_0402_50V8J
KSO4
C1561 1
2 @ 100P_0402_50V8J
KSI4
C1562 1
2 @ 100P_0402_50V8J
KSI0
C1563 1
2 @ 100P_0402_50V8J
KSO9
C1564 1
2 @ 100P_0402_50V8J
KSO0
C1565 1
2 @ 100P_0402_50V8J
KSI1
C1566 1
2 @ 100P_0402_50V8J
KSO15
KSO0
KSO7
KSO5
KSO2
KSO4
KSO8
KSO6
KSO11
KSO10
KSO12
KSI3
KSI0
KSI2
KSI4
KSI6
KSI7
KSI1
KSI5
KSO13
KSO1
KSO3
KSO9
KSO14
26
25
GND2
GND1
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
JKB1
CONN@
To TP/B Conn.
+5VS
C1567
0.1U_0402_16V4Z
JTP1
30
30
1
2
3
4
5
6
TP_CLK
TP_DATA
TP_CLK
TP_DATA
@
C1568
100P_0402_50V8J
@
C1569
100P_0402_50V8J
SW /L
SW /R
1
2
3
4
5
6
GND1
GND2
7
8
ACES_85201-06051
D17
D25
For ESD.
Close to JTP1
SW 5
DTSGZML-63N-Q-T-R_5P
SW /R
DTSGZML-63N-Q-T-R_5P
SW 6
SW /L
Security Classification
2010/11/25
Issued Date
Deciphered Date
2011/12/31
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
Title
Size
B
Date:
Document Number
Rev
0.22
LA7321P PBL50
Tuesday, February 15, 2011
Sheet
1
31
of
46
JUSB1
10.1U_0402_16V4Z
30
USB_ON#
USB_ON#
W=80mils
+USB_VCCA
1
2
3
4
GND
IN
IN
EN#
C708
470P_0402_50V7K
OUT
OUT
OUT
OC#
8
7
6
5
L54
13
U54
C707
+USB_VCCA
USB20_N0_C
USB20_P0_C
13
C709
47U_0805_6.3V
USB20_P0
USB20_N0
1
4
Low Active
WCM-2012HS-900T
C710
@ 1000P_0402_50V7K
D15
+USB_VCCB
+5VALW
USB Board
+5VALW
1
C1506
USB20_P1_C
C714
10.1U_0402_16V4Z
30
USB_ON#
USB_ON#
OUT
OUT
OUT
OC#
I/O3
I/O1
VDD
GND
I/O4
I/O2
U55
GND
IN
IN
EN#
GND1
GND2
GND3
GND4
SUYIN_020173MR004S50DZL
CONN@
USB20_N0_C
1
2
3
4
5
6
7
8
USB20_N0_C
VCC
DD+
GND
USB_OC0# 13
AP2301MPG-13 MSOP 8P
USB20_P0_C
1
2
3
4
AZC099-04S.R7G_SOT23-6
8
7
6
5
220P_0402_50V7K
USB20_N1_C
USB20_P0_C
For ESD.
Close to JUSB1,JUSB2
USB_OC1# 13
AP2301MPG-13 MSOP 8P
Low Active
EMI request
C713
@ 1000P_0402_50V7K
+USB_VCCA
1
C711
470P_0402_50V7K
JUSB2
+USB_VCCA
USB20_N1_C
USB20_P1_C
W=80mils
L57
C712
47U_0805_6.3V
13
13
USB20_P1
USB20_N1
1
4
USB20_P1_C
USB20_N1_C
WCM-2012HS-900T
1
2
3
4
VCC
DD+
GND
5
6
7
8
GND1
GND2
GND3
GND4
SUYIN_020173MR004S50DZL
CONN@
Issued Date
Security Classification
2010/11/25
Deciphered Date
2011/12/31
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
P32-USB/BT/USBsub
Size Document Number
Custom
Rev
0.22
LA7321P PBL50
Date:
Sheet
E
32
of
46
ON/OFF switch
Power Button
+3VALW
7236LGH
2
@ 10K_0603_5%
R494
R495
D12
2
ON/OFFBTN#
ON/OFF#
1
3
51_ON#
30
35
FAN_SPEED
DAN202UT106_SC70-3
6
5
1
C1637
C773
S SSM3K7002FU_SC70-3
8
7
6
5
GND
GND
GND
GND
EN
VIN
VOUT
VSET
1
2
3
4
JFAN1
C700
1000P_0402_50V7K~N
+5VS_FAN
APL5607KI-TRG_SO8
C701
2.2U 10V K X7R 0603
30
FAN_SPEED
FAN_SPEED
5
4
GND
GND
3
2
1
3
2
1
C703
10U_0603_6.3V6M
ACES_85205-0300N
FAN_SET
Q27
2
G
R496
1
EC_ON
EC_ON
C702
1000P_0402_50V7K~N
U53
30
%RWWRP6LGH SW 4
14,30
1000P_0402_50V7K
1
220P_0402_50V7K
SMT1-05-A_4P
1
3
R653
10K_0402_5%
%RWWRP6LGH
SW 3
SMT1-05-A_4P
1
3
+5VS
100K_0402_5%
R493
2
@ 10K_0603_5%
4
1
6
5
10K_0402_5%
H2
H_3P8
H5
H_3P8
H6
H_3P0
H8
H_3P8
H9
H_3P8
H10
H_4P3
@
PW R_LED# 28,30
+5VALW
H1
H_2P7X5P0N
@
H22
H_7P0
@
H3
H_10P0X6P0N
H18
H_3P8
@
H16
H_3P0
H23
H_3P3
@
H7
H_3P0
H21
H_3P0
H15
H_4P3
H17
H_2P7N
@
For ESD.
Close to JBTN1
H20
H_3P0
H14
H_4P3
H19
H_3P0
H13
H_3P0
1
PJSOT24CH_SOT23-3
D26
H12
H_3P0
H11
H_4P3
+3VALW
LID_SW # 30
LID_SW #
LANGND
2010/11/25
Deciphered Date
FD4
FD3
FIDUCIAL_C40M80
FIDUCIAL_C40M80
FIDUCIAL_C40M80
FIDUCIAL_C40M80
Security Classification
Issued Date
FD2
FD1
ACES_85201-06051
CONN@
H4
H_3P0
ON/OFFBTN#
7
8
JBTN1
1 1
2 2
3 3
4 4
GND1 5 5
GND2 6 6
2011/12/31
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Title
Rev
0.22
LA7321P PBL50
Sheet
33
of
46
+5VALW TO +5VS
+1.1VALW TO +1.1VS
+1.1VALW
2 SUSP
G
Q53
SSM3K7002FU_SC70-3 +VSB
1
R1105
2
47K_0402_5%
2
1
R1111
100K_0402_5%
R1102
10U_0603_6.3V6M
C1449
2
2
1U_0402_6.3V4Z
2
10U_0603_6.3V6M
VLDT_EN#
470_0603_5%
30
2 VLDT_EN#
G
Q54
S
SSM3K7002FU_SC70-3
1.1VS_GATE
VLDT_EN#
2
Q56 G
SSM3K7002FU_SC70-3 S
0.1U_0603_25V7K
C1447
Q51
SSM3K7002FU_SC70-3
2
G
VLDT_EN
R1107
10K_0402_5%
C1450
SUSP
2
Q55 G
SSM3K7002FU_SC70-3 S
1
2
3
8
7
6
5
5VS_GATE
2
47K_0402_5%
R1104
C1448
1K_0402_5%
1
R1103
R1101
470_0603_5%
10U_0603_6.3V6M
C1444
2
2
1U_0402_6.3V4Z
10U_0603_6.3V6M
2
2
2
2
10U_0603_6.3V6M
220P_0402_50V7K
220P_0402_50V7K
+VSB
2
C1446
C1445
C1443
C1505
C1523
+5VALW
+1.1VS
U39
AO4478L 1N SO8
1
2
3
+5VS
U38
AO4478L 1N SO8
8
7
6
5
+5VALW
C1451
0.1U_0603_25V7K
+3VALW TO +3VS
+3VS
+3VALW
R1110
470_0603_5%
11,41
SYSON#
SYSON
1
30,39
Q52
SSM3K7002FU_SC70-3
2
G
3
C1456
1
D
Q59
SSM3K7002FU_SC70-3
2
G
28,30,38,42 SUSP#
R1109
100K_0402_5%
0.1U_0603_25V7K
SUSP
SUSP
2 SUSP
G
Q60
SSM3K7002FU_SC70-3
R1115
10K_0402_5%
R1116
100K_0402_5%
2
Q61 G
SSM3K7002FU_SC70-3 S
R1108
100K_0402_5%
SUSP
+5VALW
+5VALW
3VS_GATE
1
200K_0402_5%
2
R1112
10U_0603_6.3V6M
C1455
2
2
1U_0402_6.3V4Z
10U_0603_6.3V6M
2
2
10U_0603_6.3V6M
+VSB
C1452
1
2
3
C1454
8
7
6
5
1 1
C1453
U41
AO4478L 1N SO8
+1.5VS
Q63
SI2301CDS-T1-GE3_SOT23-3
+1.5VS
2
24 VGA_PWR_ON#
23,44 1.5_VDDC_PWREN
Q77
SSM3K7002FU_SC70-3
2
G
3
23,41 VGA_PWR_ON
S
R1123
100K_0402_5%
2
1
2 SUSP
G
Q80
SSM3K7002FU_SC70-3
2 1.5_VDDC_PWREN#
G
Q28
SSM3K7002FU_SC70-3
VGA@
2 SYSON#
G
Q78
SSM3K7002FU_SC70-3
1
D
2 SUSP
G
Q81
SSM3K7002FU_SC70-3
2010/11/25
Issued Date
Security Classification
2011/12/31
Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
Q68
SSM3K7002FU_SC70-3
R1138
470_0603_5%
R1126
470_0603_5%
VGA@
R1137
470_0603_5%
+1.8VS
R1135
470_0603_5%
4
+VGA_CORE
+0.75VS
+1.5V
2
G
R1134
10K_0402_5%
VGA_PWR_ON#
S
SSM3K7002FU_SC70-3
R1119
100K_0402_5%
C1463
0.1U_0603_25V7K
Q67
2
G
1.5_VDDC_PWREN#
24 1.5_VDDC_PWREN#
SUSP
2
G
Q65
SSM3K7002FU_SC70-3
1
200K_0402_5% 1
SUSP#
+5VALW
3
D
R1122
+5VALW
R1131
100K_0402_5%
10U_0603_6.3V6M
2
R1120
470_0603_5%
100K_0402_5%
C1461
R1121
+1.5V
Title
P34-DC Interface
Size Document Number
Custom
Rev
0.22
LA7321P PBL50
Date:
Sheet
E
34
of
46
PL1
HCB2012KF-121T50_0805
1
2
X7R type
PC5
0.1U_0603_16V7K
PR1
22K_0402_1%
PC4
100P_0402_50V8J
PU1
1
VCC TMSNS1
GND RHYST1
OT1 TMSNS2
OT2 RHYST2
OTP_N_001
OTP_N_002
1
PR2
22.1K_0402_1%
1
2
VL
PC3
1000P_0402_50V7K
@ACES_88323-0471
PC2
100P_0402_50V8J
PC1
1000P_0402_50V7K
VIN
PL2
HCB2012KF-121T50_0805
1
2
ADPIN
PJPDC1
OTP_N_003
VMB
PJP2
@SUYIN_200275MR009G186ZL
VS_ON 37
0_0402_5%
BATT+
PC6
1000P_0402_50V7K
1
2
2
PD1
PC7
0.01U_0402_25V7K
PR27
1K_0402_1%
2
GND
GND
B/I
EC_SMCA
EC_SMDA
TS_A
PH1
100K_0402_1%_NCP15W F104F03RC
PR4
PL4
HCB2012KF-121T50_0805
1
2
1
2
3
4
5
6
7
8
9
@PJSOT24CW_SOT323-3
10
11
G718TM1U_SOT23-8
2
PL3
HCB2012KF-121T50_0805
1
2
1
2
3
4
5
6
7
8
9
PD2
1
PR31
100_0402_1%
EC_SMB_DA1 30
VL
PR13
100K_0402_1%
BATT_TEMP 30
PR16
0_0402_5%
2VSB_N_002 2
G
SPOK
VSB_N_001
VIN
PQ1
TP0610K-T1-GE3_SOT23-3
PQ2
SSM3K7002FU_SC70-3
PC10
0.1U_0402_16V7K
1
PR30
1K_0402_1%
2
37,40
1VSB_N_003
+3VALW
100K_0402_5%
PR12
22K_0402_1%
1
2
PR29
EC_SMB_CK1 30
@PJSOT24CW _SOT323-3
PC8
0.22U_0603_25V7K
2
1
PR10
100K_0402_1%
PR28
100_0402_1%
1
2
+VSBP
1
PC9
0.1U_0603_25V7K
B+
1
3
PD3
RLS4148_LL34-2
VS_N_001
1
+VSB
PR18
68_1206_5%
VS
PC12
0.1U_0603_25V7K
PC11
0.22U_0603_25V7K
PR21
100K_0402_1%
JUMP_43X39
PQ3
PR17
TP0610K-T1-GE3_SOT23-368_1206_5%
N1
PD4
RLS4148_LL34-2
BATT+
PJ2
+VSBP
33
2
PR22
22K_0402_1%
51_ON#
VS_N_002
Issued Date
Security Classification
2009/01/23
Deciphered Date
2010/01/23
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
Title
Document Number
Rev
0.22
Sheet
35
of
44
2
1CHG_N_0081
CELLS
CSOP
21
ICOMP
CSIN
20
VCOMP
CSIP
19
ICM
PHASE
18
LX_CHG
VREF
UGATE
17
DH_CHG
DCIN
22
Rtop
30 CHGVADJ
CHLIM
BOOT
16
6251aclim
10
ACLIM
VDDP
15
11
VADJ
LGATE
14
GND
PGND
13
PR128
20K_0402_1%
PD106
RB751V-40TE17_SOD323-2
12
26251VDD
DL_CHG
PC121
0.1U_0603_25V7K
BST_CHGA 2
1
6251VDDP
PL101
10UH +-20% MSCDRI-104A-100M-E
CHG
1
2
PQ110
2 ACPRN
G
PQ109
@SSM3K7002FU_SC70-3
PR102
0.02_1206_1%
4
BATT+
PC101
10U_0805_25V6K
2
1
CHG_CHLIM
PQ108
AON7408L_DFN8-5
PR122
2.2_0603_1%
PR126
0_0603_5%
BST_CHG 1
CHG_N_006
PC114
@2200P_0402_25V7K
PR125
@4.7_1206_5%
CSOP
1CHG_SNUB2
PR127
226K_0402_1%
6251VREF 1
2
CHG_N_001
D
5
CSON
PR118
20_0603_5%
CHG_CSON 1
2
PC113
0.047U_0603_16V7K
CHG_CSOP 1
2
PR119
20_0603_5%
CHG_CSIN
2
1
PC118
PR120
0.1U_0603_25V7K
20_0603_5%
CHG_CSIP
1
2
AON7406L_DFN8-5
3
2
1
6251VREF
PC106
2200P_0402_25V7K
1
2
PC105
0.1U_0402_25V6
2
1
PR111
14.3K_0402_1%
1
2
PC125
@10U_0805_25V6K
2
1
PC110
1000P_0402_50V7K
2
1
CSON
PQ106
DTC115EUA_SC70-3
ACPRN
PR129
4.7_0603_5%
PC123
4.7U_0805_6.3V6K
EN
PR115
100K_0402_1%
1
2
PR105
10K_0402_1%
1
2
1
PR104
140K_0402_1%
23
PQ111
DTC115EUA_SC70-3
1
2
PC120
0.1U_0402_16V7K
ACOFF
ACOFF
ACSET ACPRN
100_0402_1%
2 CHG_ICM 7
PR103
150K_0402_1%
PC122
0.01U_0402_25V7K
2
1
IREF
30
ADP_I
CHG_VCOMP
24
30
30
PR123
0.01U_0402_25V7K
PACIN
PR124
22K_0402_5%
1
2
10K_0402_1%
2
DCIN
6800P_0402_25V7K
CHG_ICOMP
2
PR121
1
VDD
VIN
PC124
@680P_0402_50V7K
PC117
1
2
PC112
1U_0603_25V6K
1
2
CHG_N_009
PR110
47K_0402_1%
1
2
PR112
10K_0402_1%
3
2
1
PC116
1
SSM6N7002FU_US6
6251_EN
PR130
0_0402_5%
1
2
10_1206_5%
PQ107B
2S: Float
3S: GND
CHG_VADJ
3CHG_N_002
SSM6N7002FU_US6
PU101
CHG_N_005
PQ107A
PR113
1
PR117
PR116
150K_0402_1%
CHG_VIN 1
PC109
2.2U_0603_6.3V6K
2
1
FSTCHG
100K_0402_1%
CHG_N_001
30
ACSETIN
PD101
ACSETIN
PR114
10K_0402_1%
2
1
RB751V-40TE17_SOD323-2
PC104
10U_0805_25V6K
2
1
1
2
1
2
6251VDD
CHG_N_003
PQ105
DTC115EUA_SC70-3
PR108
191K_0402_1%
1
2
PQ103 8
AO4407A
7 1P SO8
6
5
1
2
3
CSIN
CSIP
PR107
200K_0402_1%
PC108
0.1U_0603_25V7K
PR109
47K_0402_1%
1CHG_N_010
PQ104
DTA144EUA_SC70-3
VIN
8
7
6
5
B+
CHG_B+
PL102
@HCB2012KF-121T50_0805
1
2
PC103
4.7U_0805_25V6-K
2
1
1
2
3
8
7
6
5
PR101
0.02_1206_1%
1
4
PC107
5600P_0402_25V7K
1
2
VIN
P3
PQ102
AO4409L_SO8
1
2
3
P2
PQ101
AO4435L_SO8
PL103
1
1.2UH_1127AS-1R2N_2.4A_30%
PC102
10U_0805_25V6K
2
1
B+
4.7U_0805_25V6-K
PC129
2
1
PC128
10U_0805_25V6K
2
1
PR106
22K_0402_1%
PR131
47K_0402_1%
ACIN
PR132
10K_0402_1%
30
PACIN
ACPRN
PQ112
2
B
CP= 85%*Iada;
PR133
10K_0402_1%
1
2
6251VDD
PR136
20K_0402_1%
Add
E
MMBT3904W H NPN SOT323-3
CP mode
Vaclim=VREF*(Rbot//Rinternal/(Rtop//Rinternal+Rbot//Rinternal))
when 90W Vaclim=2.39*(20K//152K/(20K//152K+12.4K//152K))=1.44966V
when 65W Vaclim=2.39*(20K//152K/(20K//152K+226K//152K))=0.38914V
Iinput=(1/Racdet)*((0.05*Vaclim/VREF+0.05))
when 90W,Iinput=(1/0.02)*(0.05*1.44966/2.39+0.05)=4.02A
when 65W,Iinput=(1/0.02)*(0.05*0.38914/2.39+0.05)=2.92A
CHGVADJ=(Vcell-4)/0.10627
CC=0.25A~3A
IREF=1.016*Icharge
Vcell
IREF=0.254V~3.048V
4V
4.2V
CHGVADJ
Issued Date
Security Classification
0V
1.882V
2009/01/23
Deciphered Date
2010/01/23
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
Title
CHARGER
Size
Document Number
Rev
0.22
Sheet
36
of
44
2VREF_6182
VO2
VREG3
BOOT2
VO1
24
PGOOD
23
1
2
PC306
10U_0805_25V6K
PR307
162K_0402_1%
2
PC312
2200P_0402_50V7K
2
1
ENTRIP1
B++
2
FB1
REF
PR306
20K_0402_1%
2
PQ305
AON7408L_DFN8-5
1
2
3
PR305
30.9K_0402_1%
2
ENTRIP1
P PAD
25
TONSEL
PU301
PC313
10U_0805_6.3V6M
PQ303
AON7408L_DFN8-5
FB2
1
2
PC304
4.7U_0805_25V6-K
PC310
2200P_0402_50V7K
2
1
PR303
133K_0402_1%
1
FB_5V 1
ENTRIP2
+3VLP
2
PC309
0.1U_0402_25V6
2
1
LG_5V
PQ306
NC
18
17
16
SPOK
35,40
4
SNUB_5V
PR314
499K_0402_1%
2
19
EN0
3
2
1
AO4468L_SO8
+ PC305
150U_B2_6.3VM_R35M
1
1
PC318
4.7U_0805_10V6K
1
PC320
1U_0603_10V6K
+5VALWP
AO4406AL_SO8
VL
1
2
PR315
95.3K_0402_1%
PR313
4.7_1206_5%
LGATE1
PL305
4.7UH_FMJ-0630T-4R7 HF_5.5A_20%
1
2
PC317
680P_0402_50V7K
LGATE2
3
2
1
LX_5V
5
6
7
8
20
VREG5
PHASE1
EN
UG_5V
PHASE2
13
B++
22
21
VIN
12
BOOT1
UGATE1
15
8
7
6
5
1
2
3
LG_3V
PQ304
PC316
680P_0402_50V7K
2
1 SNUB_3V
11
1
PC303
150U_B2_6.3VM_R35M
LX_3V
PR312
4.7_1206_5%
+3VALWP
PR309
PC315
2.2_0402_5%
0.1U_0402_10V7K
BST_5V 1
2 BST1_5V 1
2
UGATE2
GND
UG_3V 10
PL303
4.7UH_FMJ-0630T-4R7 HF_5.5A_20%
2
1
SKIPSEL
PC314
PR308
0.1U_0402_10V7K
2.2_0402_5%
BST1_3V 1
1
2
2 BST_3V
14
1
2
PC322
@680P_0402_50V7K
FB_3V
ENTRIP2
PL301
HCB2012KF-121T50_0805
PR302
20K_0402_1%
1
2
B++
B+
PC311
0.1U_0402_25V6
2
1
PR301
13.7K_0402_1%
1
PC308
1U_0603_16V6K
B++
3
PC319
0.1U_0603_25V7K
N_3_5V_001
2
G
D
PQ307A
SSM6N7002FU_US6
ENTRIP2
ENTRIP1
2VREF_6182
PQ307B
SSM6N7002FU_US6
5
G
+3VLP
1
+5VALWP
+CHGRTC
PJP302
PJP305
2
2
+5VALW
+3VALW
1
PAD-OPEN 2x2m
PAD-OPEN 4x4m
PJP303
1
1
35 VS_ON
VL
+3VALWP
PR317
100K_0402_5%
VL
PJP301
PAD-OPEN 4x4m
1
PAD-OPEN 2x2m
PQ308
DTC115EUA_SC70-3
3
PC321
2.2U_0603_10V6K
PR319
100K_0402_1%
2
1
PR320
42.2K_0402_1%
VS
Security Classification
2007/08/02
Issued Date
2008/08/02
Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
Title
Rev
0.22
LAXXXX
Sheet
E
37
of
44
1
2
PC402
22U_0805_6.3VAM
1
PR402
10K_0402_1%
PC401
22U_0805_6.3VAM
SY8033BDBC_DFN10_3X3
PR401
20K_0402_1%
PC404
68P_0402_50V8J
2
1
1.8VSP_FB
NC
TP
PR405
@47K_0402_5%
11
EN_1.8VSP
PR404 0_0402_5%
FB
<Vo=1.8V> VFB=0.6V
Vo=VFB*(1+PR401/PR402)=0.6*(1+20K/10K)=1.8V
+1.8VSP
EN
LX
PR403
4.7_1206_5%
SVIN
PC405
@0.1U_0402_10V7K
28,30,34,42 SUSP#
PL401
1UH_PCMC063T-1R0MN_11A_20%
1
2
1.8VSP_LX
PVIN
PC406
680P_0402_50V7K
SNUB_1.8VSP
2
1
LX
NC
PVIN
PC403
22U_0805_6.3VAM
10
1.8VSP_VIN
PU401
HCB1608KF-121T30_0603
1
2
PG
PL402
+5VALW
PJP401
+1.8VSP
+1.8VS
PAD-OPEN 3x3m
Issued Date
Security Classification
2009/01/23
Deciphered Date
2010/01/23
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
Title
+1.8VSP
Size
Document Number
Rev
0.22
Sheet
38
of
44
1.5V_B+
PR503
30,34 SYSON
0_0402_5%
B+
PL502
HCB1608KF-121T30_0603
2
1
EN_1.5V
PR502
2.15K_0402_1%
NC
3
2
1
10
LGATE
TRIP_1.5V 1
+5VALW
LG_1.5V
PGOOD
11
1
2
1
2
PC502
@680P_0402_50V7K
+1.5VP
C
15.4K_0402_1%
+5VALW
PQ502
PC510
4.7U_0805_10V6K
RT8209MGQW _W QFN14_3P5X3P5
<BOM Structure>
1
+ PC501
220U_6.3VM_R15
FDS6690AS-G_SO8
3
2
1
PR509
@4.7_1206_5%
CS
VDDP
PR508
FB
PL501
2.2UH_PCMC063T-2R2MN_8A_20%
1
2
1SNUB_1.5V
14
15
VDD
PHASE
LX_1.5V
PC511
@680P_0402_50V7K
2.21K_0402_1%
PC509
4.7U_0603_10V6K
FB_1.5V
UG_1.5V
PQ501
AON7408L_DFN8-5
5
6
7
8
PR501
13
12
PGND
+1.5VP
V5FILT_1.5V
PR507
100_0402_1%
+5VALW 1
+5VALW
VOUT
GND
+1.5VP
UGATE
TON
PC508
0.1U_0402_10V7K
BOOT
EN/DEM
PU501
PR506
255K_0402_1%
1
2TON_1.5V
PC507
0.1U_0402_25V6
2200P_0402_50V7K
PC506
PR504
2.2_0402_5%
BST_1.5V 1
2BST1_1.5V
PC504
@4.7U_0805_25V6-K
PC503
10U_0805_25V6K
PC505
@0.1U_0402_10V7K
PJP502
2
@PAD-OPEN 4x4m
PJP501
+1.5VP
+1.5V
@PAD-OPEN 4x4m
Security Classification
2007/05/29
Issued Date
Deciphered Date
2008/05/29
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
Title
Size
Document Number
Rev
0.22
LAXXXX
Date:
Sheet
1
39
of
44
1.1V_B+
PR703
SPOK
0_0402_5%
PL702
HCB1608KF-121T30_0603
2
1
EN_1.1V
B+
PC704
@0.1U_0402_10V7K
3
2
1
PL701
1UH_PCMC063T-1R0MN_11A_20%
1
2
TRIP_1.1V 1
PR708
10
9
+5VALW
LG_1.1V
+5VALW
PQ702
FDS6690AS-G_SO8
PC709
4.7U_0805_10V6K
VDDP
LGATE
+1.1VALWP
15.4K_0402_1%
2
3
2
1
1SNUB_1.1V
RT8209MGQW _W QFN14_3P5X3P5
<BOM Structure>
11
1
+
PR706
@100K_0402_5%
CS
BOOT
PHASE
LX_1.1V
PR709
@4.7_1206_5%
14
15
NC
UG_1.1V
12
5
6
7
8
PGOOD
13
FB
UGATE
PQ701
AON7408L_DFN8-5
PC701
220U_6.3VM_R15
PC710
@680P_0402_50V7K
PR702
10K_0402_1%
5
FB_1.1V
PC707
0.1U_0402_10V7K
VDD
PGND
PR701
4.64K_0402_1%
VOUT
+1.1VALW P
PC708
4.7U_0603_6.3V6M
1
1
PR707
100_0603_1%
C
V5FILT_1.1V
+5VALW 1
TON
+1.1VALW P
+5VALW
EN/DEM
PR705
255K_0402_1%
1
2TON_1.1V
GND
PU701
PC706
0.1U_0402_25V6
PC705
2200P_0402_50V7K
2
1
2
2
PC703
@4.7U_0805_25V6-K
2
1
PR704
2.2_0402_5%
BST_1.1V 1
2 BST1_1.1V 1
PC702
10U_0805_25V6K
2
1
35,37
PJP701
+1.1VALW P
+1.1VALW
PAD-OPEN 4x4m
B
Security Classification
2009/12/01
Issued Date
Deciphered Date
2010/12/31
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
Title
Size
Document Number
Custom
Rev
0.22
LAXXXX
Date:
Sheet
1
40
of
44
+1.5V
+1.1VALW TO +1.05VSP
PU601
VOUT
NC
TP
8
7
6
5
1
2
PC603
1U_0603_10V6K
APL5336KAI-TRL_SOP8P8
PC609
4.7U_0603_6.3V6K
VREF_G2992
1
2
3
VREF VCNTL
GND
PQ601
IRF8707GTRPBF_SO8
PC602
1U_0402_6.3V6K
PR601
1K_0402_1%
+1.05VSP_L
+3VALW
PC608
4.7U_0603_6.3V6K
NC
NC
VIN
PC601
4.7U_0805_6.3V6K
+1.1VALW
1
D
PR603
1
2
47K_0402_5%
+VSB
PQ603
2
G
SUSP
PC616
@0.1U_0402_10V7K
PR605
330K_0402_5%
2
PC605
10U_0805_6.3V6M
PC607
0.1U_0402_25V6
PR602
1K_0402_1%
2
G
0_0402_5%
10.75VS_N_002
2
1
PC604
0.1U_0402_16V7K
PR604
11,34 SUSP
PQ602
SSM3K7002FU_SC70-3
+VSB1
+0.75VSP
SSM3K7002FU_SC70-3
+3VALW
2
PC606
@0.1U_0402_10V7K
PR606
@100K_0402_1%
2 +1.05VSP_N001
G
S
PQ604A
@SSM6N7002FU_US6
+0.75VS
PQ604B
S
@SSM6N7002FU_US6
VGA_PWRGD 12,23,42,44C
@0_0402_5%
+1.05VSP_N002
G
4
+0.75VSP
PR607
5
PJP601
PAD-OPEN 3x3m
PC610
@0.1U_0402_10V7K
PJP602
+1.05VSP_L
+1.05VS
PAD-OPEN 4x4m
1HHGWRFRQILUPZLWK+:SRZHUVHTXHQFH
+5VALW
1
2
2
1
PR611
7.32K_0402_1%
FB
+1.0VSP
PR610
1.82K_0402_1%
3
4
PC615
22U_0805_6.3V6M
VOUT
VOUT
PC614
180P_0402_50V8J
EN
POK
GND
8
7
1
2
1
VCNTL
VIN
VIN
23,34 VGA_PWR_ON
PR609
100K_0402_1%
1
2
PD601
1SS355_SOD323-2
PC613
1
2
0.1U_0402_25V6
APL5930KAI-TRG_SO8
6
5
9
PU602
PR608
@1K_0402_1%
PC611
4.7U_0805_6.3V6K
+3VS
PC612
1U_0603_10V6K
+1.5VP
PJP603
1
+1.0VSP
+1.0VSG
PAD-OPEN 3x3m
Security Classification
Issued Date
2006/11/23
Deciphered Date
2007/11/23
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
Title
Size
Document Number
Rev
0.22
LAXXXX
Date:
Sheet
41
of
44
PL802
1
2
PC802
@22U_0805_6.3VAM
1
2
PC804
@68P_0402_50V8J
2
1
1
1
PR802
@10K_0402_1%
PC801
@22U_0805_6.3VAM
SNUB_1.05VSP
1
@SY8035DBC_DFN10_3X3
PR801
@7.5K_0402_1%
2
1
1.05VSP_FB
+1.05VSP
3
6
LX
FB
PC806
@680P_0402_50V7K
PR805
@47K_0402_5%
LX
1.05VSP_LX
PR803
@4.7_1206_5%
PL801
@1UH_PCMC063T-1R0MN_11A_20%
1
2
EN_1.05VSP
PR804 @0_0402_5%
11
@0_0402_5%
1
SS
EN
PC805
@0.1U_0402_10V7K
28,30,34,38 SUSP#
SVIN
TP
PC803
@22U_0805_6.3VAM
PVIN
PR806
LX
12,23,41,44 VGA_PWRGD
PU802
10 PVIN
1.05VSP_VIN
PG
@HCB1608KF-121T30_0603
1
2
+5VALW
PJP801
+1.05VSP
+1.05VS
@PAD-OPEN 4x4m
Issued Date
Security Classification
2009/01/23
Deciphered Date
2010/01/23
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
Title
+1.8VSP
Size
Document Number
Rev
0.22
Sheet
42
of
44
PC235
68P_0402_50V8J
1
2
PR226
100_0402_5%
2
1
PC236
470P_0402_50V8J
1
2
APU_VDD0_RUN_FB_H 5
D
PR234
0_0402_5%
2
1
PC238
@68P_0402_50V8J
PC237
@68P_0402_50V8J
PC239
@68P_0402_50V8J
+APU_CORE 7
PR230
0_0402_5%
COMP
+5VS
PR232
10K_0402_1%
1
2
PR231
47K_0402_1%
1
2
PR252
10K_0402_1%
APU_VDD0_RUN_FB_L 5
PR236
100_0402_5%
FB
RGND
CPU_B+
2
25
PVCC
PC252
1U_0603_10V6K
LGATE0
PGND0
OCSET_NB
PHASE0
UGATE0
PHASE0
22
UGATE0
@68U_25V_M_R0.44
@68U_25V_M_R0.44
PC249
2200P_0402_50V7K
2
1
PC248
PC247
PC243
2200P_0402_50V7K
2
1
PC245
0.1U_0402_25V6
2
1
10U_0805_25V6K
PC244
PR242
2.43K_0402_1%
1
2
PR244
2.43K_0402_1%
1
2
+CPU_CORE
Imax=7.7A
Ipeak=11A
Iocp(minimum)=13.2A
DCR=4.2mohm
Rdson = 7mohm
PR246
21
BOOT0
ISN0
1
2
1
2
0_0402_5%
10uF_0603 * 7
1uF_0402 * 4
0.1uF_0402 * 5
180P_0402 * 2
390uF * 3
Reserve 330uF * 2
PC241
0.1U_0402_25V6
CPU_B+
BOOT_NB 2
PR206
2.2_0603_5%
PC211
2200P_0402_50V7K
3
2
1
5
6
7
8
PQ203
AO4468L_SO8
LGATE_NB
FB_NB
COMP_NB
PC227
@68P_0402_50V8J
PC228
@68P_0402_50V8J
RGND_NB
PL202
1
2
1UH_MMD-06CZ-1R0M-V1_11A_20%
+APU_CORE_NB
1
+
PR213
2K_0402_1%
2
1
PR251
8.2K_0402_1%
1
2
ISP_NB
PR225
1
PC206
0.1U_0402_25V6
2
1
3
2
1
PR224
0_0402_5%
1
2
PC229
@68P_0402_50V8J
1
2
PR210
1SNUB_NB2
1
4.7_1206_5%
PC220
680P_0603_50V7K
5 APU_VDD0_RUN_FB_L
PR223
47K_0402_1%
1
2
PC216
0.22U_0603_10V7K
PHASE_NB
PR222
10K_0402_1%
1
2
2
5 APU_VDDNB_RUN_FB_H
PR220
0_0402_5%
1
2
PC226
68P_0402_50V8J
1
2
7 +APU_CORE_NB
PC225
470P_0402_50V8J
1
2
PC204
@4.7U_0805_25V6-K
2
1
PC215
0.1U_0402_25V6
2
1
UGATE_NB
PR219
100_0402_5%
1
2
PQ202
AON7408L_DFN8-5
1 2
2
1
130K_0402_1%
TON_NB
PR205
PC205
10U_0805_25V6K
2
1
PR207
1_0402_5%
2
1
PC203
1U_0603_10V6K
PC218
220U_6.3VM_R15
2
PC222
1
10uF_0603 * 6
1uF_0402 * 5
0.1uF_0402 * 4
180P_0402 * 2
390uF * 1
Reserve 390uF
PR217
ISN_NB
PC223
0.1U_0402_25V6
0_0402_5%
Security Classification
Issued Date
2009/12/01
Deciphered Date
2010/12/31
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Title
Size
C
Date:
+CPU_CORE_NB
Imax=7A
Ipeak=10A
Iocp(minimum)=12A
DCR=10mohm
Rdson = 22mohm
0.1U_0402_25V6
100_0402_5%
+APU_CORE
PC242
0.1U_0402_25V6
2
PC231
1
2
+
2
ISP0
BOOT_NB
20
15
RGND_NB
19
14
ISN_NB
BOOT_NB
13
ISP_NB
UGATE_NB
12
TON_NB
BOOT0
18
COMP_NB
11
COMP_NB
FB_NB
PHASE_NB
FB_NB
UGATE_NB
VCC
24
PC232
@0.01U_0402_25V7K
@0.01U_0402_25V7K
1
2
2
1
PR240
22K_0402_1%
LGATE0
23
4.7_1206_5%
1SNUB_CPU
2
26
PR221
0_0402_5%
1
2
PR249
27
PQ205
AO4726L_SO8
3
2
1
LGATE0
VFIX/DRPSEL
PR202
2_0603_5%
OCSET_NB
PR239
5.1K_0402_1%
3
2
1
1
PVCC
RT8870AZQW_WQFN40_5X5
PGOOD
29
28
PL204
0.47UH_MMD-06CZ-R47M-V1_17.5A_20%
1
2
680P_0603_50V7K
PC251
PWORK
B+
+3VS
VFIX/DRPSEL
UGATE0
PHASE0
32
31
BOOT1
ISP1
ISN1
33
34
RGND
35
ISN0
37
38
36
ISP0
TON
COMP
LGATE1
1
PR229
33K_0402_1%
39
40
PGND1
SVD
2
1
+5VS
FB
41
SVC
PHASE_NB
0_0402_5%
7
8
PR228
10K_0402_1%
1
OCSET_NB
VCC
PR255
10K_0402_1%
5
6
7
8
5
PGOOD
VFIX/DRPSEL
10
+5VS
30
LGATE_NB
PR235
13,30 VGATE
PHASE1
17
12 H_PWRGD_L
PR227
1
2
0_0402_5%
PR238
1
2
0_0402_5%
1
2
PR233 @0_0402_5%
1
2
EN
PGND_NB
13 FCH_PWROK
16
5 APU_SVD
ENABLE
LGATE_NB
5 APU_SVC
BOOT0
PR250
2_0603_5%
UGATE1
PQ206
AON7408L_DFN8-5
PC250
PR248
0.1U_0402_25V6
2.2_0603_5%
2
1
2
1
PC240
0.22U_0603_10V7K
+5VS
RBIAS
RGND_NB
+1.5V
ISN_NB
PR237
@51_0402_1%
1
2
PR241
@51_0402_1%
1
2
RBIAS
ISP_NB
PR208
100K_0402_1%
1
2
OCSET
PC234
@0.01U_0402_25V7K
TON_NB
VR_ON
30
GND
PU201
PR245
110K_0402_1%
1
2
TON
2
1
ISN0
ISP0
TON
OCSET
PC230
0.1U_0402_25V6
PR254
@10K_0402_1%
PC246
@4.7U_0805_25V6-K
2
1
PR247
1_0402_5%
ISN1
ISP1
+3VS
PL205
HCB2012KF-121T50_0805
2
1
PR256
10K_0402_1%
1
PC253
@0.01U_0402_25V7K
PR253
7.15K_0402_1%
+5VS
Document Number
Rev
0.22
LAXXXX
Wednesday, February 16, 2011
1
Sheet
43
of
44
EN_VGA
TRIP_VGA
10 1
PR923
9 0_0402_5%
+5VALW
2
PR905
11K_0402_1%
1
2
1
2
+VGA_CORE
1
+
PR912
@4.7_1206_5%
PC911
4.7U_0805_10V6K
1SNUB_VGA
LGATE
11
CS
PL901
0.56UH +-20% PCMC104T-R56MN 25A
1
2
PQ906
TPCA8059-H_PPAK56-8-5
PC913
@680P_0402_50V7K
LX_VGA
3
2
1
NC
BOOT
12
PR911
100K_0402_1%
PC912
0.1U_0402_10V7K
2
1
2
5
6
7
8
1
PR902
10K_0402_1%
+3VS
PR917
15K_0402_1%
2
1
PQ903A
SSM6N7002FU_US6
N_VGA_003
GPU_VID1
PC914
0.022U_0402_16V7K
PQ903B
SSM6N7002FU_US6
2
PR903
10.5K_0402_1%
1
2 N_VGA_004 3
18 GPU_VID1
PR918
10K_0402_5%
+VGA_CORE
0.9V
1.05V
1.1V
PR919
N_VGA_005
PQ904B
SSM6N7002FU_US6
PR904
30.1K_0402_1%
1
2 N_VGA_006 3
PC915
0.022U_0402_16V7K
PQ904A
SSM6N7002FU_US6
10K_0402_5%
N_VGA_002
PR920
15K_0402_1%
2
18 GPU_VID0
GPU_VID0
N_VGA_001
PR916
10K_0402_5%
1
2
GCORE_SEN
+VGA_CORE
20 GCORE_SEN
PHASE
VDDP
+3VS
PR914
100_0402_5%
UG_VGA
PGOOD
13
3
2
1
FB
NTMS4816NR2G_SO8
UGATE
14
15
1
EN/DEM
VDD
PC909
0.1U_0402_10V7K
PC902
4.7U_0805_6.3V6K
VOUT
B+
PC901
390U_2.5V_M
FB_VGA
1
2
PR901
2K_0402_1%
+VGA_COREP1
PGND
V5FILT_VGA
TON
+VGA_CORE
GND
PR909
255K_0402_1%
1
2 TON_VGA
PC910
1U_0603_10V6K
1
2
1+5VALW
PU901
PC907
2200P_0402_50V7K
PR907
2.2_0402_1%
PR908
316_0402_1%
2BST1_VGA
PC904
4.7U_0805_25V6-K
PQ901
BST_VGA 1
PC903
4.7U_0805_25V6-K
PC906
0.1U_0402_25V6
+5VALW
VGA_B+
PC905
@0.1U_0402_10V7K
PL902
HCB1608KF-121T30_0603
1
2
PC908
@680P_0402_50V7K
23,34 1.5_VDDC_PWREN
PR922
0_0402_5%
1
2
PR921
10K_0402_5%
Security Classification
Issued Date
2007/05/29
Deciphered Date
200810/11
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A
Title
Size
Document Number
Rev
0.22
LAXXXX
Date:
Sheet
44
of
44
32:(56(48(1&(
$&,1%$77,1
9$/:9$/:9$/:
D
(&B560567
7!PV
3%71B287
(&WR)&+
)&+WR(&
6/3B6
6/3B6
)&+WR(&
6<621
9
6863
969696
9696
9/'7B(1
'HOD\6863PV
96
9*$B21
'HOD\6863PV
B9''&B3:5(1
$1'IURP9*$B21 3;B(1
9*$B&25(96*
96*96*
7PV
9*$B21WR96*SRZHUXS
9*$B3:5*'
95B21
9*$B21'HOD\PV
$38B&25($38B&25(B1%
9*$7(
(&B3:52.
3/7B567
9*$B567
$1'IURP3/7B567 3(B*3,2
Security Classification
Issued Date
Deciphered Date
2011/12/31
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
Title
Power Sequence
Size
Document Number
Rev
0.22
LA-6691P
Date:
Sheet
45
of
46
Item P age#
Title
D ate
R equest
O w ner
Page 1/1
Issue D escription
Solution D escription
R ev.
P30
KB930
2010/12/16
COMPAL
0.12
P31
TP button
2010/12/16
COMPAL
0.12
P33
Fan Connector
2010/12/16
COMPAL
Fan no function.
0.12
2010/12/16
COMPAL
0.12
P30
KB930
2010/12/17
COMPAL
0.12
P5
FCH THERMTRIP
2010/12/17
COMPAL
0.12
7
8
P30
KB930
2010/12/17
COMPAL
0.12
P14
FCH SPI
2010/12/21
COMPAL
0.12
10
P8
DDR3 SO-DIMM1
2010/12/21
COMPAL
11
P33
Screw hole
2010/12/22
COMPAL
2010/12/22
COMPAL
2010/12/23
COMPAL
12
13
P35 ~ P44
P12
FCH RTC
0.12
Modify H22 to 7.0.
0.13
0.13
0.13
14
P28
2010/12/23
COMPAL
Add C1644~C1648.
0.13
15
P26
Audio Codec
2010/12/24
COMPAL
0.13
0.13
0.13
Pop D1,D2,D16,D18
0.13
COMPAL
0.13
0.13
16
P30
KB930
2010/12/24
COMPAL
17
P14
FCH SPI
2010/12/24
COMPAL
18
P10
CRT
2010/12/24
COMPAL
19
P35 ~ P44
20
P25
LAN
2010/12/24
COMPAL
21
P14
FCH SPI
2010/12/25
COMPAL
0.13
22
P25
LAN
2010/12/27
COMPAL
Add R1113,Q62.
0.13
23
P25
LAN
2010/12/27
COMPAL
0.13
24
P25
LAN
2010/12/27
COMPAL
0.13
25
P34
DC to DC
2010/12/27
COMPAL
0.13
P11
HDMI
2010/12/28
COMPAL
Crystal
2010/12/29
COMPAL
Modify C35,C66,C67,C1633,C1634.
0.2
26
27
P12,18,25
0.13
28
P26
Audio Codec
2010/12/30
COMPAL
Unpop R1556,R1557,R1558,R1559.
0.2
29
P30
KB930
2010/12/31
COMPAL
0.2
30
P16
FCH Strap
2010/12/31
COMPAL
0.2
31
P18
Seymour Strap
2011/01/10
COMPAL
Unpop R21,R22.
0.21
32
P34
DC to DC
2011/01/11
COMPAL
Add Q81,R1138.
0.21
33
P13
FCH HDA/USB/ACPI
2011/02/11
COMPAL
0.22
34
P30
EC
2011/02/11
COMPAL
For MB Board ID
0.22
35
P10
CRT
2011/02/11
COMPAL
0.22
36
P25
LAN
2011/02/11
COMPAL
0.22
37
P18
VGA
2011/02/15
COMPAL
0.22
38
P25
LAN
2011/02/15
COMPAL
0.22
39
P30
EC
2011/02/16
COMPAL
0.23
40
P25
LAN
2011/02/16
COMPAL
0.23
41
P26
AUDIO
2011/02/17
COMPAL
0.23
42
P34
DC-DC
2011/02/17
COMPAL
0.23
43
P32
USB
2011/02/17
COMPAL
0.23
44
P33
PWRBTN
2011/02/17
COMPAL
0.23
45
P25
LAN
2011/02/18
COMPAL
0.23
46
47
48
49
50
51
52
53
54
A
55
56
57
58
2010/11/25
Issued Date
Security Classification
2011/12/31
Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
Title
EE-PIR-1
Size
Document Number
Custom
Rev
0.22
LA-6211P
Date:
Sheet
46
of
46