Complete 8086 Instruction Set
Complete 8086 Instruction Set
Complete 8086 Instruction Set
Quick reference:
AAA AAD AAM AAS ADC ADD AND CALL CBW CLC CLD CLI CMC CMP
CMPSB CMPSW CWD DAA DAS DEC DIV HLT IDIV IMUL IN INC INT INTO IRET JA
JNBE JNC JNE JNG JNGE JNL JNLE JNO JNP JNS JNZ JO JP JPE
JPO JS JZ LAHF LDS LEA LES LODSB LODSW LOOP LOOPE LOOPNE LOOPNZ LOOPZ
MOV MOVSB MOVSW MUL NEG NOP NOT OR OUT POP POPA POPF PUSH PUSHA PUSHF RCL
RCR REP REPE REPNE REPNZ REPZ RET RETF ROL ROR SAHF SAL SAR SBB
SCASB SCASW SHL SHR STC STD STI STOSB STOSW SUB TEST XCHG XLATB XOR
Operand types: REG: AX, BX, CX, DX, AH, AL, BL, BH, CH, CL, DH, DL, DI, SI, BP, SP. SREG: DS, ES, SS, and only as second operand: CS. memory: [BX], [BX+SI+7], variable, etc immediate: 5, -24, 3Fh, 10001101b, etc...
Notes: When two operands are required for an instruction they are separated by comma. For example: REG, memory
When there are two operands, both operands must have the same size (except shift and rotate instructions). For example: AL, DL DX, AX m1 DB ? AL, m1
m2 DW ? AX, m2
Some instructions allow several operand combinations. For example: memory, immediate REG, immediate memory, REG REG, SREG
Some examples contain macros, so it is advisable to use Shift + F8 hot key to Step Over (to make macro code execute at maximum speed set step delay to zero), otherwise emulator will step through each instruction of a macro. Here is an example that uses PRINTN macro:
include 'emu8086.inc' ORG 100h MOV AL, 1 MOV BL, 2 PRINTN 'Hello World!' ; macro. MOV CL, 3 PRINTN 'Welcome!' ; macro. RET
These marks are used to show the state of the flags: 1 - instruction sets this flag to 1. 0 - instruction sets this flag to 0. r - flag value depends on result of the instruction. ? - flag value is undefined (maybe 1 or 0).
AAA
No operands
AL = AL + 6 AH = AH + 1 AF = 1 CF = 1
else
AF = 0 CF = 0
CZSOPA r ? ? ? ? r
ASCII Adjust before Division. Prepares two BCD values for division. Algorithm:
AL = (AH * 10) + AL AH = 0
AAD
No operands
Example:
MOV AX, 0105h ; AH = 01, AL = 05 AAD ; AH = 00, AL = 0Fh (15) RET
CZSOPA ? r r ? r ?
ASCII Adjust after Multiplication. Corrects the result of multiplication of two BCD values. Algorithm:
AAM
No operands
AH = AL / 10 AL = remainder
Example:
MOV AL, 15 ; AL = 0Fh AAM ; AH = 01, AL = 05 RET
CZSOPA ? r r ? r ?
ASCII Adjust after Subtraction. Corrects result in AH and AL after subtraction when working with BCD values. Algorithm: if low nibble of AL > 9 or AF = 1 then:
AL = AL - 6 AH = AH - 1 AF = 1 CF = 1
AAS
No operands
else
AF = 0 CF = 0
CZSOPA r ? ? ? ? r
ADC
REG, memory memory, REG REG, REG memory, immediate REG, immediate
CZSOPA r r r r r r
ADD
REG, immediate
Example:
MOV AL, 5 ; AL = 5 ADD AL, -3 ; AL = 2 RET
CZSOPA r r r r r r
Logical AND between all bits of two operands. Result is stored in operand1. These rules apply: REG, memory memory, REG REG, REG memory, immediate REG, immediate 1 AND 1 = 1 1 AND 0 = 0 0 AND 1 = 0 0 AND 0 = 0 Example:
MOV AL, 'a' ; AL = 01100001b AND AL, 11011111b ; AL = 01000001b ('A') RET
AND
CZSOP 0 r r 0 r
Transfers control to procedure, return address is (IP) is pushed to stack. 4-byte address may be entered in this form: 1234h:5678h, first value is a segment second value is an offset (this is a far call, so CS is also pushed to stack). Example: procedure name label 4-byte address
ORG 100h ; for COM file. CALL p1 ADD AX, 1 RET ; return to OS.
CALL
p1 PROC ; procedure declaration. MOV AX, 1234h RET ; return to caller. p1 ENDP
CZSOPA unchanged
AH = 255 (0FFh)
else
AH = 0
Example:
MOV AX, 0 ; AH = 0, AL = 0 MOV AL, -5 ; AX = 000FBh (251) CBW ; AX = 0FFFBh (-5) RET
CZSOPA unchanged
Clear Direction flag. SI and DI will be incremented by chain instructions: CMPSB, CMPSW, LODSB, LODSW, MOVSB, MOVSW, STOSB, STOSW. No operands Algorithm: DF = 0 D 0
CLD
Clear Interrupt enable flag. This disables hardware interrupts. Algorithm: CLI No operands IF = 0 I 0
Complement Carry flag. Inverts value of CF. Algorithm: No operands if CF = 1 then CF = 0 if CF = 0 then CF = 1
CMC
C r
Compare. Algorithm: REG, memory memory, REG REG, REG memory, immediate REG, immediate operand1 - operand2 result is not stored anywhere, flags are set (OF, SF, ZF, AF, PF, CF) according to result. Example:
MOV AL, 5 MOV BL, 5 CMP AL, BL ; AL = 5, ZF = 1 (so equal!) RET
CMP
CZSOPA r r r r r r
DS:[SI] - ES:[DI] set flags according to result: OF, SF, ZF, AF, PF, CF if DF = 0 then o SI = SI + 1 o DI = DI + 1 else
o o
CMPSB
No operands
SI = SI - 1 DI = DI - 1
DS:[SI] - ES:[DI] set flags according to result: OF, SF, ZF, AF, PF, CF if DF = 0 then o SI = SI + 2 o DI = DI + 2 else
o o
CMPSW
No operands
SI = SI - 2 DI = DI - 2
DX = 65535 (0FFFFh)
DX = 0
Example:
MOV DX, 0 ; DX = 0 MOV AX, 0 ; AX = 0 MOV AX, -5 ; DX AX = 00000h:0FFFBh CWD ; DX AX = 0FFFFh:0FFFBh RET
CZSOPA unchanged
DAA
No operands
Decimal adjust After Addition. Corrects the result of addition of two packed BCD values. Algorithm: if low nibble of AL > 9 or AF = 1 then:
AL = AL + 6 AF = 1
AL = AL + 60h CF = 1
Example:
MOV AL, 0Fh ; AL = 0Fh (15) DAA ; AL = 15h RET
CZSOPA r r r r r r
Decimal adjust After Subtraction. Corrects the result of subtraction of two packed BCD values. Algorithm: if low nibble of AL > 9 or AF = 1 then:
AL = AL - 6 AF = 1
DAS
No operands
AL = AL - 60h CF = 1
Example:
MOV AL, 0FFh ; AL = 0FFh (-1) DAS ; AL = 99h, CF = 1 RET
CZSOPA r r r r r r
ZSOPA r r r r r CF - unchanged! Unsigned divide. Algorithm: when operand is a byte: AL = AX / operand AH = remainder (modulus) when operand is a word: AX = (DX AX) / operand DX = remainder (modulus) Example:
MOV AX, 203 ; AX = 00CBh MOV BL, 4 DIV BL ; AL = 50 (32h), AH = 3 RET
DIV
REG memory
CZSOPA ? ? ? ? ? ?
CZSOPA unchanged
Signed divide. Algorithm: when operand is a byte: AL = AX / operand AH = remainder (modulus) when operand is a word: AX = (DX AX) / operand DX = remainder (modulus) Example:
MOV AX, -203 ; AX = 0FF35h MOV BL, 4 IDIV BL ; AL = -50 (0CEh), AH = -3 (0FDh) RET
IDIV
REG memory
CZSOPA ? ? ? ? ? ?
IMUL
REG
Signed multiply.
memory Algorithm: when operand is a byte: AX = AL * operand. when operand is a word: (DX AX) = AX * operand. Example:
MOV AL, -2 MOV BL, -4 IMUL BL ; AX = 8 RET
CZSOPA r ? ? r ? ? CF=OF=0 when result fits into operand of IMUL. Input from port into AL or AX. Second operand is a port number. If required to access port number over 255 - DX register should be used. Example:
IN AX, 4 ; get status of traffic lights. IN AL, 7 ; get status of stepper-motor.
IN
CZSOPA unchanged
ZSOPA r r r r r CF - unchanged! Interrupt numbered by immediate byte (0..255). Algorithm: Push to stack: INT immediate byte
o o o
flags register CS IP
Example:
MOV AH, 0Eh ; teletype. MOV AL, 'A' INT 10h ; BIOS interrupt. RET
CZSOPAI unchanged 0
IP CS flags register
CZSOPA popped
Short Jump if first operand is Above second operand (as set by CMP instruction). Unsigned. Algorithm: if (CF = 0) and (ZF = 0) then jump Example: JA label
include 'emu8086.inc' ORG 100h MOV AL, 250 CMP AL, 5 JA label1 PRINT 'AL is not above 5' JMP exit label1: PRINT 'AL is above 5' exit: RET
CZSOPA unchanged
Short Jump if first operand is Above or Equal to second operand (as set by CMP instruction). Unsigned. Algorithm: if CF = 0 then jump Example:
include 'emu8086.inc' ORG 100h MOV AL, 5 CMP AL, 5 JAE label1 PRINT 'AL is not above or equal to 5' JMP exit label1: PRINT 'AL is above or equal to 5' exit: RET
JAE
label
CZSOPA unchanged
Short Jump if first operand is Below second operand (as set by CMP instruction). Unsigned. Algorithm: if CF = 1 then jump Example:
include 'emu8086.inc' ORG 100h MOV AL, 1 CMP AL, 5 JB label1 PRINT 'AL is not below 5' JMP exit label1: PRINT 'AL is below 5' exit: RET
JB
label
CZSOPA unchanged
Short Jump if first operand is Below or Equal to second operand (as set by CMP instruction). Unsigned. JBE label Algorithm: if CF = 1 or ZF = 1 then jump Example:
include 'emu8086.inc'
ORG 100h MOV AL, 5 CMP AL, 5 JBE label1 PRINT 'AL is not below or equal to 5' JMP exit label1: PRINT 'AL is below or equal to 5' exit: RET
CZSOPA unchanged
JC
label
CZSOPA unchanged
JCXZ
label
CZSOPA unchanged
JE
label
Short Jump if first operand is Equal to second operand (as set by CMP instruction). Signed/Unsigned.
CZSOPA unchanged
Short Jump if first operand is Greater then second operand (as set by CMP instruction). Signed. Algorithm: if (ZF = 0) and (SF = OF) then jump Example:
include 'emu8086.inc' ORG 100h MOV AL, 5 CMP AL, -5 JG label1 PRINT 'AL is not greater -5.' JMP exit label1: PRINT 'AL is greater -5.' exit: RET
JG
label
CZSOPA unchanged
Short Jump if first operand is Greater or Equal to second operand (as set by CMP instruction). Signed. Algorithm: if SF = OF then jump Example: JGE label
include 'emu8086.inc' ORG 100h MOV AL, 2 CMP AL, -5 JGE label1 PRINT 'AL < -5' JMP exit label1: PRINT 'AL >= -5' exit: RET
CZSOPA unchanged
Short Jump if first operand is Less then second operand (as set by CMP instruction). Signed. Algorithm: if SF <> OF then jump Example:
include 'emu8086.inc' ORG 100h MOV AL, -2 CMP AL, 5 JL label1 PRINT 'AL >= 5.' JMP exit label1: PRINT 'AL < 5.' exit: RET
JL
label
CZSOPA unchanged
Short Jump if first operand is Less or Equal to second operand (as set by CMP instruction). Signed. Algorithm: if SF <> OF or ZF = 1 then jump Example:
include 'emu8086.inc' ORG 100h MOV AL, -2 CMP AL, 5 JLE label1 PRINT 'AL > 5.' JMP exit label1: PRINT 'AL <= 5.' exit: RET
JLE
label
CZSOPA unchanged
JMP
Unconditional Jump. Transfers control to another part of the program. 4-byte address may be entered in this form: 1234h:5678h, first value is a segment second value is an offset. Algorithm:
CZSOPA unchanged
Short Jump if first operand is Not Above second operand (as set by CMP instruction). Unsigned. Algorithm: if CF = 1 or ZF = 1 then jump Example:
include 'emu8086.inc' ORG 100h MOV AL, 2 CMP AL, 5 JNA label1 PRINT 'AL is above 5.' JMP exit label1: PRINT 'AL is not above 5.' exit: RET
JNA
label
CZSOPA unchanged
Short Jump if first operand is Not Above and Not Equal to second operand (as set by CMP instruction). Unsigned. Algorithm: if CF = 1 then jump Example:
include 'emu8086.inc'
JNAE
label
ORG 100h MOV AL, 2 CMP AL, 5 JNAE label1 PRINT 'AL >= 5.' JMP exit label1: PRINT 'AL < 5.' exit: RET
CZSOPA
unchanged
Short Jump if first operand is Not Below second operand (as set by CMP instruction). Unsigned. Algorithm: if CF = 0 then jump Example:
include 'emu8086.inc' ORG 100h MOV AL, 7 CMP AL, 5 JNB label1 PRINT 'AL < 5.' JMP exit label1: PRINT 'AL >= 5.' exit: RET
JNB
label
CZSOPA unchanged
Short Jump if first operand is Not Below and Not Equal to second operand (as set by CMP instruction). Unsigned. Algorithm: if (CF = 0) and (ZF = 0) then jump Example:
include 'emu8086.inc' ORG 100h MOV AL, 7 CMP AL, 5 JNBE label1 PRINT 'AL <= 5.' JMP exit label1: PRINT 'AL > 5.' exit: RET
JNBE
label
CZSOPA unchanged
Short Jump if Carry flag is set to 0. Algorithm: JNC label if CF = 0 then jump Example:
include 'emu8086.inc'
ORG 100h MOV AL, 2 ADD AL, 3 JNC label1 PRINT 'has carry.' JMP exit label1: PRINT 'no carry.' exit: RET
CZSOPA unchanged
Short Jump if first operand is Not Equal to second operand (as set by CMP instruction). Signed/Unsigned. Algorithm: if ZF = 0 then jump Example:
include 'emu8086.inc' ORG 100h MOV AL, 2 CMP AL, 3 JNE label1 PRINT 'AL = 3.' JMP exit label1: PRINT 'Al <> 3.' exit: RET
JNE
label
CZSOPA unchanged
Short Jump if first operand is Not Greater then second operand (as set by CMP instruction). Signed. Algorithm: if (ZF = 1) and (SF <> OF) then jump Example:
include 'emu8086.inc' ORG 100h MOV AL, 2 CMP AL, 3 JNG label1 PRINT 'AL > 3.' JMP exit label1: PRINT 'Al <= 3.' exit: RET
JNG
label
CZSOPA unchanged
Short Jump if first operand is Not Greater and Not Equal to second operand (as set by CMP instruction). Signed. Algorithm: if SF <> OF then jump Example:
include 'emu8086.inc' ORG 100h MOV AL, 2 CMP AL, 3 JNGE label1 PRINT 'AL >= 3.' JMP exit label1: PRINT 'Al < 3.' exit: RET
JNGE
label
CZSOPA unchanged
Short Jump if first operand is Not Less then second operand (as set by CMP instruction). Signed. Algorithm: if SF = OF then jump Example:
include 'emu8086.inc' ORG 100h MOV AL, 2 CMP AL, -3 JNL label1 PRINT 'AL < -3.' JMP exit label1: PRINT 'Al >= -3.' exit: RET
JNL
label
CZSOPA unchanged
Short Jump if first operand is Not Less and Not Equal to second operand (as set by CMP instruction). Signed. Algorithm: JNLE label if (SF = OF) and (ZF = 0) then jump Example:
include 'emu8086.inc' ORG 100h
MOV AL, 2 CMP AL, -3 JNLE label1 PRINT 'AL <= -3.' JMP exit label1: PRINT 'Al > -3.' exit: RET
CZSOPA unchanged
JNO
label
ORG 100h MOV AL, -5 SUB AL, 2 ; AL = 0F9h (-7) JNO label1 PRINT 'overflow!' JMP exit label1: PRINT 'no overflow.' exit: RET
CZSOPA unchanged
Short Jump if No Parity (odd). Only 8 low bits of result are checked. Set by CMP, SUB, ADD, TEST, AND, OR, XOR instructions. Algorithm: if PF = 0 then jump Example: JNP label
include 'emu8086.inc' ORG 100h MOV AL, 00000111b ; AL = 7 OR AL, 0 ; just set flags. JNP label1 PRINT 'parity even.' JMP exit label1: PRINT 'parity odd.' exit: RET
CZSOPA unchanged
Short Jump if Not Signed (if positive). Set by CMP, SUB, ADD, TEST, AND, OR, XOR instructions. Algorithm: if SF = 0 then jump Example:
include 'emu8086.inc' ORG 100h MOV AL, 00000111b ; AL = 7 OR AL, 0 ; just set flags. JNS label1 PRINT 'signed.' JMP exit label1: PRINT 'not signed.' exit: RET
JNS
label
CZSOPA unchanged
Short Jump if Not Zero (not equal). Set by CMP, SUB, ADD, TEST, AND, OR, XOR instructions. Algorithm: if ZF = 0 then jump Example:
include 'emu8086.inc' ORG 100h MOV AL, 00000111b ; AL = 7 OR AL, 0 ; just set flags. JNZ label1 PRINT 'zero.' JMP exit label1: PRINT 'not zero.' exit: RET
JNZ
label
CZSOPA unchanged
; the result of SUB is wrong (124), ; so OF = 1 is set: include 'emu8086.inc' org 100h MOV AL, -5 SUB AL, 127 ; AL = 7Ch (124) JO label1 PRINT 'no overflow.' JMP exit label1: PRINT 'overflow!' exit: RET
CZSOPA unchanged
Short Jump if Parity (even). Only 8 low bits of result are checked. Set by CMP, SUB, ADD, TEST, AND, OR, XOR instructions. Algorithm: if PF = 1 then jump Example:
include 'emu8086.inc' ORG 100h MOV AL, 00000101b ; AL = 5 OR AL, 0 ; just set flags. JP label1 PRINT 'parity odd.' JMP exit label1: PRINT 'parity even.' exit: RET
JP
label
CZSOPA unchanged
Short Jump if Parity Even. Only 8 low bits of result are checked. Set by CMP, SUB, ADD, TEST, AND, OR, XOR instructions. Algorithm: if PF = 1 then jump Example:
include 'emu8086.inc' ORG 100h MOV AL, 00000101b ; AL = 5 OR AL, 0 ; just set flags. JPE label1 PRINT 'parity odd.' JMP exit label1:
JPE
label
CZSOPA unchanged
Short Jump if Parity Odd. Only 8 low bits of result are checked. Set by CMP, SUB, ADD, TEST, AND, OR, XOR instructions. Algorithm: if PF = 0 then jump Example:
include 'emu8086.inc' ORG 100h MOV AL, 00000111b ; AL = 7 OR AL, 0 ; just set flags. JPO label1 PRINT 'parity even.' JMP exit label1: PRINT 'parity odd.' exit: RET
JPO
label
CZSOPA unchanged
Short Jump if Signed (if negative). Set by CMP, SUB, ADD, TEST, AND, OR, XOR instructions. Algorithm: if SF = 1 then jump Example:
include 'emu8086.inc' ORG 100h MOV AL, 10000000b ; AL = -128 OR AL, 0 ; just set flags. JS label1 PRINT 'not signed.' JMP exit label1: PRINT 'signed.' exit: RET
JS
label
CZSOPA unchanged
JZ
label
Short Jump if Zero (equal). Set by CMP, SUB, ADD, TEST, AND, OR, XOR instructions.
CZSOPA unchanged
Load AH from 8 low bits of Flags register. Algorithm: AH = flags register LAHF No operands
AH bit: 7 6 5 4 3 2 1 0 [SF] [ZF] [0] [AF] [0] [PF] [1] [CF]
Load memory double word into word register and DS. Algorithm:
CZSOPA unchanged
Example: MOV BX, 35h MOV DI, 12h LEA SI, [BX+DI] ; SI = 35h + 12h = 47h Note: The integrated 8086 assembler automatically replaces LEA with a more efficient MOV where possible. For example: org 100h LEA AX, m RET m dw 1234h END
LEA
REG, memory
; AX = offset of m
CZSOPA unchanged
Load memory double word into word register and ES. Algorithm:
CZSOPA unchanged
SI = SI - 1
CZSOPA unchanged
LODSW
No operands
SI = SI - 2
Example:
ORG 100h LEA SI, a1 MOV CX, 5 REP LODSW ; finally there will be 555h in AX. RET
CZSOPA unchanged
no jump, continue
LOOP
label
Example:
include 'emu8086.inc' ORG 100h MOV CX, 5 label1: PRINTN 'loop!' LOOP label1 RET
CZSOPA unchanged
Decrease CX, jump to label if CX not zero and Equal (ZF = 1). Algorithm:
LOOPE
label
no jump, continue
Example:
; Loop until result fits into AL alone, ; or 5 times. The result will be over 255 ; on third loop (100+100+100), ; so loop will exit. include 'emu8086.inc' ORG 100h MOV AX, 0 MOV CX, 5 label1: PUTC '*'
CZSOPA unchanged
Decrease CX, jump to label if CX not zero and Not Equal (ZF = 0). Algorithm:
no jump, continue
CZSOPA unchanged
LOOPNZ
label
no jump, continue
Example:
; Loop until '7' is found, ; or 5 times.
include 'emu8086.inc' ORG 100h MOV SI, 0 MOV CX, 5 label1: PUTC '*' MOV AL, v1[SI] INC SI ; next byte (SI=SI+1). CMP AL, 7 LOOPNZ label1 RET v1 db 9, 8, 7, 6, 5
CZSOPA unchanged
no jump, continue
CZSOPA unchanged
MOV
set the value of the CS and IP registers. copy value of one segment register to another segment register (should copy to general register
immediate
first). copy immediate value to segment register (should copy to general register first).
CZSOPA unchanged
SI = SI - 1 DI = DI - 1
MOVSB
No operands
Example:
ORG 100h CLD LEA SI, a1 LEA DI, a2 MOV CX, 5 REP MOVSB RET a1 DB 1,2,3,4,5 a2 DB 5 DUP(0)
CZSOPA unchanged
MOVSW
No operands
Algorithm:
SI = SI - 2 DI = DI - 2
Example:
ORG 100h CLD LEA SI, a1 LEA DI, a2 MOV CX, 5 REP MOVSW RET a1 DW 1,2,3,4,5 a2 DW 5 DUP(0)
CZSOPA unchanged
Unsigned multiply. Algorithm: when operand is a byte: AX = AL * operand. when operand is a word: (DX AX) = AX * operand. Example:
MOV AL, 200 ; AL = 0C8h MOV BL, 4 MUL BL ; AX = 0320h (800) RET
MUL
REG memory
CZSOPA r ? ? r ? ? CF=OF=0 when high section of the result is zero. Negate. Makes operand negative (two's complement). Algorithm: NEG REG memory
Example:
MOV AL, 5 ; AL = 05h
CZSOPA r r r r r r
No Operation. Algorithm:
Do nothing
NOP
No operands
Example:
; do nothing, 3 times: NOP NOP NOP RET
CZSOPA unchanged
NOT
REG memory
Example:
MOV AL, 00011011b NOT AL ; AL = 11100100b RET
CZSOPA unchanged
Logical OR between all bits of two operands. Result is stored in first operand. REG, memory memory, REG REG, REG memory, immediate REG, immediate These rules apply: 1 OR 1 = 1 1 OR 0 = 1 0 OR 1 = 1 0 OR 0 = 0 Example:
MOV AL, 'A' ; AL = 01000001b OR AL, 00100000b ; AL = 01100001b ('a') RET
OR
CZSOPA
0 r r 0 r ?
Output from AL or AX to port. First operand is a port number. If required to access port number over 255 - DX register should be used. im.byte, AL im.byte, AX DX, AL DX, AX Example:
MOV AX, 0FFFh ; Turn on all OUT 4, AX ; traffic lights. MOV AL, 100b ; Turn on the third OUT 7, AL ; magnet of the stepper-motor.
OUT
CZSOPA unchanged
POP
Example:
MOV AX, 1234h PUSH AX POP DX ; DX = 1234h RET
CZSOPA unchanged
Pop all general purpose registers DI, SI, BP, SP, BX, DX, CX, AX from the stack. SP value is ignored, it is Popped but not set to SP register). Note: this instruction works only on 80186 CPU and later! Algorithm: No operands
POPA
POP DI POP SI POP BP POP xx (SP value ignored) POP BX POP DX POP CX POP AX
CZSOPA unchanged
CZSOPA popped
Store 16 bit value in the stack. Note: PUSH immediate works only on 80186 CPU and later! Algorithm: REG SREG memory immediate
PUSH
Example:
MOV AX, 1234h PUSH AX POP DX ; DX = 1234h RET
CZSOPA unchanged
Push all general purpose registers AX, CX, DX, BX, SP, BP, SI, DI in the stack. Original value of SP register (before PUSHA) is used. Note: this instruction works only on 80186 CPU and later! Algorithm: No operands
PUSHA
CZSOPA unchanged
CZSOPA unchanged
Rotate operand1 left through Carry Flag. The number of rotates is set by operand2. When immediate is greater then 1, assembler generates several RCL xx, 1 instructions because 8086 has machine code only for this instruction (the same principle works for all other shift/rotate instructions). memory, immediate REG, immediate memory, CL REG, CL Algorithm: shift all bits left, the bit that goes off is set to CF and previous value of CF is inserted to the right-most position. Example:
STC ; set carry (CF=1). MOV AL, 1Ch ; AL = 00011100b RCL AL, 1 ; AL = 00111001b, CF=0. RET
RCL
CO r r OF=0 if first operand keeps original sign. Rotate operand1 right through Carry Flag. The number of rotates is set by operand2. Algorithm: memory, immediate REG, immediate memory, CL REG, CL shift all bits right, the bit that goes off is set to CF and previous value of CF is inserted to the left-most position. Example:
STC ; set carry (CF=1). MOV AL, 1Ch ; AL = 00011100b RCR AL, 1 ; AL = 10001110b, CF=0. RET
RCR
CO r r OF=0 if first operand keeps original sign. REP chain instruction Repeat following MOVSB, MOVSW, LODSB, LODSW, STOSB, STOSW instructions CX times.
else
Z r
Repeat following CMPSB, CMPSW, SCASB, SCASW instructions while ZF = 1 (result is Equal), maximum CX times. Algorithm: check_cx: if CX <> 0 then
REPE
chain instruction
else
REPNE
chain instruction
Repeat following CMPSB, CMPSW, SCASB, SCASW instructions while ZF = 0 (result is Not Equal), maximum CX times.
else
Z r
Repeat following CMPSB, CMPSW, SCASB, SCASW instructions while ZF = 0 (result is Not Zero), maximum CX times. Algorithm: check_cx: if CX <> 0 then
REPNZ
chain instruction
else
Z r
REPZ
chain instruction
Repeat following CMPSB, CMPSW, SCASB, SCASW instructions while ZF = 1 (result is Zero), maximum CX times.
else
Z r
RET
p1 PROC ; procedure declaration. MOV AX, 1234h RET ; return to caller. p1 ENDP
CZSOPA unchanged
RETF
CZSOPA unchanged
Rotate operand1 left. The number of rotates is set by operand2. memory, immediate REG, immediate memory, CL REG, CL Algorithm: shift all bits left, the bit that goes off is set to CF and the same bit is inserted to the right-most position. Example:
MOV AL, 1Ch ; AL = 00011100b ROL AL, 1 ; AL = 00111000b, CF=0. RET
ROL
CO r r OF=0 if first operand keeps original sign. Rotate operand1 right. The number of rotates is set by operand2. memory, immediate REG, immediate memory, CL REG, CL Algorithm: shift all bits right, the bit that goes off is set to CF and the same bit is inserted to the left-most position. Example:
MOV AL, 1Ch ; AL = 00011100b ROR AL, 1 ; AL = 00001110b, CF=0. RET
ROR
CO r r OF=0 if first operand keeps original sign. Store AH register into low 8 bits of Flags register. Algorithm: flags register = AH SAHF No operands
AH bit: 7 6 5 4 3 2 1 0 [SF] [ZF] [0] [AF] [0] [PF] [1] [CF]
SAL
memory, immediate
Algorithm:
Shift all bits left, the bit that goes off is set to CF. Zero bit is inserted to the right-most position.
Example:
MOV AL, 0E0h ; AL = 11100000b SAL AL, 1 ; AL = 11000000b, CF=1. RET
CO r r OF=0 if first operand keeps original sign. Shift Arithmetic operand1 Right. The number of shifts is set by operand2. Algorithm:
SAR
Shift all bits right, the bit that goes off is set to CF. The sign bit that is inserted to the left-most position has the same value as before shift.
Example:
MOV AL, 0E0h ; AL = 11100000b SAR AL, 1 ; AL = 11110000b, CF=0. MOV BL, 4Ch ; BL = 01001100b SAR BL, 1 ; BL = 00100110b, CF=0. RET
CO r r OF=0 if first operand keeps original sign. Subtract with Borrow. Algorithm: REG, memory memory, REG REG, REG memory, immediate REG, immediate operand1 = operand1 - operand2 - CF Example:
STC MOV AL, 5 SBB AL, 3 ; AL = 5 - 3 - 1 = 1 RET
SBB
CZSOPA r r r r r r
SCASB
No operands
Algorithm:
AL - ES:[DI] set flags according to result: OF, SF, ZF, AF, PF, CF if DF = 0 then o DI = DI + 1 else
o
DI = DI - 1
CZSOPA r r r r r r
SCASW
No operands
AX - ES:[DI] set flags according to result: OF, SF, ZF, AF, PF, CF if DF = 0 then o DI = DI + 2 else
o
DI = DI - 2
CZSOPA r r r r r r
Shift operand1 Left. The number of shifts is set by operand2. Algorithm: memory, immediate REG, immediate memory, CL REG, CL
Shift all bits left, the bit that goes off is set to CF. Zero bit is inserted to the right-most position.
SHL
Example:
MOV AL, 11100000b SHL AL, 1 ; AL = 11000000b, CF=1. RET
CO r r OF=0 if first operand keeps original sign. SHR memory, immediate Shift operand1 Right. The number of shifts is set by operand2.
Algorithm:
Shift all bits right, the bit that goes off is set to CF. Zero bit is inserted to the left-most position.
Example:
MOV AL, 00000111b SHR AL, 1 ; AL = 00000011b, CF=1. RET
CO r r OF=0 if first operand keeps original sign. Set Carry flag. Algorithm: STC No operands CF = 1 C 1
Set Direction flag. SI and DI will be decremented by chain instructions: CMPSB, CMPSW, LODSB, LODSW, MOVSB, MOVSW, STOSB, STOSW. No operands Algorithm: DF = 1 D 1
STD
Set Interrupt enable flag. This enables hardware interrupts. Algorithm: STI No operands IF = 1 I 1
STOSB
No operands
DI = DI - 1
Example:
ORG 100h LEA DI, a1 MOV AL, 12h MOV CX, 5 REP STOSB RET a1 DB 5 dup(0)
CZSOPA unchanged
DI = DI - 2
STOSW
No operands
Example:
ORG 100h LEA DI, a1 MOV AX, 1234h MOV CX, 5 REP STOSW RET a1 DW 5 dup(0)
CZSOPA unchanged
SUB
Subtract. Algorithm:
CZSOPA r r r r r r
Logical AND between all bits of two operands for flags only. These flags are effected: ZF, SF, PF. Result is not stored anywhere. These rules apply: REG, memory memory, REG REG, REG memory, immediate REG, immediate 1 AND 1 = 1 1 AND 0 = 0 0 AND 1 = 0 0 AND 0 = 0 Example:
MOV AL, 00000101b TEST AL, 1 ; ZF = 0. TEST AL, 10b ; ZF = 1. RET
TEST
CZSOP 0 r r 0 r
Exchange values of two operands. Algorithm: operand1 < - > operand2 REG, memory memory, REG REG, REG Example:
MOV AL, 5 MOV AH, 2 XCHG AL, AH ; AL = 2, AH = 5 XCHG AL, AH ; AL = 5, AH = 2 RET
XCHG
CZSOPA unchanged
Translate byte from table. Copy value of memory byte at DS:[BX + unsigned AL] to AL register. Algorithm: AL = DS:[BX + unsigned AL] No operands Example:
ORG 100h LEA BX, dat MOV AL, 2 XLATB ; AL = 33h RET dat DB 11h, 22h, 33h, 44h, 55h
XLATB
CZSOPA unchanged
Logical XOR (Exclusive OR) between all bits of two operands. Result is stored in first operand. These rules apply: REG, memory memory, REG REG, REG memory, immediate REG, immediate 1 XOR 1 = 0 1 XOR 0 = 1 0 XOR 1 = 1 0 XOR 0 = 0 Example:
MOV AL, 00000111b XOR AL, 00000010b ; AL = 00000101b RET
XOR
CZSOPA 0 r r 0 r ?