279 E317 PDF
279 E317 PDF
279 E317 PDF
3, June 2013
I. INTRODUCTION
The never ending demand of miniaturization and low
power has led to a new dimension in Integrated circuit EraDeep Submicron technology and Nano Technology. But
continuous shrinking in channel length has posed new
challenges such as short channel effects, high leakage current
and static power dissipation. As the transistor scaling
continued, fundamental limits of sizing of gate insulator
reached and transistor could not be scaled any further. Intels
45nm CMOS technology is the first in the world to replace
polysilicon to new high-k dielectric material. Gordon More
has called the biggest change in transistor technology since
1960s [1]. The insulating material silicon oxide between the
transistors gate and the channel was replaced by hafnium
oxide which reduced the leakage current between gate and
the channel. But other leakage currents still dominate the
chips at smaller nodes giving rise to a need of fundamental
change of transistor structure. The other two ways to control
the leakage of short channel transistors are ultrathin body
silicon-on-insulator or UTB SOI and FinFET or Tri-Gate
Pdyn CLVDD fo
2
Manuscript received March 5, 2013; revise May 8, 2013. This work was
supported in part by the United Technologies limited and Honeywell
Technology Solution Labs..
Kiran Agarwal Gupta is with Dayananda Sagar College of Engineering in
the dept. of E&C as Associate Professor.Bangalore-560078,
India.(e-mail:jpkiran9@gmail.com, g.kiran@ieee.org).
Dinesh Anvekar is with Honeywell Technology Solution Labs as Six
Sigma Specialist for Research and Innovations Bangalore-560078, India
(e-mail: Dinesh.Anvekar@honeywell.com).
V. Venkateswarlu is with United Technologies Limited working as
professor and Principal of VTU Extension Centre.Bangalore-560022, India
(e-mail:vwarlu@utltraining.com)
DOI: 10.7763/IJMO.2013.V3.279
where,
CL
VDD
F
(1)
(2)
(3)
where,
0 =
. 2
Voff=VOFF+VOFFL/ Leff
(4)
(5)
where,
n
= Sub threshold slope factor (1<n<3)
IO
= Process dependent parameter and also depends on
device geometry
W/L
= is the width to length ratio of MOS device
Vgs
= Gate to Source voltage
VT = Thermal Voltage, equal to kBT/q,
Drain characteristics
267
19
16.75
15.09
14.3
12
9.9
7.54
1.21
104n
4.4n
437p
20.5p
4f
130a
129a
-1000
-500
-1000
129E-17
1.082E-9
-800
129e-17
324E-12
-500
143E-17
35.2E-12
-200
70E-15
4.13E-12
-100
86E-15
3.42E-12
20.5E-12
5.66E-12
100
437E-12
104E-12
200
4.55E-9
1.74E-9
300
1.04E-9
19.74E-9
400
1.218E-6
150E-9
500
7.54E-6
985E-9
520
12E-6
1.35E-6
540
16.7E-6
1.7E-6
560
20.5E-6
2.07E-6
570
24.6E-6
2.55E-6
580
30.1E-6
3E-6
590
35E-6
3.4E-6
500
5x10
-5
5x10
-6
5x10
-7
5x10
-8
5x10
Log Ids(A)
-9
5x10
-9
10-10
5x10
-11
5x10
-12
5x10
-13
5x10
180nm
45nm
-14
5x10
-15
5x10
-16
-1
20
0
-1
10
0
-1
00
0
-9
00
-8
00
-7
00
-6
00
-5
00
-4
00
-3
00
-2
00
-1
00
Ze
ro
10
0
20
0
30
0
40
0
50
0
60
0
70
0
5x10
-16
10
Vgs (volts)
ID
-6
6.40x10
-6
6.00x10
-6
5.60x10
-6
5.20x10
-6
4.80x10
-6
4.40x10
-6
4.00x10
-6
3.60x10
-6
3.20x10
-6
2.80x10
-6
2.40x10
-6
2.00x10
-6
1.60x10
-6
1.20x10
-7
8.00x10
-7
4.00x10
0.00
-7
-4.00x10
1.51E-7
.4
-2
.0
-2
.6
-1
.2
-1
0
-8
0m
0.
0
-4
0m
0.
0
0.
40
0m
0.
80
0m
0.
(8)
2 2 +
= 2
= 2
(9)
= +
+ 2
qNOX
F
QBO
qNi
= +
(6)
2 2
2 2
pMOS transistor
2 +
(11)
(12)
(13)
(7)
= ( )
, = . 2 +
F(gate) =
nMOS transistor: =
(10)
where,
GC
2 +
0.55
0.55
(14)
where,
Vbi is known as the built in voltage of the source/drain
junctions and is as given below:
269
(15)
VDS (V)
Temp=27C
Threshold Voltage
(180nm)
Threshold
Voltage(45nm)
0.05
608mV
590mV
550mV
587mV
547mV
585mV
442mV
584mV
440mV
573mV
380mV
REFERENCES
[1]
[2]
[3]
[4]
[5]
[6]
[7]
[8]
J. Kuhn, K. Kelin, K. Chris, K Anver, and Mark et. al, Intels 45nm
CMOS Technology, Intel Technology Journal , vol. 12, issue 2, pp.
77-156, June 2008
K. Ahmed and K. Schuegraf, Transistor wars-rival Architectures face
off in a bid to keep Moores Law alive, IEEE Spectrum, vol. 48, no. 11
, pp. 44-49, November 2011.
J. M. Rabey and M. Pedram, Low Power Design Methodologies,
Kluwer Academic Publishers, Fifth Print 2002, ch. 2, pp. 39.
BSIM 4.6.4 MOSFET Model -Users Manual, T. Hasan M. Wenwei
(Morgan) Yang, V. Mohan Dunga, 2009, pp. 39.
M. Pedram, Minimizing leakage power in CMOS: Technology
Issues, presented at USC/EE Centre SI Summer School on
Nanoelectronic circuits and tools, July 2008.
K. A. Gupta, V. Venkateswarlu, D. Anvekar, and S. Basu, "The Impact
of Channel-Width on Threshold Voltage for Short Channel Devices,"
in Proc. IEEE Region 10 conference TENCON 2011- Circuits and
Systems, Indonesia, November 2011, pp. 715-719.
Y. Taur and T. H. Ning, Fundamentals of Modern VLSI Devices,.
Cambridge, MA: Cambridge University Press, 1998, pp. 144
Semiconductor Industry Association (SIA), International Roadmap for
Semiconductors 2011, Final draft Austin, TX: SEMATECH. (2003).
[Online]. Available: http://public.itrs.net
V. CONCLUSION
This paper presents the results of extensive simulations
carried out for 180 nm and 45 nm nMOS transistors. This
paper presents the results of study of impact of short channel
effects and design parameter variations caused in deep
submicron devices. The simulation results show that OFF
state leakage current and subthreshold leakage current are the
main source of power consumption in short channel devices..
Though DIBL effect and other short channel effects have
been improved in 45nm devices by change in process
material change of gate, OFF state leakage current is much
higher compared to upper technology nodes. Also modeling
of threshold voltage show that the process design parameter,
threshold voltage, was constant in long channel devices. But
at deep submicron levels it varies with respect to length,
width and supply voltage causing major challenge for CMOS
circuit designers. These variations can be mitigated improved
at circuit and architecture levels using power gating,
multi-Vth and multi-VDD techniques.
ACKNOWLEDGMENT
Authors would like to extend their thanks to the
organizations HTSL, UTL and DSCE for the encouragement
and co-operation extended for this research work. First
author, Kiran Agarwal would like to thank Dr. A
Sreenivasan, director PG studies in Engineering, DSCE, Dr.
Siva Y, HOD, UTL technologies and Dr. Sumit Basu for the
moral support and technical guidance given to carry out her
Ph.D. work.
271