Ti - Mosfet Gate Drive
Ti - Mosfet Gate Drive
Ti - Mosfet Gate Drive
I. INTRODUCTION
MOSFET is an acronym for Metal Oxide
Semiconductor Field Effect Transistor and it is
the key component in high frequency, high
efficiency switching applications across the
electronics industry. It might be surprising, but
FET technology was invented in 1930, some 20
years before the bipolar transistor. The first
signal level FET transistors were built in the late
1950s while power MOSFETs have been
available from the mid 1970s. Today, millions
of MOSFET transistors are integrated in modern
electronic components, from microprocessors,
through discrete power transistors.
The focus of this topic is the gate drive
requirements of the power MOSFET in various
switch mode power conversion applications.
II. MOSFET TECHNOLOGY
The bipolar and the MOSFET transistors
exploit
the
same
operating
principle.
Fundamentally, both type of transistors are
charge controlled devices which means that their
output current is proportional to the charge
established in the semiconductor by the control
2-1
A. Device Types
Almost all manufacturers have got their
unique twist on how to manufacture the best
power MOSFETs, but all of these devices on the
market can be categorized into three basic device
types. These are illustrated in Fig. 1.
SOURCE
GATE
n+
n+
p+
p+
n- EPI layer
n+ Substrate
DRAIN
(a)
SOURCE
GATE
n+
n+
n- EPI layer
n+ Substrate
DRAIN
(b)
SOURCE
DRAIN
GATE
OXIDE
n+
n+
n
p
Substrate
(c)
2-2
B. MOSFET Models
There are numerous models available to
illustrate how the MOSFET works, nevertheless
finding the right representation might be
difficult. Most of the MOSFET manufacturers
provide Spice and/or Saber models for their
devices, but these models say very little about
the application traps designers have to face in
practice. They provide even fewer clues how to
solve the most common design challenges.
A really useful MOSFET model which
would describe all important properties of the
device from an application point of view would
be very complicated. On the other hand, very
simple and meaningful models can be derived of
the MOSFET transistor if we limit the
applicability of the model to certain problem
areas.
The first model in Fig. 2 is based on the
actual structure of the MOSFET device and can
be used mainly for DC analysis. The MOSFET
symbol in Fig. 2a represents the channel
resistance and the JFET corresponds to the
resistance of the epitaxial layer. The length, thus
the resistance of the epi layer is a function of the
voltage rating of the device as high voltage
MOSFETs require thicker epitaxial layer.
Fig. 2b can be used very effectively to model
the dv/dt induced breakdown characteristic of a
MOSFET. It shows both main breakdown
mechanisms, namely the dv/dt induced turn-on
of the parasitic bipolar transistor - present in all
power MOSFETs - and the dv/dt induced turn-on
of the channel as a function of the gate
terminating
impedance.
Modern
power
MOSFETs are practically immune to dv/dt
S
(a)
D
S
(b)
D
S
(c)
Fig. 2. Power MOSFET models.
2-3
C GD
C GD,0
1 + K1 VDS
The CDS capacitor is also non-linear since it
is the junction capacitance of the body diode. Its
voltage dependence can be described as:
C DS,0
C DS
K 2 VDS
Unfortunately, none of the above mentioned
capacitance values are defined directly in the
transistor data sheets. Their values are given
indirectly by the CISS, CRSS, and COSS capacitor
values and must be calculated as:
C GD = C RSS
C GS = C ISS C RSS
C DS = C OSS C RSS
Further complication is caused by the CGD
capacitor in switching applications because it is
placed in the feedback path between the input
and output of the device. Accordingly, its
effective value in switching applications can be
much larger depending on the drain source
voltage of the MOSFET. This phenomenon is
called the Miller effect and it can be expressed
as:
C GD,eqv = (1 + g fs R L ) C GD
Since the CGD and CDS capacitors are voltage
dependent, the data sheet numbers are valid only
at the test conditions listed. The relevant average
capacitances for a certain application have to be
calculated based on the required charge to
establish the actual voltage change across the
capacitors. For most power MOSFETs the
following approximations can be useful:
VDS,spec
C GD,ave = 2 C RSS,spec
VDS,off
C OSS,ave = 2 C OSS,spec
VDS,spec
VDS,off
2-4
RGATE
VDRV
VOUT
2-5
ID
CGD
RGATE
RHI
RG,I
CDS
IG
CGS
S
VGS
VTH
IG
VDS
ID
2-6
B. Turn-Off Procedure
The description of the turn-off procedure for
the MOSFET transistor is basically back tracking
the turn-on steps from the previous section. Start
with VGS being equal to VDRV and the current in
the device is the full load current represented by
IDC in Fig. 3. The drain-to-source voltage is
being defined by IDC and the RDS(on) of the
MOSFET. The four turn-off steps are shown in
Fig. 5. for completeness.
VDRV
D
ID
CGD
RGATE
RLO
RG,I
IG
CDS
CGS
S
VGS
VTH
IG
VDS
ID
2-7
PDRV,OFF =
1 R LO VDRV Q G f DRV
2 R LO + R GATE + R G,I
VDRV
VDS
QG
Qg, Total Gate Charge (nC)
2-8
I G3 =
VDRV VGS,Miller
R HI + R GATE + R G.I
Assuming that IG2 charges the input capacitor
of the device from VTH to VGS,Miller and IG3 is the
discharge current of the CRSS capacitor while the
drain voltage changes from VDS(off) to 0V, the
approximate switching times are given as:
V
VTH
t2 = C ISS GS,Miller
I G2
t3 = C RSS
VDS,off
I G3
During t2 the drain voltage is VDS(off) and the
current is ramping from 0A to the load current, IL
while in t3 time interval the drain voltage is
falling from VDS(off) to near 0V. Again, using
linear approximations of the waveforms, the
power loss components for the respective time
intervals can be estimated:
I
t2
P2 = VDS,off L
T
2
V
t3
P3 = DS,off I L
T
2
where T is the switching period. The total
switching loss is the sum of the two loss
components, which yields the following
simplifed expression:
VDS(off) I L t2 + t3
PSW =
2
T
Even though the switching transitions are
well understood, calculating the exact switching
losses is almost impossible. The reason is the
effect of the parasitic inductive components
which will significantly alter the current and
voltage waveforms, as well as the switching
times during the switching procedures. Taking
into account the effect of the different source and
drain inductances of a real circuit would result in
second order differential equations to describe
the actual waveforms of the circuit. Since the
variables, including gate threshold voltage,
MOSFET capacitor values, driver output
impedances, etc. have a very wide tolerance, the
2-9
RG
VDRV
LS
CISS
2-10
RGATE
GND
distance!
2-11
VDRV
PWM or
Driver IC
VCC
OUT
RGATE
GND
2. Driver protection.
Another must-do with direct drive and with
gate drive ICs using bipolar output stage is to
provide suitable protection for the output bipolar
transistors against reverse currents. As indicated
in the simplified diagram in Fig. 9, the output
stage of the integrated bipolar drivers is built
from npn transistors due to their more efficient
area utilization and better performance.
2-12
VBIAS
VCC
PWM
controller
OUT
VDRV
VBIAS
VCC
PWM
controller
OUT
RGATE
RB
GND
VDRV
R
RGATE
GND
distance!
distance!
2-13
1. Turn-off diode.
The following examples of turn-off circuits
are demonstrated on simple ground referenced
gate drive circuits, but are equally applicable to
other implementations discussed later in the
paper. The simplest technique is the anti-parallel
diode, as shown in Fig. 12.
VDRV
VDRV
VCC
VCC
Driver
OUT
Driver
RGATE
OUT
DOFF
GND
GND
DON
RGATE
QOFF
VDRV
VCC
OUT
Driver
OUT
Driver
OUT
QOFF
GND
VDRV
DON
VCC
RGATE
RGATE
QOFF
E. dv/dt Protection
There are two situations when the MOSFET
has to be protected against dv/dt triggered turnon. One is during power up where protection can
usually be provided by a resistor between the
gate and source terminals of the device. The pull
down resistor value depends on the worst case
dv/dt of the power rail during power up
according to:
V
dt
R GS < TH
CGD dv TURN ON
In this calculation the biggest challenge is to
find the highest dv/dt which can occur during
power up and provide sufficient protection for
that particular dv/dt.
The second situation is in normal operation
when turn-off dv/dt is forced across the drain-tosource terminals of the power switch while it is
off. This situation is more common than one may
originally anticipate. All synchronous rectifier
switches are operated in this mode as will be
discussed later. Most resonant and soft switching
converters can force a dv/dt across the main
switch right after its turn-off instance, driven by
the resonant components of the power stage.
QINV
GND
2-15
QFW
QSR
IL
2-16
A. Gate Charge
During the body diode conduction period the
full load current is established in the device and
the drain-to-source voltage equals the body diode
forward voltage drop. Under these conditions the
required gate charge to turn the device on or off
is different from the gate charge needed in
traditional first quadrant operation. When the
gate is turned-on, the drain-to-source voltage is
practically zero and the CGD and CDS capacitors
are discharged. Also, the Miller effect is not
present, there is no feedback between the drain
and gate terminals. Therefore, the required gate
charge equals the charge needed to raise the
voltage across the gate-to-source and gate-todrain capacitors from 0V to the final VDRV level.
For an accurate estimate, the low voltage average
value of the CGD capacitor between 0V and VDRV
has to be determined according to:
VDS,SPEC
C GD,SR = 2 C RSS.SPEC
0.5 VDRV
B. dv/dt Considerations
Fig. 17 shows the most important circuit and
current components during the turn-on and turnoff procedures of QSR. Actually, it is more
accurate to say that the switching actions taking
place in QFW forces QSR to turn-on or off
independently of its own gate drive signal.
The turn-on of QSR starts with the turn-off of
QFW. When the gate drive signal of QFW
transitions from high to low, the switching node
transitions from the input voltage level to GND.
The current stays in the forward switch until the
CRSS capacitor is discharged and the body diode
2-17
QFW
V
RLO,SR
QSR
VTH(SR)
dv
=
dt MAX(SR) (R LO(SR) + R GATE(SR) + R G,I(SR) ) CRSS(SR)
QFW
V
RLO,SR
+
-
IL
QSR
dv
dv
<
dt TURNON(FW) dt MAX(SR)
IL
2-18
VDRV=VIN
VCC
PWM
controller
OUT
RGATE
GND
VIN
VCC
Driver
OUT
RGATE
ROFF
OC
GND
2-19
Problems
are
numerous
with
this
implementation starting with the limited input
voltage range due to the voltage rating of the
open collector transistor. But the most inhibiting
obstacle is the high drive impedance. Both
resistors, ROFF and RGATE must be a high value
resistor to limit the continuous current in the
driver during the conduction period of the
switch. Furthermore, the gate drive amplitude
depends on the resistor divider ratio and the
input voltage level. Switching speed and dv/dt
immunity are severely limited which excludes
this circuit from switching applications.
Nevertheless, this very simple level shift
interface can be used for driving switches in
inrush current limiters or similar applications
where speed is not an important consideration.
Fig. 20 shows a level shifted gate drive
circuit which is suitable for high speed
applications and works seamlessly with regular
PWM controllers. The open collector level shift
principle can be easily recognized at the input of
a bipolar totem-pole driver stage. The level
shifter serves two purposes in this
implementation; it inverts the PWM output and
references the PWM signal to the input rail.
The turn-on speed is fast, defined by RGATE
and R2. During the on-time of the switch a small
DC current flows in the level shifter keeping the
driver biased in the right state. Both the gate
drive power and the level shift current are
provided by the positive input of the power stage
which is usually well bypassed.
VIN
VBIAS
VCC
PWM
controller
OUT
R1
RGATE
R2
RB
QINV
GND
2-20
Optional
VIN
RGATE
GND
2-21
VIN
1
RGATE 2
LS
3
VOUT
LD
VDRV
1
VIN+VGS,Miller
2
3
VGS=
2 - 3
VIN
FWD recovery &
Current transfer
2-22
VDRV
VIN
DBST
VCC
PWM
controller
OUT
RGATE
CBST
QLS
GND
2-23
VOUT
VIN
Level-Shift
PWM controller
VCC
DBST
VBST
CBST
OUT
RGATE
SRC
GND
VBST
Pulse
Filter
PWM
OUTH
SRC
2-24
VDRV
VCC
CDRV
IN
GND
CBST
VB
Level-Shift
VCC
PWM
controller
OUT
VIN
DBST
RGATE
OUT
VS
High Side
Driver
GND
Negative
voltage
transient
Level-Shift
PWM controller
or driver output
VDRV
VIN
VCC
DBST
VBST
CBST
OUT
RGATE
SRC
GND
2-25
VBIAS
VCC
PWM
controller
OUT
VDRV
CDRV
CBIAS
VIN
DBST
VCC
VB
OUT
IN
VS
High Side
GND
Driver
GND
2-26
CBST
RGATE
CIN
VOUT
COUT
VBIAS
VCC
PWM
controller
OUT
VIN
DSTART RSTART
DBST
VCC
CBST
VB
OUT
IN
GND
DZ R
GATE
Battery
VS
High Side
Driver
GND
2-27
VBIAS
VIN
IN
VB
Level-Shift
VCC
VCC
PWM
controller
OUT
OUT
RGATE
VS
High Side
Driver
GND
GND
VBIAS
VCC
HI
VB
HO
Level-Shift
VCC
PWM
controller
OUT1
VIN
VS
Half Bridge
Driver
OUT2
GND
LI
GND
LO
COM
2-28
RGATE
+VDRV
0V
IC,AVE=0
CC
VDRV-VCL
-VCL
-VCL
RGS
GND
R GS
f DRV
Following the same considerations for the
turn-off and successive off-time of the switch, the
total charge can be calculated as:
V 1 D
Q C,OFF = Q G + C
R GS f DRV
For steady state operation, the two charges
must be equal.
Solving the equations for VC determines the
voltage across the coupling capacitor:
VC = VDRV D
Q G (VDRV VC ) D
+
C C C C R GS f DRV
Taking into account that Vc=DVDRV, the
equation can be rearranged to yield the desired
capacitor value as well:
Q
V (1 D ) D
C C = G + DRV
VC VC R GS f DRV
The expression reveals a maximum at D=0.5.
A good rule of thumb is to limit the worst case
AC ripple amplitude (Vc) to approximately
10% of VDRV.
VC =
1
0.8
0.6
0.4
VCL
VDRV
Zener Clamp
0.2
0
0.2
0.4
0.6
Duty Ratio
0.8
=R
GS
C C R GS =
CC
which will yield a single solution. Substituting
the expression for RGS from the second equation,
D=0.5 for worst case condition and targeting
Vc=0.1VDRV, the first equation can be solved
and simplified for a minimum capacitor value:
20 Q G f DRV
C C,MIN =
VDRV (2 f DRV 5)
Once CC,MIN is calculated, its value and the
desired start-up time constant () defines the
required pull down resistance. A typical design
trade-off for AC coupled drives is to balance
2-30
+VDRV-VC
-VC
+VDRV
0V
RC
VC
+ -
CC
RGS
GND
2-31
V OUT
VT
IM
IR
IG
IOUT
Fig. 34. Driver output current with transformer
coupled gate drive.
2-32
(V VDC2,FW ) D MAX
QG
+ DRV
VC2
VC2 R GS f DRV
This expression has a maximum at the
maximum on-time of the switch, i.e. at maximum
duty ratio.
In the primary side coupling capacitor the
magnetizing current of the gate drive transformer
generates an additional ripple component. Its
effect is reflected in equation (A) below which
can be used to calculate the primary side
coupling capacitor value.
The minimum capacitance to guarantee to
stay below the targeted ripple voltage under all
operating conditions can be found by determining
the maximum of the above expression.
Unfortunately the maximum occurs at different
duty ratios depending on the actual design
parameters and component values. In the
majority of practical solutions it falls between
D=0.6 and D=0.8 range.
Also note that the sum of the ripple voltages,
VC1+VC2 appears at the gate terminal of the
main MOSFET transistor. When aiming for a
particular ripple voltage or droop at the gate
terminal, it has to be split between the two
coupling capacitors.
C C2 =
VDRV
+VDRV-VC
+VDRV
+VDRV-VD
-VC
0V
VC
+ -
VC-VD
RC
CC1
CC2
-VD
+ -
VCC
PWM
controller
OUT
DC2
RGS
GND
C C1 =
(V VDC2,FW ) D + VDRV (D 2 D 3 )
QG
+ DRV
2
VC1
VC1 R GS f DRV
VC1 4 L M f DRV
2-33
(A)
Normalized Vs Product
VDRVTDRV
1
0.8
DC coupled
(double ended)
0.6
AC coupled
(single ended)
0.4
0.2
0
0.2
0.4
0.6
Duty Ratio
0.8
2-34
VDRV
+VDRV-VC
VCC
PWM
controller
OUT
-VC
+VDRV
0V
+ VC
+VDRV-2 VD
+ -
VC-VD
GND
VDRV
Low Side IC
PWM
+VDRV-2 VD
VCC
High Side IC
AM
OSC
2-35
RGATE
OUTB
GND
2-36
VIN
VDRV
VCC
OUTA
OUTB
Phase Shift
PWM controller
OUTC
OUTD
GND
2-37
IX. SUMMARY
2-38
[14] Transformer-Isolated
Gate
Driver
Provides Very Large Duty Cycle Ratios,
International Rectifier, Application Note
AN-950B
REFERENCES
[7] Gate
Drive
Characteristics
and
Requirements
for
HEXFET s,
International Rectifier, Application Note
AN-937
Smart
MOSFET
Driver
[8] TK75050
Datasheet, TOKO Power Conversion ICs
Databook, Application Information Section
2-39
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications,
enhancements, improvements, and other changes to its products and services at any time and to discontinue
any product or service without notice. Customers should obtain the latest relevant information before placing
orders and should verify that such information is current and complete. All products are sold subject to TIs terms
and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in
accordance with TIs standard warranty. Testing and other quality control techniques are used to the extent TI
deems necessary to support this warranty. Except where mandated by government requirements, testing of all
parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for
their products and applications using TI components. To minimize the risks associated with customer products
and applications, customers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right,
copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process
in which TI products or services are used. Information published by TI regarding thirdparty products or services
does not constitute a license from TI to use such products or services or a warranty or endorsement thereof.
Use of such information may require a license from a third party under the patents or other intellectual property
of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of information in TI data books or data sheets is permissible only if reproduction is without
alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction
of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for
such altered documentation.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that
product or service voids all express and any implied warranties for the associated TI product or service and
is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Mailing Address:
Texas Instruments
Post Office Box 655303
Dallas, Texas 75265