bq25606 PDF
bq25606 PDF
bq25606 PDF
bq25606
– Auto Detect USB SDP, DCP and Non- (1) For all available packages, see the orderable addendum at
the end of the data sheet.
Standard Adaptors
• High Battery Discharge Efficiency With 19.5-mΩ Simplified Application
Battery Discharge MOSFET
• Narrow VDC (NVDC) Power Path Management
USB VBUS SW
– Instant-On Works with No Battery or Deeply
Discharged Battery BTST
– Ideal Diode Operation in Battery Supplement ILIM SYS
Mode
ICHG BAT ICHG
• High Integration Includes All MOSFETs, Current REGN
+
Sensing and Loop Compensation CE
• High Accuracy
– ±0.5% Charge Voltage Regulation
– ±6% at 1.2-A and 1.8-A Charge Current
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
bq25606
Table of Contents
1 Features .................................................................. 1 8.3 Feature Description................................................. 17
2 Applications ........................................................... 1 9 Application and Implementation ........................ 25
3 Description ............................................................. 1 9.1 Application information............................................ 25
4 Revision History..................................................... 2 9.2 Typical Application Diagram .................................. 26
9.3 Application Curves .................................................. 28
5 Description (continued)......................................... 3
6 Pin Configuration and Functions ......................... 4 10 Power Supply Recommendations ..................... 33
7 Specifications......................................................... 6 11 Layout................................................................... 34
11.1 Layout Guidelines ................................................. 34
7.1 Absolute Maximum Ratings ...................................... 6
11.2 Layout Example .................................................... 34
7.2 ESD Ratings.............................................................. 6
7.3 Recommended Operating Conditions....................... 6 12 Device and Documentation Support ................. 36
7.4 Thermal information .................................................. 7 12.1 Documentation Support ....................................... 36
7.5 Timing Requirements ................................................ 7 12.2 Community Resources.......................................... 36
7.6 Electrical Characteristics........................................... 7 12.3 Trademarks ........................................................... 36
7.7 Typical Characteristics ............................................ 13 12.4 Electrostatic Discharge Caution ............................ 36
12.5 Glossary ................................................................ 36
8 Detailed Description ............................................ 15
8.1 Overview ................................................................. 15 13 Mechanical, Packaging, and Orderable
8.2 Functional Block Diagram ....................................... 16
Information ........................................................... 37
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
5 Description (continued)
The bq25606 highly-integrated standalone 3.0-A switch-mode battery charge management and system power
path management device for single cell Li-Ion and Li-polymer battery. It features fast charging with high input
voltage support for a wide range of standalone chargers and portable devices. Its low impedance power path
optimizes switch-mode operation efficiency, reduces battery charging time and extends battery life during
discharging phase. Its input voltage and current regulation deliver maximum charging power to battery. The
solution is highly integrated with input reverse-blocking FET (RBFET, Q1), high-side switching FET (HSFET, Q2),
low-side switching FET (LSFET, Q3), and battery FET (BATFET, Q4) between system and battery. It also
integrates the bootstrap diode for the high-side gate drive for simplified system design.
The device supports a wide range of input sources, including standard USB host port, USB charging port, and
USB compliant high voltage adapter. The device sets default input current limit based on the built-in USB
interface. The device is compliant with USB 2.0 and USB 3.0 power spec with input current and voltage
regulation. When the device built-in USB interface identifies the input adaptor is unknown, the device's input
current limit is determined by the ILIM pin setting resistor value. The device also meets USB On-the-Go (OTG)
operation power rating specification by supplying 5.15 V on VBUS with constant current limit up to 1.2A.
The power path management regulates the system slightly above battery voltage but does not drop below 3.5 V
minimum system voltage. With this feature, the system maintains operation even when the battery is completely
depleted or removed. When the input current limit or voltage limit is reached, the power path management
automatically reduces the charge current to zero. As the system load continues to increase, the power path
discharges the battery until the system power requirement is met. This Supplement Mode prevents overloading
the input source.
The device initiates and completes a charging cycle without software control. It senses the battery voltage and
charges the battery in three phases: pre-conditioning, constant current and constant voltage. At the end of the
charging cycle, the charger automatically terminates when the charge current is below a preset limit and the
battery voltage is higher than recharge threshold. If the fully charged battery falls below the recharge threshold,
the charger automatically starts another charging cycle.
The charger provides various safety features for battery charging and system operations, including battery
negative temperature coefficient thermistor monitoring, charging safety timer and overvoltage and overcurrent
protections. The thermal regulation reduces charge current when the junction temperature exceeds 110°C. The
STAT output reports the charging status and any fault conditions. Other safety features include battery
temperature sensing for charge and boost mode, thermal regulation and thermal shutdown and input UVLO and
overvoltage protection.
The device family is available in 24-pin, 4 mm x 4 mm QFN package.
REGN
VBUS
BTST
PMID
SW
SW
24
23
22
21
20
19
VAC 1 18 GND
NC 2 17 GND
D+ 3 Thermal 16 SYS
Pad
D± 4 15 SYS
STAT 5 14 BAT
OTG 6 13 BAT
7 8 9 10 11 12
PG
ILIM
CE
ICHG
TS
VSET
(Not to scale)
Terminal
I/O Description
Name No.
NC 2 No connection. This pin must be floating.
13 Battery connection point to the positive terminal of the battery pack. The internal current sensing resistor
BAT P
14 is connected between SYS and BAT. Connect a 10 µF closely to the BAT pin.
PWM high side driver positive supply. internally, the BTST is connected to the cathode of the boost-strap
BTST 21 P
diode. Connect the 0.047-μF bootstrap capacitor from SW to BTST.
CE 9 DI Charge enable pin. When this pin is driven low, battery charging is enabled.
Positive line of the USB data line pair. D+/D– based USB host/charging port detection. The detection
D+ 3 AIO includes data contact detection (DCD), primary and secondary detection in BC1.2 and nonstandard
adaptors
Negative line of the USB data line pair. D+/D– based USB host/charging port detection. The detection
D– 4 AIO includes data contact detection (DCD), primary and secondary detection in BC1.2 and nonstandard
adaptors
17
GND Power ground and signal ground
18
ICHG pin sets the charge current limit. A resistor is connected from ICHG pin to ground to set charge
ICHG 10 AI
current limit as ICHG = KICHG/RICHG. The acceptable range for charge current is 300 mA – 3000 mA.
ILIM sets the input current limit. A resistor is connected from ILIM pin to ground to set the input current
limit as IINDPM = KILIM/RILIM. The acceptable range for ILIM current is 500 mA - 3200 mA.
ILIM 8 AI
The resistor based input current limit is effective only when the input adapter is detected as unknown.
Otherwise, the input current limit is determined by D+/D– detection outcome.
OTG 6 DI Boost mode enable pin. When this pin is pulled HIGH, OTG is enabled. OTG cannot be floating.
Open drain active low power good indicator. Connect to the pull up rail through 10 kΩ resistor. LOW
PG 7 DO indicates a good input if the input voltage is between UVLO and ACOV, above SLEEP mode threshold,
and input current limit is above 30 mA.
Connected to the drain of the reverse blocking MOSFET (RBFET) and the drain of HSFET. Put a 10 -μF
PMID 23 P
ceramic capacitor between PMID and GND.
PWM low side driver positive supply output. Internally, REGN is connected to the anode of the boost-
REGN 22 P strap diode. Connect a 4.7-μF (10-V rating) ceramic capacitor from REGN to analog GND. The capacitor
should be placed close to the IC.
(continued)
Terminal
I/O Description
Name No.
Open-drain interrupt output. Connect the STAT pin to a logic rail via 10-kΩ resistor. The STAT pin
indicates charger status.
STAT 5 DO Charge in progress: LOW
Charge complete or charger in SLEEP mode: HIGH
Charge suspend (fault response): BlinK at 1Hz
19 Switching node connecting to output inductor. Internally SW is connected to the source of the n-channel
SW P HSFET and the drain of the n-channel LSFET. Connect the 0.047-μF bootstrap capacitor from SW to
20 BTST.
15 Converter output connection point. The internal current sensing resistor is connected between SYS and
SYS P
16 BAT. Connect a 20 µF capacitor close to the SYS pin.
Temperature qualification voltage input to support JEITA profile. Connect a negative temperature
TS 11 AI coefficient thermistor. Program temperature window with a resistor divider from REGN to TS to GND.
Charge suspends when TS pin voltage is out of range. Recommend 103AT-2 thermistor.
VAC 1 AI Input voltage sensing. This pin must be shorted to VBUS pin.
Charger input voltage. The internal n-channel reverse block MOSFET (RBFET) is connected between
VBUS 24 P VBUS and PMID with VBUS on source. Place a 1-uF ceramic capacitor from VBUS to GND and place it
as close as possible to IC.
VSET pin sets default battery charge voltage in bq25606. Program battery regulation voltage with a
resistor pull-down from VSET to GND.
VSET 12 AI RPD > 50kΩ (float pin) = 4.208 V
RPD < 500Ω (short to GND) = 4.352 V
5kΩ < RPD < 25kΩ = 4.400 V
Ground reference for the device that is also the thermal pad used to conduct heat from the device. This
connection serves two purposes. The first purpose is to provide an electrical ground connection for the
Thermal Pad P
device. The second purpose is to provide a low thermal-impedance path from the device die to the PCB.
This pad should be tied externally to a ground plane.
7 Specifications
7.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted) (1)
MIN MAX UNIT
Voltage Range (with respect to
VAC –2 22 V
GND)
Voltage Range (with respect to
VBUS (converter not switching) (2) –2 22 V
GND)
Voltage Range (with respect to
BTST, PMID (converter not switching) (2) –0.3 22 V
GND)
Voltage Range (with respect to
SW –2 16 V
GND)
Voltage Range (with respect to BTST to SW –0.3 7 V
GND)
Voltage Range (with respect to
D+, D– –0.3 7 V
GND)
Voltage Range (with respect to REGN, TS, CE, PG, BAT, SYS (converter not switching) –0.3 7 V
GND)
Output Sink Current STAT 6 mA
Voltage Range (with respect to VSET, ILIM, ICHG, OTG –0.3 7
V
GND)
Voltage Range (with respect to
PGND to GND (QFN package only) –0.3 0.3 V
GND)
Operating junction temperature, TJ –40 150 °C
Storage temperature, Tstg –65 150 °C
(1) Stresses beyond those listed under Absolute maximum Ratings may cause permanent damage to the device. These are stress ratings
only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended
Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage
values are with respect to the network ground terminal unless otherwise noted.
(2) VBUS is specified up to 22 V for a maximum of one hour at room temperature
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
(1) The inherent switching noise voltage spikes should not exceed the absolute maximum voltage rating on either the BTST or SW pins. A
tight layout minimizes switching noise.
100 100
95 95
90
90
Charge Efficiency (%)
85
Efficiency (%)
85 80
80 75
75 70
65
70 VBUS Voltage
5V 60 VBAT = 3.2 V
65 9V 55 VBAT = 3.8 V
12 V VBAT = 4.1 V
60 50
0 0.5 1 1.5 2 2.5 3 0 0.2 0.4 0.6 0.8 1 1.2 1.4
Charge Current (A) D001
OTG Current (A) D001
fSW = 1.5 MHz Inductor DCR = 18 mΩ VOTG = 5.15 V inductor DCR = 18 mΩ
VBAT = 3.8 V
Figure 1. Charge Efficiency vs. Charge Current Figure 2. Efficiency vs. OTG Current
6 3.85
5 3.8
OTG Output Voltage (V)
3.75
4
3.7
3
3.65
2
3.6
1 3.55
0 3.5
0 0.2 0.4 0.6 0.8 1 1.2 1.4 1.6 -40 -25 -10 5 20 35 50 65 80 95 110 125
Output Current (A) D001
Junction Temperature (°C) D001
0 A ≤ IOTG ≤1.37 A VOTG = 5.15 V
VVBAT = 3.8 V
Figure 4. SYSMIN Voltage vs. Junction Temperature
Figure 3. OTG Output Voltage vs. Output Current
4.5 2.75
IINDPM = 1.8 A
2.5
IINDPM = 1.28 A
2.25 IINDPM = 0.52 A
BATREG Charge Voltage (V)
4.4
Input Current Limit (A)
2
1.75
4.3
1.5
1.25
4.2
1
0.75
4.1 VBATREG = 4.208 V 0.5
VBATREG = 4.352 V
0.25
VBATREG = 4.4 V
4 0
-40 -25 -10 5 20 35 50 65 80 95 110 125 -40 -25 -10 5 20 35 50 65 80 95
Junction Temperature (°C) D001
Junction Temperature (°C) D001
VVBUS = 5 V
Figure 5. BATREG Charge Voltage vs. Junction Figure 6. Input Current Limit vs. Junction Temperature
Temperature
Figure 7. Charge Current vs. Junction Temperature Figure 8. Charge Current vs. Junction Temperature Under
Thermal Regulation
486 705
RILIM = 265 : RICHG = 372 :
RILIM = 374 : 700 RICHG = 562 :
484
Input Current Limit Setting Ratio
478 680
675
476
670
474
665
472 660
-40 -25 -10 5 20 35 50 65 80 95 -40 -25 -10 5 20 35 50 65 80 95 110
Junction Temperature (°C) D001
Junction Temperature (°C) D001
VVBUS = 5 V VBAT = 3.8 V VVBUS = 5 V VBAT = 3.8 V
Figure 9. Input Current Limit Setting Ratio vs. Junction Figure 10. Charge Current Setting Ratio vs. Junction
Temperature Temperature
8 Detailed Description
8.1 Overview
The bq25606 device is a highly integrated 3.0-A switch-mode battery charger for single cell Li-Ion and Li-polymer
battery. It includes the input reverse-blocking FET (RBFET, Q1), high-side switching FET (HSFET, Q2), low-side
switching FET (LSFET, Q3), and battery FET (BATFET, Q4), and bootstrap diode for the high-side gate drive.
VBUS PMID
VVVAC_PRESENT RBFET (Q1)
+ UVLO
VVAC
IIN ± Q1 Gate
VBAT + VSLEEP Control
+ SLEEP EN_REGN REGN
VVAC
± REGN
EN_HIZ LDO
VVAC
+ ACOV
VVAC_OV
±
FBO BTST
VVBUS
VAC + VBUS_OVP_BOOST
VIN VOTG_OVP
±
IQ2
+ Q2_UCP_BOOST
VOTG_HSZCP
VVBUS ±
± HSFET (Q2)
VINDPM IQ3
+ Q3_OCP_BOOST SW
+
VOTG_BAT
IIN ± CONVERTER
+ REGN
Control
IINDPM BAT
± + BATOVP
IC TJ 104% × V BAT_REG LSFET (Q3) PGND
+ ±
TREG BAT ILSFET_UCP IQ2
± + + UCP Q2_OCP +
SYS IQ3 IHSFET_OCP
VBAT_REG
± ± ± ±
VSYSMIN VBTST - VSW
ICHG EN_HIZ
+ + REFRESH +
EN_CHARGE VBTST_REFRESH
ICHG_REG
± EN_BOOST ±
SYS
ICHG
VBAT_REG
ICHG_REG Q4 Gate BATFET
Control (Q4)
IBADSRC BAT
REF BAD_SRC +
DAC IDC
ILIM Converter ±
Control State IC TJ
ICHG Machine TSHUT +
TSHUT
VSET ±
BAT
BAT_GD +
Input VBATGD
D+
Source ±
'Å Detection USB
Adapter VREG -VRECHG
RECHRG +
OTG BAT
±
ICHG
TERMINATION +
ITERM
±
CHARGE VBATLOWV
STAT CONTROL BATLOWV +
STATE BAT
MACHINE ± bq25606
VSHORT
BATSHORT +
/PG BAT
± Battery
SUSPEND
Sensing TS
Thermistor
/CE
A new charge cycle starts when the following conditions are valid:
• Converter starts
• Battery charging is enabled (CE is low)
• No thermistor fault on TS
• No safety timer fault
The charger device automatically terminates the charging cycle when the charging current is below termination
threshold, battery voltage is above recharge threshold, and device not is in DPM mode or thermal regulation.
When a fully charged battery is discharged below recharge threshold , the device automatically starts a new
charging cycle. After the charge is done, toggle CE pin can initiate a new charging cycle.
The STAT output indicates the charging status: charging (LOW), charging complete or charge disable (HIGH) or
charging fault (Blinking).
At cool temperature (T1-T2), the charge current is reduced to 20% of programmed fast charge current. At warm
temperature (T3-T5), the charge voltage is reduced to 4.1 V.
100
90 VBATREG
4.1
80 4
70
60 3
50
2
40
30
20 1
10
0
0 T1 T2 T3 T5
T1 T2 T3 T5
±5 0 5 10 15 20 25 30 35 40 45 50 55 60 65 70
±5 0 5 10 15 20 25 30 35 40 45 50 55 60 65 70
Battery Pack Temperature (°C)
Battery Pack Temperature (°C)
Figure 11. JEITA Profile: Charging Current Figure 12. JEITA Profile: Charging Voltage
Equation 1 through Equation 2 describe updates to the resistor bias network.
æ 1 1 ö
VREGN ´ RTHCOLD ´ RTHHOT ´ ç - ÷
RT2 = è VT1 VT5 ø
æ VREGN ö æ VREGN ö
RTHHOT ´ ç - 1÷ - RTHCOLD ´ ç - 1÷
è VT5 ø è VT1 ø (1)
æ æ VREGN ö ö
çç ÷ - 1÷
RT1 = èè VT1 ø ø
æ 1 ö æ 1 ö
ç RT2 ÷ + ç RTH ÷
è ø è COLD ø (2)
Select 0°C to 60°C range for Li-ion or Li-polymer battery:
• RTHCOLD = 27.28 KΩ
• RTHHOT = 3.02 KΩ
• RT1 = 5.23 KΩ
• RT2 = 30.9 KΩ
Boost Disabled
VBCOLD
(±10°C)
Boost Enabled
VBHOT
(65°C)
Boost Disabled
AGND
4.1
SYS (V)
3.9
3.7
3.5
3.3
3.1
2.7 2.9 3.1 3.3 3.5 3.7 3.9 4.1 4.3
BAT (V) D002
Plot1
SYS
3.6V
3.4V
3.2V BAT
3.18V
Current
4A
3.2A ICHG
2.8A
ISYS
1.2A IIN
1.0A
0.5A
-0.6A
DPM DPM
Supplement
4.5
3.5
Current (A)
2.5
1.5
0.5
0
0 5 10 15 20 25 30 35 40 45 50 55
V(BAT-SYS) (mV) D001
Plot1
8.3.8 Protections
NOTE
information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
System
Input
3.5 V to 4.6 V
3.9 V to 13.5 V 1 H
VBUS SW
1 F 10 F
47 nF
PMID BTST
10 F REGN
ACDRV 4.7 µF
GND
VAC
SYS SYS
SYS
2.2 k
/PG
2.2 k
BAT
STAT bq25606
10 F
Host OTG
450
REGN
ICHG
5.23 k
/CE
TS
+
30.1 k 10 k
D+
USB
D-
ILIM
240
Figure 19. Power-Up with Charge Disabled Figure 20. Power-Up with Charge Enabled
VVBUS = 5 V VVBUS = 9 V
ISYS = 50 mA Charge Disabled ISYS = 50 mA Charge Disabled
Figure 21. PFM Switching in Buck Mode Figure 22. PFM Switching in Buck Mode
Figure 23. PFM Switching in Buck Mode Figure 24. PWM Switching in Buck Mode
VVBUS = 5 V IINDPM = 1 A
VVBAT = 4 V ISYS from 0 A to 2 A ICHG = 1 A
ILOAD= 1 A PFM Enabled VBAT = 3.7 V
Figure 31. System Load Transient Figure 32. System Load Transient
Figure 33. System Load Transient Figure 34. System Load Transient
VVBUS = 5 V IINDPM = 2 A
ISYS from 0 A to 4 A ICHG = 2 A VBAT = 3.8 V CLOAD = 470 µF
VBAT = 3.7 V
Figure 36. OTG Start-Up
Figure 35. System Load Transient
11 Layout
+
+
±
12.3 Trademarks
E2E is a trademark of Texas Instruments.
WEBENCH is a registered trademark of Texas Instruments.
12.4 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
12.5 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
www.ti.com 4-Apr-2019
PACKAGING INFORMATION
Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) (6) (3) (4/5)
BQ25606RGER ACTIVE VQFN RGE 24 3000 Green (RoHS CU NIPDAU Level-2-260C-1 YEAR -40 to 85 BQ25606
& no Sb/Br)
BQ25606RGET ACTIVE VQFN RGE 24 250 Green (RoHS CU NIPDAU Level-2-260C-1 YEAR -40 to 85 BQ25606
& no Sb/Br)
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com 4-Apr-2019
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com 23-Jul-2018
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com 23-Jul-2018
Pack Materials-Page 2
GENERIC PACKAGE VIEW
RGE 24 VQFN - 1 mm max height
PLASTIC QUAD FLATPACK - NO LEAD
Images above are just a representation of the package family, actual package may vary.
Refer to the product data sheet for package details.
4204104/H
PACKAGE OUTLINE
RGE0024H VQFN - 1 mm max height
PLASTIC QUAD FLATPACK- NO LEAD
4.1 A
B
3.9
4.1
PIN 1 INDEX AREA 3.9
1 MAX C
SEATING PLANE
0.05
0.00 0.08 C
20X 0.5
6
13
2X 25 SYMM
2.5
1 18
PIN 1 ID 24X 0.30
0.18
(OPTIONAL) 24 19 0.1 C A B
SYMM
24X 0.48
0.28
0.05 C
4219016 / A 08/2017
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.
www.ti.com
EXAMPLE BOARD LAYOUT
RGE0024H VQFN - 1 mm max height
PLASTIC QUAD FLATPACK- NO LEAD
(3.825)
( 2.7)
24 19
24X (0.58)
24X (0.24)
1
18
20X (0.5)
SYMM 25
(3.825)
2X
(1.1)
TYP
6 13
(R0.05)
7 12
2X(1.1)
SYMM
NOTES: (continued)
4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments
literature number SLUA271 (www.ti.com/lit/slua271).
5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
www.ti.com
EXAMPLE STENCIL DESIGN
RGE0024H VQFN - 1 mm max height
PLASTIC QUAD FLATPACK- NO LEAD
(3.825)
4X ( 1.188)
24 19
24X (0.58)
24X (0.24)
1
18
20X (0.5)
SYMM (3.825)
(0.694)
TYP
6 13
(R0.05) TYP 25
METAL
TYP 7 12
(0.694)
TYP
SYMM
EXPOSED PAD
78% PRINTED COVERAGE BY AREA
SCALE: 20X
4219016 / A 08/2017
NOTES: (continued)
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations..
www.ti.com
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you
permission to use these resources only for development of an application that uses the TI products described in the resource. Other
reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third
party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims,
damages, costs, losses, and liabilities arising out of your use of these resources.
TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on
ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable
warranties or warranty disclaimers for TI products.
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2019, Texas Instruments Incorporated