CD4027BMS: Pinout Features
CD4027BMS: Pinout Features
CD4027BMS: Pinout Features
CD4027BMS FN3302
CMOS Dual J-KMaster-Slave Flip-Flop Rev 0.00
December 1992
Features Pinout
• High Voltage Type (20V Rating) CD4027BMS
TOP VIEW
• Set - Reset Capability
• Static Flip-Flop Operation - Retains State Indefinitely
Q2 1 16 VDD
with Clock Level Either “High” or “Low”
Q2 2 15 Q1
• Medium Speed Operation - 16MHz (typ.) Clock Toggle
CLOCK 2 3 14 Q1
Rate at 10V
RESET 2 4 13 CLOCK 1
• Standardized Symmetrical Output Characteristics
K2 5 12 RESET 1
• 100% Tested For Quiescent Current at 20V J2 6 11 K1
J2 6 1 Q2
Description
K2 5
F/F2
CD4027BMS is a single monolithic chip integrated circuit con- CLOCK2 3 2 Q2
taining two identical complementary-symmetry J-K master-
slave flip-flops. Each flip-flop has provisions for individual J, K,
Set Reset, and Clock input signals. Buffered Q and Q signals 4
RESET 2 8
are provided as outputs. This input-output arrangement pro-
VSS
vides for compatible operation with the Intersil CD4013B dual D
type flip-flop.
The CD4027BMS is useful in performing control, register, and
toggle functions. Logic levels present at the J and K inputs
along with internal self-steering control the state of each flip-
flop; changes in the flip-flop state are synchronous with the pos-
itive-going transition of the clock pulse. Set and reset functions
are independent of the clock and are initiated when a high level
signal is present at either the Set or Reset input.
The CD4027BMS is supplied in these 16-lead outline pack-
ages:
Braze Seal DIP H4T
Frit Seal DIP H1E
Ceramic Flatpack H6W
GROUP A LIMITS
PARAMETER SYMBOL CONDITIONS (NOTE 1) SUBGROUPS TEMPERATURE MIN MAX UNITS
oC A
Supply Current IDD VDD = 20V, VIN = VDD or GND 1 +25 - 2
2 +125oC - 200 A
VDD = 18V, VIN = VDD or GND 3 -55oC - 2 A
Input Leakage Current IIL VIN = VDD or GND VDD = 20 1 +25oC -100 - nA
o
2 +125 C -1000 - nA
VDD = 18V 3 -55oC -100 - nA
oC
Input Leakage Current IIH VIN = VDD or GND VDD = 20 1 +25 - 100 nA
2 +125oC - 1000 nA
VDD = 18V 3 -55oC - 100 nA
Output Voltage VOL15 VDD = 15V, No Load 1, 2, 3 +25oC, +125oC, -55oC - 50 mV
Output Voltage VOH15 VDD = 15V, No Load (Note 3) 1, 2, 3 +25oC, +125oC, -55oC 14.95 - V
Output Current (Sink) IOL5 VDD = 5V, VOUT = 0.4V 1 +25oC 0.53 - mA
Output Current (Sink) IOL10 VDD = 10V, VOUT = 0.5V 1 +25oC 1.4 - mA
Output Current (Sink) IOL15 VDD = 15V, VOUT = 1.5V 1 +25oC 3.5 - mA
oC
Output Current (Source) IOH5A VDD = 5V, VOUT = 4.6V 1 +25 - -0.53 mA
Output Current (Source) IOH5B VDD = 5V, VOUT = 2.5V 1 +25oC - -1.8 mA
oC
Output Current (Source) IOH10 VDD = 10V, VOUT = 9.5V 1 +25 - -1.4 mA
Output Current (Source) IOH15 VDD = 15V, VOUT = 13.5V 1 +25oC - -3.5 mA
o
N Threshold Voltage VNTH VDD = 10V, ISS = -10A 1 +25 C -2.8 -0.7 V
P Threshold Voltage VPTH VSS = 0V, IDD = 10A 1 +25oC 0.7 2.8 V
oC
Functional F VDD = 2.8V, VIN = VDD or GND 7 +25 VOH > VOL < V
VDD/2 VDD/2
VDD = 20V, VIN = VDD or GND 7 +25oC
VDD = 18V, VIN = VDD or GND 8A +125oC
VDD = 3V, VIN = VDD or GND 8B -55oC
Input Voltage Low VIL VDD = 5V, VOH > 4.5V, VOL < 0.5V 1, 2, 3 +25 C, +125oC, -55oC
o
- 1.5 V
(Note 2)
Input Voltage High VIH VDD = 5V, VOH > 4.5V, VOL < 0.5V 1, 2, 3 +25oC, +125oC, -55oC 3.5 - V
(Note 2)
Input Voltage Low VIL VDD = 15V, VOH > 13.5V, 1, 2, 3 +25oC, +125oC, -55oC - 4 V
(Note 2) VOL < 1.5V
Input Voltage High VIH VDD = 15V, VOH > 13.5V, 1, 2, 3 +25oC, +125oC, -55oC 11 - V
(Note 2) VOL < 1.5V
NOTES: 1. All voltages referenced to device GND, 100% testing being 3. For accuracy, voltage is measured differentially to VDD. Limit
implemented. is 0.050V max.
2. Go/No Go test with limits applied to inputs.
GROUP A LIMITS
PARAMETER SYMBOL CONDITIONS (NOTE 1, 2) SUBGROUPS TEMPERATURE MIN MAX UNITS
Propagation Delay TPHL1 VDD = 5V, VIN = VDD or GND 9 +25oC - 300 ns
Clock To Q, Q TPLH1 o o
10, 11 +125 C, -55 C - 405 ns
Propagation Delay TPLH2 VDD = 5V, VIN = VDD or GND 9 +25oC - 300 ns
Set To Q Reset To Q 10, 11 +125oC, -55oC - 405 ns
Propagation Delay TPHL3 VDD = 5V, VIN = VDD or GND 9 +25oC - 400 ns
Set To Q, Reset To Q
10, 11 +125oC, -55oC - 540 ns
Transition Time TTLH VDD = 5V, VIN = VDD or GND 9 +25oC - 200 ns
TTHL
10, 11 +125oC, -55oC - 270 ns
Maximum Clock Input FCL VDD = 5V, VIN = VDD or GND 9 +25oC 3.5 - MHz
Frequency 10, 11 +125oC, -55oC 3.5/1.35 - MHz
NOTES:
1. VDD = 5V, CL = 50pF, RL = 200K
2. -55oC and +125oC limits guaranteed, 100% testing being implemented.
LIMITS
PARAMETER SYMBOL CONDITIONS NOTES TEMPERATURE MIN MAX UNITS
Supply Current IDD VDD = 5V, VIN = VDD or GND 1, 2 -55oC, +25oC - 1 A
oC
+125 - 30 A
VDD = 10V, VIN = VDD or GND 1, 2 -55oC, +25oC - 2 A
+125oC - 60 A
oC,
VDD = 15V, VIN = VDD or GND 1, 2 -55 +25oC - 2 A
oC
+125 - 120 A
Output Voltage VOL VDD = 5V, No Load 1, 2 +25oC, +125oC, - 50 mV
-55oC
Output Voltage VOL VDD = 10V, No Load 1, 2 +25oC, +125oC, - 50 mV
-55oC
Output Voltage VOH VDD = 5V, No Load 1, 2 +25oC, +125oC, 4.95 - V
-55oC
Output Voltage VOH VDD = 10V, No Load 1, 2 +25oC, +125oC, 9.95 - V
-55oC
Output Current (Sink) IOL5 VDD = 5V, VOUT = 0.4V 1, 2 +125oC 0.36 - mA
o
-55 C 0.64 - mA
o
Output Current (Sink) IOL10 VDD = 10V, VOUT = 0.5V 1, 2 +125 C 0.9 - mA
o
-55 C 1.6 - mA
Output Current (Sink) IOL15 VDD = 15V, VOUT = 1.5V 1, 2 +125oC 2.4 - mA
o
-55 C 4.2 - mA
o
Output Current (Source) IOH5A VDD = 5V, VOUT = 4.6V 1, 2 +125 C - -0.36 mA
o
-55 C - -0.64 mA
Output Current (Source) IOH5B VDD = 5V, VOUT = 2.5V 1, 2 +125oC - -1.15 mA
o
-55 C - -2.0 mA
o
Output Current (Source) IOH10 VDD = 10V, VOUT = 9.5V 1, 2 +125 C - -0.9 mA
o
-55 C - -1.6 mA
LIMITS
PARAMETER SYMBOL CONDITIONS NOTES TEMPERATURE MIN MAX UNITS
o
Supply Current IDD VDD = 20V, VIN = VDD or GND 1, 4 +25 C - 7.5 A
N Threshold Voltage VNTH VDD = 10V, ISS = -10A 1, 4 +25oC -2.8 -0.2 V
o
N Threshold Voltage VTN VDD = 10V, ISS = -10A 1, 4 +25 C - 1 V
Delta
MIL-STD-883
CONFORMANCE GROUP METHOD GROUP A SUBGROUPS READ AND RECORD
Initial Test (Pre Burn-In) 100% 5004 1, 7, 9 IDD, IOL5, IOH5A
Interim Test 1 (Post Burn-In) 100% 5004 1, 7, 9 IDD, IOL5, IOH5A
Interim Test 2 (Post Burn-In) 100% 5004 1, 7, 9 IDD, IOL5, IOH5A
PDA (Note 1) 100% 5004 1, 7, 9, Deltas
Interim Test 3 (Post Burn-In) 100% 5004 1, 7, 9 IDD, IOL5, IOH5A
PDA (Note 1) 100% 5004 1, 7, 9, Deltas
Final Test 100% 5004 2, 3, 8A, 8B, 10, 11
Group A Sample 5005 1, 2, 3, 7, 8A, 8B, 9, 10, 11
Group B Subgroup B-5 Sample 5005 1, 2, 3, 7, 8A, 8B, 9, 10, 11, Deltas Subgroups 1, 2, 3, 9, 10, 11
Subgroup B-6 Sample 5005 1, 7, 9
Group D Sample 5005 1, 2, 3, 8A, 8B, 9 Subgroups 1, 2 3
NOTE: 1. 5% Parameteric, 3% Functional; Cumulative for Static 1 and 2.
Logic Diagram
RESET
*4(12)
Q
CL CL 2(14)
J
*6(10) MASTER
p p
SLAVE Q
TG TG 1(15)
n n
K
*5(11) CL CL
CL CL
p p
TG TG
n n
SET CL CL VDD
*7(9)
LOGIC DIAGRAM AND TRUTH TABLE FOR CD4027BMS (ONE OF TWO IDENTICAL J-K FLIP-FLOPS)
TRUTH TABLE
30 15.0
GATE-TO-SOURCE VOLTAGE (VGS) = 15V
GATE-TO-SOURCE VOLTAGE (VGS) = 15V
25 12.5
20 10.0
10V
15 7.5
10V
10 5.0
5 2.5
5V 5V
0 5 10 15 0 5 10 15
DRAIN-TO-SOURCE VOLTAGE (VDS) (V) DRAIN-TO-SOURCE VOLTAGE (VDS) (V)
FIGURE 1. TYPICAL OUTPUT LOW (SINK) CURRENT FIGURE 2. MINIMUM N OUTPUT LOW (SINK) CURRENT
CHARACTERISTICS CHARACTERISTICS
-10 -5
-15
-10V -10V
-20 -10
-25
-15V -15V
-30 -15
FIGURE 3. TYPICAL OUTPUT HIGH (SOURCE) CURRENT FIGURE 4. MINIMUM OUTPUT HIGH (SOURCE) CURRENT
CHARACTERISTICS CHARACTERISTICS
104 8 CD = 15pF
PROPAGATION DELAY TIME (tPHL, tPLH) (ns)
250
2
10 3 SUPPLY VOLTAGE
8 (VDD) = 15V
6
4
200
10V SUPPLY VOLTAGE (VDD) = 5V
2
15
100
10V
10
50 15V
5
0 20 40 60 80 100 0 5 10 15 20
LOAD CAPACITANCE (CL) (pF) SUPPLY VOLTAGE (VDD) (V)
FIGURE 7. TYPICAL PROPAGATION DELAY TIME vs LOAD FIGURE 8. TYPICAL MAXIMUM CLOCK FREQUENCY vs
CAPACITANCE (SET TO Q, OR RESET TO Q) SUPPLY VOLTAGE (TOGGLE MODE)