Esquema de Ci
Esquema de Ci
Esquema de Ci
DESCRIPTION FEATURES
The EUA5202 is a stereo audio power amplifier that z Output Power at 3Ω Load
delivering 2W of continuous RMS power per channel - 2W/ch at VDD=5V
into 3-Ω loads. When driving 1W into 8-Ω speakers, the
EUA5202 has less than 0.04% THD+N across its - 800mW/ch at 3V
specified frequency range. Included within this device is z Low Supply Current and Shutdown Current
integrated de-pop circuitry that virtually eliminates z Integrated Depop Circuit
transients that cause noise in the speakers.
z Mute and Shutdown Control Function
Amplifier gain is externally configured by means of two
resistors per input channel and does not require external z Thermal Shutdown Protection
compensation for settings of 2 to 20 in BTL mode (1 to z Stereo Input MUX
10 in SE mode). An internal input MUX allows two sets z Bridge-Tied Load (BTL) or Single-Ended (SE)
of stereo inputs to the amplifier. In notebook Modes.
applications, where internal speakers are driven as BTL
and the line (often headphone drive) outputs are required z TSSOP-24 with Thermal Pad
to be SE, the EUA5202 automatically switches into SE z RoHS Compliant and 100% Lead (Pb)-Free
mode when the SE/BTL inputs is activated. Consume
only 7mA of supply current during normal operation, APPLICATIONS
and the EUA5202 also features a shutdown function for z Notebook Computers
power sensitive applications, holding the supply current z Multimedia Monitors
at 1µA.
z Digital Radios and Portable TVs
Block Diagram
Pin Description
PIN PIN I/O DESCRIPTION
Input MUX control input, hold high to select LHP IN or RHP IN (5, 20), hold
HP/ LINE 16 I
low to select LLINE IN or RLINE IN (4, 21)
LBYPASS 6 Tap to voltage divider for left channel internal mid-supply bias
LHPIN 5 I Left channel headphone input, selected when HP/LINE terminal (16) is held
high
LLINE IN 4 I Left channel line input, selected when HP/LINE terminal (16) is held low
LOUT+ 3 O Left channel + output in BTL mode, + output in SE mode
LOUT- 10 O Left channel - output in BTL mode, high-impedance state in SE mode
1,12,13,
GND/HS Ground connection for circuitry, directly connected to thermal pad
24
LVDD 7 I Supply voltage input for left channel and for primary bias circuits
MUTE IN 11 I Mute all amplifiers, hold low for normal operation, hold high to mute
MUTE OUT 9 O Follows MUTE IN terminal (11), provides buffered output
NC 17,23 No internal connection
RBYPASS 19 Tap to voltage divider for right channel internal mid-supply bias
RHPIN 20 I Right channel headphone input, selected when HP/LINE terminal (16) is held
high
RLINEIN 21 I Right channel line input, selected when HP/LINE terminal (16) is held low
ROUT+ 22 O Right channel + output in BTL mode, + output in SE mode
ROUT- 15 O Right channel - output in BTL mode, high-impedance state in SE mode
RVDD 18 I Supply voltage input for high channel
SE/BTL 14 I Hold low foe BTL mod, hold high for SE mode
SHUTDOWN 8 I Places entire IC in shutdown mode when held high, IDD=5µA
Sources a current proportional to the junction temperature. This terminal should
TJ 2 O
be left unconnected during normal operation.
EUA5202 □ □ □ □
Lead Free Code
1: Lead Free 0: Lead
Packing
R: Tape& Reel
T: Tube
Package Type
Q: TSSOP
EUA5202
Symbol Parameter Conditions Unit
Min. Typ Max.
Stereo BTL 7.1 11 mA
VDD=5V
Stereo SE 3.9 6 mA
IDD Supply Current
Stereo BTL 5.7 9 mA
VDD=3.3V
Stereo SE 3.1 5 mA
Output Offset Voltage
VOO VDD=5V, Gain=2 5 25 mV
(measured differentially)
Supply Current in Mute
IDD (Mute) VDD=5V 1.55 mA
Mode
IDD(SD) IDD in Shutdown VDD=5V 1 5 µA
Figure 3. Figure 4.
Figure5. Figure6.
Figure7. Figure8.
Figure9. Figure10.
Figure11. Figure12.
Figure13. Figure14.
Figure15. Figure16.
Figure17. Figure18.
Figure19. Figure20.
DS5202 Ver 1.6 May. 2005
11
EUA5202
Figure21. Figure22.
Figure23. Figure24.
Figure25. Figure26.
Figure27. Figure28.
Figure29. Figure30.
Figure31. Figure32.
Figure33. Figure34.
Figure35. Figure36.
Figure37. Figure38.
Figure39. Figure40.
Figure41. Figure42.
Figure43. Figure44.
Figure45. Figure46.
Figure47. Figure48.
Figure49. Figure50.
Figure51. Figure52.
Figure53. Figure54.
Figure55.
Use as much
copper area
as possible
Bottom view
Exposed Pad
NOTE
1. Package body sizes exclude mold flash protrusions or gate burrs
2. Tolerance ± 0.1mm unless otherwise specified
3. Coplanarity :0.1mm
4. Controlling dimension is millimeter. Converted inch dimensions are not necessarily exact.
5. Die pad exposure size is according to lead frame design.
6. Standard Solder Map dimension is millimeter.
7. Followed from JEDEC MO-153