Spartan-3A DSP FPGA Family: Data Sheet: Introduction and Ordering Information
Spartan-3A DSP FPGA Family: Data Sheet: Introduction and Ordering Information
Spartan-3A DSP FPGA Family: Data Sheet: Introduction and Ordering Information
Module 1:
Introduction and Ordering Information • UG332: Spartan-3 Generation Configuration User Guide
DS610-1 (v2.2) March 11, 2009 - Configuration Overview
- Configuration Pins and Behavior
• Introduction
- Bitstream Sizes
• Features - Detailed Descriptions by Mode
• Architectural Overview · Master Serial Mode using Platform Flash PROM
• Configuration Overview · Master SPI Mode using Commodity Serial Flash
• General I/O Capabilities · Master BPI Mode using Commodity Parallel Flash
• Supported Packages and Package Marking · Slave Parallel (SelectMAP) using a Processor
• Ordering Information · Slave Serial using a Processor
· JTAG Mode
Module 2: - ISE iMPACT Programming Examples
Functional Description - MultiBoot Reconfiguration
- Design Authentication using Device DNA
DS610-2 (v2.2) March 11, 2009
The functionality of the Spartan®-3A DSP FPGA family is Module 3:
described in the following documents. DC and Switching Characteristics
• UG331: Spartan-3 Generation FPGA User Guide DS610-3 (v2.2) March 11, 2009
- Clocking Resources • DC Electrical Characteristics
- Digital Clock Managers (DCMs) - Absolute Maximum Ratings
- Block RAM - Supply Voltage Specifications
- Configurable Logic Blocks (CLBs) - Recommended Operating Conditions
· Distributed RAM
• Switching Characteristics
· SRL16 Shift Registers
- I/O Timing
· Carry and Arithmetic Logic
- Configurable Logic Block (CLB) Timing
- I/O Resources
- Digital Clock Manager (DCM) Timing
- Programmable Interconnect
- Block RAM Timing
- ISE® Software Design Tools and IP Cores
- XtremeDSP Slice Timing
- Embedded Processing and Control Solutions
- Configuration and JTAG Timing
- Pin Types and Package Overview
- Package Drawings
Module 4:
- Powering FPGAs
- Power Management
Pinout Descriptions
• UG431: XtremeDSP™ DSP48A for Spartan-3A DSP FPGAs DS610-4 (v2.2) March 11, 2009
User Guide • Pin Descriptions
- DSP48A Slice Design Considerations • Package Overview
- DSP48A Architecture Highlights • Pinout Tables
· 18 x 18-Bit Multipliers
· 48-Bit Accumulator • Footprint Diagrams
· 18-bit Pre-Adder
- DSP48A Application Examples
SPARTAN-3A DSP
www.xilinx.com/spartan3adsp
© 2007–2009 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at http://www.xilinx.com/legal.htm.
All other trademarks are the property of their respective owners. All specifications are subject to change without notice.
© 2007–2009 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at http://www.xilinx.com/legal.htm.
All other trademarks are the property of their respective owners. All specifications are subject to change without notice.
Architectural Overview
The Spartan-3A DSP family architecture consists of five • Master Serial from a Xilinx Platform Flash PROM
fundamental programmable functional elements: • Serial Peripheral Interface (SPI) from an
• XtremeDSP™ DSP48A Slice provides an 18-bit x industry-standard SPI serial Flash
18-bit multiplier, 18-bit pre-adder, 48-bit • Byte Peripheral Interface (BPI) Up from an
post-adder/accumulator, and cascade capabilities for industry-standard x8 or x8/x16 parallel NOR Flash
various DSP applications.
• Slave Serial, typically downloaded from a processor
• Block RAM provides data storage in the form of
• Slave Parallel, typically downloaded from a processor
18-Kbit dual-port blocks.
• Boundary Scan (JTAG), typically downloaded from a
• Configurable Logic Blocks (CLBs) contain flexible
processor or system tester
Look-Up Tables (LUTs) that implement logic plus
storage elements used as flip-flops or latches. CLBs Furthermore, Spartan-3A DSP FPGAs support MultiBoot
perform a wide variety of logical functions as well as configuration, allowing two or more FPGA configuration
store data. bitstreams to be stored in a single SPI serial Flash or a BPI
• Input/Output Blocks (IOBs) control the flow of data parallel NOR Flash. The FPGA application controls which
between the I/O pins and the internal logic of the configuration to load next and when to load it.
device. IOBs support bidirectional data flow plus Additionally, each Spartan-3A DSP FPGA contains a
3-state operation. Supports a variety of signal unique, factory-programmed Device DNA identifier useful
standards, including several high-performance for tracking purposes, anti-cloning designs, or IP protection.
differential standards. Double Data-Rate (DDR)
registers are included.
• Digital Clock Manager (DCM) Blocks provide I/O Capabilities
self-calibrating, fully digital solutions for distributing, The Spartan-3A DSP FPGA SelectIO interface supports
delaying, multiplying, dividing, and phase-shifting clock many popular single-ended and differential standards.
signals. Table 2 shows the number of user I/Os as well as the
These elements are organized as shown in Figure 1. A dual number of differential I/O pairs available for each
ring of staggered IOBs surrounds a regular array of CLBs. device/package combination. Some of the user I/Os are
The XC3SD1800A has four columns of DSP48As, and the unidirectional input-only pins as indicated in Table 2.
XC3SD3400A has five columns of DSP48As. Each Spartan-3A DSP FPGAs support the following single-ended
DSP48A has an associated block RAM. The DCMs are standards:
positioned in the center with two at the top and two at the
bottom of the device and in the two outer columns of the 4 or • 3.3V low-voltage TTL (LVTTL)
5 columns of block RAM and DSP48As. • Low-voltage CMOS (LVCMOS) at 3.3V, 2.5V, 1.8V,
The Spartan-3A DSP family features a rich network of 1.5V, or 1.2V
routing that interconnect all five functional elements, • 3.3V PCI at 33 MHz or 66 MHz
transmitting signals among them. Each functional element • HSTL I, II, and III at 1.5V and 1.8V, commonly used in
has an associated switch matrix that permits multiple memory applications
connections to the routing.
• SSTL I and II at 1.8V, 2.5V, and 3.3V, commonly used
for memory applications
Configuration Spartan-3A DSP FPGAs support the following differential
Spartan-3A DSP FPGAs are programmed by loading standards:
configuration data into robust, reprogrammable, static • LVDS, mini-LVDS, RSDS, and PPDS I/O at 2.5V or
CMOS configuration latches (CCLs) that collectively control 3.3V
all functional elements and routing resources. The FPGA’s
• Bus LVDS I/O at 2.5V
configuration data is stored externally in a PROM or some
other non-volatile medium, either on or off the board. After • TMDS I/O at 3.3V
applying power, the configuration data is written to the • Differential HSTL and SSTL I/O
FPGA using any of seven different modes:
• LVPECL inputs at 2.5V or 3.3V
IOBs
CLB
DSP48A Slice
Block RAM
DCM
IOBs
Block RAM / DSP48A Slice
DCM
CLBs
IOBs
IOBs
DCM
IOBs
DS610-1_01_031207
Notes:
1. The XC3SD1800A and XC3SD3400A have two DCMs on both the left and right sides, as well as the two DCMs at the top and
bottom of the devices. The two DCMs on the left and right of the chips are in the middle of the outer Block RAM/DSP48A
columns of the 4 or 5 columns in the selected device, as shown in the diagram above.
2. A detailed diagram of the DSP48A can be found in UG431: XtremeDSP DSP48A for Spartan-3A DSP FPGAs User Guide.
Notes:
1. The number shown in bold indicates the maximum number of I/O and input-only pins. The number shown in (italics) indicates the number of
input-only pins. The differential (Diff) input-only pin count includes both differential pairs on input-only pins and differential pairs on I/O pins within I/O
banks that are restricted to differential inputs.
Package Marking
Figure 2 shows the top marking for Spartan-3A DSP FPGAs. The “5C” and “4I” Speed Grade/Temperature Range part
combinations may be dual marked as “5C/4I”. Devices with the dual mark can be used as either -5C or -4I devices. Devices
with a single mark are only guaranteed for the marked speed grade and temperature range.
Mask Revision
BGA Ball A1 R
SPARTAN
R
Fabrication/
Process Code
Device Type XC3SD1800A
Package CSG484XGQ#### Date Code
X#######X Lot Code
Low-Power
(optional) L4 I
Speed Grade
Operating Range
DS610-1_02_070607
Ordering Information
Spartan-3A DSP FPGAs are available in both standard and Pb-free packaging options for all device/package combinations.
The Pb-free packages include a ‘G’ character in the ordering code.
Package Type
DS610-1_05_021009
Power/Temperature Range
Device Speed Grade Package Type / Number of Pins ( TJ )
XC3SD1800A –4 Standard Performance CS484 / CSG484 484-ball Chip-Scale Ball Grid Array C Commercial (0°C to 85°C)
(CSBGA)
XC3SD3400A –5 High Performance(1) FG676 / FGG676 676-ball Fine-Pitch Ball Grid Array I Industrial (–40°C to 100°C)
(FBGA)
LI Low-power Industrial
(–40°C to 100°C)(2)
Notes:
1. The –5 speed grade is exclusively available in the Commercial temperature range.
2. The L Low-power option is exclusively available in the CS(G)484 package and Industrial temperature range.
3. See DS705, XA Spartan-3A DSP Automotive FPGA Family Data Sheet for the XA Automotive Spartan-3A DSP FPGAs.
Revision History
The following table shows the revision history for this document.
Introduction
The functionality of the Spartan®-3A DSP FPGA family is • UG332: Spartan-3 Generation Configuration User
described in the following documents. The topics covered in Guide
each guide are listed below. ♦ Configuration Overview
• DS706: Extended Spartan-3A Family Overview - Configuration Pins and Behavior
• UG431: XtremeDSP DSP48A for Spartan-3A DSP - Bitstream Sizes
FPGAs User Guide
♦ Detailed Descriptions by Mode
♦ XtremeDSP DSP48A Slices
- Master Serial Mode using Xilinx Platform Flash
♦ XtremeDSP DSP48A Pre-Adder PROM
• UG331: Spartan-3 Generation FPGA User Guide - Master SPI Mode using Commodity SPI Serial
♦ Clocking Resources Flash PROM
♦ Digital Clock Managers (DCMs) - Master BPI Mode using Commodity Parallel
NOR Flash PROM
♦ Block RAM
- Slave Parallel (SelectMAP) using a Processor
♦ Configurable Logic Blocks (CLBs)
- Slave Serial using a Processor
- Distributed RAM
- JTAG Mode
- SRL16 Shift Registers
♦ ISE iMPACT Programming Examples
- Carry and Arithmetic Logic
♦ MultiBoot Reconfiguration
♦ I/O Resources
♦ Design Authentication using Device DNA
♦ Programmable Interconnect
♦ ISE® Software Design Tools For specific hardware examples, please see the Spartan-3A
DSP FPGA Starter Kit board web pages.
♦ IP Cores
♦ XtremeDSP Starter Platform – Spartan-3A DSP
♦ Embedded Processing and Control Solutions
1800A Edition
♦ Pin Types and Package Overview http://www.xilinx.com/products/devkits/
♦ Package Drawings HW-SD1800A-DSP-SB-UNI-G.htm
♦ Powering FPGAs ♦ XtremeDSP Starter Kit - Spartan-3A DSP 1800A
Edition
♦ Power Management
http://www.xilinx.com/products/devkits/
DO-SD1800A-DSP-SK-UNI-G.htm
♦ XtremeDSP Video Starter Kit — Spartan-3A
DSP Edition
http://www.xilinx.com/products/devkits/
DO-S3ADSP-VIDEO-SK-UNI-G.htm
♦ Embedded Development HW/SW Kit –
Spartan-3A DSP S3D1800A MicroBlaze
Processor Edition
http://www.xilinx.com/products/devkits/
DO-SD1800A-EDK-DK-UNI-G.htm
© 2007–2009 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at http://www.xilinx.com/legal.htm.
All other trademarks are the property of their respective owners. All specifications are subject to change without notice.
Functional Description
Create a Xilinx® MySupport user account and sign up to Sign Up for Alerts on Xilinx MySupport
receive automatic E-mail notification whenever this data
www.xilinx.com/support/answers/19380.htm
sheet or the associated user guides are updated.
Revision History
The following table shows the revision history for this document.
Date Version Revision
04/02/07 1.0 Initial Xilinx release.
05/25/07 1.0.1 Minor edits.
06/18/07 1.2 Updated for Production release.
07/16/07 2.0 Added Low-power options; no changes to this module.
06/02/08 2.1 Updated links.
03/11/09 2.2 Added link to DS706 on Extended Spartan-3A family.
DC Electrical Characteristics
In this section, specifications may be designated as All parameter limits are representative of worst-case supply
Advance, Preliminary, or Production. These terms are voltage and junction temperature conditions. Unless
defined as follows: otherwise noted, the published parameter values apply
to all Spartan®-3A DSP devices. AC and DC
Advance: Initial estimates are based on simulation, early
characteristics are specified using the same numbers
characterization, and/or extrapolation from the
for both commercial and industrial grades.
characteristics of other families. Values are subject to
change. Use as estimates, not for production.
Absolute Maximum Ratings
Preliminary: Based on characterization. Further changes
are not expected. Stresses beyond those listed under Table 3: Absolute
Maximum Ratings may cause permanent damage to the
Production: These specifications are approved once the device. These are stress ratings only; functional operation
silicon has been characterized over numerous production of the device at these or any other conditions beyond those
lots. Parameter values are considered stable with no future listed under the Recommended Operating Conditions is not
changes expected. implied. Exposure to absolute maximum conditions for
extended periods of time adversely affects device reliability.
Notes:
1. For soldering guidelines, see UG112: Device Packaging and Thermal Characteristics and XAPP427: Implementation and Solder Reflow
Guidelines for Pb-Free Packages.
© 2007–2009 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at http://www.xilinx.com/legal.htm.
All other trademarks are the property of their respective owners. All specifications are subject to change without notice.
Notes:
1. VCCINT, VCCAUX, and VCCO supplies to the FPGA can be applied in any order. However, the FPGA configuration source (Platform Flash, SPI
Flash, parallel NOR Flash, microcontroller) might have specific requirements. Check the data sheet for the attached configuration source.
Apply VCCINT last for lowest overall power consumption (see the UG331 chapter titled "Powering Spartan-3 Generation FPGAs" for more
information).
2. To ensure successful power-on, VCCINT, VCCO Bank 2, and VCCAUX supplies must rise through their respective threshold-voltage ranges with
no dips at any point.
Notes:
1. VCCINT, VCCAUX, and VCCO supplies to the FPGA can be applied in any order. However, the FPGA configuration source (Platform Flash, SPI
Flash, parallel NOR Flash, microcontroller) might have specific requirements. Check the data sheet for the attached configuration source.
Apply VCCINT last for lowest overall power consumption (see the UG331 chapter titled "Powering Spartan-3 Generation FPGAs" for more
information).
2. To ensure successful power-on, VCCINT, VCCO Bank 2, and VCCAUX supplies must rise through their respective threshold-voltage ranges with
no dips at any point.
Table 6: Supply Voltage Levels Necessary for Preserving CMOS Configuration Latch (CCL) Contents and RAM
Data
Symbol Description Min Units
VDRINT VCCINT level required to retain CMOS Configuration Latch (CCL) and RAM data 1.0 V
VDRAUX VCCAUX level required to retain CMOS Configuration Latch (CCL) and RAM data 2.0 V
Notes:
1. This VCCO range spans the lowest and highest operating voltages for all supported I/O standards. Table 10 lists the recommended VCCO
range specific to each of the single-ended I/O standards, and Table 12 lists that specific to the differential standards.
2. Define VCCAUX selection using CONFIG VCCAUX constraint.
3. See XAPP459, “Eliminating I/O Coupling Effects when Interfacing Large-Swing Single-Ended Signals to User I/O Pins.”
4. Measured between 10% and 90% VCCO. Follow Signal Integrity recommendations.
Notes:
1. The numbers in this table are based on the conditions set forth in Table 7.
2. This parameter is based on characterization. The pull-up resistance RPU = VCCO/IRPU. The pull-down resistance RPD = VIN / IRPD.
Notes:
1. The numbers in this table are based on the conditions set forth in Table 7.
2. Quiescent supply current is measured with all I/O drivers in a high-impedance state and with all pull-up/pull-down resistors at the I/O pads
disabled. Typical values are characterized using typical devices at room temperature (TJ of 25°C at VCCINT = 1.2V, VCCO = 3.3V, and VCCAUX
= 2.5V). The maximum limits are tested for each device at the respective maximum specified junction temperature and at maximum voltage
limits with VCCINT = 1.26V, VCCO = 3.6V, and VCCAUX = 3.6V. The FPGA is programmed with a “blank” configuration data file (that is, a design
with no functional elements instantiated). For conditions other than those described above (for example, a design including functional
elements), measured quiescent current levels will be different than the values in the table.
3. For more accurate estimates for a specific design, use the Xilinx XPower tools. There are two recommended ways to estimate the total
power consumption (quiescent plus dynamic) for a specific design: a) The Spartan-3A DSP FPGA XPower Estimator provides quick,
approximate, typical estimates, and does not require a netlist of the design. b) XPower Analyzer uses a netlist as input to provide maximum
estimates as well as more accurate typical estimates.
4. The maximum numbers in this table indicate the minimum current each power rail requires in order for the FPGA to power-on successfully.
5. For information on the power-saving Suspend mode, see XAPP480: Using Suspend Mode in Spartan-3 Generation FPGAs. Suspend mode
typically saves 40% total power consumption compared to quiescent current.
Notes:
1. Descriptions of the symbols used in this table are as follows:
VCCO – the supply voltage for output drivers
VREF – the reference voltage for setting the input switching threshold
VIL – the input voltage that indicates a Low logic level
VIH – the input voltage that indicates a High logic level
2. In general, the VCCO rails supply only output drivers, not input circuits. The exceptions are for LVCMOS25 inputs when VCCAUX = 3.3V range
and for PCI I/O standards.
3. For device operation, the maximum signal voltage (VIH max) can be as high as VIN max. See Table 7.
4. There is approximately 100 mV of hysteresis on inputs using LVCMOS33 and LVCMOS25 I/O standards.
5. All Dedicated pins (PROG_B, DONE, SUSPEND, TCK, TDI, TDO, and TMS) draw power from the VCCAUX rail and use the LVCMOS25 or
LVCMOS33 standard depending on VCCAUX. The Dual-Purpose configuration pins use the LVCMOS standard before the User mode. When
using these pins as part of a standard 2.5V configuration interface, apply 2.5V to the VCCO lines of Banks 0, 1, and 2 at power-on as well as
throughout configuration.
Table 11: DC Characteristics of User I/Os Using Table 11: DC Characteristics of User I/Os Using
Single-Ended Standards Single-Ended Standards (Continued)
Test Logic Level Test Logic Level
Conditions Characteristics Conditions Characteristics
LVTTL(3) 2 2 –2 0.4 2.4 PCI33_3(5) 1.5 –0.5 10% VCCO 90% VCCO
LVCMOS33(3) 2 2 –2 0.4 VCCO – 0.4 SSTL18_I 6.7 –6.7 VTT – 0.475 VTT + 0.475
VINN
50% VID
VINP
VICM
GND level
VINP + VINN
VICM = Input common mode voltage =
2
VID = Differential input voltage = VINP - VINN
DS610-3_03_061507
Table 12: Recommended Operating Conditions for User I/Os Using Differential Signal Standards
VCCO for Drivers(1) VID VICM(2)
IOSTANDARD Attribute Min (V) Nom (V) Max (V) Min (mV) Nom (mV) Max (mV) Min (V) Nom (V) Max (V)
LVDS_25(3) 2.25 2.5 2.75 100 350 600 0.3 1.25 2.35
LVDS_33(3) 3.0 3.3 3.6 100 350 600 0.3 1.25 2.35
BLVDS_25(4) 2.25 2.5 2.75 100 300 – 0.3 1.3 2.35
MINI_LVDS_25(3) 2.25 2.5 2.75 200 – 600 0.3 1.2 1.95
MINI_LVDS_33(3) 3.0 3.3 3.6 200 – 600 0.3 1.2 1.95
LVPECL_25(5) Inputs Only 100 800 1000 0.3 1.2 1.95
LVPECL_33(5) Inputs Only 100 800 1000 0.3 1.2 2.8(6)
RSDS_25(3) 2.25 2.5 2.75 100 200 – 0.3 1.2 1.5
RSDS_33(3) 3.0 3.3 3.6 100 200 – 0.3 1.2 1.5
TMDS_33(3,4,7) 3.14 3.3 3.47 150 – 1200 2.7 – 3.23
PPDS_25(3) 2.25 2.5 2.75 100 – 400 0.2 – 2.3
PPDS_33(3) 3.0 3.3 3.6 100 – 400 0.2 – 2.3
DIFF_HSTL_I_18 1.7 1.8 1.9 100 – – 0.8 – 1.1
DIFF_HSTL_II_18(8) 1.7 1.8 1.9 100 – – 0.8 – 1.1
DIFF_HSTL_III_18 1.7 1.8 1.9 100 – – 0.8 – 1.1
DIFF_HSTL_I 1.4 1.5 1.6 100 – – 0.68 – 0.9
DIFF_HSTL_III 1.4 1.5 1.6 100 – – – 0.9 –
DIFF_SSTL18_I 1.7 1.8 1.9 100 – – 0.7 – 1.1
DIFF_SSTL18_II(8) 1.7 1.8 1.9 100 – – 0.7 – 1.1
DIFF_SSTL2_I 2.3 2.5 2.7 100 – – 1.0 – 1.5
DIFF_SSTL2_II(8) 2.3 2.5 2.7 100 – – 1.0 – 1.5
DIFF_SSTL3_I 3.0 3.3 3.6 100 – – 1.1 – 1.9
DIFF_SSTL3_II 3.0 3.3 3.6 100 – – 1.1 – 1.9
Notes:
1. The VCCO rails supply only differential output drivers, not input circuits.
2. VICM must be less than VCCAUX.
3. These true differential output standards are supported only on FPGA banks 0 and 2. Inputs are unrestricted. See the chapter "Using I/O Resources" in UG331.
4. See "External Termination Requirements for Differential I/O."
5. LVPECL is supported on inputs only, not outputs. Requires VCCAUX = 3.3V ± 10%.
6. LVPECL_33 maximum VICM = VCCAUX – (VID/2).
7. Requires VCCAUX = 3.3V ±10%. (VCCAUX - 300 mV) ≤VICM ≤(VCCAUX - 37 mV).
8. These higher-drive output standards are supported only on FPGA banks 1 and 3. Inputs are unrestricted. See the chapter "Using I/O Resources" in UG331.
9. All standards except for LVPECL and TMDS can have VCCAUX at either 2.5V or 3.3V. Define your VCCAUX level using the CONFIG VCCAUX constraint.
VOUTP
P Differential
Internal N I/O Pair Pins
VOUTN
Logic
VOH
VOUTN
50% VOD
VOUTP
VOL
VOCM
GND level
VOUTP + VOUTN
VOCM = Output common mode voltage =
2
VOD = Output differential voltage = VOUTP - VOUTN
Bank 1
Bank 3
1/4 th of Bourns No VCCO Restrictions
Bank 2
Part Number Bank 2
LVDS_33, LVDS_25,
Z0 = 50Ω CAT16-PT4F4 MINI_LVDS_33,
MINI_LVDS_25,
RSDS_33, RSDS_25,
VCCO = 3.3V VCCO = 2.5V PPDS_33, PPDS_25
LVDS_33, LVDS_25,
MINI_LVDS_33, MINI_LVDS_25, Z0 = 50Ω 100Ω
RSDS_33, RSDS_25,
PPDS_33 PPDS_25
DIFF_TERM=No
a) Input-only differential pairs or pairs not using DIFF_TERM=Yes constraint
DIFF_TERM=Yes
b) Differential pairs using DIFF_TERM=Yes constraint DS529-3_09_020107
Figure 5: External Input Termination for LVDS, RSDS, MINI_LVDS, and PPDS I/O Standards
Bank 1
Bank 3
Bank 3
1/4 th of Bourns
Part Number Part Number
Bank 2 CAT16-LV4F12 CAT16-PT4F4 Bank 2
VCCO = 2.5V 165Ω Z0 = 50Ω No VCCO Requirement
165Ω
DS529-3_07_020107
Figure 6: External Output and Input Termination Resistors for BLVDS_25 I/O Standard
3.3V
Bank 2 Bank 2
50Ω 50Ω
VCCO = 3.3V VCCAUX = 3.3V
TMDS_33 TMDS_33
All Spartan-3A DSP FPGAs ship in two speed grades: –4 Timing parameters and their representative values are
and the higher performance –5. Switching characteristics in selected for inclusion below either because they are
this document are designated as Advance, Preliminary, or important as general design requirements or they indicate
Production, as shown in Table 15. Each category is defined fundamental device performance characteristics. The
as follows: Spartan-3A DSP FPGA speed files (v1.32), part of the
Xilinx Development Software, are the original source for
Advance: These specifications are based on simulations many but not all of the values. The speed grade
only and are typically available soon after establishing designations for these files are shown in Table 15. For more
FPGA specifications. Although speed grades with this complete, more precise, and worst-case data, use the
designation are considered relatively stable and values reported by the Xilinx static timing analyzer (TRACE
conservative, some under-reporting might still occur. in the Xilinx development software) and back-annotated to
Preliminary: These specifications are based on complete the simulation netlist.
early silicon characterization. Devices and speed grades Table 15: Spartan-3A DSP v1.32 Speed Grade Designations
with this designation are intended to give a better indication Device Advance Preliminary Production
of the expected performance of production silicon. The
XC3SD1800A -4, -5
probability of under-reporting preliminary delays is greatly
reduced compared to Advance data. XC3SD3400A -4, -5
Production-quality systems must use FPGA designs 1.30 ISE 9.2.03i Added absolute minimum values
compiled using a speed file designated as PRODUCTION 1.29 ISE 9.2.01i Production Speed Files for -4 and -5
status. FPGAs designs using a less mature speed file speed grades
designation should only be used during system prototyping 1.28 ISE 9.2i Minor updates
or pre-production qualification. FPGA designs with speed
1.27 ISE 9.1.03i Advance Speed Files for -4 speed grade
files designated as Preview, Advance, or Preliminary should
not be used in a production-quality system.
Whenever a speed file designation changes, as a device
matures toward Production status, rerun the latest Xilinx®
ISE® software on the FPGA design to ensure that the
FPGA design incorporates the latest timing information and
software updates.
Production designs will require updating the Xilinx ISE
development software with a future version and/or Service
Pack.
All parameter limits are representative of worst-case supply
voltage and junction temperature conditions. Unless
otherwise noted, the published parameter values apply
to all Spartan-3A DSP devices. AC and DC
characteristics are specified using the same numbers
for both commercial and industrial grades.
To create a Xilinx MySupport user account and sign up for
automatic E-mail notification whenever this data sheet is
updated:
I/O Timing
Pin-to-Pin Clock-to-Output Times
Table 17: Pin-to-Pin Clock-to-Output Times for the IOB Output Path
Speed Grade
-5 -4
Symbol Description Conditions Device Max Max Units
Clock-to-Output Times
TICKOFDCM When reading from the Output LVCMOS25(2), 12mA XC3SD1800A 3.28 3.51 ns
Flip-Flop (OFF), the time from the output drive, Fast slew
active transition on the Global rate, with DCM(3) XC3SD3400A 3.36 3.82 ns
Clock pin to data appearing at the
Output pin. The DCM is in use.
TICKOF When reading from OFF, the time LVCMOS25(2), 12mA XC3SD1800A 5.23 5.58 ns
from the active transition on the output drive, Fast slew
Global Clock pin to data appearing rate, without DCM XC3SD3400A 5.51 6.13 ns
at the Output pin. The DCM is not
in use.
Notes:
1. The numbers in this table are tested using the methodology presented in Table 26 and are based on the operating conditions set forth in
Table 7 and Table 10.
2. This clock-to-output time requires adjustment whenever a signal standard other than LVCMOS25 is assigned to the Global Clock Input or a
standard other than LVCMOS25 with 12 mA drive and Fast slew rate is assigned to the data Output. If the former is true, add the appropriate
Input adjustment from Table 22. If the latter is true, add the appropriate Output adjustment from Table 25.
3. DCM output jitter is included in all measurements.
Table 18: Pin-to-Pin Setup and Hold Times for the IOB Input Path (System Synchronous) (Continued)
Speed Grade
-5 -4
Symbol Description Conditions Device Min Min Units
TPHFD When writing to IFF, the time LVCMOS25(3), XC3SD1800A -0.71 -0.71 ns
from the active transition at the IFD_DELAY_VALUE = 6,
Global Clock pin to the point without DCM XC3SD3400A -0.65 -0.65 ns
when data must be held at the
Input pin. The DCM is not in
use. The Input Delay is
programmed.
Notes:
1. The numbers in this table are tested using the methodology presented in Table 26 and are based on the operating conditions set forth in
Table 7 and Table 10.
2. This setup time requires adjustment whenever a signal standard other than LVCMOS25 is assigned to the Global Clock Input or the data
Input. If this is true of the Global Clock Input, subtract the appropriate adjustment from Table 22. If this is true of the data Input, add the
appropriate Input adjustment from the same table.
3. This hold time requires adjustment whenever a signal standard other than LVCMOS25 is assigned to the Global Clock Input or the data
Input. If this is true of the Global Clock Input, add the appropriate Input adjustment from Table 22. If this is true of the data Input, subtract
the appropriate Input adjustment from the same table. When the hold time is negative, it is possible to change the data before the clock’s
active edge.
4. DCM output jitter is included in all measurements.
Table 19: Setup and Hold Times for the IOB Input Path (Continued)
Speed
-5 -4
DELAY_
Symbol Description Conditions VALUE Device Min Min Units
Hold Times
TIOICKP Time from the active transition at the ICLK LVCMOS25(3) 0 XC3SD1800A -0.63 -0.52 ns
input of the Input Flip-Flop (IFF) to the point
where data must be held at the Input pin. No XC3SD3400A -0.56 -0.56 ns
Input Delay is programmed.
TIOICKPD Time from the active transition at the ICLK LVCMOS25(3) 1 XC3SD1800A -1.40 -1.40 ns
input of the Input Flip-Flop (IFF) to the point
where data must be held at the Input pin. 2 -2.11 -2.11 ns
The Input Delay is programmed.
3 -2.48 -2.48 ns
4 -2.77 -2.77 ns
5 -2.62 -2.62 ns
6 -3.06 -3.06 ns
7 -3.42 -3.42 ns
8 -3.65 -3.65 ns
1 XC3SD3400A -1.31 -1.31 ns
2 -1.88 -1.88 ns
3 -2.44 -2.44 ns
4 -2.89 -2.89 ns
5 -2.83 -2.83 ns
6 -3.33 -3.33 ns
7 -3.63 -3.63 ns
8 -3.96 -3.96 ns
Set/Reset Pulse Width
TRPW_IOB Minimum pulse width to SR control input on - - All 1.33 1.61 ns
IOB
Notes:
1. The numbers in this table are tested using the methodology presented in Table 26 and are based on the operating conditions set forth in
Table 7 and Table 10.
2. This setup time requires adjustment whenever a signal standard other than LVCMOS25 is assigned to the data Input. If this is true, add the
appropriate Input adjustment from Table 22.
3. These hold times require adjustment whenever a signal standard other than LVCMOS25 is assigned to the data Input. If this is true, subtract
the appropriate Input adjustment from Table 22. When the hold time is negative, it is possible to change the data before the clock’s active
edge.
TIOPID The time it takes for data to travel from LVCMOS25(2) 1 XC3SD1800A 1.29 1.62 ns
the Input pin to the I output with the input
delay programmed 2 1.67 2.08 ns
3 1.92 2.36 ns
4 2.38 2.89 ns
5 2.61 3.17 ns
6 2.98 3.55 ns
7 3.30 3.92 ns
8 3.63 4.37 ns
9 3.31 4.02 ns
10 3.69 4.47 ns
11 3.94 4.77 ns
12 4.41 5.27 ns
13 4.67 5.56 ns
14 5.03 5.94 ns
15 5.36 6.31 ns
16 5.64 6.73 ns
1 XC3SD3400A 1.56 1.99 ns
2 1.92 2.44 ns
3 2.18 2.72 ns
4 2.66 3.19 ns
5 2.91 3.43 ns
6 3.27 3.81 ns
7 3.59 4.17 ns
8 3.87 4.58 ns
9 3.52 4.22 ns
10 3.87 4.65 ns
11 4.14 4.94 ns
12 4.68 5.40 ns
13 4.93 5.66 ns
14 5.29 6.06 ns
15 5.61 6.43 ns
16 5.88 6.80 ns
TIOPLI The time it takes for data to travel from LVCMOS25(2) 0 XC3SD1800A 1.79 2.04 ns
the Input pin through the IFF latch to the
I output with no input delay programmed XC3SD3400A 1.65 2.11 ns
Table 21: Propagation Times for the IOB Input Path (Continued)
Speed
Grade
-5 -4
Symbol Description Conditions DELAY_VALUE Device Max Max Units
TIOPLID The time it takes for data to travel from LVCMOS25(2) 1 XC3SD1800A 2.23 2.47 ns
the Input pin through the IFF latch to the
I output with the input delay programmed 2 2.81 3.06 ns
3 3.39 3.86 ns
4 3.89 4.43 ns
5 3.83 4.39 ns
6 4.61 5.32 ns
7 5.40 6.24 ns
8 5.93 6.86 ns
1 XC3SD3400A 2.21 2.67 ns
2 2.71 3.25 ns
3 3.58 4.04 ns
4 4.15 4.62 ns
5 4.03 4.49 ns
6 4.57 5.31 ns
7 5.34 6.18 ns
8 5.84 6.78 ns
Notes:
1. The numbers in this table are tested using the methodology presented in Table 26 and are based on the operating conditions set forth in
Table 7 and Table 10.
2. This propagation time requires adjustment whenever a signal standard other than LVCMOS25 is assigned to the data Input. When this is
true, add the appropriate Input adjustment from Table 22.
Notes:
1. The numbers in this table are tested using the methodology presented in Table 26 and are based on the operating conditions set forth in
Table 7 and Table 10.
2. This time requires adjustment whenever a signal standard other than LVCMOS25 with 12 mA drive and Fast slew rate is assigned to the data
Output. When this is true, add the appropriate Output adjustment from Table 25.
Notes:
1. The numbers in this table are tested using the methodology presented in Table 26 and are based on the operating conditions set forth in
Table 7 and Table 10.
2. This time requires adjustment whenever a signal standard other than LVCMOS25 with 12 mA drive and Fast slew rate is assigned to the
data Output. When this is true, add the appropriate Output adjustment from Table 25.
Table 25: Output Timing Adjustments for IOB (Continued) Table 25: Output Timing Adjustments for IOB (Continued)
Add the Add the
Adjustment Adjustment
Convert Output Time from Below Convert Output Time from Below
LVCMOS25 with 12mA Drive and Speed Grade LVCMOS25 with 12mA Drive and Speed Grade
Fast Slew Rate to the Following Fast Slew Rate to the Following
Signal Standard (IOSTANDARD) -5 -4 Units Signal Standard (IOSTANDARD) -5 -4 Units
LVCMOS25 Slow 2 mA 5.33 5.33 ns LVCMOS15 Slow 2 mA 5.82 5.82 ns
4 mA 2.81 2.81 ns 4 mA 3.97 3.97 ns
6 mA 2.82 2.82 ns 6 mA 3.21 3.21 ns
8 mA 1.14 1.14 ns 8 mA 2.53 2.53 ns
12 mA 1.10 1.10 ns 12 mA 2.06 2.06 ns
16 mA 0.83 0.83 ns Fast 2 mA 5.23 5.23 ns
24 mA 2.26(3) 2.26(3) ns 4 mA 3.05 3.05 ns
Fast 2 mA 4.36 4.36 ns 6 mA 1.95 1.95 ns
4 mA 1.76 1.76 ns 8 mA 1.60 1.60 ns
6 mA 1.25 1.25 ns 12 mA 1.30 1.30 ns
8 mA 0.38 0.38 ns QuietIO 2 mA 34.11 34.11 ns
12 mA 0.00 0.00 ns 4 mA 25.66 25.66 ns
16 mA 0.01 0.01 ns 6 mA 24.64 24.64 ns
24 mA 0.01 0.01 ns 8 mA 22.06 22.06 ns
QuietIO 2 mA 25.92 25.92 ns 12 mA 20.64 20.64 ns
4 mA 25.92 25.92 ns LVCMOS12 Slow 2 mA 7.14 7.14 ns
6 mA 25.92 25.92 ns 4 mA 4.87 4.87 ns
8 mA 15.57 15.57 ns 6 mA 5.67 5.67 ns
12 mA 15.59 15.59 ns Fast 2 mA 6.77 6.77 ns
16 mA 14.27 14.27 ns 4 mA 5.02 5.02 ns
24 mA 11.37 11.37 ns 6 mA 4.09 4.09 ns
LVCMOS18 Slow 2 mA 4.48 4.48 ns QuietIO 2 mA 50.76 50.76 ns
4 mA 3.69 3.69 ns 4 mA 43.17 43.17 ns
6 mA 2.91 2.91 ns 6 mA 37.31 37.31 ns
8 mA 1.99 1.99 ns PCI33_3 0.34 0.34 ns
12 mA 1.57 1.57 ns PCI66_3 0.34 0.34 ns
16 mA 1.19 1.19 ns HSTL_I 0.78 0.78 ns
Fast 2 mA 3.96 3.96 ns HSTL_III 1.16 1.16 ns
4 mA 2.57 2.57 ns HSTL_I_18 0.35 0.35 ns
6 mA 1.90 1.90 ns HSTL_II_18 0.30 0.30 ns
8 mA 1.06 1.06 ns HSTL_III_18 0.47 0.47 ns
12 mA 0.83 0.83 ns SSTL18_I 0.40 0.40 ns
16 mA 0.63 0.63 ns SSTL18_II 0.30 0.30 ns
QuietIO 2 mA 24.97 24.97 ns SSTL2_I 0.00 0.00 ns
4 mA 24.97 24.97 ns SSTL2_II -0.05 -0.05 ns
6 mA 24.08 24.08 ns SSTL3_I 0.00 0.00 ns
8 mA 16.43 16.43 ns SSTL3_II 0.17 0.17 ns
12 mA 14.52 14.52 ns
16 mA 13.41 13.41 ns
Notes:
1. Descriptions of the relevant symbols are as follows:
VREF – The reference voltage for setting the input switching threshold
VICM – The common mode input voltage
VM – Voltage of measurement point on signal transition
VL – Low-level test voltage at Input pin
VH – High-level test voltage at Input pin
RT – Effective termination resistance, which takes on a value of 1 MΩ when no parallel termination is required
VT – Termination voltage
2. The load capacitance (CL) at the Output pin is 0 pF for all signal standards.
3. According to the PCI specification. For information on PCI IP solutions, see www.xilinx.com/pci. The PCIX IOSTANDARD is available and
has equivalent characteristics but no PCI-X IP is supported.
The capacitive load (CL) is connected between the output Using IBIS Models to Simulate Load
and GND. The Output timing for all standards, as published
Conditions in Application
in the speed files and the data sheet, is always based on a
CL value of zero. High-impedance probes (less than 1 pF) IBIS models permit the most accurate prediction of timing
are used for all measurements. Any delay that the test delays for a given application. The parameters found in the
fixture might contribute to test measurements is subtracted IBIS model (VREF, RREF, and VMEAS) correspond directly
from those measurements to produce the final timing with the parameters used in Table 26 (VT, RT, and VM). Do
numbers as published in the speed files and data sheet. not confuse VREF (the termination voltage) from the IBIS
model with VREF (the input-switching threshold) from the provides the number of equivalent VCCO/GND pairs. The
table. A fourth parameter, CREF, is always zero. The four equivalent number of pairs is based on characterization and
parameters describe all relevant output test conditions. IBIS may not match the physical number of pairs. For each
models are found in the Xilinx development software as well output signal standard and drive strength, Table 28
as at the following link: recommends the maximum number of SSOs, switching in
the same direction, allowed per VCCO/GND pair within an
www.xilinx.com/support/download/index.htm
I/O bank. The guidelines in Table 28 are categorized by
Delays for a given application are simulated according to its package style, slew rate, and output drive current.
specific load conditions as follows: Furthermore, the number of SSOs is specified by I/O bank.
Generally, the left and right I/O banks (Banks 1 and 3)
1. Simulate the desired signal standard with the output
support higher output drive current.
driver connected to the test setup shown in Figure 8.
Use parameter values VT, RT, and VM from Table 26. Multiply the appropriate numbers from Table 27 and
CREF is zero. Table 28 to calculate the maximum number of SSOs
2. Record the time to VM. allowed within an I/O bank. Exceeding these SSO
guidelines might result in increased power or ground
3. Simulate the same signal standard with the output bounce, degraded signal integrity, or increased system jitter.
driver connected to the PCB trace with load. Use the
appropriate IBIS model (including VREF, RREF, CREF, SSOMAX/IO Bank = Table 27 x Table 28
and VMEAS values) or capacitive value to represent the The recommended maximum SSO values assumes that the
load. FPGA is soldered on the printed circuit board and that the
4. Record the time to VMEAS. board uses sound design practices. The SSO values do not
5. Compare the results of steps 2 and 4. Add (or subtract) apply for FPGAs mounted in sockets, due to the lead
the increase (or decrease) in delay to (or from) the inductance introduced by the socket.
appropriate Output standard adjustment (Table 25) to The SSO values assume that the VCCAUX is powered at
yield the worst-case delay of the PCB trace. 3.3V. Setting VCCAUX to 2.5V provides better SSO
characteristics.
Simultaneously Switching Output
Table 27: Equivalent VCCO/GND Pairs per Bank
Guidelines
Package Style (including Pb-free)
This section provides guidelines for the recommended
maximum allowable number of Simultaneous Switching Device CS484 FG676
Outputs (SSOs). These guidelines describe the maximum XC3SD1800A 6 9
number of user I/O pins of a given output signal standard XC3SD3400A 6 10
that should simultaneously switch in the same direction,
while maintaining a safe level of switching noise. Meeting
these guidelines for the stated test conditions ensures that
the FPGA operates free from the adverse effects of ground
and power bounce.
Ground or power bounce occurs when a large number of
outputs simultaneously switch in the same direction. The
output drive transistors all conduct current to a common
voltage rail. Low-to-High transitions conduct to the VCCO
rail; High-to-Low transitions conduct to the GND rail. The
resulting cumulative current transient induces a voltage
difference across the inductance that exists between the die
pad and the power supply or ground return. The inductance
is associated with bonding wires, the package lead frame,
and any other signal routing inside the package. Other
variables contribute to SSO noise levels, including stray
inductance on the PCB as well as capacitive loading at
receivers. Any SSO-induced voltage consequently affects
internal switching noise margins and ultimately signal
quality.
Table 27 and Table 28 provide the essential SSO
guidelines. For each device/package combination, Table 27
Table 28: Recommended Number of Simultaneously Table 28: Recommended Number of Simultaneously
Switching Outputs per VCCO-GND Pair (VCCAUX=3.3V) Switching Outputs per VCCO-GND Pair
Package Type Package Type
CS484, FG676 CS484, FG676
Signal Standard Top, Bottom Left, Right Signal Standard Top, Bottom Left, Right
(IOSTANDARD) (Banks 0,2) (Banks 1,3) (IOSTANDARD) (Banks 0,2) (Banks 1,3)
Single-Ended Standards LVCMOS25 Slow 2 76 76
LVTTL Slow 2 60 60 4 46 46
4 41 41 6 33 33
6 29 29 8 24 24
8 22 22 12 18 18
12 13 13 16 – 11
16 11 11 24 – 7
24 9 9 Fast 2 18 18
Fast 2 10 10 4 14 14
4 6 6 6 6 6
6 5 5 8 6 6
8 3 3 12 3 3
12 3 3 16 – 3
16 3 3 24 – 2
24 2 2 QuietIO 2 76 76
QuietIO 2 80 80 4 60 60
4 48 48 6 48 48
6 36 36 8 36 36
8 27 27 12 36 36
12 16 16 16 – 36
16 13 13 24 – 8
24 12 12 LVCMOS18 Slow 2 64 64
LVCMOS33 Slow 2 76 76 4 34 34
4 46 46 6 22 22
6 27 27 8 18 18
8 20 20 12 – 13
12 13 13 16 – 10
16 10 10 Fast 2 18 18
24 – 9 4 9 9
Fast 2 10 10 6 7 7
4 8 8 8 4 4
6 5 5 12 – 4
8 4 4 16 – 3
12 4 4 QuietIO 2 64 64
16 2 2 4 64 64
24 – 2 6 48 48
QuietIO 2 76 76 8 36 36
4 46 46 12 – 36
6 32 32 16 – 24
8 26 26
12 18 18
16 14 14
24 – 10
Table 28: Recommended Number of Simultaneously Table 28: Recommended Number of Simultaneously
Switching Outputs per VCCO-GND Pair Switching Outputs per VCCO-GND Pair
Package Type Package Type
CS484, FG676 CS484, FG676
Signal Standard Top, Bottom Left, Right Signal Standard Top, Bottom Left, Right
(IOSTANDARD) (Banks 0,2) (Banks 1,3) (IOSTANDARD) (Banks 0,2) (Banks 1,3)
LVCMOS15 Slow 2 55 55 RSDS_25 22 –
4 31 31 RSDS_33 27 –
6 18 18 TMDS_33 27 –
8 – 15 PPDS_25 22 –
12 – 10 PPDS_33 27 –
Fast 2 25 25 DIFF_HSTL_I_18 8 8
4 10 10 DIFF_HSTL_II_18 – 2
6 6 6 DIFF_HSTL_III_18 5 4
8 – 4 DIFF_HSTL_I – 10
12 – 3 DIFF_HSTL_III – 4
QuietIO 2 70 70 DIFF_SSTL18_I 3 7
4 40 40 DIFF_SSTL18_II – 4
6 31 31 DIFF_SSTL2_I 9 9
8 – 31 DIFF_SSTL2_II – 4
12 – 20 DIFF_SSTL3_I 4 5
LVCMOS12 Slow 2 40 40 DIFF_SSTL3_II 3 3
4 – 25 Notes:
6 – 18 1. Not all I/O standards are supported on all I/O banks. The left and
right banks (I/O banks 1 and 3) support higher output drive
Fast 2 31 31 current than the top and bottom banks (I/O banks 0 and 2).
4 – 13 Similarly, true differential output standards, such as LVDS,
RSDS, PPDS, miniLVDS, and TMDS, are only supported in top
6 – 9 or bottom banks (I/O banks 0 and 2). Refer to UG331: Spartan-3
QuietIO 2 Generation FPGA User Guide for additional information.
55 55
2. The numbers in this table are recommendations that assume
4 – 36 sound board lay out practice. This table assumes the following
6 – 36 parasitic factors: combined PCB trace and land inductance per
VCCO and GND pin of 1.0 nH, receiver capacitive load of 15 pF.
PCI33_3 16 16 Test limits are the VIL/VIH voltage limits for the respective I/O
standard.
PCI66_3 – 13
3. If more than one signal standard is assigned to the I/Os of a given
HSTL_I – 20 bank, refer to XAPP689: Managing Ground Bounce in Large
FPGAs for information on how to perform weighted average SSO
HSTL_III – 8 calculations.
HSTL_I_18 17 17
HSTL_II_18 – 5
HSTL_III_18 10 8
SSTL18_I 7 15
SSTL18_II – 9
SSTL2_I 18 18
SSTL2_II – 9
SSTL3_I 8 10
SSTL3_II 6 7
Differential Standards (Number of I/O Pairs or Channels)
LVDS_25 22 –
LVDS_33 27 –
BLVDS_25 4 4
MINI_LVDS_25 22 –
MINI_LVDS_33 27 –
LVPECL_25 Inputs Only
LVPECL_33 Inputs Only
Notes:
1. The numbers in this table are based on the operating conditions set forth in Table 7.
Notes:
1. The numbers in this table are based on the operating conditions set forth in Table 7.
Notes:
1. The numbers in this table are based on the operating conditions set forth in Table 7.
DSP48A Timing
To reference the DSP48A block diagram, see the XtremeDSP DSP48A for Spartan-3A DSP FPGA User Guide (UG431).
Table 34: Setup Times for the DSP48A
Speed Grade
-5 -4
Symbol Description Pre-adder Multiplier Post-adder Min Min Units
Setup Times of Data/Control Pins to the Input Register Clock
TDSPDCK_AA A input to A register CLK - - - 0.04 0.04 ns
TDSPDCK_DB D input to B register CLK Yes - - 1.64 1.88 ns
TDSPDCK_CC C input to C register CLK - - - 0.05 0.05 ns
TDSPDCK_DD D input to D register CLK - - - 0.04 0.04 ns
TDSPDCK_OPB OPMODE input to B register CLK Yes - - 0.37 0.42 ns
TDSPDCK_OPOP OPMODE input to OPMODE register CLK - - - 0.06 0.06 ns
Setup Times of Data Pins to the Pipeline Register Clock
TDSPDCK_AM A input to M register CLK - Yes - 3.30 3.79 ns
TDSPDCK_BM B input to M register CLK Yes Yes - 4.33 4.97 ns
No Yes - 3.30 3.79 ns
TDSPDCK_DM D input to M register CLK Yes Yes - 4.41 5.06 ns
TDSPDCK_OPM OPMODE to M register CLK Yes Yes - 4.72 5.42 ns
Setup Times of Data/Control Pins to the Output Register Clock
TDSPDCK_AP A input to P register CLK - Yes Yes 4.78 5.49 ns
TDSPDCK_BP B input to P register CLK Yes Yes Yes 5.87 6.74 ns
No Yes Yes 4.77 5.48 ns
TDSPDCK_DP D input to P register CLK Yes Yes Yes 5.95 6.83 ns
TDSPDCK_CP C input to P register CLK - - Yes 1.90 2.18 ns
TDSPDCK_OPP OPMODE input to P register CLK Yes Yes Yes 6.25 7.18 ns
Notes:
1. "Yes" means that the component is in the path. "No" means that the component is being bypassed. “-“ means that no path exists, so it is not
applicable.
2. The numbers in this table are based on the operating conditions set forth in Table 7.
Table 35: Clock to Out, Propagation Delays, and Maximum Frequency for the DSP48A
Speed Grade
-5 -4
Symbol Description Pre-adder Multiplier Post-adder Max Max Units
Clock to Out from Output Register Clock to Output Pin
TDSPCKO_PP CLK (PREG) to P output - - - 1.26 1.44 ns
Clock to Out from Pipeline Register Clock to Output Pins
TDSPCKO_PM CLK (MREG) to P output - Yes Yes 3.16 3.63 ns
- Yes No 1.94 2.23 ns
Clock to Out from Input Register Clock to Output Pins
TDSPCKO_PA CLK (AREG) to P output - Yes Yes 6.33 7.27 ns
TDSPCKO_PB CLK (BREG) to P output Yes Yes Yes 7.45 8.56 ns
TDSPCKO_PC CLK (CREG) to P output - - Yes 3.37 3.87 ns
TDSPCKO_PD CLK (DREG) to P output Yes Yes Yes 7.33 8.42 ns
Combinatorial Delays from Input Pins to Output Pins
TDSPDO_AP A or B input to P output - No Yes 2.78 3.19 ns
TDSPDO_BP
- Yes No 4.60 5.28 ns
- Yes Yes 5.65 6.49 ns
TDSPDO_BP B input to P output Yes No No 3.49 4.01 ns
Yes Yes No 5.79 6.65 ns
Yes Yes Yes 6.74 7.74 ns
TDSPDO_CP C input to P output - - Yes 2.76 3.17 ns
TDSPDO_DP D input to P output Yes Yes Yes 6.81 7.82 ns
TDSPDO_OPP OPMODE input to P output Yes Yes Yes 7.12 8.18 ns
Maximum Frequency
FMAX All registers used Yes Yes Yes 287 250 MHz
Notes:
1. To reference the DSP48A block diagram, see the XtremeDSP DSP48A for Spartan-3A DSP FPGA User Guide (UG431).
2. "Yes" means that the component is in the path. "No" means that the component is being bypassed. “-“ means that no path exists, so it is not
applicable.
3. The numbers in this table are based on the operating conditions set forth in Table 7.
Notes:
1. The numbers in this table are based on the operating conditions set forth in Table 7 and Table 36.
2. Indicates the maximum amount of output jitter that the DCM adds to the jitter on the CLKIN input.
3. For optimal jitter tolerance and faster lock time, use the CLKIN_PERIOD attribute.
4. Some jitter and duty-cycle specifications include 1% of input clock period or 0.01 UI. For example, the data sheet specifies a maximum jitter of “±[1%
of CLKIN period + 150]”. Assume the CLKIN frequency is 100 MHz. The equivalent CLKIN period is 10 ns and 1% of 10 ns is 0.1 ns or 100 ps.
According to the data sheet, the maximum jitter is ±[100 ps + 150 ps] = ±250 ps, averaged over all steps.
5. The typical delay step size is 23 ps.
Notes:
1. The numbers in this table are based on the operating conditions set forth in Table 7 and Table 40.
2. The maximum variable phase shift range, MAX_STEPS, is only valid when the DCM is has no initial fixed phase shifting, that is, the
PHASE_SHIFT attribute is set to 0.
3. The DCM_DELAY_STEP values are provided at the bottom of Table 37.
Notes:
1. The minimum READ pulse width is 5 ns, and the maximum READ pulse width is 10 μs.
tSUSPENDHIGH_AWAKE tSUSPENDLOW_AWAKE
AWAKE Output
tSUSPEND_GWE tAWAKE_GWE
Notes:
1. These parameters based on characterization.
2. For information on using the Spartan-3A DSP Suspend feature, see XAPP480: Using Suspend Mode in Spartan-3 Generation FPGAs.
VCCINT 1.2V
(Supply) 1.0V
VCCAUX 2.5V
2.0V or
(Supply) 3.3V
VCCO Bank 2 2.5V
(Supply) 2.0V or
3.3V
TPOR
PROG_B
(Input)
TPROG TPL
INIT_B
(Open-Drain)
TICCK
CCLK
(Output)
DS529-3_01_052708
Notes:
1. The VCCINT, VCCAUX, and VCCO supplies can be applied in any order.
2. The Low-going pulse on PROG_B is optional after power-on but necessary for reconfiguration without a power cycle.
3. The rising edge of INIT_B samples the voltage levels applied to the mode pins (M0 - M2).
Notes:
1. The numbers in this table are based on the operating conditions set forth in Table 7. This means power must be applied to all VCCINT, VCCO,
and VCCAUX lines.
2. Power-on reset and the clearing of configuration memory occurs during this period.
3. This specification applies only to the Master Serial, SPI, and BPI modes.
4. For details on configuration, see UG332 Spartan-3 Generation Configuration User Guide.
Notes:
1. Set the ConfigRate option value when generating a configuration bitstream.
Table 47: Master Mode CCLK Output Frequency by ConfigRate Option Setting
ConfigRate Temperature
Symbol Description Setting Range Minimum Maximum Units
Equivalent CCLK clock frequency 1 Commercial 0.797 MHz
FCCLK1 by ConfigRate setting (power-on value) 0.400
Industrial 0.847 MHz
Commercial 2.42 MHz
FCCLK3 3 1.20
Industrial 2.57 MHz
Commercial 4.83 MHz
FCCLK6 6 (default) 2.40
Industrial 5.13 MHz
Commercial 5.61 MHz
FCCLK7 7 2.80
Industrial 5.96 MHz
Commercial 6.41 MHz
FCCLK8 8 3.20
Industrial 6.81 MHz
Commercial 8.12 MHz
FCCLK10 10 4.00
Industrial 8.63 MHz
Commercial 9.70 MHz
FCCLK12 12 4.80
Industrial 10.31 MHz
Commercial 10.69 MHz
FCCLK13 13 5.20
Industrial 11.37 MHz
Commercial 13.74 MHz
FCCLK17 17 6.80
Industrial 14.61 MHz
Commercial 18.44 MHz
FCCLK22 22 8.80
Industrial 19.61 MHz
Commercial 20.90 MHz
FCCLK25 25 10.00
Industrial 22.23 MHz
Commercial 22.39 MHz
FCCLK27 27 10.80
Industrial 23.81 MHz
Commercial 27.48 MHz
FCCLK33 33 13.20
Industrial 29.23 MHz
Commercial 37.60 MHz
FCCLK44 44 17.60
Industrial 40.00 MHz
Commercial 44.80 MHz
FCCLK50 50 20.00
Industrial 47.66 MHz
Commercial 88.68 MHz
FCCLK100 100 40.00
Industrial 94.34 MHz
Table 48: Master Mode CCLK Output Minimum Low and High Time
ConfigRate Setting
Symbol Description 1 3 6 7 8 10 12 13 17 22 25 27 33 44 50 100 Units
Master Mode Commercial 595 196 98.3 84.5 74.1 58.4 48.9 44.1 34.2 25.6 22.3 20.9 17.1 12.3 10.4 5.3 ns
TMCCL, CCLK
TMCCH Minimum Low Industrial 560 185 92.6 79.8 69.8 55.0 46.0 41.8 32.3 24.2 21.4 20.0 16.2 11.9 10.0 5.0 ns
and High Time
Table 49: Slave Mode CCLK Input Low and High Time
Symbol Description Min Max Units
TSCCL, CCLK Low and High time 5 ∞ ns
TSCCH
PROG_B
(Input)
INIT_B
(Open-Drain) TMCCH
TMCCL
TSCCL TSCCH
CCLK
(Input/Output)
TDCC TCCD 1/FCCSER
DIN
(Input) Bit 0 Bit 1 Bit n Bit n+1
TCCO
DOUT
Bit n-64 Bit n-63
(Output)
DS312-3_05_103105
Figure 11: Waveforms for Master Serial and Slave Serial Configuration
Table 50: Timing for the Master Serial and Slave Serial Configuration Modes
All Speed Grades
Slave/
Symbol Description Master Min Max Units
Clock-to-Output Times
TCCO The time from the falling transition on the CCLK pin to data appearing at the Both 1.5 10 ns
DOUT pin
Setup Times
TDCC The time from the setup of data at the DIN pin to the rising transition at the Both 7 - ns
CCLK pin
Hold Times
TCCD The time from the rising transition at the CCLK pin to the point when data is Master 0.0 - ns
last held at the DIN pin
Slave 1.0 - ns
Clock Timing
TCCH High pulse width at the CCLK input pin Master See Table 48
Slave See Table 49
TCCL Low pulse width at the CCLK input pin Master See Table 48
Slave See Table 49
FCCSER Frequency of the clock signal at the No bitstream compression Slave 0 100 MHz
CCLK input pin
With bitstream compression 0 100 MHz
Notes:
1. The numbers in this table are based on the operating conditions set forth in Table 7.
2. For serial configuration with a daisy-chain of multiple FPGAs, the maximum limit is 25 MHz.
PROG_B
(Input)
INIT_B
(Open-Drain)
TSMCSCC TSMCCCS
CSI_B
(Input)
TSMCCW
TSMWCC
RDWR_B
(Input)
TMCCH TMCCL
TSCCH TSCCL
CCLK
(Input)
TSMDCC TSMCCD 1/FCCPAR
Notes:
1. The numbers in this table are based on the operating conditions set forth in Table 7.
2. Some Xilinx documents refer to Parallel modes as “SelectMAP” modes.
PROG_B
(Input)
PUDC_B PUDC_B must be stable before INIT_B goes High and constant throughout the configuration process.
(Input)
VS[2:0] <1:1:1>
(Input) Mode input pins M[2:0] and variant select input pins VS[2:0] are sampled when INIT_B
goes High. After this point, input values do not matter until DONE goes High, at which
point these pins become user-I/O pins.
M[2:0] <0:0:1>
(Input)
TMINIT TINITM
INIT_B
(Open-Drain) New ConfigRate active
TMCCLn TCCLKn
TMCCL1 TMCCH1 TCCLK1 TMCCHn
T CCLK1
CCLK
TV
Pin initially pulled High by internal pull-up resistor if PUDC_B input is Low.
Pin initially high-impedance (Hi-Z) if PUDC_B input is High. External pull-up resistor required on CSO_B.
Table 52: Timing for Serial Peripheral Interface (SPI) Configuration Mode
Symbol Description Minimum Maximum Units
TCCLK1 Initial CCLK clock period See Table 46
TCCLKn CCLK clock period after FPGA loads ConfigRate setting See Table 46
TMINIT Setup time on VS[2:0] variant-select pins and M[2:0] mode pins before the 50 - ns
rising edge of INIT_B
TINITM Hold time on VS[2:0] variant-select pins and M[2:0] mode pins after the 0 - ns
rising edge of INIT_B
TCCO MOSI output valid delay after CCLK falling edge See Table 50
TDCC Setup time on DIN data input before CCLK rising edge See Table 50
TCCD Hold time on DIN data input after CCLK rising edge See Table 50
Table 53: Configuration Timing Requirements for Attached SPI Serial Flash
Symbol Description Requirement Units
TCCS SPI serial Flash PROM chip-select time T CCS ≤ T MCCL1 – T CCO ns
fC or fR Maximum SPI serial Flash PROM clock frequency (also depends on 1 MHz
specific read command used) f C ≥ ---------------------------------
T CCLKn ( min )
Notes:
1. These requirements are for successful FPGA configuration in SPI mode, where the FPGA generates the CCLK signal. The
post-configuration timing can be different to support the specific needs of the application loaded into the FPGA.
2. Subtract additional printed circuit board routing delay as required by the application.
PROG_B
(Input)
PUDC_B PUDC_B must be stable before INIT_B goes High and constant throughout the configuration process.
(Input)
M[2:0] Mode input pins M[2:0] are sampled when INIT_B goes High. After this point,
<0:1:0> input values do not matter until DONE goes High, at which point the mode pins
(Input) become user-I/O pins.
TMINIT TINITM
INIT_B
Open-Drain)
Pin initially pulled High by internal pull-up resistor if PUDC_B input is Low.
Pin initially high-impedance (Hi-Z) if PUDC_B input is High.
LDC[2:0]
HDC
TCCO
Table 54: Timing for Byte-wide Peripheral Interface (BPI) Configuration Mode
Symbol Description Minimum Maximum Units
TCCLK1 Initial CCLK clock period See Table 46
TCCLKn CCLK clock period after FPGA loads ConfigRate setting See Table 46
TMINIT Setup time on M[2:0] mode pins before the rising edge of INIT_B 50 - ns
TINITM Hold time on M[2:0] mode pins after the rising edge of INIT_B 0 - ns
TINITADDR Minimum period of initial A[25:0] address cycle; LDC[2:0] and HDC are asserted 5 5 TCCLK1
and valid cycles
TCCO Address A[25:0] outputs valid after CCLK falling edge See Table 50
TDCC Setup time on D[7:0] data inputs before CCLK rising edge See TSMDCC in Table 51
TCCD Hold time on D[7:0] data inputs after CCLK rising edge 0 - ns
Table 55: Configuration Timing Requirements for Attached Parallel NOR BPI Flash
Symbol Description Requirement Units
TCE Parallel NOR Flash PROM chip-select time ns
(tELQV) T CE ≤ T INITADDR
TACC Parallel NOR Flash PROM read access time T ACC ≤ 50%T CCLKn ( min ) – T CCO – T DCC – PCB ns
(tAVQV)
TBYTE For x8/x16 PROMs only: BYTE# to output valid time(3) ns
(tFLQV, tFHQV) T BYTE ≤ T INITADDR
Notes:
1. These requirements are for successful FPGA configuration in BPI mode, where the FPGA generates the CCLK signal. The
post-configuration timing can be different to support the specific needs of the application loaded into the FPGA.
2. Subtract additional printed circuit board routing delay as required by the application.
3. The initial BYTE# timing can be extended using an external, appropriately sized pull-down resistor on the FPGA’s LDC2 pin. The resistor
value also depends on whether the FPGA’s PUDC_B pin is High or Low.
TCCH TCCL
TCK
(Input)
1/FTCK
TTMSTCK TTCKTMS
TMS
(Input)
TTDITCK TTCKTDI
TDI
(Input)
TTCKTDO
TDO
(Output)
DS099_06_020709
TTCKTMS The time from the rising transition at the TCK pin to the point when a logic level is last held at the 0 – ns
TMS pin
Clock Timing
TCCH The High pulse width at the TCK pin All functions except ISC_DNA command 5 – ns
TCCL The Low pulse width at the TCK pin 5 – ns
TCCHDNA The High pulse width at the TCK pin During ISC_DNA command 10 10,000 ns
TCCLDNA The Low pulse width at the TCK pin 10 10,000 ns
FTCK Frequency of the TCK signal BYPASS or HIGHZ instructions 0 33 MHz
All operations except for BYPASS or HIGHZ instructions 20
Notes:
1. The numbers in this table are based on the operating conditions set forth in Table 7.
2. For details on JTAG see Chapter 9 “JTAG Configuraton Mode and Boundary-Scan” in UG332 Spartan-3 Generation Configuration User
Guide.
Revision History
The following table shows the revision history for this document.
Date Version Revision
04/02/07 1.0 Initial Xilinx release.
05/25/07 1.0.1 Minor edits.
06/18/07 1.2 Updated for v1.29 production speed files. Noted banking rules in Table 11 and Table 12. Added
DIFF_HSTL_I and DIFF_HSTL_III to Table 12, Table 13, and Table 26. Updated TMDS DC characteristics
in Table 13. Updated I/O Test Method values in Table 26. Added Simultaneously Switching Output limits in
Table 28. Updated DSP48A timing symbols, descriptions, and values in Table 34. Added power-on timing in
Table 45. Added CCLK specifications for Commercial in Table 46 through Table 48. Updated Slave Parallel
timing in Table 51. Updated JTAG specifications in Table 56.
07/16/07 2.0 Added Low-power options and updated typical values for quiescent current in Table 9. Updated DSP48A
timing in Table 34 and Table 35.
06/02/08 2.1 Improved VCCAUXT and VCCO2T POR minimum in Table 4 and updated VCCO POR levels in Figure 10. Added
VIN to Recommended Operating Conditions in Table 7 and added reference to XAPP459, “Eliminating I/O
Coupling Effects when Interfacing Large-Swing Single-Ended Signals to User I/O Pins.” Reduced typical
ICCINTQ and ICCAUXQ quiescent current values by 20%-44% in Table 9. Increased VIL max to 0.4V for
LVCMOS12/15/18 and improved VIH min to 0.7V for LVCMOS12 in Table 10. Changed VOL max to 0.4V and
VOH min to VCCO-0.4V for LVCMOS15/18 in Table 11. Added reference to VCCAUX in Simultaneously
Switching Output Guidelines. Removed DNA_RETENTION limit of 10 years in Table 14 since number of
Read cycles is the only unique limit. Updated speed files to v1.31 in Table 16 and elsewhere. Updated IOB
Setup and Hold times with device-specific values in Table 19. Added reference to Sample Window in
Table 20. Updated IOB Propagation times with device-specific values in Table 21. Improved SSTL_18_II
SSO value in Table 28. Improved FBUFG for -4 to 334 MHz in Table 32. Added references to 375 MHz
performance via SCD 4103 in Table 32,Table 37, Table 38, and Table 39. Added explanatory footnotes to
DSP48A Timing tables. Simplified DSP48A FMAX to value with all registers used in Table 35. Improved
FBUFG in Table 32 for -4 speed grade. Updated CCLK output maximum period in Table 46 to match
minimum frequency in Table 47. Replaced BPI with SPI specification descriptions in Table 52. Corrected BPI
Figure 14 and Table 54 from falling edge to rising edge. Added references to Spartan-3 Generation User
Guides. Updated links.
03/11/09 2.2 Changed typical quiescent current temperature from ambient to quiescent. Updated selected I/O standard
DC characteristics. Removed PCIX IOSTANDARD due to limited PCIX interface support. Added TIOPI and
TIOPID to Table 21. Updated BPI configuration waveforms in Figure 14 and updated Table 55. Removed
references to SCD 4103.
Introduction
This section describes how the various pins on a Except for the thermal characteristics, all information for the
Spartan®-3A DSP FPGA connect within the supported standard package applies equally to the Pb-free package.
component packages and provides device-specific thermal
characteristics. For general information on the pin functions
and the package characteristics, see the Packaging section Pin Types
in:
Most pins on a Spartan-3A DSP FPGA are
• UG331: Spartan-3 Generation FPGA User Guide general-purpose, user-defined I/O pins. There are,
http://www.xilinx.com/support/documentation/ however, up to 12 different functional types of pins on
user_guides/ug331.pdf Spartan-3A DSP packages, as outlined in Table 57. In the
package footprint drawings that follow, the individual pins
Spartan-3A DSP FPGAs are available in both standard and
are color-coded according to pin type as in the table.
Pb-free, RoHS versions of each package, with the Pb-free
version adding a “G” to the middle of the package code.
Table 57: Types of Pins on Spartan-3A DSP FPGAs
Type/Color
Description Pin Name(s) in Type
Code
Unrestricted, general-purpose user-I/O pin. Most pins can be paired together to form IO_#
I/O differential I/Os. IO_Lxxy_#
Unrestricted, general-purpose input-only pin. This pin does not have an output structure, IP_#
INPUT differential termination resistor, or PCI clamp diode. IP_Lxxy_#
Dual-purpose pin used in some configuration modes during the configuration process and M[2:0]
then usually available as a user I/O after configuration. If the pin is not used during PUDC_B
configuration, this pin behaves as an I/O-type pin. See UG332: Spartan-3 Generation CCLK
Configuration User Guide for additional information on these signals. MOSI/CSI_B
D[7:1]
D0/DIN
DUAL CSO_B
RDWR_B
INIT_B
A[25:0]
VS[2:0]
LDC[2:0]
HDC
Dual-purpose pin that is either a user-I/O pin or Input-only pin, or, along with all other VREF IP/VREF_#
pins in the same bank, provides a reference voltage input for certain I/O standards. If used for IP_Lxxy_#/VREF_#
VREF a reference voltage within a bank, all VREF pins within the bank must be connected. IO/VREF_#
IO_Lxxy_#/VREF_#
Either a user-I/O pin or an input to a specific clock buffer driver. Packages have 16 global clock IO_Lxxy_#/GCLK[15:0],
inputs that optionally clock the entire device. The RHCLK inputs optionally clock the right half IO_Lxxy_#/LHCLK[7:0],
CLK of the device. The LHCLK inputs optionally clock the left half of the device. See the Using IO_Lxxy_#/RHCLK[7:0]
Global Clock Resources chapter in UG331: Spartan-3 Generation FPGA User Guide for
additional information on these signals.
Dedicated configuration pin, two per device. Not available as a user-I/O pin. Every package DONE, PROG_B
has two dedicated configuration pins. These pins are powered by VCCAUX. See the UG332:
CONFIG Spartan-3 Generation Configuration User Guide for additional information on the DONE and
PROG_B signals.
Control and status pins for the power-saving Suspend mode. SUSPEND is a dedicated pin SUSPEND, AWAKE
PWR and is powered by VCCAUX. AWAKE is a Dual-Purpose pin. Unless Suspend mode is
MGMT enabled in the application, AWAKE is available as a user-I/O pin.
© 2007–2009 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at http://www.xilinx.com/legal.htm.
All other trademarks are the property of their respective owners. All specifications are subject to change without notice.
Pinout Descriptions
Dedicated JTAG pin - 4 per device. Not available as a user-I/O pin. Every package has four TDI, TMS, TCK, TDO
JTAG dedicated JTAG pins. These pins are powered by VCCAUX.
Dedicated ground pin. The number of GND pins depends on the package used. All must be GND
GND connected.
Dedicated auxiliary power supply pin. The number of VCCAUX pins depends on the package VCCAUX
VCCAUX used. All must be connected. Set on board and using CONFIG VCCAUX constraint.
Dedicated internal core logic power supply pin. The number of VCCINT pins depends on the VCCINT
VCCINT package used. All must be connected to +1.2V.
Along with all the other VCCO pins in the same bank, this pin supplies power to the output VCCO_#
VCCO buffers within the I/O bank and sets the input threshold voltage for some I/O standards. All
must be connected.
This package pin is not connected in this specific device/package combination but may be N.C.
N.C. connected in larger devices in the same package.
Notes:
1. # = I/O bank number, an integer between 0 and 3.
Notes:
1. Some VREFs are on INPUT pins. See pinout tables for details.
Electronic versions of the package pinout tables and foot- Using a spreadsheet program, the data can be sorted and
prints are available for download from the Xilinx® website. reformatted according to any specific needs. Similarly, the
Pinout Descriptions
Package Overview
Table 60 shows the two low-cost, space-saving production
package styles for the Spartan-3A DSP family.
Notes:
1. Package mass is ±10%.
Pinout Descriptions
Pinout Descriptions
Table 63 lists all the CS484 package pins. They are sorted 0 IO_L07P_0 B20 I/O
by bank number and then by pin name. Pairs of pins that 0 IO_L29N_0 C4 I/O
form a differential I/O pair appear together in the table. The 0 IP_0 C5 INPUT
table also shows the pin number for each pin and the pin
0 IO_L21P_0 C6 I/O
type, as defined earlier.
0 IO_L26P_0 C7 I/O
An electronic version of this package pinout table and
0 IO_L22P_0 C8 I/O
footprint diagram is available for download from the Xilinx
website at 0 IO_L16P_0 C9 I/O
www.xilinx.com/support/documentation/data_sheets/s3a_pin.zip 0 IP_0 C10 INPUT
0 IP_0/VREF_0 C11 VREF
Pinout Table 0 IO_L14N_0 C12 I/O
Table 63: Spartan-3A DSP CS484 Pinout 0 IO_L14P_0 C13 I/O
CS484 0 IP_0 C14 INPUT
Bank Pin Name Type
Ball
0 IO_L12N_0/VREF_0 C15 VREF
0 IO_L30N_0 A3 I/O
0 IO_L08N_0 C16 I/O
0 IO_L28N_0 A4 I/O
0 IO_L03N_0 C17 I/O
0 IO_L25N_0 A5 I/O
0 IO_L02P_0/VREF_0 C18 VREF
0 IO_L25P_0 A6 I/O
0 IO_L01N_0 C19 I/O
0 IO_L24N_0/VREF_0 A7 VREF
0 IO_L29P_0 D5 I/O
0 IO_L20P_0/GCLK10 A8 GCLK
0 IO_L21N_0 D6 I/O
0 IO_L18P_0/GCLK6 A9 GCLK
0 IO_L26N_0 D7 I/O
0 IP_0 A10 INPUT
0 IO_L22N_0 D9 I/O
0 IO_L15N_0 A11 I/O
0 IO_L16N_0 D10 I/O
0 IP_0 A12 INPUT
0 IO_L09N_0 D13 I/O
0 IO_L11P_0 A13 I/O
0 IO_L12P_0 D14 I/O
0 IO_L10P_0 A14 I/O
0 IO_L08P_0 D15 I/O
0 IP_0 A15 INPUT
0 IP_0 D17 INPUT
0 IO_L06P_0/VREF_0 A16 VREF
0 IP_0 D18 INPUT
0 IO_L06N_0 A17 I/O
0 IO_L01P_0 D19 I/O
0 IP_0 A18 INPUT
0 IP_0 E6 INPUT
0 IO_L07N_0 A19 I/O
0 IO_L31P_0/VREF_0 E7 VREF
0 IO_0 A20 I/O
0 IO_L27N_0 E8 I/O
0 IO_L30P_0 B3 I/O
0 IP_0 E10 INPUT
0 IO_L28P_0 B4 I/O
0 IO_L19N_0/GCLK9 E11 GCLK
0 IO_L24P_0 B6 I/O
0 IO_L17P_0/GCLK4 E12 GCLK
0 IO_L20N_0/GCLK11 B8 GCLK
0 IO_L09P_0 E13 I/O
0 IO_L18N_0/GCLK7 B9 GCLK
0 IO_L05P_0 E15 I/O
0 IO_L15P_0 B11 I/O
0 IO_L04P_0 E16 I/O
0 IO_L11N_0 B13 I/O
0 IP_0 E17 INPUT
0 IO_L10N_0 B15 I/O
0 IO_L31N_0/PUDC_B F7 DUAL
0 IO_L03P_0 B17 I/O
0 IO_L27P_0 F8 I/O
0 IO_L02N_0 B19 I/O
0 IO_L23N_0 F9 I/O
Pinout Descriptions
Table 63: Spartan-3A DSP CS484 Pinout (Continued) Table 63: Spartan-3A DSP CS484 Pinout (Continued)
CS484 CS484
Bank Pin Name Type Bank Pin Name Type
Ball Ball
0 IO_L19P_0/GCLK8 F10 GCLK 1 IP_L27N_1 J22 INPUT
0 IO_L17N_0/GCLK5 F11 GCLK 1 IO_L29P_1/A16 K16 DUAL
0 IP_0 F12 INPUT 1 IP_L23N_1 K17 INPUT
0 IO_L13N_0 F13 I/O 1 IO_L24N_1 K18 I/O
0 IO_L13P_0 F14 I/O 1 IO_L24P_1 K19 I/O
0 IO_L05N_0 F15 I/O 1 IO_L25P_1/A12 K20 DUAL
0 IO_L04N_0 F16 I/O 1 IO_L22N_1/A11 K22 DUAL
0 IO_L23P_0 G8 I/O 1 IO_L21N_1/RHCLK7 L17 RHCLK
0 VCCO_0 B5 VCCO 1 IP_L23P_1/VREF_1 L18 VREF
0 VCCO_0 B10 VCCO 1 IO_L20N_1/RHCLK5 L20 RHCLK
0 VCCO_0 B14 VCCO 1 IO_L20P_1/RHCLK4 L21 RHCLK
0 VCCO_0 B18 VCCO 1 IO_L22P_1/A10 L22 DUAL
0 VCCO_0 E9 VCCO 1 IO_L18N_1/RHCLK1 M17 RHCLK
0 VCCO_0 E14 VCCO 1 IO_L21P_1/IRDY1/RHCLK6 M18 RHCLK
1 IO_L02N_1/LDC0 AA22 DUAL 1 IO_L19N_1/TRDY1/RHCLK3 M20 RHCLK
1 IP_L39N_1 C21 INPUT 1 IO_L17N_1/A9 M22 DUAL
1 IP_L39P_1/VREF_1 C22 VREF 1 IO_L13P_1/A2 N17 DUAL
1 IO_L36P_1/A20 D20 DUAL 1 IO_L18P_1/RHCLK0 N18 RHCLK
1 IO_L37P_1/A22 D21 DUAL 1 IO_L15N_1/A7 N19 DUAL
1 IO_L37N_1/A23 D22 DUAL 1 IO_L15P_1/A6 N20 DUAL
1 IO_L36N_1/A21 E19 DUAL 1 IO_L19P_1/RHCLK2 N21 RHCLK
1 IO_L35N_1 E20 I/O 1 IO_L17P_1/A8 N22 DUAL
1 IO_L33N_1 E22 I/O 1 IO_L13N_1/A3 P16 DUAL
1 IO_L38N_1/A25 F18 DUAL 1 IP_L12N_1/VREF_1 P17 VREF
1 IO_L38P_1/A24 F19 DUAL 1 IO_L10P_1 P19 I/O
1 IO_L30N_1/A19 F20 DUAL 1 IP_L16N_1 P20 INPUT
1 IO_L35P_1 F21 I/O 1 IO_L14N_1/A5 P22 DUAL
1 IO_L33P_1 F22 I/O 1 IP_L12P_1 R17 INPUT
1 IO_L34P_1 G17 I/O 1 IO_L10N_1 R18 I/O
1 IO_L34N_1 G18 I/O 1 IO_L07P_1 R19 I/O
1 IO_L30P_1/A18 G19 DUAL 1 IO_L07N_1 R20 I/O
1 IP_L31N_1 G20 INPUT 1 IP_L16P_1/VREF_1 R21 VREF
1 IO_L28N_1 G22 I/O 1 IO_L14P_1/A4 R22 DUAL
1 IO_L26P_1/A14 H17 DUAL 1 IO_L05N_1 T17 I/O
1 IO_L26N_1/A15 H18 DUAL 1 IO_L05P_1 T18 I/O
1 IO_L32N_1 H20 I/O 1 IO_L09N_1 T20 I/O
1 IP_L31P_1/VREF_1 H21 VREF 1 IO_L11N_1/VREF_1 T22 VREF
1 IO_L28P_1 H22 I/O 1 IO_L01P_1/HDC U18 DUAL
1 IO_L29N_1/A17 J17 DUAL 1 IO_L01N_1/LDC2 U19 DUAL
1 IO_L32P_1 J19 I/O 1 IO_L09P_1 U20 I/O
1 IO_L25N_1/A13 J20 DUAL 1 IP_L08N_1/VREF_1 U21 VREF
1 IP_L27P_1 J21 INPUT 1 IO_L11P_1 U22 I/O
Pinout Descriptions
Table 63: Spartan-3A DSP CS484 Pinout (Continued) Table 63: Spartan-3A DSP CS484 Pinout (Continued)
CS484 CS484
Bank Pin Name Type Bank Pin Name Type
Ball Ball
1 IO_L03N_1/A1 V20 DUAL 2 IO_L27P_2 AB19 I/O
1 IP_L08P_1 V22 INPUT 2 IO_L30N_2 AB20 I/O
1 IO_L03P_1/A0 W19 DUAL 2 IO_L02N_2/CSO_B U7 DUAL
1 IP_L04N_1/VREF_1 W20 VREF 2 IO_L11N_2 U8 I/O
1 IP_L04P_1 W21 INPUT 2 IO_L10N_2 U9 I/O
1 IO_L06P_1 W22 I/O 2 IO_L14N_2/D4 U10 DUAL
1 IO_L02P_1/LDC1 Y21 DUAL 2 IO_L17P_2/GCLK0 U12 GCLK
1 IO_L06N_1 Y22 I/O 2 IO_L20P_2 U13 I/O
1 VCCO_1 E21 VCCO 2 IO_L25P_2 U14 I/O
1 VCCO_1 J18 VCCO 2 IO_L25N_2 U15 I/O
1 VCCO_1 K21 VCCO 2 IO_L28P_2 U16 I/O
1 VCCO_1 P18 VCCO 2 IO_L02P_2/M2 V6 DUAL
1 VCCO_1 P21 VCCO 2 IO_L11P_2 V7 I/O
1 VCCO_1 V21 VCCO 2 IO_L06N_2 V8 I/O
2 IO_L01P_2/M1 AA3 DUAL 2 IO_L10P_2 V10 I/O
2 IO_L04N_2 AA4 I/O 2 IO_L14P_2/D5 V11 DUAL
2 IP_2 AA6 INPUT 2 IO_L17N_2/GCLK1 V12 GCLK
2 IO_L08N_2 AA8 I/O 2 IO_L20N_2/MOSI/CSI_B V13 DUAL
2 IO_L12N_2/D6 AA10 DUAL 2 IP_2/VREF_2 V15 VREF
2 IO_L16P_2/GCLK14 AA12 GCLK 2 IO_L28N_2 V16 I/O
2 IO_L18N_2/GCLK3 AA14 GCLK 2 IO_L31N_2/CCLK V17 DUAL
2 IO_L19P_2 AA15 I/O 2 IP_2/VREF_2 W4 VREF
2 IO_L22P_2/AWAKE AA17 PWRMGMT 2 IO_L03P_2 W5 I/O
2 IO_L27N_2 AA19 I/O 2 IO_L07N_2/VS2 W6 DUAL
2 IO_L30P_2 AA20 I/O 2 IO_L06P_2 W8 I/O
2 IP_2/VREF_2 AB2 VREF 2 IP_2/VREF_2 W9 VREF
2 IO_L01N_2/M0 AB3 DUAL 2 IP_2 W10 INPUT
2 IO_L04P_2 AB4 I/O 2 IP_2/VREF_2 W13 VREF
2 IO_L05P_2 AB5 I/O 2 IO_L21N_2 W14 I/O
2 IO_L05N_2 AB6 I/O 2 IO_L24P_2/INIT_B W15 DUAL
2 IO_L08P_2 AB7 I/O 2 IO_L31P_2/D0/DIN/MISO W17 DUAL
2 IO_L09P_2/VS1 AB8 DUAL 2 IP_2/VREF_2 W18 VREF
2 IO_L09N_2/VS0 AB9 DUAL 2 IO_L03N_2 Y4 I/O
2 IO_L12P_2/D7 AB10 DUAL 2 IO_L07P_2/RDWR_B Y5 DUAL
2 IP_2/VREF_2 AB11 VREF 2 IP_2 Y6 INPUT
2 IO_L16N_2/GCLK15 AB12 GCLK 2 IP_2 Y7 INPUT
2 IO_L18P_2/GCLK2 AB13 GCLK 2 IO_L13P_2 Y8 I/O
2 IO_L19N_2 AB14 I/O 2 IO_L13N_2 Y9 I/O
2 IP_2 AB15 INPUT 2 IO_L15N_2/GCLK13 Y10 GCLK
2 IO_L22N_2/DOUT AB16 DUAL 2 IO_L15P_2/GCLK12 Y11 GCLK
2 IO_L23P_2 AB17 I/O 2 IP_2 Y12 INPUT
2 IO_L23N_2 AB18 I/O 2 IO_L21P_2 Y13 I/O
Pinout Descriptions
Table 63: Spartan-3A DSP CS484 Pinout (Continued) Table 63: Spartan-3A DSP CS484 Pinout (Continued)
CS484 CS484
Bank Pin Name Type Bank Pin Name Type
Ball Ball
2 IP_2/VREF_2 Y14 VREF 3 IO_L17P_3 K2 I/O
2 IO_L24N_2/D3 Y15 DUAL 3 IO_L17N_3 K3 I/O
2 IO_L29N_2 Y16 I/O 3 IO_L13P_3 K4 I/O
2 IO_L29P_2 Y17 I/O 3 IO_L13N_3 K5 I/O
2 IO_L26P_2/D2 Y18 DUAL 3 IO_L15P_3 K6 I/O
2 IO_L26N_2/D1 Y19 DUAL 3 IO_L19N_3/IRDY2/LHCLK3 L1 LHCLK
2 VCCO_2 AA5 VCCO 3 IO_L20P_3/LHCLK4 L3 LHCLK
2 VCCO_2 AA9 VCCO 3 IO_L15N_3 L5 I/O
2 VCCO_2 AA13 VCCO 3 IO_L18P_3/LHCLK0 L6 LHCLK
2 VCCO_2 AA18 VCCO 3 IO_L22P_3/VREF_3 M1 VREF
2 VCCO_2 V9 VCCO 3 IO_L20N_3/LHCLK5 M2 LHCLK
2 VCCO_2 V14 VCCO 3 IP_L23P_3 M3 INPUT
3 IP_L39N_3/VREF_3 AA1 VREF 3 IO_L18N_3/LHCLK1 M5 LHCLK
3 IO_L02N_3 C1 I/O 3 IO_L21P_3/TRDY2/LHCLK6 M6 LHCLK
3 IO_L02P_3 C2 I/O 3 IO_L22N_3 N1 I/O
3 IP_L04P_3 D1 INPUT 3 IP_L31P_3 N3 INPUT
3 IP_L08P_3 D3 INPUT 3 IP_L23N_3 N4 INPUT
3 IP_L08N_3 D4 INPUT 3 IO_L24N_3 N5 I/O
3 IP_L04N_3/VREF_3 E1 VREF 3 IO_L24P_3 N6 I/O
3 IO_L09P_3 E3 I/O 3 IO_L21N_3/LHCLK7 N7 LHCLK
3 IO_L09N_3 E4 I/O 3 IO_L25P_3 P1 I/O
3 IO_L06N_3 F1 I/O 3 IO_L25N_3 P2 I/O
3 IO_L06P_3 F2 I/O 3 IP_L31N_3 P3 INPUT
3 IO_L01P_3 F3 I/O 3 IO_L32P_3/VREF_3 P4 VREF
3 IO_L03P_3 F4 I/O 3 IO_L26P_3 P6 I/O
3 IO_L03N_3 F5 I/O 3 IO_L28N_3 R1 I/O
3 IO_L11P_3 G1 I/O 3 IO_L28P_3 R2 I/O
3 IO_L01N_3 G3 I/O 3 IO_L34P_3 R3 I/O
3 IO_L07P_3 G5 I/O 3 IO_L32N_3 R5 I/O
3 IO_L07N_3 G6 I/O 3 IO_L26N_3 R6 I/O
3 IO_L11N_3 H1 I/O 3 IO_L30P_3 T1 I/O
3 IO_L14P_3 H2 I/O 3 IP_L27P_3 T3 INPUT
3 IO_L05P_3 H3 I/O 3 IO_L34N_3 T4 I/O
3 IO_L05N_3 H4 I/O 3 IO_L29N_3 T5 I/O
3 IO_L10P_3 H5 I/O 3 IO_L29P_3 T6 I/O
3 IO_L10N_3 H6 I/O 3 IO_L30N_3 U1 I/O
3 IO_L14N_3/VREF_3 J1 VREF 3 IO_L33P_3 U2 I/O
3 IP_L16P_3 J3 INPUT 3 IP_L27N_3 U3 INPUT
3 IP_L16N_3 J4 INPUT 3 IO_L38P_3 U4 I/O
3 IP_L12P_3 J6 INPUT 3 IO_L38N_3 U5 I/O
3 IP_L12N_3/VREF_3 J7 VREF 3 IO_L33N_3 V1 I/O
3 IO_L19P_3/LHCLK2 K1 LHCLK 3 IO_L36N_3 V3 I/O
Pinout Descriptions
Table 63: Spartan-3A DSP CS484 Pinout (Continued) Table 63: Spartan-3A DSP CS484 Pinout (Continued)
CS484 CS484
Bank Pin Name Type Bank Pin Name Type
Ball Ball
3 IO_L36P_3 V4 I/O GND GND H19 GND
3 IO_L35N_3 W1 I/O GND GND J9 GND
3 IO_L37N_3 W2 I/O GND GND J11 GND
3 IO_L37P_3 W3 I/O GND GND J13 GND
3 IO_L35P_3 Y1 I/O GND GND J15 GND
3 IP_L39P_3 Y2 INPUT GND GND K8 GND
3 VCCO_3 E2 VCCO GND GND K10 GND
3 VCCO_3 J2 VCCO GND GND K12 GND
3 VCCO_3 J5 VCCO GND GND K14 GND
3 VCCO_3 N2 VCCO GND GND L2 GND
3 VCCO_3 P5 VCCO GND GND L7 GND
3 VCCO_3 V2 VCCO GND GND L9 GND
GND GND A1 GND GND GND L11 GND
GND GND A22 GND GND GND L13 GND
GND GND AA7 GND GND GND L15 GND
GND GND AA11 GND GND GND L19 GND
GND GND AA16 GND GND GND M4 GND
GND GND AB1 GND GND GND M8 GND
GND GND AB22 GND GND GND M10 GND
GND GND B7 GND GND GND M12 GND
GND GND B12 GND GND GND M14 GND
GND GND B16 GND GND GND M16 GND
GND GND C3 GND GND GND M21 GND
GND GND C20 GND GND GND N9 GND
GND GND D8 GND GND GND N11 GND
GND GND D11 GND GND GND N13 GND
GND GND D16 GND GND GND N15 GND
GND GND F6 GND GND GND P8 GND
GND GND F17 GND GND GND P10 GND
GND GND G2 GND GND GND P12 GND
GND GND G4 GND GND GND P14 GND
GND GND G9 GND GND GND R4 GND
GND GND G11 GND GND GND R7 GND
GND GND G13 GND GND GND R9 GND
GND GND G15 GND GND GND R11 GND
GND GND G21 GND GND GND R13 GND
GND GND H7 GND GND GND R15 GND
GND GND H8 GND GND GND R16 GND
GND GND H10 GND GND GND T2 GND
GND GND H12 GND GND GND T8 GND
GND GND H14 GND GND GND T10 GND
GND GND H16 GND GND GND T12 GND
Pinout Descriptions
Table 63: Spartan-3A DSP CS484 Pinout (Continued) Table 63: Spartan-3A DSP CS484 Pinout (Continued)
CS484 CS484
Bank Pin Name Type Bank Pin Name Type
Ball Ball
GND GND T14 GND VCCAUX VCCAUX W11 VCCAUX
GND GND T15 GND VCCINT VCCINT G7 VCCINT
GND GND T19 GND VCCINT VCCINT G16 VCCINT
GND GND T21 GND VCCINT VCCINT H9 VCCINT
GND GND U6 GND VCCINT VCCINT H11 VCCINT
GND GND U11 GND VCCINT VCCINT H13 VCCINT
GND GND U17 GND VCCINT VCCINT H15 VCCINT
GND GND W7 GND VCCINT VCCINT J8 VCCINT
GND GND W12 GND VCCINT VCCINT J10 VCCINT
GND GND W16 GND VCCINT VCCINT J12 VCCINT
GND GND Y3 GND VCCINT VCCINT J14 VCCINT
GND GND Y20 GND VCCINT VCCINT K9 VCCINT
VCCAUX SUSPEND V19 PWRMGMT VCCINT VCCINT K11 VCCINT
VCCAUX PROG_B A2 CONFIG VCCINT VCCINT K13 VCCINT
VCCAUX DONE AB21 CONFIG VCCINT VCCINT K15 VCCINT
VCCAUX TCK A21 JTAG VCCINT VCCINT L8 VCCINT
VCCAUX TMS B1 JTAG VCCINT VCCINT L10 VCCINT
VCCAUX TDO B22 JTAG VCCINT VCCINT L12 VCCINT
VCCAUX TDI D2 JTAG VCCINT VCCINT L14 VCCINT
VCCAUX VCCAUX AA2 VCCAUX VCCINT VCCINT M9 VCCINT
VCCAUX VCCAUX AA21 VCCAUX VCCINT VCCINT M11 VCCINT
VCCAUX VCCAUX B2 VCCAUX VCCINT VCCINT M13 VCCINT
VCCAUX VCCAUX B21 VCCAUX VCCINT VCCINT M15 VCCINT
VCCAUX VCCAUX D12 VCCAUX VCCINT VCCINT N8 VCCINT
VCCAUX VCCAUX E5 VCCAUX VCCINT VCCINT N10 VCCINT
VCCAUX VCCAUX E18 VCCAUX VCCINT VCCINT N12 VCCINT
VCCAUX VCCAUX G10 VCCAUX VCCINT VCCINT N14 VCCINT
VCCAUX VCCAUX G12 VCCAUX VCCINT VCCINT P9 VCCINT
VCCAUX VCCAUX G14 VCCAUX VCCINT VCCINT P11 VCCINT
VCCAUX VCCAUX J16 VCCAUX VCCINT VCCINT P13 VCCINT
VCCAUX VCCAUX K7 VCCAUX VCCINT VCCINT P15 VCCINT
VCCAUX VCCAUX L4 VCCAUX VCCINT VCCINT R8 VCCINT
VCCAUX VCCAUX L16 VCCAUX VCCINT VCCINT R10 VCCINT
VCCAUX VCCAUX M7 VCCAUX VCCINT VCCINT R12 VCCINT
VCCAUX VCCAUX M19 VCCAUX VCCINT VCCINT R14 VCCINT
VCCAUX VCCAUX N16 VCCAUX VCCINT VCCINT T7 VCCINT
VCCAUX VCCAUX P7 VCCAUX VCCINT VCCINT T16 VCCINT
VCCAUX VCCAUX T9 VCCAUX
VCCAUX VCCAUX T11 VCCAUX
VCCAUX VCCAUX T13 VCCAUX
VCCAUX VCCAUX V5 VCCAUX
VCCAUX VCCAUX V18 VCCAUX
Pinout Descriptions
Table 64: User I/Os Per Bank for the XC3SD1800A in the CS484 Package
Maximum I/Os All Possible I/O Pins by Type
Package and
Edge I/O Bank Input-Only I/O INPUT DUAL VREF(1) CLK
Top 0 77 49 13 1 6 8
Right 1 78 23 9 30 8 8
Bottom 2 76 33 6 21 8 8
Left 3 78 51 13 0 6 8
TOTAL 309 156 41 52 28 32
Notes:
1. 19 VREF are on INPUT pins.
Table 65: User I/Os Per Bank for the XC3SD3400A in the CS484 Package
Maximum I/O All Possible I/O Pins by Type
Package and
Edge I/O Bank Input-Only I/O INPUT DUAL VREF(1) CLK
Top 0 77 49 13 1 6 8
Right 1 78 23 9 30 8 8
Bottom 2 76 33 6 21 8 8
Left 3 78 51 13 0 6 8
TOTAL 309 156 41 52 28 32
Notes:
1. 19 VREF are on INPUT pins.
Pinout Descriptions
CS484 Footprint
Bank 0
1 2 3 4 5 6 7 8 9 10 11
Left Half of Package I/O I/O I/O
PROG_ I/O I/O I/O I/O I/O
A INPUT
(top view) GND
B L30N_0 L28N_0 L25N_0 L25P_0
L24N_0
VREF_0
L20P_0
GCLK10
L18P_0
GCLK6
L15N_0
I/O I/O
I/O I/O I/O I/O
B TMS VCCAUX
L30P_0 L28P_0
VCCO_0
L24P_0
GND L20N_0 L18N_0 VCCO_0
L15P_0
GCLK11 GCLK7
I/O: Unrestricted,
156 general-purpose user I/O. INPUT
I/O I/O I/O I/O I/O I/O I/O
C GND INPUT INPUT 0
L02N_3 L02P_3 L29N_0 L21P_0 L26P_0 L22P_0 L16P_0
VREF_0
INPUT: Unrestricted, INPUT INPUT INPUT I/O I/O I/O I/O I/O
D L04P_3
TDI
L08P_3 L08N_3 L29P_0 L21N_0 L26N_0
GND
L22N_0 L16N_0
GND
41 general-purpose input pin.
INPUT I/O I/O
I/O I/O I/O
E L04N_3 VCCO_3 VCCAUX INPUT L31P_0 VCCO_0 INPUT L19N_0
L09P_3 L09N_3 L27N_0
VREF_3 VREF_0 GCLK9
DUAL: Configuration pins,
51 then possible user I/O. I/O I/O I/O I/O I/O
I/O
I/O I/O
I/O I/O
F L06N_3 L06P_3 L01P_3 L03P_3 L03N_3
GND L31N_0
L27P_0 L23N_0
L19P_0 L17N_0
PUDC_B GCLK8 GCLK5
L IRDY2
GND L20P_3 VCCAUX
L15N_3
L18P_3 GND VCCINT GND VCCINT GND
SUSPEND: Dedicated LHCLK4 LHCLK0
LHCLK3
2 I/O
SUSPEND and I/O I/O
INPUT
I/O
L21P_3
dual-purpose AWAKE M L22P_3 L20N_3
L23P_3
GND L18N_3
TRDY2
VCCAUX GND VCCINT GND VCCINT
VREF_3 LHCLK5 LHCLK1
Power Management pins. LHCLK6
I/O
I/O INPUT INPUT I/O I/O
N L22N_3
VCCO_3
L31P_3 L23N_3 L24N_3 L24P_3
L21N_3 VCCINT GND VCCINT GND
JTAG: Dedicated JTAG LHCLK7
I/O I/O
I/O I/O I/O I/O I/O I/O
VCCINT: Internal core V L33N_3
VCCO_3
L36N_3 L36P_3
VCCAUX L02P_2
L11P_2 L06N_2
VCCO_2
L10P_2
L14P_2
M2 D5
36 supply voltage (+1.2V).
INPUT I/O INPUT
I/O I/O I/O I/O I/O
W 2 L07N_2 GND 2 INPUT VCCAUX
L35N_3 L37N_3 L37P_3 L03P_2 L06P_2
VREF_2 VS2 VREF_2
Bank 2
Pinout Descriptions
Bank 0
12 13 14 15 16 17 18 19 20 21 22
I/O
Right Half of CS484
I/O I/O I/O I/O I/O
INPUT
L11P_0 L10P_0
INPUT L06P_0
VREF_0
L06N_0
INPUT
L07N_0 0
TCK GND A Package (top view)
I/O I/O I/O I/O I/O
GND
L11N_0
VCCO_0
L10N_0
GND
L03P_0
VCCO_0
L02N_0 L07P_0
VCCAUX TDO B
I/O I/O
I/O I/O I/O I/O I/O
L17P_0 VCCO_0 INPUT VCCAUX L36N_1 VCCO_1 E
L09P_0 L05P_0 L04P_0 L35N_1 L33N_1
GCLK4 A21
I/O
I/O I/O INPUT I/O
VCCAUX GND VCCAUX GND VCCINT
L34P_1 L34N_1
L30P_1
L31N_1
GND
L28N_1
G
A18
I/O I/O
I/O INPUT INPUT
VCCINT GND VCCINT GND VCCAUX L29N_1 VCCO_1
L32P_1
L25N_1
L27P_1 L27N_1
J
A17 A13
INPUT I/O
INPUT I/O I/O I/O
VCCINT GND VCCINT GND GND
L12P_1 L10N_1 L07P_1 L07N_1
L16P_1 L14P_1 R
VREF_1 A4
I/O
I/O I/O I/O
GND VCCAUX GND GND VCCINT
L05N_1 L05P_1
GND
L09N_1
GND L11N_1 T
VREF_1
Bank 2
Pinout Descriptions
Pinout Table
Note: The grayed boxes denote a difference between the Table 66: Spartan-3A DSP FG676 Pinout for
XC3SD1800A and the XC3SD3400A devices. XC3SD1800A FPGA (Continued)
Table 66: Spartan-3A DSP FG676 Pinout for FG676
Bank XC3SD1800A Pin Name Ball Type
XC3SD1800A FPGA
FG676 0 IO_L48P_0 F7 I/O
Bank XC3SD1800A Pin Name Type
Ball 0 IO_L52P_0/VREF_0 F8 VREF
0 IO_L43N_0 K11 I/O 0 IO_L31N_0 F12 I/O
0 IO_L39N_0 K12 I/O 0 IO_L27P_0/GCLK8 F13 GCLK
0 IO_L25P_0/GCLK4 K14 GCLK 0 IO_L24N_0 F14 I/O
0 IO_L12N_0 K16 I/O 0 IO_L20P_0 F15 I/O
0 IP_0 J10 INPUT 0 IO_L13P_0 F17 I/O
0 IO_L43P_0 J11 I/O 0 IO_L02N_0 F19 I/O
0 IO_L39P_0 J12 I/O 0 IO_L01N_0 F20 I/O
0 IP_0 J13 INPUT 0 IO_L48N_0 E7 I/O
0 IO_L25N_0/GCLK5 J14 GCLK 0 IO_L37P_0 E10 I/O
0 IP_0 J15 INPUT 0 IP_0 E11 INPUT
0 IO_L12P_0 J16 I/O 0 IO_L31P_0 E12 I/O
0 IP_0/VREF_0 J17 VREF 0 IO_L24P_0 E14 I/O
0 IO_L47N_0 H9 I/O 0 IO_L20N_0/VREF_0 E15 VREF
0 IO_L46N_0 H10 I/O 0 IO_L13N_0 E17 I/O
0 IO_L35N_0 H12 I/O 0 IP_0 E18 INPUT
0 IP_0 H13 INPUT 0 IO_L10P_0 E21 I/O
0 IO_L16N_0 H15 I/O 0 IO_L44N_0 D6 I/O
0 IO_L08P_0 H17 I/O 0 IP_0/VREF_0 D7 VREF
0 IP_0 H18 INPUT 0 IO_L40N_0 D8 I/O
0 IO_L52N_0/PUDC_B G8 DUAL 0 IO_L37N_0 D9 I/O
0 IO_L47P_0 G9 I/O 0 IO_L34N_0 D10 I/O
0 IO_L46P_0 G10 I/O 0 IO_L32N_0/VREF_0 D11 VREF
0 IP_0/VREF_0 G11 VREF 0 IP_0 D12 INPUT
0 IO_L35P_0 G12 I/O 0 IO_L30P_0 D13 I/O
0 IO_L27N_0/GCLK9 G13 GCLK 0 IP_0/VREF_0 D14 VREF
0 IP_0 G14 INPUT 0 IO_L22P_0 D16 I/O
0 IO_L16P_0 G15 I/O 0 IO_L21P_0 D17 I/O
0 IO_L08N_0 G17 I/O 0 IO_L17P_0 D18 I/O
0 IO_L02P_0/VREF_0 G19 VREF 0 IO_L11P_0 D20 I/O
0 IO_L01P_0 G20 I/O
Pinout Descriptions
Table 66: Spartan-3A DSP FG676 Pinout for Table 66: Spartan-3A DSP FG676 Pinout for
XC3SD1800A FPGA (Continued) XC3SD1800A FPGA (Continued)
FG676 FG676
Bank XC3SD1800A Pin Name Ball Type Bank XC3SD1800A Pin Name Ball Type
Pinout Descriptions
Table 66: Spartan-3A DSP FG676 Pinout for Table 66: Spartan-3A DSP FG676 Pinout for
XC3SD1800A FPGA (Continued) XC3SD1800A FPGA (Continued)
FG676 FG676
Bank XC3SD1800A Pin Name Ball Type Bank XC3SD1800A Pin Name Ball Type
Pinout Descriptions
Table 66: Spartan-3A DSP FG676 Pinout for Table 66: Spartan-3A DSP FG676 Pinout for
XC3SD1800A FPGA (Continued) XC3SD1800A FPGA (Continued)
FG676 FG676
Bank XC3SD1800A Pin Name Ball Type Bank XC3SD1800A Pin Name Ball Type
Pinout Descriptions
Table 66: Spartan-3A DSP FG676 Pinout for Table 66: Spartan-3A DSP FG676 Pinout for
XC3SD1800A FPGA (Continued) XC3SD1800A FPGA (Continued)
FG676 FG676
Bank XC3SD1800A Pin Name Ball Type Bank XC3SD1800A Pin Name Ball Type
Pinout Descriptions
Table 66: Spartan-3A DSP FG676 Pinout for Table 66: Spartan-3A DSP FG676 Pinout for
XC3SD1800A FPGA (Continued) XC3SD1800A FPGA (Continued)
FG676 FG676
Bank XC3SD1800A Pin Name Ball Type Bank XC3SD1800A Pin Name Ball Type
Pinout Descriptions
Table 66: Spartan-3A DSP FG676 Pinout for Table 66: Spartan-3A DSP FG676 Pinout for
XC3SD1800A FPGA (Continued) XC3SD1800A FPGA (Continued)
FG676 FG676
Bank XC3SD1800A Pin Name Ball Type Bank XC3SD1800A Pin Name Ball Type
Pinout Descriptions
Table 66: Spartan-3A DSP FG676 Pinout for Table 66: Spartan-3A DSP FG676 Pinout for
XC3SD1800A FPGA (Continued) XC3SD1800A FPGA (Continued)
FG676 FG676
Bank XC3SD1800A Pin Name Ball Type Bank XC3SD1800A Pin Name Ball Type
Pinout Descriptions
Table 66: Spartan-3A DSP FG676 Pinout for Table 66: Spartan-3A DSP FG676 Pinout for
XC3SD1800A FPGA (Continued) XC3SD1800A FPGA (Continued)
FG676 FG676
Bank XC3SD1800A Pin Name Ball Type Bank XC3SD1800A Pin Name Ball Type
Pinout Descriptions
Table 67: User I/Os Per Bank for the XC3SD1800A in the FG676 Package
Maximum I/Os All Possible I/O Pins by Type
Package and
Edge I/O Bank Input-Only I/O INPUT DUAL VREF(1) CLK
Top 0 128 82 28 1 9 8
Right 1 130 67 15 30 10 8
Bottom 2 129 68 21 21 11 8
Left 3 132 97 18 0 9 8
TOTAL 519 314 82 52 39 32
Notes:
1. 28 VREF are on INPUT pins.
Pinout Descriptions
FG676 Footprint -
Bank 0
XC3SD1800A FPGA 1 2 3 4 5 6 7 8 9 10 11 12 13
PROG_ I/O I/O INPUT INPUT I/O I/O I/O I/O
Left Half of Package (top A GND
B L51P_0 L45P_0 ∇
GND
∇ L38P_0 L36P_0 L33P_0
GND
L29P_0
INPUT
view) I/O
I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O
B L02N_3 L02P_3 L51N_0 L45N_0
VCCO_0
L41P_0 L42P_0 L38N_0 L36N_0 L33N_0
VCCO_0
L29N_0
L28P_0
GCLK10
INPUT INPUT
I/O: Unrestricted, INPUT I/O
L04N_3 L04P_3 I/O I/O I/O I/O I/O I/O I/O
C GND GND
∇
VREF_3 L28N_0
314 general-purpose user I/O. ∇ ∇
L44P_0 L41N_0 L42N_0 L40P_0 L34P_0 L32P_0 L30N_0
GCLK11
N L31P_3 L31N_3
GND
L30N_3 L30P_3
L32P_3 L32N_3 GND
TRDY2
VCCAUX GND VCCINT VCCINT
LHCLK0 LHCLK1
LHCLK6
I/O
SUSPEND: Dedicated I/O
L33N_3
I/O I/O
I/O I/O I/O I/O
I/O
2 SUSPEND and P L33P_3
IRDY2
L34N_3 L34P_3 VCCO_3
L39N_3 L39P_3 L41P_3 L41N_3
L35N_3 VCCINT GND VCCINT
LHCLK2 LHCLK5 LHCLK4 LHCLK7
dual-purpose AWAKE LHCLK3
Power Management pins I/O
I/O I/O I/O I/O I/O I/O I/O I/O
I/O
R L36P_3
L36N_3 L37P_3 L37N_3 L40P_3 L40N_3 L45N_3 L45P_3 L43N_3
L43P_3 GND VCCINT GND
VREF_3 VREF_3
I/O I/O INPUT I/O I/O I/O I/O I/O I/O I/O
U L44P_3 L44N_3 L46P_3 L42N_3 L49P_3 L51N_3 L56P_3 L56N_3 L61P_3
GND
L13N_2
VCCINT GND
VCCO: Output voltage
36 supply for bank. I/O I/O INPUT I/O I/O I/O I/O I/O I/O I/O I/O
V L47P_3 L47N_3
GND
L46N_3 L49N_3 L59N_3 L59P_3 L61N_3
VCCAUX
L09P_2 L13P_2 L16P_2 L20P_2
INPUT
INPUT I/O I/O I/O I/O I/O I/O I/O I/O
VCCINT: Internal core W L50P_3
L50N_3
L52P_3 L52N_3
VCCO_3
L63N_3 L63P_3
GND
L05P_2 L09N_2
VCCO_2
L16N_2 L20N_2
VREF_3
23 supply voltage (+1.2V).
INPUT INPUT I/O I/O I/O
I/O I/O I/O I/O INPUT I/O I/O INPUT
L54P_3 L54N_3
Y L02P_2 L17P_2 L25N_2
L53P_3 L53N_3
∇ ∇
L57P_3 L57N_3
M2 ∇ L05N_2 L12P_2 ∇ RDWR_B GCLK13
INPUT INPUT
VCCAUX: Auxiliary supply A I/O INPUT I/O I/O
I/O I/O L58P_3 L58N_3 INPUT I/O
14 voltage. A
GND
L55P_3 L55N_3 VREF_3 GND L02N_2
∇ VREF_2 L12N_2
GND L17N_2 L25P_2
∇ ∇
CSO_B VS2 GCLK12
more information.
Bank 2
Figure 17: FG676 Package Footprint for XC3SD1800A FPGA (top view)
Pinout Descriptions
Bank 0
14 15 16 17 18 19 20 21 22 23 24 25 26
Right Half of FG676
I/O INPUT INPUT
I/O I/O I/O I/O I/O
L26N_0
L23N_0
GND INPUT
L18N_0 L15N_0 L14N_0
GND
L07N_0 ∇ ∇
TCK GND A Package (top view)
GCLK7
INPUT INPUT
I/O I/O INPUT
I/O I/O I/O I/O I/O I/O L65N_1 L65P_1
L26P_0 VCCO_0 L14P_0 VCCO_0 B
GCLK6
L23P_0 L19N_0 L18P_0 L15P_0
VREF_0
L09N_0 L07P_0 ∇ ∇
VREF_1
∇
I/O I/O
I/O I/O I/O I/O I/O I/O I/O I/O
GND
L22N_0 L21N_0 L19P_0 L17N_0
GND
L11N_0 L09P_0 L05N_0 L06N_0
GND L63N_1 L63P_1 C
A23 A22
INPUT INPUT I/O I/O I/O INPUT I/O I/O I/O I/O I/O I/O I/O
D
VREF_0 ∇ L22P_0 L21P_0 L17P_0 ∇ L11P_0 L10N_0 L05P_0 L06P_0 L61N_1 L61P_1 L60N_1
I/O INPUT
I/O I/O I/O I/O I/O
L20N_0 VCCAUX INPUT VCCO_0 VCCAUX TDO VCCO_1 E
L24P_0
VREF_0
L13N_0 ∇ L10P_0 L56P_1 L60P_1
INPUT I/O
I/O I/O I/O I/O I/O I/O I/O I/O
GND GND L58P_1 GND F
L24N_0 L20P_0 L13P_0 ∇ L02N_0 L01N_0
VREF_1
L56N_1 L54N_1 L54P_1
INPUT INPUT
INPUT INPUT I/O I/O
I/O I/O I/O I/O I/O I/O L52N_1 L52P_1
INPUT L02P_0 L64N_1 G
L16P_0 ∇ L08N_0 ∇ VREF_0
L01P_0
A25
L58N_1 L51P_1 L51N_1 VREF_1
∇
∇
INPUT INPUT INPUT INPUT
I/O I/O
I/O I/O L48P_1 L48N_1 L44N_1 L44P_1
GND VCCO_0 INPUT GND L64P_1 L62N_1 VCCO_1 VREF_1 H
L16N_0 L08P_0
A24 A21 ∇ ∇ ∇ ∇
I/O I/O I/O I/O
I/O INPUT I/O I/O I/O I/O
L25N_0 INPUT VCCAUX L62P_1 GND L43N_1 L43P_1 J
L12P_0 VREF_0 L59P_1 L59N_1 L49N_1 L49P_1
GCLK5 A20 A19 A18
I/O
I/O I/O I/O I/O I/O I/O I/O INPUT I/O I/O
L25P_0 VCCINT
L12N_0
GND
L57N_1 L57P_1 L53N_1 L50N_1 L46N_1 L46P_1 L40P_1 L41P_1 L41N_1
K
GCLK4
I/O
I/O I/O I/O I/O INPUT
VCCINT GND VCCINT
L55N_1 L55P_1
VCCO_1
L53P_1
GND
L50P_1 L40N_1
L38P_1 VCCO_1 GND L
A12
I/O I/O
I/O I/O I/O
GND VCCINT GND
L17N_1 L17P_1
VCCO_1
L14N_1
GND VCCAUX L26P_1 L26N_1 VCCO_1 GND T
A4 A5
INPUT INPUT
I/O
I/O I/O I/O I/O I/O I/O I/O I/O L24P_1 L24N_1
VCCAUX
L35N_2 L42N_2
GND
L12N_1 L12P_1 L10N_1 L14P_1 L21N_1 L23P_1
L23N_1 VREF_1 U
VREF_1 ∇ ∇
INPUT
I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O L20N_1
L31P_2 L35P_2 L42P_2 L46N_2 L08P_1 L08N_1
SUSPEND
L10P_1 L18N_1 L21P_1 L19P_1 L19N_1 VREF_1 V
∇
INPUT INPUT
I/O I/O INPUT I/O I/O I/O L16P_1 L20P_1
GND VCCO_2 GND VCCO_1 GND W
L31N_2 L46P_2 ∇ L04P_1 L04N_1 L18P_1
∇ ∇
INPUT INPUT
I/O I/O INPUT I/O I/O
INPUT I/O VREF_2 I/O I/O I/O I/O L16N_1
L27P_2 L34N_2 L01P_1 L01N_1 Y
GCLK0 D3
VREF_2 L43N_2 ∇ ∇ HDC LDC2
L13P_1 L13N_1 L15P_1 L15N_1
∇
I/O I/O INPUT A
I/O I/O INPUT I/O I/O I/O I/O
L27N_2 L34P_2 GND GND GND
GCLK1 INIT_B
L43P_2 L47N_2 ∇ VREF_2 L09P_1 L09N_1 L11P_1 L11N_1 A
I/O
INPUT INPUT I/O A
L30N_2 I/O I/O I/O I/O
VCCO_2 VCCO_2 DONE VCCAUX L07N_1 VCCO_1
MOSI L38N_2
∇ L47P_2 ∇ L07P_1
VREF_1
L06N_1 B
CSI_B
INPUT I/O I/O A
I/O I/O I/O I/O I/O I/O I/O I/O I/O
INPUT L03P_1 L03N_1
L29N_2 L30P_2 L38P_2 ∇ L40N_2 L41N_2 L45N_2 2
A0 A1
L05N_1 L06P_1 C
I/O INPUT I/O A
I/O I/O I/O I/O I/O I/O I/O
L32P_2 INPUT GND GND L02N_1
L29P_2
AWAKE
L33N_2 L40P_2 L41P_2 L44N_2 L45P_2 ∇ LDC0
L05P_1 D
I/O I/O I/O I/O I/O A
I/O I/O I/O I/O I/O I/O
L28N_2 L32N_2 VCCO_2 L36N_2 VCCO_2 L52N_2 L02P_1
L33P_2 L37N_2 L39N_2 L44P_2 L48N_2 L51N_2 E
GCLK3 DOUT D1 CCLK LDC1
Bank 2
Pinout Descriptions
XC3SD3400A FPGA
Table 68 lists all the FG676 package pins for the An electronic version of this package pinout table and
XC3SD3400A FPGA. They are sorted by bank number and footprint diagram is available for download from the Xilinx
then by pin name. Pairs of pins that form a differential I/O website at:
pair appear together in the table. Table 68 also shows the www.xilinx.com/support/documentation/data_sheets/s3a_pin.zip
pin number for each pin and the pin type, as defined earlier.
Pinout Table
Note: The grayed boxes denote a difference between the Table 68: Spartan-3A DSP FG676 Pinout for
XC3SD1800A and the XC3SD3400A devices. XC3SD3400A FPGA (Continued)
Table 68: Spartan-3A DSP FG676 Pinout for FG676
Bank XC3SD3400A Pin Name Ball Type
XC3SD3400A FPGA
FG676 0 IO_L48P_0 F7 I/O
Bank XC3SD3400A Pin Name Type
Ball 0 IO_L52P_0/VREF_0 F8 VREF
0 IO_L43N_0 K11 I/O 0 IO_L31N_0 F12 I/O
0 IO_L39N_0 K12 I/O 0 IO_L27P_0/GCLK8 F13 GCLK
0 IO_L25P_0/GCLK4 K14 GCLK 0 IO_L24N_0 F14 I/O
0 IO_L12N_0 K16 I/O 0 IO_L20P_0 F15 I/O
0 IP_0 J10 INPUT 0 IO_L13P_0 F17 I/O
0 IO_L43P_0 J11 I/O 0 IO_L02N_0 F19 I/O
0 IO_L39P_0 J12 I/O 0 IO_L01N_0 F20 I/O
0 IP_0 J13 INPUT 0 IO_L48N_0 E7 I/O
0 IO_L25N_0/GCLK5 J14 GCLK 0 IO_L37P_0 E10 I/O
0 IP_0 J15 INPUT 0 IP_0 E11 INPUT
0 IO_L12P_0 J16 I/O 0 IO_L31P_0 E12 I/O
0 IP_0/VREF_0 J17 VREF 0 IO_L24P_0 E14 I/O
0 IO_L47N_0 H9 I/O 0 IO_L20N_0/VREF_0 E15 VREF
0 IO_L46N_0 H10 I/O 0 IO_L13N_0 E17 I/O
0 IO_L35N_0 H12 I/O 0 IP_0 E18 INPUT
0 IP_0 H13 INPUT 0 IO_L10P_0 E21 I/O
0 IO_L16N_0 H15 I/O 0 IO_L44N_0 D6 I/O
0 IO_L08P_0 H17 I/O 0 IP_0/VREF_0 D7 VREF
0 IP_0 H18 INPUT 0 IO_L40N_0 D8 I/O
0 IO_L52N_0/PUDC_B G8 DUAL 0 IO_L37N_0 D9 I/O
0 IO_L47P_0 G9 I/O 0 IO_L34N_0 D10 I/O
0 IO_L46P_0 G10 I/O 0 IO_L32N_0/VREF_0 D11 VREF
0 IP_0/VREF_0 G11 VREF 0 IP_0 D12 INPUT
0 IO_L35P_0 G12 I/O 0 IO_L30P_0 D13 I/O
0 IO_L27N_0/GCLK9 G13 GCLK 0 IP_0/VREF_0 D14 VREF
0 IP_0 G14 INPUT 0 IO_L22P_0 D16 I/O
0 IO_L16P_0 G15 I/O 0 IO_L21P_0 D17 I/O
0 IO_L08N_0 G17 I/O 0 IO_L17P_0 D18 I/O
0 IO_L02P_0/VREF_0 G19 VREF 0 IO_L11P_0 D20 I/O
0 IO_L01P_0 G20 I/O 0 IO_L10N_0 D21 I/O
Pinout Descriptions
Table 68: Spartan-3A DSP FG676 Pinout for Table 68: Spartan-3A DSP FG676 Pinout for
XC3SD3400A FPGA (Continued) XC3SD3400A FPGA (Continued)
FG676 FG676
Bank XC3SD3400A Pin Name Ball Type Bank XC3SD3400A Pin Name Ball Type
Pinout Descriptions
Table 68: Spartan-3A DSP FG676 Pinout for Table 68: Spartan-3A DSP FG676 Pinout for
XC3SD3400A FPGA (Continued) XC3SD3400A FPGA (Continued)
FG676 FG676
Bank XC3SD3400A Pin Name Ball Type Bank XC3SD3400A Pin Name Ball Type
Pinout Descriptions
Table 68: Spartan-3A DSP FG676 Pinout for Table 68: Spartan-3A DSP FG676 Pinout for
XC3SD3400A FPGA (Continued) XC3SD3400A FPGA (Continued)
FG676 FG676
Bank XC3SD3400A Pin Name Ball Type Bank XC3SD3400A Pin Name Ball Type
Pinout Descriptions
Table 68: Spartan-3A DSP FG676 Pinout for Table 68: Spartan-3A DSP FG676 Pinout for
XC3SD3400A FPGA (Continued) XC3SD3400A FPGA (Continued)
FG676 FG676
Bank XC3SD3400A Pin Name Ball Type Bank XC3SD3400A Pin Name Ball Type
Pinout Descriptions
Table 68: Spartan-3A DSP FG676 Pinout for Table 68: Spartan-3A DSP FG676 Pinout for
XC3SD3400A FPGA (Continued) XC3SD3400A FPGA (Continued)
FG676 FG676
Bank XC3SD3400A Pin Name Ball Type Bank XC3SD3400A Pin Name Ball Type
Pinout Descriptions
Table 68: Spartan-3A DSP FG676 Pinout for Table 68: Spartan-3A DSP FG676 Pinout for
XC3SD3400A FPGA (Continued) XC3SD3400A FPGA (Continued)
FG676 FG676
Bank XC3SD3400A Pin Name Ball Type Bank XC3SD3400A Pin Name Ball Type
Pinout Descriptions
Table 68: Spartan-3A DSP FG676 Pinout for Table 68: Spartan-3A DSP FG676 Pinout for
XC3SD3400A FPGA (Continued) XC3SD3400A FPGA (Continued)
FG676 FG676
Bank XC3SD3400A Pin Name Ball Type Bank XC3SD3400A Pin Name Ball Type
Pinout Descriptions
Table 68: Spartan-3A DSP FG676 Pinout for Table 68: Spartan-3A DSP FG676 Pinout for
XC3SD3400A FPGA (Continued) XC3SD3400A FPGA (Continued)
FG676 FG676
Bank XC3SD3400A Pin Name Ball Type Bank XC3SD3400A Pin Name Ball Type
Pinout Descriptions
Notes:
1. 26 VREF are on INPUT pins.
Pinout Descriptions
view) I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O
I/O
B L02N_3 L02P_3 L51N_0 L45N_0
VCCO_0
L41P_0 L42P_0 L38N_0 L36N_0 L33N_0
VCCO_0
L29N_0
L28P_0
GCLK10
INPUT I/O
VCCO_3 VCCINT I/O I/O I/O I/O I/O I/O I/O
VREF_3
I/O: Unrestricted, C GND GND
∇ ∇ ∇ L44P_0 L41N_0 L42N_0 L40P_0 L34P_0 L32P_0 L30N_0
L28N_0
GCLK11
314 general-purpose user I/O.
VCCAUX GND VCCINT I/O
I/O I/O INPUT I/O I/O I/O I/O
D TMS INPUT
∇ ∇ L06P_3 ∇ L44N_0 VREF_0 L40N_0 L37N_0 L34N_0
L32N_0
VREF_0
L30P_0
INPUT: Unrestricted, I/O I/O I/O VCCINT I/O GND I/O I/O
34 general-purpose input pin. E VCCO_3 VCCAUX VCCO_0 INPUT VCCO_0
L11P_3 L07P_3 L06N_3 ∇ L48N_0 ∇ L37P_0 L31P_0
INPUT
VREF: User I/O or input H
I/O I/O
GND VREF_3 VCCO_3
I/O I/O
GND
I/O I/O
VCCO_0
I/O
INPUT
37 voltage reference for bank. L17N_3 L17P_3
∇
L10N_3 L03N_3 L47N_0 L46N_0 L35N_0
INPUT
INPUT INPUT I/O I/O I/O I/O I/O I/O I/O I/O
J L20N_3 INPUT INPUT
L24P_3 L20P_3 L19N_3 L19P_3 L13N_3 L10P_3 L01P_3 L01N_3 L43P_0 L39P_0
VREF_3
CLK: User I/O, input, or
32 clock buffer input. K
INPUT I/O I/O I/O I/O I/O I/O I/O I/O
GND
I/O I/O
VCCAUX
L24N_3 L23N_3 L23P_3 L22N_3 L22P_3 L18P_3 L13P_3 L05N_3 L05P_3 L43N_0 L39N_0
2 configuration pins.
I/O
I/O I/O I/O I/O I/O I/O I/O I/O I/O
M L29N_3
L29P_3 L27N_3 L27P_3 L28P_3 L28N_3 L26N_3 L26P_3 L21N_3 L21P_3
VCCINT GND VCCINT
VREF_3
2 N L31P_3 L31N_3
GND
L30N_3 L30P_3
L32P_3 L32N_3 GND
TRDY2
VCCAUX GND VCCINT VCCINT
dual-purpose AWAKE LHCLK0 LHCLK1
LHCLK6
Power Management pins I/O
I/O I/O I/O I/O
L33N_3 I/O I/O I/O I/O
P L33P_3
IRDY2
L34N_3 L34P_3 VCCO_3
L39N_3 L39P_3 L41P_3 L41N_3
L35N_3 VCCINT GND VCCINT
LHCLK2 LHCLK5 LHCLK4 LHCLK7
LHCLK3
JTAG: Dedicated JTAG I/O
I/O I/O I/O I/O I/O I/O I/O I/O
I/O
4 port pins. R L36P_3
L36N_3 L37P_3 L37N_3 L40P_3 L40N_3 L45N_3 L45P_3 L43N_3
L43P_3 GND VCCINT GND
VREF_3 VREF_3
VCCO: Output voltage I/O I/O INPUT I/O I/O I/O I/O I/O I/O I/O I/O
V L47P_3 L47N_3
GND
L46N_3 L49N_3 L59N_3 L59P_3 L61N_3
VCCAUX
L09P_2 L13P_2 L16P_2 L20P_2
40 supply for bank.
INPUT
INPUT I/O I/O I/O I/O I/O I/O I/O I/O
W L50P_3
L50N_3
L52P_3 L52N_3
VCCO_3
L63N_3 L63P_3
GND
L05P_2 L09N_2
VCCO_2
L16N_2 L20N_2
VREF_3
VCCINT: Internal core I/O I/O I/O
I/O I/O INPUT VCCINT I/O I/O VCCINT I/O I/O VCCINT
36 supply voltage (+1.2V). Y
∇
L02P_2
∇ ∇
L17P_2 L25N_2
L53P_3 L53N_3 ∇ L57P_3 L57N_3
M2
L05N_2 L12P_2
RDWR_B GCLK13
device. Please see the A VCCAUX VCCO_2 I/O I/O I/O I/O
I/O I/O I/O I/O
GND GND GND
Footprint Migration F ∇ L06N_2 L07N_2 L10P_2 ∇ L18N_2
L19N_2
VS0
L22N_2
D6
L24P_2
D5
L26P_2
GCLK14
Figure 18: FG676 Package Footprint for XC3SD3400A FPGA (top view)
Pinout Descriptions
Bank 0
14 15 16 17 18 19 20 21 22 23 24 25 26
Right Half of FG676
I/O GND VCCAUX
I/O I/O I/O I/O I/O
L26N_0
L23N_0
GND INPUT
L18N_0 L15N_0 L14N_0
GND
L07N_0 ∇ ∇
TCK GND A Package (top view)
GCLK7
INPUT GND I/O I/O I/O GND I/O I/O I/O I/O I/O I/O I/O
D
VREF_0 ∇ L22P_0 L21P_0 L17P_0 ∇ L11P_0 L10N_0 L05P_0 L06P_0 L61N_1 L61P_1 L60N_1
I/O VCCAUX
I/O I/O I/O I/O I/O
VCCAUX INPUT VCCO_0 TDO E
∇
L20N_0 VCCAUX VCCO_1
L24P_0 L13N_0 L10P_0 L56P_1 L60P_1
VREF_0
VCCINT I/O
I/O I/O I/O I/O I/O I/O I/O I/O
GND GND GND F
∇
L58P_1
L24N_0 L20P_0 L13P_0 L02N_0 L01N_0 L56N_1 L54N_1 L54P_1
VREF_1
I/O
I/O I/O I/O I/O I/O I/O I/O INPUT I/O I/O
L25P_0 VCCINT
L12N_0
GND
L57N_1 L57P_1 L53N_1 L50N_1 L46N_1 L46P_1 L40P_1 L41P_1 L41N_1
K
GCLK4
I/O
I/O I/O I/O I/O INPUT
VCCINT GND VCCINT
L55N_1 L55P_1
VCCO_1
L53P_1
GND
L50P_1 L40N_1
L38P_1 VCCO_1 GND L
A12
I/O I/O
I/O I/O I/O
GND VCCINT GND
L17N_1 L17P_1
VCCO_1
L14N_1
GND VCCAUX L26P_1 L26N_1 VCCO_1 GND T
A4 A5
I/O INPUT
I/O I/O I/O I/O I/O I/O I/O I/O GND
VREF_1
VCCAUX GND L23N_1 U
L35N_2 L42N_2 L12N_1 L12P_1 L10N_1 L14P_1 L21N_1 L23P_1
VREF_1 ∇ ∇
INPUT
I/O I/O I/O I/O I/O I/O SUSPEN I/O I/O I/O I/O I/O VREF_1
L31P_2 L35P_2 L42P_2 L46N_2 L08P_1 L08N_1 D L10P_1 L18N_1 L21P_1 L19P_1 L19N_1
V
∇
I/O I/O VCCINT I/O I/O I/O GND VCCAUX
GND VCCO_2 GND VCCO_1 GND W
L31N_2 L46P_2 ∇ L04P_1 L04N_1 L18P_1 ∇ ∇
I/O I/O VCCINT VCCINT I/O I/O INPUT
INPUT I/O I/O I/O I/O I/O
L27P_2 L34N_2 Y
∇ ∇
L01P_1 L01N_1
GCLK0 D3
VREF_2 L43N_2
HDC LDC2
L13P_1 L13N_1 L15P_1 L15N_1 ∇
I/O I/O GND A
I/O I/O INPUT I/O I/O I/O I/O
L27N_2 L34P_2 GND GND GND
GCLK1 INIT_B
L43P_2 L47N_2 ∇ VREF_2 L09P_1 L09N_1 L11P_1 L11N_1 A
I/O
VCCAUX GND I/O A
L30N_2 I/O I/O I/O I/O
VCCO_2 DONE
∇
VCCO_2 VCCAUX VCCO_1
∇
L07N_1
MOSI L38N_2 L47P_2 L07P_1 L06N_1 B
VREF_1
CSI_B
GND I/O I/O A
I/O I/O I/O I/O I/O I/O I/O I/O I/O
INPUT
∇
L03P_1 L03N_1
L29N_2 L30P_2 L38P_2 L40N_2 L41N_2 L45N_2 2 L05N_1 L06P_1 C
A0 A1
Bank 2
Pinout Descriptions
Pinout Descriptions
Migration Recommendations
There are multiple pinout differences between the
XC3SD1800A and the XC3SD3400A FPGAs in the FG676
package. Please note the differences between the two
devices from Table 70 and take the necessary precautions.
Pinout Descriptions
Revision History
The following table shows the revision history for this document.
Date Version Revision
04/02/07 1.0 Initial Xilinx release.
05/25/07 1.1 Updates to Table 59, Table 63, Table 64, Table 65, Table 66, Table 67, Table 68, Table 69. Corrected
VREF pins in XC3S1800A FG676 (Table 70). Updated FG676 package footprints for XC3SD1800A
FPGA (Figure 17) and XC3SD3400A FPGA (Figure 18). Minor edits.
06/18/07 1.2 Updated for Production release.
07/16/07 2.0 Added Low-power options. Added advance thermal data to Table 62.
06/02/08 2.1 Added Package Overview section. Updated Thermal Characteristics in Table 62. Corrected name for
AB14 in CS484 in Table 63. Updated links.
03/11/09 2.2 Corrected bank designation for SUSPEND to VCCAUX.
SPARTAN-3A DSP
www.xilinx.com/spartan3adsp