Tps 54360
Tps 54360
Tps 54360
TPS54360
SLVSBB4G – AUGUST 2012 – REVISED JUNE 2018
2 Applications
12-V, 24-V and 48-V Industrial, Automotive and
Communications Power Systems
Simplified Schematic
Efficiency vs Load Current
100
VIN VIN 90
80
TPS54360
70
Efficiency - %
5V 3.3 V
EN 60
BOOT 50
VOUT
40
RT/CLK SW VIN = 12 V
30
20
VOUT = 5 V, fsw = 600 kHz
10
COMP VOUT = 3.3 V, fsw = 300 kHz
0
0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0
FB
IO - Output Current - A
GND
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
TPS54360
SLVSBB4G – AUGUST 2012 – REVISED JUNE 2018 www.ti.com
Table of Contents
1 Features .................................................................. 1 7.3 Feature Description................................................. 13
2 Applications ........................................................... 1 7.4 Device Functional Modes........................................ 23
3 Description ............................................................. 1 8 Application and Implementation ........................ 25
4 Revision History..................................................... 2 8.1 Application Information............................................ 25
8.2 Typical Application .................................................. 25
5 Pin Configuration and Functions ......................... 4
6 Specifications......................................................... 5 9 Power Supply Recommendations...................... 37
6.1 Absolute Maximum Ratings ...................................... 5 10 Layout................................................................... 38
6.2 ESD Ratings.............................................................. 5 10.1 Layout Guidelines ................................................. 38
6.3 Recommended Operating Conditions....................... 5 10.2 Layout Example .................................................... 38
6.4 Thermal Information .................................................. 5 11 Device and Documentation Support ................. 39
6.5 Electrical Characteristics........................................... 7 11.1 Documentation Support ........................................ 39
6.6 Timing Requirements ................................................ 8 11.2 Receiving Notification of Documentation Updates 39
6.7 Typical Characteristics .............................................. 8 11.3 Community Resources.......................................... 39
7 Detailed Description ............................................ 12 11.4 Trademarks ........................................................... 39
7.1 Overview ................................................................. 12 11.5 Electrostatic Discharge Caution ............................ 39
7.2 Functional Block Diagram ....................................... 13 12 Mechanical, Packaging, and Orderable
Information ........................................................... 39
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
• Added the WEBENCH information in the Features, Detailed Design Procedure, and Device Support sections .................. 1
• Changed the Handling Ratings table to the ESD Ratings table ............................................................................................. 5
• Moved the Storage temperature to the Absolute Maximum Ratings table............................................................................. 5
• Changed VIN MIN Value From: 4.5 V To: VO + VDO, and added Note 1 in the Recommended Operating Conditions .......... 5
• Updated text and added Equation 1 and Equation 2 in Low Dropout Operation and Bootstrap Voltage (BOOT)............... 14
• Deleted text: "The start and stop voltage for a typical 5 V..." and Figure: "5V Start/Stop Voltage" from the Low
Dropout Operation and Bootstrap Voltage (BOOT) section ................................................................................................. 14
• Changed Equation 7 and Equation 8 ................................................................................................................................... 16
• Changed Equation 27 .......................................................................................................................................................... 26
• Added new section: Minimum VIN ......................................................................................................................................... 31
• Deleted 2 graphs named "Low Dropout Operation" from the Application Curves section ................................................... 34
• Changed the data sheet to the new TI layout and added the Device Information table ........................................................ 1
• Added the Handling Ratings table and Recommended Operating Conditions table.............................................................. 5
• Changed the Operating: nonswitching supply current TEST CONDITIONS From: FB = 0.83 V To: FB = 0.9 V ................. 7
• Changed RT/CLK high threshold MAX value From: 1.7 V To: 2 V ....................................................................................... 7
• Changed Figure 6 title From: HIGH FREQUENCY RANGE To: LOW FREQUENCY RANGE ............................................. 8
• Changed Figure 7 title From: LOW FREQUENCY RANGE To: HIGH FREQUENCY RANGE ............................................. 8
• Changed Figure 11 and Figure 12 From: IEN (µV) To: IEN (µA) .............................................................................................. 9
• Changed the device status From: Product Preview To: Production Data .............................................................................. 1
DDA Package
8-Pin HSOIC
(Top View)
BOOT 1 8 SW
VIN 2 7 GND
PowerPAD
9
EN 3 6 COMP
RT/CLK 4 5 FB
Pin Functions
PIN
I/O DESCRIPTION
NAME NO.
A bootstrap capacitor is required between BOOT and SW. If the voltage on this capacitor is below the
BOOT 1 O minimum required to operate the high side MOSFET, the output is switched off until the capacitor is
refreshed.
VIN 2 I Input supply voltage with 4.5 V to 60 V operating range.
Enable terminal, with internal pull-up current source. Pull below 1.2 V to disable. Float to enable. Adjust the
EN 3 I
input undervoltage lockout with two resistors. See the Enable and Adjusting Undervoltage Lockout section.
Resistor Timing and External Clock. An internal amplifier holds this terminal at a fixed voltage when using an
external resistor to ground to set the switching frequency. If the terminal is pulled above the PLL upper
RT/CLK 4 I threshold, a mode change occurs and the terminal becomes a synchronization input. The internal amplifier is
disabled and the terminal is a high impedance clock input to the internal PLL. If clocking edges stop, the
internal amplifier is re-enabled and the operating mode returns to resistor frequency programming.
FB 5 I Inverting input of the transconductance (gm) error amplifier.
Error amplifier output and input to the output switch current (PWM) comparator. Connect frequency
COMP 6 O
compensation components to this terminal.
GND 7 – Ground
SW 8 I The source of the internal high-side power MOSFET and switching node of the converter.
GND terminal must be electrically connected to the exposed pad on the printed circuit board for proper
Thermal Pad 9 –
operation.
6 Specifications
6.1 Absolute Maximum Ratings (1)
over operating free-air temperature range (unless otherwise noted)
MIN MAX UNIT
VIN –0.3 65
EN –0.3 8.4
BOOT 73
Input voltage V
FB –0.3 3
COMP –0.3 3
RT/CLK –0.3 3.6
BOOT-SW 8
Output voltage SW –0.6 65 V
SW, 10-ns transient –2 65
Operating junction temperature –40 150 °C
Storage temperature, TSTG –65 150 °C
(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings
only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating
conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(1) Electrostatic discharge (ESD) to measure device sensitivity and immunity to damage caused by assembly line electrostatic discharges
into the device.
(2) Level listed above is the passing level per ANSI/ESDA/JEDEC JS-001. JEDEC document JEP155 states that 500V HBM allows safe
manufacturing with a standard ESD control process. terminals listed as 1000 V may actually have higher performance.
(3) Level listed above is the passing level per EIA-JEDEC JESD22-C101. JEDEC document JEP157 states that 250V CDM allows safe
manufacturing with a standard ESD control process. terminals listed as 250 V may actually have higher performance.
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report.
(2) Power rating at a specific ambient temperature TA should be determined with a junction temperature of 150°C. This is the point where
distortion starts to substantially increase. See power dissipation estimate in application section of this data sheet for more information.
Copyright © 2012–2018, Texas Instruments Incorporated Submit Documentation Feedback 5
Product Folder Links: TPS54360
TPS54360
SLVSBB4G – AUGUST 2012 – REVISED JUNE 2018 www.ti.com
THERMAL SHUTDOWN
Thermal shutdown 176 °C
Thermal shutdown hysteresis 12 °C
TIMING RESISTOR AND EXTERNAL CLOCK (RT/CLK TERMINALS)
Switching frequency range using RT mode 100 2500 kHz
fSW Switching frequency RT = 200 kΩ 450 500 550 kHz
Switching frequency range using CLK mode 160 2300 kHz
RT/CLK high threshold 1.55 2 V
RT/CLK low threshold 0.5 1.2 V
(1) Open Loop current limit measured directly at the SW terminal and is independent of the inductor value and slope compensation.
0.25 0.814
BOOT-SW = 3 V VIN = 12 V
RDS(ON) − On-State Resistance (Ω)
BOOT-SW = 6 V
0.804
0.15
0.799
0.1
0.794
0.05
0.789
0 0.784
−50 −25 0 25 50 75 100 125 150 −50 −25 0 25 50 75 100 125 150
TJ − Junction Temperature (°C) G001 TJ − Junction Temperature (°C) G002
6.5 6.5
VIN = 12 V TJ = −40°C
6.3 6.3
TJ = 25°C
High-Side Switch Current (A)
Figure 3. Switch Current Limit vs Junction Temperature Figure 4. Switch Current Limit vs Input Voltage
Figure 5. Switching Frequency vs Junction Temperature Figure 6. Switching Frequency vs RT/CLK Resistance
Low Frequency Range
2500 500
VIN = 12 V
ƒSW − Switching Frequency (kHz)
450
2000
400
1500
gm (dB)
350
1000
300
500
250
0 200
0 50 100 150 200 −50 −25 0 25 50 75 100 125 150
RT/CLK − Resistance (kΩ) G007 TJ − Junction Temperature (°C) G008
120 1.3
VIN = 12 V 1.29 VIN = 12 V
110
1.28
100 1.27
1.26
EN − Threshold (V)
90
1.25
gm (uA/V)
80 1.24
1.23
70
1.22
60 1.21
1.2
50
1.19
40 1.18
1.17
30
1.16
20 1.15
−50 −25 0 25 50 75 100 125 150 −50 −25 0 25 50 75 100 125 150
TJ − Junction Temperature (°C) G009 TJ − Junction Temperature (°C) G010
Figure 9. EA Transconductance During Soft-Start vs Figure 10. EN Terminal Voltage vs Junction Temperature
Junction Temperature
IEN (µA)
−1.5 −4.5
−1.7 −4.6
−1.9 −4.7
−2.1 −4.8
−2.3 −4.9
−2.5 −5
−50 −25 0 25 50 75 100 125 150 −50 −25 0 25 50 75 100 125 150
TJ − Junction Temperature (°C) G011
Tj − Junction Temperature (°C) G012
Figure 11. EN Terminal Current vs Junction Temperature Figure 12. EN Terminal Current vs Junction Temperature
−2.5 100
VFB Falling
−2.9
75
−3.1
−3.3
−3.5 50
−3.7
−3.9
25
−4.1
−4.3
VIN = 12 V
−4.5 0
−50 −25 0 25 50 75 100 125 150 0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8
TJ − Junction Temperature (°C) G112 VFB (V) G013
Figure 13. EN Terminal Current Hysteresis vs Junction Figure 14. Switching Frequency vs FB
Temperature
3 3
VIN = 12 V TJ = 25°C
Shutdown Supply Current (µA)
2.5 2.5
2 2
1.5 1.5
1 1
0.5 0.5
0 0
−50 −25 0 25 50 75 100 125 150 0 10 20 30 40 50 60
TJ − Junction Temperature (°C) G014 VIN − Input Voltage (V) G015
Figure 15. Shutdown Supply Current vs Junction Figure 16. Shutdown Supply Current vs Input Voltage (VIN)
Temperature
150 150
130 130
110 110
90 90
70 70
−50 −25 0 25 50 75 100 125 150 0 10 20 30 40 50 60
TJ − Junction Temperature (°C) G016 VIN − Input Voltage (V) G017
Figure 17. VIN Supply Current vs Junction Temperature Figure 18. VIN Supply Current vs Input Voltage
2.6 4.5
BOOT-SW UVLO Falling
2.5 BOOT-SW UVLO Rising 4.4
VIN − (BOOT−SW) (dB)
2.4 4.3
Input Voltage (V)
2.3 4.2
2.2 4.1
2.1 4
2 3.9
Figure 19. BOOT-SW UVLO vs Junction Temperature Figure 20. Input Voltage UVLO vs Junction Temperature
10
VIN = 12V,
9 o
TJ = 25 C
8
Soft-Start Time (ms)
7
6
5
4
3
2
1
0
100 300 500 700 900 11001300 1500 17001900 2100 2300 2500
Switching Frequency (KHz) G021
7 Detailed Description
7.1 Overview
The TPS54360 is a 60-V, 3.5-A, step-down (buck) regulator with an integrated high side n-channel MOSFET.
The device implements constant frequency, current mode control which reduces output capacitance and
simplifies external frequency compensation. The wide switching frequency range of 100 kHz to 2500 kHz allows
either efficiency or size optimization when selecting the output filter components. The switching frequency is
adjusted using a resistor to ground connected to the RT/CLK terminal. The device has an internal phase-locked
loop (PLL) connected to the RT/CLK terminal that will synchronize the power switch turn on to a falling edge of
an external clock signal.
The TPS54360 has a default input start-up voltage of approximately 4.3 V. The EN terminal can be used to
adjust the input voltage undervoltage lockout (UVLO) threshold with two external resistors. An internal pull up
current source enables operation when the EN terminal is floating. The operating current is 146 μA under no load
condition (not switching). When the device is disabled, the supply current is 2 μA.
The integrated 92mΩ high side MOSFET supports high efficiency power supply designs capable of delivering 3.5
amperes of continuous current to a load. The gate drive bias voltage for the integrated high side MOSFET is
supplied by a bootstrap capacitor connected from the BOOT to SW terminals. The TPS54360 reduces the
external component count by integrating the bootstrap recharge diode. The BOOT terminal capacitor voltage is
monitored by a UVLO circuit which turns off the high side MOSFET when the BOOT to SW voltage falls below a
preset threshold. An automatic BOOT capacitor recharge circuit allows the TPS54360 to operate at high duty
cycles approaching 100%. Therefore, the maximum output voltage is near the minimum input supply voltage of
the application. The minimum output voltage is the internal 0.8 V feedback reference.
Output overvoltage transients are minimized by an overvoltage transient protection (OVP) comparator. When the
OVP comparator is activated, the high side MOSFET is turned off and remains off until the output voltage is less
than 106% of the desired output voltage.
The TPS54360 includes an internal soft-start circuit that slows the output rise time during start-up to reduce in-
rush current and output voltage overshoot. Output overload conditions reset the soft-start timer. When the
overload condition is removed, the soft-start circuit controls the recovery from the fault output level to the nominal
regulation voltage. A frequency foldback circuit reduces the switching frequency during start-up and overcurrent
fault conditions to help maintain control of the inductor current.
Thermal
Shutdown UVLO
Enable
OV Comparator
Shutdown
Shutdown
Logic
Enable
Threshold
Boot
Charge
Voltage
Minimum Boot
Reference Current
Clamp UVLO
Sense
Pulse
Error Skip
Amplifier PWM
FB Comparator BOOT
Logic
Shutdown
Slope
6 Compensation
COMP SW
Frequency
Foldback
Reference
DAC for
Soft- Start
Maximum
Clamp
Oscillator
with PLL
where
• VF = Schottky diode forward voltage
• Rdc = DC resistance of inductor and PCB
• RDS(on) = High-side MOSFET RDS(on) (1)
where
• D(max) ≥ 0.9
• IB2SW = 100 µA
• tSW = 1 / fSW(MHz)
• VB2SW = VBOOT + VF
• VBOOT = (1.41 × VIN – 0.554 – VF / tSW – 1.847 × 103 × IB2SW) / (1.41 + 1 / tSW)*
• RDS(on) = 1 / (–0.3 × VB2SW2 + 3.577 × VB2SW – 4.246)
*VBOOT is clamped by the IC. If VBOOT calculates to greater than 6 V, set VBOOT = 6 V (2)
VIN
TPS54360
i1 ihys
RUVLO1
EN
Optional
VEN
RUVLO2
tON
To protect the converter in overload conditions at higher switching frequencies and input voltages, the TPS54360
implements a frequency foldback. The oscillator frequency is divided by 1, 2, 4, and 8 as the FB terminal voltage
falls from 0.8 V to 0 V. The TPS54360 uses a digital frequency foldback to enable synchronization to an external
clock during normal start-up and fault conditions. During short-circuit events, the inductor current can exceed the
peak current limit because of the high input voltage and the minimum controllable on time. When the output
voltage is forced low by the shorted load, the inductor current decreases slowly during the switch off time. The
frequency foldback effectively increases the off time by increasing the period of the switching cycle providing
more time for the inductor current to ramp down.
With a maximum frequency foldback ratio of 8, there is a maximum frequency at which the inductor current can
be controlled by frequency foldback protection. Equation 9 calculates the maximum switching frequency at which
the inductor current will remain under control when VOUT is forced to VOUT(SC). The selected operating frequency
should not exceed the calculated value.
Equation 10 calculates the maximum switching frequency limitation set by the minimum controllable on time and
the input to output step down ratio. Setting the switching frequency above this value will cause the regulator to
skip switching pulses to achieve the low duty cycle required at maximum input voltage.
æ I ´R + V ö
1 OUT + Vd
fSW (max skip ) = ´ç O dc ÷
tON ç VIN - IO ´ RDS(on ) + Vd ÷
è ø (9)
TPS54360 TPS54360
RT/CLK
RT/CLK
PLL PLL
RT Hi-Z
Clock
Clock RT
Source
Source
SW
SW
EXT EXT
IL
IL
Figure 25. Plot of Synchronizing in CCM Figure 26. Plot of Synchronizing in DCM
SW
EXT
IL
SW
VO
Power Stage
gmps 12 A/V
a
R1 RESR
COMP RL
c
FB COUT
0.8 V
R3 CO RO
gmea
C2
350 mA/V R2
C1
VC Adc
RESR
fp
RL
gmps
COUT
fz
Figure 29. Simple Small Signal Model and Frequency Response for Peak Current Mode Control
æ s ö
ç1 + ÷
VOUT è 2p ´ fZ ø
= Adc ´
VC æ s ö
ç1 + ÷
è 2 p ´ fP ø (11)
Adc = gmps ´ RL
(12)
1
fP =
COUT ´ RL ´ 2p (13)
1
fZ =
COUT ´ RESR ´ 2p (14)
R1
FB
gmea Type 2A Type 2B Type 1
COMP
Vref
R3 C2 R3
R2 RO CO C2
C1 C1
Aol
A0 P1
Z1 P2
A1
BW
Figure 31. Frequency Response of the Type 2A and Type 2B Frequency Compensation
Aol(V/V)
Ro =
gmea (15)
gmea
CO =
2p ´ BW (Hz) (16)
æ s ö
ç1 + ÷
è 2p ´ fZ1 ø
EA = A0 ´
æ s ö æ s ö
ç1 + ÷ ´ ç1 + ÷
è 2 p ´ fP1 ø è 2 p ´ fP2 ø
(17)
R2
A0 = gmea ´ Ro ´
R1 + R2 (18)
R2
A1 = gmea ´ Ro| | R3 ´
R1 + R2 (19)
1
P1 =
2p ´ Ro ´ C1 (20)
1
Z1 =
2p ´ R3 ´ C1 (21)
1
P2 = type 2a
2p ´ R3 | | RO ´ (C2 + CO ) (22)
1
P2 = type 2b
2p ´ R3 | | RO ´ CO (23)
1
P2 = type 1
2p ´ R O ´ (C2 + C O ) (24)
R2 Co
TPS54360
FB
VOUT
EN
COMP
RT /CLK Rcomp
Czero Cpole
RT
VOPOS
+
VIN + Copos
Cin
Cboot
BOOT GND
VIN SW
Lo
Cd R1
+
GND Coneg
TPS54360 R2
FB VONEG
EN
COMP
Rcomp
RT /CLK
Czero Cpole
RT
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
U1 D1 C6 C7
TPS54360DDA 47uF 47uF
1 8 B560C
BOOT SW R5
VIN
8.5V to 60V 2 7 53.6k
VIN GND
3 6
EN COMP
C1 C2 R1 GND
PWRPD
FB FB
4 5
2.2uF 2.2uF 523k RT/CLK FB
9 R4
13.0k C8 R6
R2 R3 39pF 10.2k
GND
84.5k 162k GND C5
6800pF
GND GND
Copyright © 2017, Texas Instruments Incorporated
( )ö÷
2
æ
1 ç VOUT ´ VIN(max ) - VOUT
2
1 æ 5 V ´ (60 V - 5 V ) ö
IL(rms ) = (IOUT ) 2
+ ´
12 çç VIN(max ) ´ LO ´ fSW ÷ = (3.5 A )
2
+
12
´ ç ÷ = 3.5 A
ç 60 V ´ 8.2 mH ´ 600 kHz ÷
÷ è ø
è ø
(30)
spacer
IRIPPLE 0.932 A
IL(peak ) = IOUT + = 3.5 A + = 3.97 A
2 2 (31)
supply the difference in current for 2 clock cycles to maintain the output voltage within the specified range.
Equation 32 shows the minimum output capacitance necessary, where ΔIOUT is the change in output current, ƒsw
is the regulators switching frequency and ΔVOUT is the allowable change in the output voltage. For this example,
the transient load response is specified as a 4% change in VOUT for a load step from 0.875 A to 2.625 A.
Therefore, ΔIOUT is 2.625 A - 0.875 A = 1.75 A and ΔVOUT = 0.04 × 5 = 0.2 V. Using these numbers gives a
minimum capacitance of 29.2 μF. This value does not take the ESR of the output capacitor into account in the
output voltage change. For ceramic capacitors, the ESR is usually small enough to be ignored. Aluminum
electrolytic and tantalum capacitors have higher ESR that must be included in load step calculations.
The output capacitor must also be sized to absorb energy stored in the inductor when transitioning from a high to
low load current. The catch diode of the regulator can not sink current so energy stored in the inductor can
produce an output voltage overshoot when the load current rapidly decreases. A typical load step response is
shown in Figure 35. The excess energy absorbed in the output capacitor will increase the voltage on the
capacitor. The capacitor must be sized to maintain the desired output voltage during these transient periods.
Equation 33 calculates the minimum capacitance required to keep the output voltage overshoot to a desired
value, where LO is the value of the inductor, IOH is the output current under heavy load, IOL is the output under
light load, Vf is the peak output voltage, and Vi is the initial voltage. For this example, the worst case load step
will be from 2.625 A to 0.875 A. The output voltage increases during this load transition and the stated maximum
in our specification is 4 % of the output voltage. This makes Vf = 1.04 × 5 = 5.2. Vi is the initial capacitor voltage
which is the nominal output voltage of 5 V. Using these numbers in Equation 33 yields a minimum capacitance of
24.6 μF.
Equation 34 calculates the minimum output capacitance needed to meet the output voltage ripple specification,
where ƒsw is the switching frequency, VORIPPLE is the maximum allowable output voltage ripple, and IRIPPLE is the
inductor ripple current. Equation 34 yields 7.8 μF.
Equation 35 calculates the maximum ESR an output capacitor can have to meet the output voltage ripple
specification. Equation 35 indicates the ESR should be less than 27 mΩ.
The most stringent criteria for the output capacitor is 29.2 μF required to maintain the output voltage within
regulation tolerance during a load transient.
Capacitance de-ratings for aging, temperature and dc bias increases this minimum value. For this example, 2 x
47 μF, 10 V ceramic capacitors with 5 mΩ of ESR will be used. The derated capacitance is 58.3 µF, well above
the minimum required capacitance of 29.2 µF.
Capacitors are generally rated for a maximum ripple current that can be filtered without degrading capacitor
reliability. Some capacitor data sheets specify the Root Mean Square (RMS) value of the maximum ripple
current. Equation 36 can be used to calculate the RMS ripple current that the output capacitor must support. For
this example, Equation 36 yields 269 mA.
2 ´ DIOUT 2 ´ 1.75 A
COUT > = = 29.2 mF
fSW ´ DVOUT 600 kHz x 0.2 V (32)
COUT > LO x
((I ) - (I ) ) = 8.2 mH x (2.625 A - 0.875 A ) = 24.6 mF
OH
2
OL
2 2 2
((V ) - (V ) )
f
2
I
2
(5.2 V - 5 V ) 2 2
(33)
1 1 1 1
COUT > ´ = x = 7.8 mF
8 ´ fSW æ VORIPPLE ö 8 x 600 kHz æ 25 mV ö
ç ÷ ç 0.932 A ÷
è IRIPPLE ø è ø (34)
V 25 mV
RESR < ORIPPLE = = 27 mW
IRIPPLE 0.932 A (35)
ICOUT(rms) =
(
VOUT ´ VIN(max ) - VOUT )= 5V ´ (60 V - 5 V)
= 269 mA
12 ´ VIN(max ) ´ LO ´ fSW 12 ´ 60 V ´ 8.2 mH ´ 600 kHz
(36)
PD =
(V IN(max ) - VOUT )´ I OUT ´ Vf d
+
2
C j ´ fSW ´ (VIN + Vf d)
=
VIN(max ) 2
ICI(rms ) = IOUT x
VOUT
x
(V IN(min ) - VOUT ) = 3.5 A 5V
´
(8.5 V - 5 V)
= 1.72 A
VIN(min ) VIN(min ) 8.5 V 8.5 V
(38)
8.2.2.11 Compensation
There are several methods to design compensation for DC/DC regulators. The method presented here is easy to
calculate and ignores the effects of the slope compensation that is internal to the device. Since the slope
compensation is ignored, the actual crossover frequency will be lower than the crossover frequency used in the
calculations. This method assumes the crossover frequency is between the modulator pole and the ESR zero
and the ESR zero is at least 10 times greater the modulator pole.
To get started, the modulator pole, ƒp(mod), and the ESR zero, ƒz1 must be calculated using Equation 44 and
Equation 45. For COUT, use a derated value of 58.3 μF. Use equations Equation 46 and Equation 47 to estimate
a starting point for the crossover frequency, ƒco. For the example design, ƒp(mod) is 1912 Hz and ƒz(mod) is 1092
kHz. Equation 45 is the geometric mean of the modulator pole and the ESR zero and Equation 47 is the mean of
modulator pole and the switching frequency. Equation 46 yields 45.7 kHz and Equation 47 gives 23.9 kHz. Use
the lower value of Equation 46 or Equation 47 for an initial crossover frequency. For this example, the target ƒco
is 23.9 kHz.
Next, the compensation components are calculated. A resistor in series with a capacitor is used to create a
compensating zero. A capacitor in parallel to these two components forms the compensating pole.
IOUT(max ) 3.5 A
fP(mod) = = = 1912 Hz
2 ´ p ´ VOUT ´ COUT 2 ´ p ´ 5 V ´ 58.3 mF (44)
1 1
f Z(mod) = = = 1092 kHz
2 ´ p ´ RESR ´ COUT 2 ´ p ´ 2.5 mW ´ 58.3 mF (45)
fco = fp(mod) x f z(mod) = 1912 Hz x 1092 kHz = 45.7 kHz
(46)
fSW 600 kHz
fco = fp(mod) x = 1912 Hz x = 23.9 kHz
2 2 (47)
To determine the compensation resistor, R4, use Equation 48. Assume the power stage transconductance,
gmps, is 12 A/V. The output voltage, VO, reference voltage, VREF, and amplifier transconductance, gmea, are 5
V, 0.8 V and 350 μA/V, respectively. R4 is calculated to be 13 kΩ which is a standard value. Use Equation 49 to
set the compensation zero to the modulator pole frequency. Equation 49 yields 6404 pF for compensating
capacitor C5. 6800 pF is used for this design.
Therefore,
PTOT = PCOND + PSW + PGD + PQ = 0.47 W + 0.123 W + 0.022 W + 0.0018 W = 0.616 W (56)
For given TA,
TJ = TA + RTH ´ PTOT (57)
For given TJMAX = 150°C
TA (max ) = TJ(max ) - RTH ´ PTOT
(58)
Where:
Ptot is the total device power dissipation (W).
TA is the ambient temperature (°C).
TJ is the junction temperature (°C).
RTH is the thermal resistance of the package (°C/W).
TJMAX is maximum junction temperature (°C).
TAMAX is maximum ambient temperature (°C).
There will be additional power losses in the regulator circuit due to the inductor ac and dc losses, the catch diode
and PCB trace resistance impacting the overall efficiency of the regulator.
10 V/div
1 A/div
VIN
C4: IOUT
C4
20 mV/div
C3
100 mV/div
VOUT -5 V offset
5 V/div
C1: VIN
C1: VIN
C1
1 V/div
2 V/div
C2: EN
C2 C1
C2: EN
C2
C3: VOUT
2 V/div
2 V/div
C3: VOUT
C3 C3
C1: SW C1: SW
10 V/div
10 V/div
C1 C1
C4: IL C4: IL
500 mA/div
1 A/div
C4
Figure 39. Output Ripple CCM Figure 40. Output Ripple DCM
C1: SW
10 V/div
10 V/div
C1: SW
C1 C1
C4: IL
200 mA/div
1 A/div
C4: IL
C4
IOUT = 3.5 A
C3
200 mV/div
C3
C4
No Load
Figure 41. Output Ripple PSM Figure 42. Input Ripple CCM
C1: SW
10 V/div
C1: SW
2 V/div
C1
C4: IL
500 mA/div
200 mA/div
C4 C4
IOUT = 100 mA C4: IL
20 mV/div
C3 C3
Figure 43. Input Ripple DCM Figure 44. Low Dropout Operation
100 100
VOUT = 5V, fsw = 600 kHz
90 90
80 80
70 70
Efficiency - %
Efficiency - %
60 60
50 50
40 40
VOUT = 5V, fsw = 600 kHz
30 30
20 20
8Vin 36Vin 8Vin 36Vin
10 12Vin 48Vin 10 12Vin 48Vin
24Vin 60Vin 24Vin 60Vin
0 0
0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 0.001 0.01 0.1 1
Figure 45. Efficiency vs Load Current Figure 46. Light Load Efficiency
100 100
VOUT = 3.3V, fsw = 300 kHz
90 90
80 80
70 70
Efficiency - %
Efficiency - %
60 60
50 50
40 40
VOUT = 3.3V, fsw = 300 kHz
30 30
20 20
8Vin 36Vin 8Vin 36Vin
10 12Vin 48Vin 10 12Vin 48Vin
24Vin 60Vin 24Vin 60Vin
0 0
0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 0.001 0.01 0.1 1
Figure 47. Efficiency vs Load Current Figure 48. Light Load Efficiency
60 180 1
VIN = 12V, VOUT = 5V,
0.8
Phase fsw = 600 kHz
0.4
Phase - degree
20 60
0.2
Gain - dB
Gain
0 0 0
-0.2
-20 -60
0.4
Figure 49. Overall Loop Frequency Response Figure 50. Regulation vs Load Current
0.5
VOUT = 5V,
0.4
fsw = 600 kHz, IOUT = 3.5A
Output Voltage Deviation - %
0.3
0.2
0.1
-0.1
0.2
-0.3
-0.4
-0.5
0 5 10 15 20 25 30 35 40 45 50 55 60
10 Layout
Output
Capacitor Output
Topside Inductor
Ground Route Boot Capacitor
Area Catch
Trace on another layer to
provide wide path for Diode
topside ground
Input
Bypass
Capacitor BOOT SW
Vin
VIN GND
EN COMP
UVLO
RT/CLK FB
Adjust Compensation
Resistor
Resistors Network
Divider
11.4 Trademarks
Eco-mode, PowerPAD, E2E are trademarks of Texas Instruments.
WEBENCH is a registered trademark of Texas Instruments.
All other trademarks are the property of their respective owners.
11.5 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
www.ti.com 30-Oct-2021
PACKAGING INFORMATION
Orderable Device Status Package Type Package Pins Package Eco Plan Lead finish/ MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) Ball material (3) (4/5)
(6)
TPS54360DDA ACTIVE SO PowerPAD DDA 8 75 RoHS & Green NIPDAUAG Level-2-260C-1 YEAR -40 to 125 54360
TPS54360DDAR ACTIVE SO PowerPAD DDA 8 2500 RoHS & Green NIPDAUAG Level-2-260C-1 YEAR -40 to 125 54360
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com 30-Oct-2021
• Automotive : TPS54360-Q1
• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com 17-Jul-2020
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com 17-Jul-2020
Pack Materials-Page 2
GENERIC PACKAGE VIEW
DDA 8 PowerPAD TM SOIC - 1.7 mm max height
PLASTIC SMALL OUTLINE
Images above are just a representation of the package family, actual package may vary.
Refer to the product data sheet for package details.
4202561/G
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an
application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license
is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you
will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these
resources.
TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with
such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for
TI products.
TI objects to and rejects any additional or different terms you may have proposed. IMPORTANT NOTICE
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2021, Texas Instruments Incorporated