Vlsi 2020 21 Titles
Vlsi 2020 21 Titles
Vlsi 2020 21 Titles
1. Design and analysis of High speed wallace tree multiplier using parallel
2. Implementation of optimized digital filter using sklansky adder and kogge stone adder
4. An Efficient Implementation of FIR Filter Using High Speed Adders For Signal
Processing Applications
5. Design of 8 bit and 16 bit Reversible ALU for Low Power Applications
10. Analysis of 32-Bit Multiply and Accumulate unit (MAC) using Vedic Multiplier
11. Design and Evaluation of a FIR Filter Using Hybrid Adders and Vedic Multipliers
12. High Performance, Low Power Architecture of 5-stage FIR Filter using Modified
Montgomery Multiplier
15. A High-Performance Symmetric Hybrid Form Design for High-Order FIR Filter
Technique
17. Power efficient FIR filter Architecture using Distributed Arithmetic Algorithm
19. Power efficient FIR filter Architecture using Distributed Arithmetic Algorithm
22. A Self-Timed Ring based TRNG with Feedback Structure for FPGA
Implementation
23. Area Efficient and Low Power Multiplexer based Data Comparator for Median filter
in Denoising Application
25. Design of Reversible Shift Registers Minimizing Number of Gates, Constant Inputs
26. Design and performance analysis of Subtractor using 2:1 multiplexer using multiple
logic families
27. Leakage Power Reduction in CMOS Logic Circuits Using Stack ONOFIC Technique
adder
28. Power Efficient Design of Adiabatic Approach for Low Power VLSI Circuits
31. A Novel Area Efficient Parity Generator and Checker Circuits Design Using QCA
Style
34. Design and Implementation of Primitive Cells, Full Adder, Full Subtractor, and
35. Realization of Power Efficient FIR Filters using Hybrid Accurate-Inaccurate Adder
Architecture
2019 IEEE
10.
Efficient Design For Fixed Width Adder Tree Front end
11. Area –Time Efficient Streaming Architecture For Architecture For FAST
Front end
And BRIEF Detector
12. Hard Ware Efficient Post Processing Architecture For True Random
Front end
Number Generators
13.
A Two Speed Radix -4 Serial –Parallel Multiplier Front end
14. Low power approximate unsigned multipliers with configurable error
Front end
recovery
15.
Energy Quality Scalable Adders Based On Non Zeroing Bit Truncation Front end
16. Double MAC On A DSP Boosting The Performance Of Convolutional
Front end
Neural Networks On FPGAS
17.
A Low-Power Parallel Architecture for Linear Feedback Shift Registers Front end
18. Ultra-low-voltage GDI-based hybrid full adder design for area and energy-
BACK End
efficient computing systems
19. Design Of Area Efficient And Low Power 4-Bit Multiplier Based On Full-
BACK End
swing GDI technique
20. Multistage Linear Feedback Shift Register Counters With Reduced
BACK End
Decoding Logic in 130-nm CMOS for Large-Scale Array Applications
21. Low-Power Near-Threshold 10T SRAM Bit Cells With Enhanced Data-
BACK End
Independent Read Port Leakage for Array Augmentation in 32-nm CMOS
22. Column selection enabled 10 T SRAM utilizing shared diff VDD WRITE
BACK End
and dropped VDD read for FFT on real data.
23. Cell-state-distribution –assisted threshold voltage detector for NAND flash
BACK End
memory
24. Efficient VLSI Implementation of a Sequential Finite Field Multiplier
BACK End
Using Reordered Normal Basis in Domino Logic
25. An Approach to LUT Based Multiplier for Short Word Length DSP Frontend
Systems
34. MAES: Modified Advanced Encryption Standard for Resource Constraint Frontend
Environments
35. Chip Design for Turbo Encoder Module for In-Vehicle System Frontend
36. Low-Power and Fast Full Adder by Exploring New XOR and XNOR Gates Backend
2018 IEEE
1. First experimental demonstration of a scalable linear majority gate based on spin
waves
2. Design of Majority Logic Based Comparator
3. Novel Cascadable Magnetic Majority Gates for Implementing Comprehensive
Logic Functions
4. Comparator Design using CTL and Outputwired based Majority Gate
5. Design of Generalized Pipeline Cellular Array in Quantum-Dot Cellular
Automata
6. Size Optimization of MIGs with an Application to QCA and STMG Technologies
7. Spin-based majority gates for logic applications
8. Finite Hyperplane Codes: Minimum Distance and Majority-Logic Decoding
9. Adapting Computer Arithmetic Structures to Sustainable Supercomputing in
Low-Power, Majority-Logic Nanotechnologies
10. A Novel Design of Quantum-Dots Cellular Automata Comparator Using Five-
Input Majority Gate
11. Modified majority logic decoding of Reed–Muller codes using factor graphs
12. Characteristics of signal propagation in multiferroic majority logic gates subjected
to thermal noise
Address: #503,Annapurna Block, beside mytrivanam, Adhithya Enclave, Ameerpet, HYD-38.
E-mail: msrprojectshyd@gmail.com, Web: www.msrprojects.org , Ring on: +91 8977464142.
Branches: Hyderabad ( Ameerpet | Dilsuknagar) | KurnooL
VLSI IEEE 2020-21 – FRONT END and BACK END
13. Bit error probability analysis for majority logic decoding of CSOC codes over
fading channels
14. Majority Voting-Based Reduced Precision Redundancy Adders
15. On the Decoding Radius Realized by Low-Complexity Decoded Non-Binary
Irregular LDPC Codes
16. Design of 2's Complement of 4-Bit Binary Numbers Using Quantum Dot Cellular
Automata
17. Majority Logic: Prime Implicants and n-Input Majority Term Equivalence
18. A Simple Synthesis Process for Combinational QCA Circuits: QSynthesizer
19. Test Pattern Generator for Majority Voter based QCA Combinational Circuits
targeting MMC Defect
20. Two Bit Overlap: A Class of Double Error Correction One Step Majority Logic
Decodable Codes
21. A Majority-Based Imprecise Multiplier for Ultra-Efficient Approximate Image
Multiplication
22. Design and Analysis of Majority Logic Based Approximate Adders and
Multipliers
23. A CMOS Majority Logic Gate and Its Application to One-Step ML Decodable
Codes
24. Novel Reliable QCA Subtractor Designs using Clock zone based Crossover
25. Inversions Optimization in XOR-Majority Graphs with an Application to QCA
26. Exact Synthesis of Boolean Functions in Majority-of-Five Forms
27. New Majority Gate-Based Parallel BCD Adder Designs for Quantum-Dot
Cellular Automata
28. A Novel Iterative Reliability-Based Majority-Logic Decoder for NB-LDPC
Codes
29. Design and Simulation of 4-bit QCA BCD Full-adder
30. An Efficient Design of 4 - to - 2 Encoder and Priority Encoder Based on 3-dot
QCA Architecture
31. An Effective Design of 2 : 1 Multiplexer and 1 : 2 Demultiplexer using 3-dot
QCA Architecture
32. High Speed Memory Cell with Data Integrity in QCA
33. Design of an Efficient Multilayer Arithmetic Logic Unit in Quantum-Dot Cellular
Automata (QCA)
34. Comparative Analysis of Full Adder Custom Design Circuit using Two Regular
Structures in Quantum-Dot Cellular Automata (QCA)
35. Design of efficient quantum Dot cellular automata (QCA) multiply accumulate
(MAC) unit with power dissipation analysis
36. QCA Realization of Reversible Gates Using Layered T Logic Reduction
Technique
37. QCA Based Error Detection Circuit for Nano Communication Network
38. Hamming Code Generators using LTEx Module of Quantum-dot Cellular
Automata
39. A Design and Implementation of Montgomery Modular Multiplier
40. Modified Binary Multiplier Circuit Based on Vedic Mathematics
41. Performance Analysis of Wallace Tree Multiplier with Kogge Stone Adder using
15-4 Compressor
42. Implementation of Floating Point Unit based on Booth Multiplier and Compressor
Adder