DMOS Driver For 3-Phase Brushless DC Motor: Features
DMOS Driver For 3-Phase Brushless DC Motor: Features
DMOS Driver For 3-Phase Brushless DC Motor: Features
Datasheet
Features
• Operating supply voltage from 8 to 52 V
• 2.8 A output peak current (1.4 A DC)
• RDS(ON) 0.73 Ω typ. value at Tj = 25 °C
• Operating frequency up to 100 kHz
• Non-dissipative overcurrent detection and protection
Power S036 • Diagnostic output
• Constant tOFF PWM current controller
• Slow decay synchronous rectification
• 60° and 120° Hall effect decoding logic
• Brake function
• Tachometer output for speed loop
• Cross conduction protection
• Thermal shutdown
• Undervoltage lockout
SO24 • Integrated fast free wheeling diodes
(20 + 2 + 2)
Application
• Factory automation end-points
• Home appliances
Product status link • Small pumps
L6229
• ATMs
Product summary
Description
Order code Package Packing
The L6229 is a DMOS fully integrated 3-phase motor driver with overcurrent
L6229D SO-24 Tube protection.
L6229DTR SO-24
Tape and Realized in BCD technology, the device combines isolated DMOS power transistors
reel with CMOS and bipolar circuits on the same chip.
L6229PD PowerSO36 Tube The device includes all the circuitry needed to drive a 3-phase BLDC motor including:
Tape and a 3-phase DMOS bridge, a constant off time PWM current controller and the
L6229PDTR PowerSO36 decoding logic for single ended Hall sensors that generates the required sequence
reel
for the power stage.
Product label Available in Power SO36 and SO24 (20 + 2 + 2) packages, the L6229 features a
non-dissipative overcurrent protection on the high-side power MOSFET and thermal
shutdown.
1 Block diagram
OCD1
OUT 1
DIAG OCD1 10 V
OCD OCD2
OCD3
OCD
EN VBOOT
BRAKE
FWD/REV
OCD2
OUT 2
H3 GATE 10 V
LOGIC
HALL EFFECT
H2 SENSORS
DECODING
LOGIC SENSE A
H1 VBOOT VS B
TACHO
RCPULSE OCD3
MONOSTABLE OUT 3
10 V
TACHO
10 V 5V
SENSE B
PWM
VOLTAGE
ONE SHOT MASKING +
REGULATOR
MONOSTABLE TIME SENSE - VREF
COMPARATOR
RCOFF
IS(peak) Pulsed supply current (for each VSA and VSB pin) VSA = VSB = VS; tPULSE < 1 ms 3.55 A
IS DC supply current (for each VSA and VSB pin) VSA = VSB = VS 1.4 A
4 Thermal data
1. Mounted on a multilayer FR4 PCB with a dissipating copper surface on the bottom side of 6 cm2 (with a thickness of 35 μm).
2. Mounted on a multilayer FR4 PCB with a dissipating copper surface on the top side of 6 cm2 (with a thickness of 35 μm).
3. Mounted on a multilayer FR4 PCB with a dissipating copper surface on the top side of 6 cm2 (with a thickness of 35 μm), 16
via holes and a ground layer.
4. Mounted on a multilayer FR4 PCB without any heat-sinking surface on the board.
5 Pin connections
GND 1 36 GND
N.C. 2 35 N.C.
H1 1 24 H3 N.C. 3 34 N.C.
DIAG 2 23 H2 VS A 4 33 VS B
Package
Ground terminals. On SO24 package, these pins are also used for
6, 7, 18,
1, 18, 19, 36 GND GND heat dissipation toward the PCB. On PowerSO36 package the slug is
19
connected on these pins.
Open drain Frequency-to-voltage open drain output. Every pulse from pin H1 is
8 22 TACHO
output shaped as a fixed and adjustable length pulse.
RC network pin. A parallel RC network connected between this pin
9 24 RCPULSE RC pin and ground sets the duration of the monostable pulse used for the
frequency-to-voltage converter.
Half-bridge 3 source pin. This pin must be connected together with pin
10 25 SENSEB Power supply SENSEA to power ground through a sensing power resistor. At this pin
also the inverting input of the sense comparator is connected.
Selects the direction of the rotation. HIGH logic level sets forward
11 26 FWD/REV Logic input operation, whereas LOW logic level sets reverse operation. If not used,
it has to be connected to GND or +5 V.
Package
Chip enable. LOW logic level switches OFF all power MOSFET. If not
12 27 EN Logic input
used, it has to be connected to +5 V.
Current controller reference voltage. Do not leave this pin open or
13 28 VREF Logic input
connect to GND.
Brake input pin. LOW logic level switches ON all high- side power
14 29 BRAKE Logic input MOSFET, implementing the brake function. If not used, it has to be
connected to +5 V.
Supply
15 30 VBOOT Bootstrap voltage needed for driving the upper power MOSFETs.
voltage
6 Electrical characteristics
IIL Low level logic input current GND logic input voltage -10 - - μA
Switching characteristics
tD(on)EN Enable to out turn-ON delay time(2) ILOAD = 1.4 A, resistive load 500 650 800 ns
tD(off)EN Enable to out turn-OFF delay time(2) ILOAD = 1.4 A, resistive load 500 - 1000 ns
tD(on)IN Other logic inputs to output turn-ON delay time ILOAD = 1.4 A, resistive load - 1.6 - µs
tD(off)IN Other logic inputs to out turn-OFF delay time ILOAD = 1.4 A, resistive load - 800 - ns
TACHO monostable
IRCPULSE Source current at pin RCPULSE VRCPULSE = 2.5 V 3.5 5.5 - mA
ISOVER Supply overcurrent protection threshold TJ = -25 to 125 °C(1) 2 2.8 3.55 A
tOCD(ON) OCD turn-ON delay time(4) IDIAG = 4mA; CDIAG < 100 pF - 200 - ns
tOCD(OFF) OCD turn-OFF delay time(4) IDIAG = 4mA; CDIAG < 100 pF - 100 - ns
EN
Vth(ON)
Vth(OFF)
t
IOUT
90%
10%
t
tFALL tRIS E
tD(OFF)EN tD(ON)EN
IOUT
IS OVER
ON
BRIDGE
OFF
VDIAG
90%
10%
tOCD(ON) tOCD(OFF)
7 Circuit description
Component Value
CBOOT 220 nF
CP 10 nF
RP 100 Ω
D1 1N4148
D2 1N4148
VS
D1 C BOOT
D2
RP
CP
VCP VBOOT VS A VS B
5V
ESD
PROTECTION
DIAG
5V
5V
R EN
OPEN
COLLECTOR
OUTPUT EN
C EN
ESD
PROTECTION
DIAG
5V
R EN
PUSH-PULL
OUTPUT EN
C EN ESD
PROTECTION
The L6229 device includes a constant off time PWM current controller. The current control circuit senses the
bridge current by sensing the voltage drop across an external sense resistor connected between the source of
the three lower power MOS transistors and ground, as shown in Figure 9. As the current in the motor increases
the voltage across the sense resistor increases proportionally. When the voltage drop across the sense resistor
becomes greater than the voltage at the reference input pin VREF the sense comparator triggers the monostable
switching the bridge off. The power MOS remains off for the time set by the monostable and the motor current
recirculates around the upper half of the bridge in slow decay mode as described in Section 9 Slow decay
mode. When the monostable times out, the bridge will again turn on. Since the internal deadtime, used to prevent
cross conduction in the bridge, delays the turn on of the power MOS, the effective off time tOFF is the sum of the
monostable time plus the deadtime.
Figure 10 shows the typical operating waveforms of the output current, the voltage drop across the sensing
resistor, the pin RC voltage and the status of the bridge. More details regarding the synchronous rectification and
the output stage configuration are included in Section 9 Slow decay mode.
Immediately after the power MOS turns on, a high peak current flows through the sense resistor due to the
reverse recovery of the freewheeling diodes. The L6229 device provides a 1 μs blanking time tBLANK that inhibits
the comparator output so that the current spike cannot prematurely retrigger the monostable.
BLANKING TIME
TO GATE MONOSTABLE
LOGIC
FROM THE
LOW-SIDE
GATE DRIVERS
5 mA MONOSTABLE
SET
S BLANKER
OUT 2
Q
(0) (1) OUT 3
R
OUT 1
DRIVERS DRIVERS
+ +
- DEADTIME DEADTIME DRIVERS
5V + +
2.5 V DEADTIME
+
SENSE -
COMPARATOR
IOUT
VREF
R SENSE
VSENSE
VREF
2.5 V
tRCFALL tRCFALL
ON
SYNCHRONOUS RECTIFICATION
OFF
B C D A B C D
Figure 11 shows the magnitude of the off time tOFF versus COFF and ROFF values. It can be approximately
calculated from the equations:
Therefore:
tOFF MIN = 6.6 μs (3)
tOFF MAX = 6 ms
These values allow a sufficient range of tOFF to implement the drive circuit for most motors.
The capacitor value chosen for COFF also affects the rise time tRCRISE of the voltage at the pin RCOFF. The rise
time tRCRISE will only be an issue if the capacitor is not completely charged before the next time the monostable
is triggered. Therefore, the on time tON, which depends by motors and supply parameters, has to be bigger than
tRCRISE for allowing a good current regulation by the PWM stage. Furthermore, the on time tON cannot be smaller
than the minimum on time tON(MIN).
Figure 12 shows the lower limit for the on time tON for having a good PWM current regulation capacity. It has to be
said that tON is always bigger than tON(MIN) because the device imposes this condition, but it can be smaller than
tRCRISE - tDT. In this last case the device continues to work but the off time tOFF is not more constant.
So, small COFF value gives more flexibility for the applications (allows smaller on time and, therefore, higher
switching frequency), but, the smaller is the value for COFF, the more influential will be the noises on the circuit
performance.
4
1 .10
R OFF = 10
3
1 .10
R OFF = 47
R OFF = 20 k
10 0
10
1
0.1 1 10 10 0
C OFF [nF]
Figure 12. Area where tON can vary maintaining the PWM regulation
100
10
1.5
1
0. 1 1 10 10 0
C OFF [nF]
Figure 13 shows the operation of the bridge in the slow decay mode during the off time. At any time only two legs
of the 3-phase bridge are active, therefore only the two active legs of the bridge are shown in Figure 13 and the
third leg will be off.
At the start of the off time, the lower power MOS is switched off and the current recirculates around the upper
half of the bridge. Since the voltage across the coil is low, the current decays slowly. After the deadtime the
upper power MOS is operated in the synchronous rectification mode reducing the impedance of the freewheeling
diode and the related conducting losses. When the monostable times out, upper MOS that was operating the
synchronous mode turns off and the lower power MOS is turned on again after some delay set by the deadtime to
prevent cross conduction.
A) ON TIME C) SYNCHRONOUS
RECTIFICATION
10 Decoding logic
The decoding logic section is a combinatory logic that provides the appropriate driving of the 3-phase bridge
outputs according to the signals coming from the three Hall effetct sensors that detect rotor position in a 3-phase
BLDC motor.
This novel combinatory logic discriminates between the actual sensors position for sensors spaced at 60, 120,
240 and 300 electrical degrees. This decoding method allows the implementation of a universal IC without
dedicating pins to select the sensor configuration.
There are eight possible input combinations for three sensor inputs. Six combinations are valid for rotor positions
with 120 electrical degrees sensor phasing (see Figure 14, positions 1, 2, 3a, 4, 5 and 6a) and six combinations
are valid for rotor positions with 60 electrical degrees phasing (see Figure 15, positions 1, 2, 3b, 4, 5 and 6b).
Four of them are in common (1, 2, 4 and 5) whereas there are two combinations used only in 120 electrical
degrees sensor phasing (3a and 6a) and two combinations used only in 60 electrical degrees sensor phasing (3b
and 6b).
The decoder can drive motors with different sensor configuration simply by following Table 7. For any input
configuration (H1, H2 and H3) there is one output configuration (OUT1, OUT2 and OUT3). The output configuration
3a is the same as 3b and analogously output configuration 6a is the same as 6b.
The sequence of the Hall codes for 300 electrical degrees phasing is the reverse of 60 and the sequence of the
Hall codes for 240 phasing is the reverse of 120. So, by decoding the 60 and the 120 codes it is possible to drive
the motor with all the four conventions by changing the direction set.
Hall 120° 1 2 3a - 4 5 6a -
Hall 60° 1 2 - 3b 4 5 - 6b
H1 H H L H L L H L
H2 L H H H H L L L
H3 L L L H H H H L
H1 H1 H1 H1 H1 H1
H3 H2 H3 H2 H3 H2 H3 H2 H3 H2 H3 H2
1 2 3a 4 5 6a
=H =L
H1 H1 H1 H1 H1 H1
H2 H2 H2 H2 H2 H2
H3 H3 H3 H3 H3 H3
1 2 3b 4 5 6b
=H =L
11 Tachometer
A tachometer function consists of a monostable, with constant off time (tPULSE), whose input is one Hall effect
signal (H1). It allows developing an easy speed control loop by using an external op amp, as shown in Figure 16.
For component values refer to Section 13 Application information.
The monostable output drives an open drain output pin (TACHO). At each rising edge of the Hall effect sensors
H1, the monostable is triggered and the MOSFET connected to pin TACHO is turned off for a constant time tPULSE
(see Figure 17). The off time tPULSE can be set using the external RC network (RPUL, CPUL) connected to the pin
RCPULSE.
Figure 18 gives the relation between tPULSE and CPUL, RPUL. We have approximately:
where CPUL should be chosen in the range from 1 nF to 100 nF and RPUL in the range from 20 kΩ to 100 kΩ.
By connecting the tachometer pin to an external pull-up resistor, the output signal average value VM is
proportional to the frequency of the Hall effect signal and, therefore, to the motor speed. This realizes a simple
frequency-to-voltage converter. An op amp, configured as an integrator, filters the signal and compares it with a
reference voltage VREF, which sets the speed of the motor.
t
VM = PULSE ⋅ VDD (6)
T
H1
H2
H3
VTACHO
VDD
VM
t PULSE
H1
RCP ULSE
TACHO
MONOST ABLE
VDD
R PU L C PU L
R DD
R3 TACHO
C1
R4
R1 VREF
VRE F
C RE F2 R2 C RE F1
4
1 .10
R PU L = 10
R PU L = 47
3
1 .10
R PU L = 20
tPULSE
10 0
10
1 1 0 1 00
C PUL [nF]
The L6229 device integrates an “Overcurrent Detection” circuit (OCD) for full protection.
This circuit provides output to output and output to ground short-circuit protection as well.
With this internal overcurrent detection, the external current sense resistor normally used and its associated
power dissipation are eliminated. Figure 19 shows a simplified schematic for the overcurrent detection circuit.
To implement the overcurrent detection, a sensing element that delivers a small but precise fraction of the output
current is implemented with each high-side power MOS. Since this current is a small fraction of the output current
there is very little additional power dissipation. This current is compared with an internal reference current IREF.
When the output current reaches the detection threshold (typically ISOVER = 2.8 A) the OCD comparator signals a
fault condition. When a fault condition is detected, an internal open drain MOS with a pull down capability of 4 mA
connected to pin DIAG is turned on.
The pin DIAG can be used to signal the fault condition to a microcontroller or to shut down the 3-phase bridge
simply by connecting it to pin EN and adding an external R-C (see REN, CEN).
I1 I2 I3
OVERTEMPERATURE
I3 / n
IREF
Figure 20 shows the overcurrent detection operation. The disable time tDISABLE before recovering normal
operation can be easily programmed by means of the accurate thresholds of the logic inputs. It is affected
whether by CEN and REN values and its magnitude is reported in Figure 21. The delay time tDELAY before turning
off the bridge when an overcurrent has been detected depends only by CEN value. Its magnitude is reported in
Figure 22.
CEN is also used for providing immunity to pin EN against fast transient noises. Therefore the value of CEN should
be chosen as big as possible according to the maximum tolerable delay time and the REN value should be chosen
according to the desired disable time.
The resistor REN should be chosen in the range from 2.2 kΩ to 180 kΩ. Recommended values for REN and CEN
are respectively 100 kΩ and 5.6 nF that allow obtaining 200 μs disable time.
IOUT
IS OVER
ON
BRIDGE
OFF
VDIAG
90%
10%
tOCD(ON) tOCD(OFF)
R E N = 2 2 0 kkΩ R EN = 100 k
3
1 .1 0 R E N = 4 7 kΩ
k
R EN = 33 k
R EN = 10 k
1 00
t DISABLE
10
1
1 1 0 1 00
C E N [n F ]
10
1
tDELAY
0.1
00
C EN [nF]
13 Application information
A typical application using the L6229 device is shown in Figure 23. Typical component values for the application
are shown in Table 8. A high quality ceramic capacitor (C2) in the range of 100 nF to 200 nF should be
placed between the power pins VSA and VSB and ground near the L6229 device to improve the high frequency
filtering on the power supply and reduce high frequency transients generated by the switching. The capacitor
(CEN) connected from the EN input to ground sets the shutdown time when an overcurrent is detected (see
Section 12 Non-dissipative overcurrent detection and protection). The two current sensing inputs (SENSEA and
SENSEB) should be connected to the sensing resistor RSENSE with a trace length as short as possible in the
layout. The sense resistor should be non-inductive resistor to minimize the di/dt transients across the resistor. To
increase noise immunity, unused logic pins are best connected to 5 V (high logic level) or GND (low logic level)
see Table 4. It is recommended to keep power ground and signal ground separated on PCB.
Component Value
C1 100 µF
C2 100 nF
C3 220 nF
CBOOT 220 nF
COFF 1 nF
CPUL 10 nF
CREF1 33 nF
CREF2 100 nF
CEN 5.6 nF
CP 10 nF
D1 1N4148
D2 1N4148
R1 5.6 kΩ
R2 1.8 kΩ
R3 4.7 kΩ
R4 1 MΩ
RDD 1 kΩ
REN 100 kΩ
RP 100 Ω
RSENSE 0.6 Ω
ROFF 33 kΩ
RPUL 47 kΩ
VS A VREF R1 + VREF
+ 20 13
VS - C REF2
C1 C2 VS B C REF1 R2
8 - 52 V DC 17 C3
POWER D1 CP
GROUND RP VCP
- 22
DIAG
D2 2 R4
C BOOT
VBOOT EN R EN
SIGNAL 15 12 ENABLE
GROUND R SENSE C EN
SENSE A R3
3
SENSE B 11 FWD/REV
3-PHASE MOTOR 10 FWD/REV
OUT 1 14 BRAKE
5 BRAKE
HALL OUT 2
M 21
SENSOR OUT 3 8
+5 V 16 TACHO
C OFF R DD
R H1 H1
1
R H2 H2 5V
23 4 RCOFF R OFF
R H3 H3
24 C PUL
18
19 RCPULSE
6 9
7 R PUL
GND
I1
10 IOUT
8 I2 IOUT
P D [W]
6
I3 IOUT
4
2
Tes t c on dition s:
S upp ly voltage = 24 V
0
0 0.25 0.5 0.75 1 1.25 1.5
No P WM
IOUT [A] fS W = 30 kHz (s low de cay)
Figure 25. PowerSO36 junction ambient thermal resistance versus on-board copper area
º C/ W
43
38
33
Without ground layer
13
1 2 3 4 5 6 7 8 9 10 11 12 13
s q . cm
Figure 26. SO24 junction ambient thermal resistance versus on-board copper area
º C/ W
68 On-board copper area
66
64
62
60 Copper area is
on top side
58
56
54
52
50
48
1 2 3 4 5 6 7 8 9 10 11 12
s q . cm
14 Package information
In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages,
depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product
status are available at: www.st.com. ECOPACK is an ST trademark.
N N
a2 A
c
A e a1
DETAIL B
DETAIL A E
e3
H DETAIL A
lead
a3 slug
36 19 BOTTOM VIEW
E3
B
E1
E2
D1
DETAIL B
0.35
Gage Plane
1 1 8 -C -
S SEATING PLANE
L
G C
h x 45 û b ⊕ 0.12 M AB
(COPLANARITY)
Dimensions
Symbol mm inch
A - - 3.60 - - 0.141
a1 0.10 - 0.30 0.004 - 0.012
a2 - - 3.30 - 0.130
a3 0 - 0.10 0 - 0.004
b 0.22 - 0.38 0.008 - 0.015
c 0.23 - 0.32 0.009 - 0.012
E2 - - 2.90 - 0.114
E3 5.80 - 6.20 0.228 - 0.244
E4 2.90 - 3.20 0.114 - 0.126
G 0 - 0.10 0 - 0.004
H 15.50 - 15.90 0.610 - 0.626
h - - 1.10 - 0.043
L 0.80 - 1.10 0.031 - 0.043
N 10° (max.)
S 8° (max.)
1. “D” dimension does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed
0.15 mm per side.
Revision hystory
Contents
1 Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .2
2 Absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
3 Recommended operating condition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
4 Thermal data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .5
5 Pin connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .6
6 Electrical characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
7 Circuit description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .11
7.1 Power stages and charge pump . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
7.2 Logic inputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
List of tables
Table 1. Absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Table 2. Recommended operating condition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Table 3. Thermal data. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Table 4. Pin functions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Table 5. Electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Table 6. Charge pump external component values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Table 7. 60 and 120 electrical degree decoding logic in forward direction. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Table 8. Component values for typical application . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
Table 9. PowerSO36 package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
Table 10. SO24 package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29
List of figures
Figure 1. Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
Figure 2. Pin connections (top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Figure 3. Switching characteristic definition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
Figure 4. Overcurrent detection timing definition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Figure 5. Charge pump circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Figure 6. Logic input internal structure. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Figure 7. Pin EN open collector driving . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Figure 8. Pin EN push-pull driving. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Figure 9. PWM current controller simplified schematic. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
Figure 10. Output current regulation waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Figure 11. tOFF versus COFF and ROFF . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Figure 12. Area where tON can vary maintaining the PWM regulation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Figure 13. Slow decay mode output stage configurations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Figure 14. 120° Hall sensor sequence. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
Figure 15. 60° Hall sensor sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
Figure 16. TACHO operation waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Figure 17. Tachometer speed control loop . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Figure 18. tPULSE versus CPUL and RPUL . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Figure 19. Overcurrent protection simplified schematic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
Figure 20. Overcurrent protection waveforms. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
Figure 21. tDISABLE versus CEN and REN . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
Figure 22. tDELAY versus CEN. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
Figure 23. Typical application. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
Figure 24. IC power dissipation versus output power . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
Figure 25. PowerSO36 junction ambient thermal resistance versus on-board copper area . . . . . . . . . . . . . . . . . . . . . . . 26
Figure 26. SO24 junction ambient thermal resistance versus on-board copper area . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
Figure 27. Mounting the PowerSO package. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
Figure 28. PowerSO36 package outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
Figure 29. SO24 package outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29