Iphone XS Max A2101 Schematics
Iphone XS Max A2101 Schematics
Iphone XS Max A2101 Schematics
CK
1. ALL RESISTANCE VALUES ARE IN OHMS, 0.1 WATT +/- 5%. APPD
REV ECN DESCRIPTION OF REVISION
2. ALL CAPACITANCE VALUES ARE IN MICROFARADS. DATE
3. ALL CRYSTALS & OSCILLATOR VALUES ARE IN HERTZ.
2 0010746377 ENGINEERING RELEASED 2017-12-08
BOM:639-04967 (Ultimate)
A BOM:639-04965 (Extreme) SYNC_MASTER=FullSync
DRAWING TITLE
TABLE OF CONTENTS SYNC_DATE=08/01/2017 A
BOM:639-04966 (MAX) SCH,MLB,TOP,IMOLA,D33
DRAWING NUMBER SIZE
051-03228 D
MCO:056-05750 TABLE_5_HEAD
REVISION
2.0.0
PART# QTY DESCRIPTION REFERENCE DESIGNATOR(S) CRITICAL BOM OPTION BRANCH
TABLE_5_ITEM
1 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
D NAND
Ultimate
D
TABLE_5_HEAD
TABLE_ALT_HEAD
TABLE_ALT_ITEM
335S00285 335S00340 ALT_PARTS U2600 TOSHIBA, BICS3, ULT 118S0764 118S0717 ALT_PARTS ALL RES, 3.92K, 0.1%, 0201
TABLE_ALT_ITEM
TABLE_ALT_ITEM
335S00286 335S00340 ALT_PARTS U2600 SANDISK, BICS3, ULT 138S0648 138S0652 ALT_PARTS ALL CAP,X5R,4.7UF,6.3V,0.65MM,0402,TAIYO
TABLE_ALT_HEAD
TABLE_ALT_ITEM
335S00288 335S00340 ALT_PARTS U2600 SAMSUNG, 3DV4, ULT 138S0739 138S0706 ALT_PARTS ALL CAP,CER,X5R,0.22UF,20%,6.3V,20% TABLE_ALT_ITEM TABLE_CRITICAL_ITEM
ALL
ALT_PARTS
CAP,CER,X5R,2.2UF,20%,6.3V,0201
CAP,CER,X5R,0.1UF,20%,6.3V,01005
TABLE_ALT_ITEM 152S00872 152S00918 ALT_PARTS ALL IND,MLD,0.47UH,TDK
TABLE_ALT_ITEM
152S00872 IND,MLD,0.22UH,20%,5.8A,40MOHM,H=.65,1608
TABLE_CRITICAL_ITEM
TABLE_5_HEAD
PART NUMBER
335S00342
ALTERNATE FOR
PART NUMBER
335S00241
BOM OPTION
ALT_PARTS
REF DES
U2600
COMMENTS:
TABLE_ALT_ITEM
PMIC Inductors TABLE_ALT_HEAD
TABLE_ALT_ITEM
152S00876
152S00721 ALT_PARTS
ALL IND,MLD,1UH,3.6A,62MO,H=0.8MM,2016 152S00876
IND,MLD,1UH,3.6A,62MO,H=0.8MM,2016
335S00247
335S00241 ALT_PARTS U2600 SANDISK, BISC3, SUPREME
C C
TABLE_ALT_ITEM TABLE_CRITICAL_ITEM
TABLE_ALT_ITEM
152S00826
152S00821 ALT_PARTS
L2720,L2750,L2760,L2780,L2790,L2800,L2810 IND,MLD,1UH,20%,2.1A,52MO,H=0.80,2012 152S00826 IND,MLD,1UH,20%,2.1A,52MO,H=0.80,2012
335S00276 335S00241 ALT_PARTS U2600 SAMSUNG, 3DV4, SUPREME
TABLE_ALT_ITEM TABLE_CRITICAL_ITEM
TABLE_ALT_ITEM
Max
TABLE_ALT_ITEM TABLE_CRITICAL_ITEM
TABLE_5_HEAD
152S00824 152S00833 ALT_PARTS L2740 IND,MLD,1UH,20%,2A,69MO,H=0.65,2012 152S00824 IND,MLD,1UH,20%,2A,69MO,H=0.65,2012
PART# QTY DESCRIPTION REFERENCE DESIGNATOR(S) CRITICAL BOM OPTION
TABLE_ALT_ITEM TABLE_CRITICAL_ITEM
TABLE_5_ITEM
152S00819
152S00833 ALT_PARTS
L2740 IND,MLD,1UH,20%,2A,69MO,H=0.65,2012 152S00819 IND,MLD,1UH,20%,2A,69MO,H=0.65,2012
1335S00343
HYNIX, 3DV4, MAX U2600 CRITICAL
MAX TABLE_ALT_ITEM TABLE_CRITICAL_ITEM
PART NUMBER ALTERNATE FOR BOM OPTION REF DES COMMENTS: 998-13888 152S00898 ALT_PARTS ALL IND,CPLD,0.1UH,6.1A,39MO,+/-0.2MM,2012
PART NUMBER
TABLE_ALT_ITEM
TABLE_ALT_ITEM
Extreme
TODO: Need to get ALT APN's
Global Capacitors XTAL Alternate
B PART NUMBER ALTERNATE FOR BOM OPTION REF DES COMMENTS:
TABLE_ALT_HEAD
TABLE_ALT_HEAD
B
PART NUMBER
TABLE_CRITICAL_ITEM PART NUMBER ALTERNATE FOR BOM OPTION REF DES COMMENTS:
PART NUMBER
TABLE_ALT_ITEM
138S00149 0402-3T,10.5uF@1V
138S00148
138S00149 ALT_PARTS ALL 0402-3T,10.5uF@1V, Kyocera TABLE_ALT_ITEM
TABLE_ALT_ITEM 197S0612
197S00118 ALT_PARTS
Y1000 XTAL, 24M, 1612
138S00150 138S00149 ALT_PARTS ALL 0402-3T,10.5uF@1V, SEMCO TABLE_ALT_ITEM
TABLE_ALT_ITEM 197S00120
197S00118 ALT_PARTS
Y1000 XTAL, 24M, 1612
138S00151 138S00149 ALT_PARTS ALL 0402-3T,10.5uF@1V, TY
TABLE_ALT_HEAD TABLE_CRITICAL_HEAD
PART NUMBER ALTERNATE FOR BOM OPTION REF DES COMMENTS: CRITICAL PART# COMMENT
138S00143
138S00163
PART NUMBER
138S00144
138S00144
ALT_PARTS
ALT_PARTS
ALL
ALL
0402,16uF@1V, Kyocera
0402,16uF@1V, TY
TABLE_ALT_ITEM
TABLE_ALT_ITEM
138S00144 0402,16uF@1V
TABLE_CRITICAL_ITEM
Old EEPROM
TABLE_5_HEAD
PART# DESCRIPTION
QTY REFERENCE DESIGNATOR(S) CRITICAL BOM OPTION
TABLE_5_ITEM
TABLE_ALT_HEAD TABLE_CRITICAL_HEAD
PART NUMBER ALTERNATE FOR BOM OPTION REF DES COMMENTS: CRITICAL PART# COMMENT
NEON Alternate
PART NUMBER
TABLE_CRITICAL_ITEM
TABLE_ALT_ITEM
138S00139 0201,3uF@1V
138S00138 138S00139 ALT_PARTS ALL 0201,3uF@1V, Kyocera
TABLE_ALT_ITEM
TABLE_ALT_HEAD
A PART NUMBER
TABLE_ALT_ITEM
138S00146 0402,5.1uF@3V
TABLE_CRITICAL_ITEM
SYNC_MASTER=test_mlb SYNC_DATE=10/13/2016
A
138S00221 138S00146 ALT_PARTS ALL 0402,5.1uF@3V, Kyocera
PAGE TITLE
TABLE_ALT_ITEM
CRITICAL PART#
138S00141
COMMENT
0201,1.1uF@3V
TABLE_CRITICAL_HEAD
TABLE_CRITICAL_ITEM
ANSEL Alternate SYSTEM:BOM Tables
DRAWING NUMBER
051-03228
SIZE
D
138S00140 138S00141 ALT_PARTS ALL 0201,1.1uF@3V, Kyocera
TABLE_ALT_HEAD
REVISION
138S00142
138S00141 ALT_PARTS ALL 0201,1.1uF@3V, SEMCO
TABLE_ALT_ITEM
138S00166 138S00141 ALT_PARTS ALL 0201,1.1uF@3V, Taiyo 152S00716 152S00875 ALT_PARTS L3700 TY, IND
PAGE
2 OF 85
SHEET
2 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
EEEE Codes
825-7691
PART# QTY
1
DESCRIPTION
EEEE_JCN3 CRITICAL
CRITICAL BOM OPTION
ULTIMATE
TABLE_5_ITEM
TABLE_5_HEAD
Kobol OMIT
TABLE_5_ITEM
TABLE_ALT_ITEM
TABLE_ALT_ITEM
339S00463 1 CYPRUS 4GB U1000 CRITICAL SOC 998-12443 338S00367 ALT_PARTS U3600 IC,GRAPHITE 32G,BMI282AA,LGA16
Cyprus ALTs
PART NUMBER ALTERNATE FOR BOM OPTION REF DES COMMENTS:
TABLE_ALT_HEAD
PMU XTAL Alternate TABLE_ALT_HEAD
PART NUMBER PART NUMBER ALTERNATE FOR BOM OPTION REF DES COMMENTS:
PART NUMBER
TABLE_ALT_ITEM
TABLE_ALT_ITEM
197S00102 197S00098 ALT_PARTS Y3080 PMU XTAL, KDS
C Combo Stiffener C
TABLE_5_HEAD
B B
A SYNC_MASTER= SYNC_DATE=08/09/2017 A
PAGE TITLE
051-03228 D
REVISION
2.0.0
BRANCH
PAGE
3 OF 85
SHEET
3 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
FIDUCIALS
FD0401
FID
0P5SQ-CROSS-NSP
1
ROOM=ASSEMBLY
CL0400 FD0402
2.10R1.60-NSP FID
0P5SQ-CROSS-NSP
D
1
1
ROOM=ASSEMBLY
D
FD0403
FID
0P5SQ-CROSS-NSP
1
ROOM=ASSEMBLY
FD0404
Crosses FID
0P5SQ-CROSS-NSP
1
ROOM=ASSEMBLY
FD0407
FID
0P5SQ-CROSS-NSP
1
ROOM=ASSEMBLY
FD0406
FID
0P5SQ-CROSS-NSP
1
ROOM=ASSEMBLY
FD0405
FID
0P5SQ-SMP3SQ-NSP
1
ROOM=ASSEMBLY
FD0408
FID
0P5SQ-SMP3SQ-NSP
1
ROOM=ASSEMBLY
C Squares FD0410 C
FID
0P5SQ-SMP3SQ-NSP
1
ROOM=ASSEMBLY
FD0411
FID
0P5SQ-SMP3SQ-NSP
1
ROOM=ASSEMBLY
FD0412
FID
0P5SQ-SMP3SQ-NSP
CL0401 1
ROOM=ASSEMBLY
2.10R1.60-NSP
1
1
SH0403
SM
SHIELD-N-MLB-D32
ST0401
WELD-AP-D3X
SM
1
CL0402 OMIT_TABLE
STDOFF-3.0OD1.6ID-H0.62-TH-D32
1
2
B B
CKPLUS_WAIVE=TERMSHORTED
1
SH0401
SM
SHIELD-W-MLB-D32
CL0403
2.10R1.60-NSP
1
1
SH0402
SM
SB0401
STDOFF-2.9OD1.4ID-0.77H-SM1 SHIELD-S-MLB-D32
1
A SYNC_MASTER=d32_mlb_top_051-02545_5.1.0 SYNC_DATE=12/07/2017 A
PAGE TITLE
051-03228 D
REVISION
2.0.0
BRANCH
PAGE
4 OF 85
SHEET
4 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
D
37 36 PP 20 17
PP_GPU 1 2 58
1
PP 28 13 IN
SPI_AOP_TO_IMU_SCLK 1
SM
PP
D
ROOM=TEST ROOM=TEST ROOM=TEST
P2MM-NSM
1
PP0553
SM
PP
ROOM=TEST
PP0593
P2MM-NSM
SM
PHOSPHORUS_TO_AOP_INT
56 28 IN
P2MM-NSM
1
PP0547
SM
PP
VALIDATION PP's
12 IN
PAD_MTR_ANALOG_TEST_N 1
PP ROOM=TEST
15 IN
GPU_SENSE_NEG ROOM=TEST ROOM=TEST
15 IN
GPU_SENSE_POS PP0513
P2MM-NSM PP0590
SM P2MM-NSM
1 SM
PP
GECKO_TO_AOP_IRQ_L 1
ROOM=TEST
PP0551
PMU Hydra VBUS 56 47 IN PP
ROOM=TEST
PP0591
P2MM-NSM P2MM-NSM
SM SM
1 SPKAMP_BOT_ARC_TO_AOP_INT_L 1
PP PP0520 PP0550 56 43 41 IN PP
PP0516
57 23 17 IN
SPMI_PMU_DOTARA_BI_PMGR_SDATA
P2MM-NSM
1
SM
PP
ROOM=TEST
Rigel ROOM=TEST
PP0567
P2MM-NSM
SM
P2MM-NSM
1
SM
PP0522 PP0570
P2MM-NSM
48 11 IN
CCG2_TO_SMC_INT_L 1
PP
P2MM-NSM SM ROOM=TEST
PP
PMU_TO_AP_HYDRA_ACTIVE_READY SM CAMPMU_TO_RIGEL_ENABLE 1
15 IN
SOC_SENSE_NEG ROOM=TEST 49 23 7 IN
1
PP
36 30 IN PP
ROOM=TEST P2MM-NSM
PP0594
IN 15 SOC_SENSE_POS P2MM-NSM
PP0514 ROOM=TEST
PP0571 23 13 IN
PMU_TO_AOP_CLK32K PP
1
SM
SM P2MM-NSM ROOM=TEST
1 RIGEL_TO_ISP_INT SM
1
PP 36 23 9 IN PP
PP0595
ROOM=TEST
PP0517
P2MM-NSM
NAND ROOM=TEST
30 17 IN
CAMPMU_TO_JULIET_DVDD_LDO_EN
P2MM-NSM
1
SM
PP
ROOM=TEST
15 IN
DCS_SENSE_POS
1
SM
PP
ROOM=TEST
PP0560
P2MM-NSM
SM
CCG SWD UART_AP_DEBUG_RXD
PP0596
P2MM-NSM
1
SM
PP0552 SWD_AP_BI_NAND_SWDIO 1 49 12 IN PP
P2MM-NSM
19 13 IN PP
ROOM=TEST
PP0586
P2MM-NSM
ROOM=TEST
VDDQL_DCS_SENSE_NEG
15 IN 1
SM
PP PP0561 48 11 AP_BI_CCG2_SWDIO 1
SM PP0597
P2MM-NSM
IN PP
P2MM-NSM SM
ROOM=TEST SM ROOM=TEST SPI_CODEC_TO_AP_MISO 1
SWD_AOP_TO_MANY_SWCLK 1 40 11 IN PP
15 VDDQL_SENSE_POS PP0518
58 19 13 IN PP
ROOM=TEST
PP0587
P2MM-NSM
ROOM=TEST
IN P2MM-NSM
1
SM
PP0562 48 11 IN
AP_TO_CCG2_SWCLK 1
SM
PP
PP0598
P2MM-NSM
PP P2MM-NSM ROOM=TEST SM
SM SPI_AP_TO_CODEC_MOSI 1
ROOM=TEST 19 11 6 IN
SPI_S4E_TO_AP_MISO_BOOT_CONFIG2 1
PP
40 11 IN PP
ROOM=TEST ROOM=TEST
B PP0563
P2MM-NSM
PP0599
P2MM-NSM B
SOC Debug 19 IN
NAND_ANI1_VREF 1
SM
PP
ROOM=TEST
42 41 40 13
50 43 IN
I2S_CODEC_ASP1_TO_AOP_AMPS_BCLK
ROOM=TEST
1
SM
PP
PP0500 PP0564
P2MM-NSM
23 7 IN
AP_TO_PMU_TEST_CLKOUT
P2MM-NSM
1
SM
PP
ROOM=TEST
NAND_ANI0_VREF
19 IN 1
SM
PP
ROOM=TEST WALLET MODE
PP0501 PP0565
P2MM-NSM
P2MM-NSM
12 6
BOARD_ID0 1
SM
19 7 IN
AP_TO_NAND_RESET_L 1
SM
PP
PP0524
P2MM-NSM
IN PP
ROOM=TEST SM
ROOM=TEST 57 43 NFC_TO_ARC_RESET_L 1
IN PP
PP0502
P2MM-NSM
ROOM=TEST
SOC_DEBUG2 SM
PP0525
IN 9
ROOM=TEST
PP0503 P2MM-NSM
1
PP
PCIE Refclk 57 43 IN
NFC_TO_ARC_TRIG
P2MM-NSM
1
ROOM=TEST
SM
PP
SOC_DEBUG3 1
SM PP0530
P2MM-NSM
9 IN PP 90_PCIE_AP_TO_NAND_REFCLK_P 1
SM
19 8 IN PP
ROOM=TEST
PP0504 ROOM=TEST
DFU_STATUS
P2MM-NSM
1
SM PP0531
P2MM-NSM
12 IN PP 90_PCIE_AP_TO_NAND_REFCLK_N 1
SM
19 8 IN PP
ROOM=TEST ROOM=TEST
PP0505
P2MM-NSM
23 12 7
PMU_TO_AP_PRE_UVLO_L 1
SM PP0532
P2MM-NSM
IN PP
90_PCIE_BB_TO_AP_RXD_C_P 1
SM
17 8 IN PP
ROOM=TEST
A ROOM=TEST
051-03228 D
REVISION
2.0.0
BRANCH
PAGE
5 OF 85
SHEET
5 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
R0623
BOARD_REV3 1
1.00K 2 PP1V8_IO
55 OUT 17 19 20 29 30 31 32 34 36 37
44 52 53
5%
1/32W
SELECTED -->
MF
01005
ROOM=SOC
R0622
BOARD_REV2 1
1.00K 2
55 OUT
5%
1/32W
MF
01005
ROOM=SOC
R0621
BOARD_REV1 1
1.00K 2
55 OUT NOSTUFF
C 5%
1/32W C
MF
01005
ROOM=SOC
R0620
BOARD_REV0 1
1.00K 2
55 OUT
5%
1/32W
MF
01005
ROOM=SOC
12 OUT
PP1V8_IO
DEFAULT -->
11 57 OUT
BOARD_ID3
On mlb_bot
B 57 12 OUT
BOARD_ID2
On mlb_bot B
12 OUT
PP1V8_IO
MAKE_BASE=TRUE
No connect
12 5 OUT
BOARD_ID0
CKPLUS_WAIVE=SINGLE_NODENET
No connect
19 11 5 OUT
SPI_S4E_TO_AP_MISO_BOOT_CONFIG2
6 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
D D
0% 系统USB调试端⼝口的3.3V电压
VDD18_XTAL:1.06-1.17V @ 2mA MAX
VDD18_USB: 1.62V - 1.98V @ 20mA MAX
FL1092 C1096 1
1/32W
MF
240OHM-25%-0.2A-0.9OHM 0.1UF 01005
ROOM=SOC
PP1V8_IO IO接⼝口的1.8V供电 1 2 20%
17 15 PP1V8_XTAL 6.3V 2 (Analog)
01005
X5R-CERM
01005 R1091 VDD_FIXED_USB*: 0.765V - 0.84V @ 5mA MAX
ROOM=SOC 0.00 PP0V8_SOC_FIXED_S1
1 C1093 1 C1092 ROOM=SOC
PP0V8_USB_DEBUG 1 2 8 9 10 14 17
4UF 0.1UF 0% 系统的0.8V固定电压S1
20% 20%
2 4V
X5R 2 6.3V
X5R-CERM
C1098 1 1/32W
MF
0201 01005 0.1UF 01005
ROOM=SOC 20% ROOM=SOC
6.3V
ROOM=SOC
1 C1095 X5R-CERM 2
01005
0.1UF ROOM=SOC
20%
R1093 2 6.3V
X5R-CERM
1 C1097 1
0.00 2 PP1V8_USB_DEBUG
01005
0.1UF ROOM=SOC
20% 0%
AM14
AM15
AR14
AP13
AP15
AP27
AP14
2 6.3V
X5R-CERM 1/32W
01005 MF
01005
ROOM=SOC ROOM=SOC
1 C1090
C
VDD18_USB_DEBUG
VDD18_USB
VDD18_XTAL
VDD33_USB_DEBUG
VDD33_USB
VDD_FIXED_USB_DEBUG
VDD_FIXED_USB
C 0.1UF
20%
2 6.3V
X5R-CERM
01005
ROOM=SOC USB Reference
7 AP_USB_REXT
1
R1000
200
U1000 1%
1/32W
CYP-4GB-M-TMJA47A0-C7 MF
01005
2ROOM=SOC
49 BI
90_USB_DBG_DATA_P AY16 DBG_USB_DP WLCSP ANALOGMUX_OUT AJ35 AP_TO_PMU_AMUX_OUT OUT 23
SYM 1 OF 16
49 BI
90_USB_DBG_DATA_N AW16 DBG_USB_DM ROOM=SOC
CRITICAL
OMIT_TABLE
7
DBG_USB_VBUS_REXT
7
DBG_USB_VBUS_REXT AT14 DBG_USB_REXT USB_VBUS AT15 USB_VBUS_DETECT IN 26
17
GND AP33 JTAG_SEL USB_ID AU15 NC_AP_USB_ID
CONNECTED TO GND OFFPAGE ON MLB
NC_JTAG_TRST_L AP32 JTAG_TRST*
NC_JTAG_TDO AR34 JTAG_TDO USB_REXT AU14 AP_USB_REXT 7
B NC_JTAG_TDI AP30 JTAG_TDI B
49 BI
SWD_DOCK_BI_AP_SWDIO AP29 JTAG_TMS CPU_TRIGGER0 N3 PMU_TO_AP_THROTTLE_PCORE_L IN 23
49 IN
SWD_DOCK_TO_AP_SWCLK AR35 JTAG_TCK CPU_TRIGGER1 N2 PMU_TO_AP_THROTTLE_ECORE_L IN 23
GPU_TRIGGER0 N5 PMU_TO_AP_THROTTLE_GPU0_L
PMU_TO_SYSTEM_COLD_RESET_L AP28 COLD_RESET* IN 23
57 23 15 7 IN
GPU_TRIGGER1 N4 PMU_TO_AP_THROTTLE_GPU1_L IN 55
PMU_TO_AP_HYDRA_ACTIVE_READY H2 CFSB
49 23 5 IN
SOCHOT1 P4 AP_TO_PMU_SOCHOT_L
57 23 15 7 IN
PMU_TO_SYSTEM_COLD_RESET_L AR33 CFSB_AON OUT 23
ALT_FUNC P2 PMU_TO_AP_PRE_UVLO_L
AP_TO_PMU_TEST_CLKOUT G37 DROOP IN 5 12 23
23 5 OUT TST_CLKOUT CTM_TRIGGER
WDOG AP23 AP_TO_PMU_WDOG_RESET
19 5 OUT
AP_TO_NAND_RESET_L J4 SSD_RESET* OUT 23
4
2
MF 1 1
01005
12PF 12PF
XTAL_GND
ROOM=SOC
5% 5%
2 16V
CERM 2 16V
CERM
01005
ROOM=SOC
01005
ROOM=SOC
OMIT 2
A XW1001 A
SHORT-20L-0.05MM-SM
ROOM=SOC
1
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
VDD12_PCIE:1.14V - 1.26V @ 130mA MAX
VDD12_PCIE_REFBUF:1.14V - 1.26V @ 30mA MAX
OMIT
系统的1.2V供电 XW1101 R1195
SOC - PCIE 17 10
C1199
PP1V2_SOC
1
SHORT-20L-0.05MM-SM
2
ROOM=SOC
1 PP1V2_SOC_PCIE_REFBUF_XW 1
0.00
0%
1/32W
MF
2 PP1V2_SOC_PCIE_REFBUF
1 C1198
0.1UF
VDD_FIXED_PCIE:0.769V - 0.85V @ 105mA MAX
VDD_FIXED_PCIE_REFBUF:0.769V - 0.85V @ 65mA MAX
2.2UF 01005
20% PP0V8_SOC_FIXED_S1
20% ROOM=SOC 6.3V 7 9 10 14 17
6.3V 2 2 X5R-CERM
X5R-CERM 01005
OMIT 系统的0.8V固定电压S1
0201
ROOM=SOC ROOM=SOC R1194 XW1100 1 C1193 1 C1191
0.00 SHORT-20L-0.05MM-SM 0.1UF
PP0V8_SOC_FIXED_PCIE_REFBUF 1 2 PP0V8_SOC_FIXED_PCIE_REFBUF_XW 2 1 20%
6.3V
2.2UF
2 X5R-CERM 20%
0% 2 6.3V
1 C1194 1/32W
ROOM=SOC 01005 X5R-CERM
D
D 0201
AM29
AM31
AK27
MF
AL26
AL28
AL30
AL27
0.1UF 01005
ROOM=SOC
20% ROOM=SOC
6.3V
2 X5R-CERM
01005
VDD12_PCIE_REFBUF
VDD12_PCIE_REFBUF
VDD_FIXED_PCIE0
VDD_FIXED_PCIE1
VDD_FIXED_PCIE_REFBUF
VDD12_PCIE
ROOM=SOC
U1000
PCIE_NAND_BI_AP_CLKREQ_L U37 CYP-4GB-M-TMJA47A0-C7 U34 PCIE_WLAN_BI_AP_CLKREQ_L
19 8 BI PCIE_CLKREQ0* WLCSP PCIE_CLKREQ3* BI 8 58
PCIE LINK 3
17 IN
90_PCIE_NAND_TO_AP_RXD_C_P AY27 PCIE_RX0_P PCIE_RX3_P AY33 90_PCIE_WLAN_TO_AP_RXD_C_P IN 17
17 IN
90_PCIE_NAND_TO_AP_RXD_C_N AW27 PCIE_RX0_N PCIE_RX3_N AW33 90_PCIE_WLAN_TO_AP_RXD_C_N IN 17
PCIE LINK 0
C 17 OUT
90_PCIE_AP_TO_NAND_TXD_C_P AU26 PCIE_TX0_P PCIE_TX3_P AU32 90_PCIE_AP_TO_WLAN_TXD_C_P OUT 17
C
17 OUT
90_PCIE_AP_TO_NAND_TXD_C_N AV26 PCIE_TX0_N PCIE_TX3_N AV32 90_PCIE_AP_TO_WLAN_TXD_C_N OUT 17
PCIE LINK 4
ROOM=SOC ROOM=SOC ROOM=SOC
1 C1140
10PF
5%
2 16V PCIE_RX4_P AY35 90_PCIE_BB_TO_AP_RXD_C_P IN 5 17
CERM
01005 PCIE_RX4_N AW35 90_PCIE_BB_TO_AP_RXD_C_N IN 5 17
ROOM=SOC
A SYNC_DATE=04/07/2017 A
PAGE TITLE
SOC: PCIE
DRAWING NUMBER SIZE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
11 OF 85
SHEET
8 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
SOC - MIPI
NEED MIPI LANE AND POLAIRTY SWAPPING MAP
D D
(Analog)
VDD_FIXED_MIPID 0.769V - 0.85V @ TBDmA MAX
VDD_FIXED_MIPIC 0.769V - 0.85V @ TBDmA MAX
VDD_FIXED_MIPID_PLL 0.769V - 0.85V @ TBDmA MAX
VDD18_MIPI*:1.62V - 1.98V @ TBDmA MAX
PP0V8_SOC_FIXED_S1 系统的0.8V固定电压S1 PP1V8_IO 17
17 14 10 8 7
IO接⼝口的1.8V供电
C1291 1 C1290 1
2.2UF 0.1UF
20%
1 C1296 1 C1295
20% 6.3V 0.1UF 2.2UF
6.3V
X5R-CERM 2 X5R-CERM 2 20% 20%
0201 01005
ROOM=SOC
2 6.3V
X5R-CERM 2 6.3V
X5R-CERM
ROOM=SOC 01005 0201
ROOM=SOC ROOM=SOC
AL10
AM9
AP9
G18
F17
VDD_FIXED_MIPIC
VDD_FIXED_MIPID
VDD_FIXED_MIPID_PLL
VDD18_MIPIC
VDD18_MIPID
MIPI lanes can all flip polarity for routing purposes
90_MIPI_JULIET_TO_AP_DATA0_P U1000
C 37
37
BI
90_MIPI_JULIET_TO_AP_DATA0_N
B9
A9
MIPI0C_DPDATA0
MIPI0C_DNDATA0
CYP-4GB-M-TMJA47A0-C7
ISP_I2C0_SCL
ISP_I2C0_SDA
A16
C21
I2C0_ISP_SCL
I2C0_ISP_SDA
OUT 53
53
C
BI < CANT SWAP DUE TO BiDi WLCSP BI
Juliet MIPI
SYM 3 OF 16
37 IN
90_MIPI_JULIET_TO_AP_DATA1_P A11 MIPI0C_DPDATA1 ISP_I2C1_SCL A17 I2C1_ISP_SCL OUT 53
37 IN
90_MIPI_JULIET_TO_AP_DATA1_N B11 MIPI0C_DNDATA1 ISP_I2C1_SDA B20 I2C1_ISP_SDA BI 53
37 IN
90_MIPI_JULIET_TO_AP_CLK_P B10 MIPI0C_DPCLK ISP_I2C2_SCL A18 I2C2_ISP_SCL OUT 53
37 IN
90_MIPI_JULIET_TO_AP_CLK_N A10 MIPI0C_DNCLK ISP_I2C2_SDA C22 I2C2_ISP_SDA BI 53
GND A7 MIPI1C_DPCLK
SENSOR3_CLK ISP_GPIO_5 B19 ISP_TO_FCAM_SHUTDOWN_L OUT 34 前摄的关闭信号
到红外相机的关闭信号
17 IN
PLL_DIGOBS_IN_0 and ISP_FCAM_SPMI_SDATA ISP_GPIO_6 C20 ISP_TO_JULIET_SHUTDOWN_L 37
17 GND B7 MIPI1C_DNCLK OUT
IN
PLL_DIGOBS_IN_1 and ISP_FCAM_SPMI_SCLK ISP_GPIO_7 A13 NC_ISP_GPIO_7
44 BI
90_MIPI_AP_TO_DISPLAY_DATA0_P AY8 MIPID_DPDATA0 ISP_SPMI_SDATA ISP_GPIO_8 B13 ISP_TO_DISPLAY_FLASH_INT OUT 44
90_MIPI_AP_TO_DISPLAY_DATA0_N AW8 < CANT SWAP DUE TO BiDi ISP_SPMI_SCLK ISP_GPIO_9 D20 RIGEL_TO_ISP_INT
44 BI MIPID_DNDATA0 IN 5 23 36
90_MIPI_AP_TO_DISPLAY_DATA1_P AW7
44 OUT
90_MIPI_AP_TO_DISPLAY_DATA1_N AY7
MIPID_DPDATA1 R1240
44 OUT MIPID_DNDATA1 A14 AP_TO_WIDE_CLK_R 1
33.2 2 AP_TO_WIDE_CLK
SENSOR0_CLK
Display MIPI
OUT 31
SENSOR1_CLK B14 1%
90_MIPI_AP_TO_DISPLAY_DATA2_P AW5 MIPID_DPDATA2 1/32W
B 44
44
OUT
OUT
90_MIPI_AP_TO_DISPLAY_DATA2_N AY5 MIPID_DNDATA2
SENSOR2_CLK B17 MF
01005 B
ROOM=SOC
44 OUT
90_MIPI_AP_TO_DISPLAY_DATA3_P AW4 MIPID_DPDATA3
90_MIPI_AP_TO_DISPLAY_DATA3_N AY4 AP_TO_TELE_CLK_R 17
44 OUT MIPID_DNDATA3
44 BI
90_MIPI_AP_TO_DISPLAY_CLK_P AY6 MIPID_DPCLK Series Terminations Offpage
44 OUT
90_MIPI_AP_TO_DISPLAY_CLK_N AW6 MIPID_DNCLK
57 OUT
AP_TO_TOUCH_SCAN_CLK AG4 DISP_TOUCH_BSYNC0 AP_TO_FCAM_JULIET_RIGEL_CLK_R 17
NC_DISP_BSYNC1 AH3 DISP_TOUCH_BSYNC1
44 IN
DISPLAY_TO_AP_BSYNC_WATCHDOG AH4 DISP_TOUCH_EB
MIPI Reference
A MIPI0C_REXT 9 A
PAGE TITLE
MIPID_REXT 9
SOC: MIPI
DRAWING NUMBER SIZE
R1250 1 R1251 1 051-02545 D
200 200 REVISION
1% 1%
1/32W
MF
1/32W
MF 7.0.0
01005 2 01005 2 BRANCH
ROOM=SOC ROOM=SOC
PAGE
12 OF 85
SHEET
9 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
SOC - LPDP
(Analog)
VDD12_PLL_LPDP 1.14V - 1.26V @ 8mA MAX
VDD_FIXED_PLL_LPDP 0.769V - 0.85V @ 4mA MAX
VDD12_LPDP_RX 1.14V - 1.26V @ 60mA MAX VDD_FIXED_LPDP_RX 0.769V - 0.85V @ 50mA MAX
17 8
PP1V2_SOC PP0V8_SOC_FIXED_S1 7 8 9 14 17
17
GND
GND'd offpage
GND'd offpage 17
GND
AM10
AM13
AM12
AM11
G28
F27
F29
F31
VDD12_LPDP_TX
VDD12_PLL_LPDP
VDD_FIXED_PLL_LPDP
VDD_FIXED_LPDP_TX
VDD12_LPDP_RX
VDD_FIXED_LPDP_RX
Dan LPDP Lane Assignment
Wide: 0-2 18 IN
90_LPDP_WIDE_TO_AP_D0_P A25 LPDPRX_RX_D0_P LPDP_TX0P AY14 NC_LPDP_TX0_P
Tele: 3-5 18
90_LPDP_WIDE_TO_AP_D0_N B25 LPDPRX_RX_D0_N LPDP_TX0N AW14 NC_LPDP_TX0_N
Fcam: 6-7
IN
U1000
CYP-4GB-M-TMJA47A0-C7
WLCSP
SYM 4 OF 16
Justin LPDP Lane Assignment 18 IN
90_LPDP_WIDE_TO_AP_D1_P B26 LPDPRX_RX_D1_P LPDP_TX1P AY13 NC_LPDP_TX1_P
90_LPDP_WIDE_TO_AP_D1_N C26 LPDPRX_RX_D1_N LPDP_TX1N AW13 NC_LPDP_TX1_N
Wide: 2-4 18 IN
Tele: 5-7
Fcam: 0-1
C 18 IN
90_LPDP_WIDE_TO_AP_D2_P A27 LPDPRX_RX_D2_P LPDP_TX2P AY12 NC_LPDP_TX2_P C
18 IN
90_LPDP_WIDE_TO_AP_D2_N B27 LPDPRX_RX_D2_N LPDP_TX2N AW12 NC_LPDP_TX2_N
18 IN
90_LPDP_TELE_TO_AP_D0_P B28 LPDPRX_RX_D3_P LPDP_TX3P AY11 NC_LPDP_TX3_P
18 IN
90_LPDP_TELE_TO_AP_D0_N C28 LPDPRX_RX_D3_N LPDP_TX3N AW11 NC_LPDP_TX3_N
18 IN
90_LPDP_TELE_TO_AP_D1_P B30 LPDPRX_RX_D4_P
18 IN
90_LPDP_TELE_TO_AP_D1_N C30 LPDPRX_RX_D4_N
18 IN
90_LPDP_TELE_TO_AP_D2_P A31 LPDPRX_RX_D5_P LPDP_AUX_P AY10 NC_LPDP_AUX_P
18 IN
90_LPDP_TELE_TO_AP_D2_N B31 LPDPRX_RX_D5_N LPDP_AUX_N AW10 NC_LPDP_AUX_N
18 IN
90_LPDP_FCAM_TO_AP_D0_P B32 LPDPRX_RX_D6_P
18 IN
90_LPDP_FCAM_TO_AP_D0_N C32 LPDPRX_RX_D6_N EDP_HPD AF2 NC_EPD_HPD
DP_WAKEUP AF4 NC_DP_WAKEUP
18 IN
90_LPDP_FCAM_TO_AP_D1_P A33 LPDPRX_RX_D7_P
B 18 IN
90_LPDP_FCAM_TO_AP_D1_N B33 LPDPRX_RX_D7_N B
31 BI
LPDP_WIDE_BI_AP_AUX D23 LPDPRX_AUX_D0_P
32 BI
LPDP_TELE_BI_AP_AUX D24 LPDPRX_AUX_D1_P
NC_LPDP_D2_AUX C24 LPDPRX_AUX_D2_P
NC_LPDP_D3_AUX D25 LPDPRX_AUX_D3_P
NC_LPDP_D4_AUX D27 LPDPRX_AUX_D4_P
NC_LPDP_D5_AUX D29 LPDPRX_AUX_D5_P
NC_LPDP_D6_AUX D31 LPDPRX_AUX_D6_P
34 BI
LPDP_FCAM_BI_AP_AUX D33 LPDPRX_AUX_D7_P
SOC: LPDP
DRAWING NUMBER SIZE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
13 OF 85
SHEET
10 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
D U1000
D
CYP-4GB-M-TMJA47A0-C7
WLCSP
R1460 SYM 6 OF 16
I2S_AP_TO_CODEC_MCLK1 1
33.2 2 I2S_AP_TO_CODEC_MCLK1_R AD35 C15 I2C0_AP_SCL
40 OUT I2S0_MCK I2C0_SCL OUT 52
1% 40 OUT
I2S_AP_TO_CODEC_ASP3_BCLK AD37 I2S0_BCLK I2C0_SDA D17 I2C0_AP_SDA BI 52
1/32W
MF 40 OUT
I2S_AP_TO_CODEC_ASP3_LRCLK AC34 I2S0_LRCK
01005
ROOM=SOC 40 IN
I2S_CODEC_ASP3_TO_AP_DIN AC35 I2S0_DIN I2C1_SCL L2 I2C1_AP_SCL OUT 52
40 OUT
I2S_AP_TO_CODEC_ASP3_DOUT AC36 I2S0_DOUT I2C1_SDA K5 I2C1_AP_SDA BI 52
48 5 OUT
AP_TO_CCG2_SWCLK Y35 I2S1_DIN I2C3_SDA M5 I2C3_AP_SDA BI 52 58
I2C bus descriptions on 66-68
40 IN
CODEC_TO_AP_INT_L Y36 I2S1_DOUT
SMC_I2CM0_SCL AU24 I2C0_SMC_SCL OUT 54 60
R1464 SMC_I2CM0_SDA AT24 I2C0_SMC_SDA BI 54 60
I2S_AP_TO_SPKAMP_TOP_MCLK 1
33.2 2 I2S_AP_TO_SPKAMP_TOP_MCLK_R AC37
42 OUT I2S2_MCK
1% 57 OUT
I2S_BB_TO_AP_BCLK AB34 I2S2_BCLK SMC_I2CM1_SCL AU20 I2C1_SMC_SCL OUT 54
1/32W
R1466 MF 57 OUT
I2S_BB_TO_AP_LRCLK AB35 I2S2_LRCK SMC_I2CM1_SDA AR24 I2C1_SMC_SDA BI 54
01005
PDM_CODEC_TO_SPKAMP_TOP_DATA 1
33.2 2 ROOM=SOC 57 IN
I2S_BB_TO_AP_DIN AB36 I2S2_DIN
OUT ALT FUNC'S
42 38
57 OUT
I2S_AP_TO_BB_DOUT AA37 I2S2_DOUT GPIO SMC INT 8 SMC_UART0_RXD AR23 CCG2_TO_SMC_INT_L IN 5 48
1%
1/32W
AP_PDM_OUT0_DAT_R GPIO SMC INT 9 SMC_UART0_TXD AT20 IKTARA_TO_SMC_INT 60
MF AF36 AP_PDM_OUT0_DAT IN
01005
ROOM=SOC
AP_PDM_OUT0_CLK_R AF37 I2S3_MCKAP_PDM_OUT0_CLK
CODEC_TO_AP_PDM2_LEAR_CLK AE34 I2S3_BCLK
C R1467 CODEC_TO_AP_PDM2_LEAR_DATA AE35
AP_PDM_IN2_CLK
C
PDM_CODEC_TO_SPKAMP_TOP_CLK 33.2 I2S3_LRCK
AP_PDM_IN2_DAT
1 2 AE37
42 38 OUT CODEC_TO_AP_PDM1_LEAR_DATA I2S3_DINAP_PDM_IN1_DAT
1% AE36
1/32W CODEC_TO_AP_PDM1_LEAR_CLK I2S3_DOUT
AP_PDM_IN1_CLK ALT FUNC'S
MF G35 I2C4_AP_SCL
01005 SPMI SCLK I2C4_SCL OUT 52
ROOM=SOC
SPMI SDATA I2C4_SDA G34 I2C4_AP_SDA BI 52
19 6 5 IN
SPI_S4E_TO_AP_MISO_BOOT_CONFIG2 AF34 SPI0_MISO
R1465 19 6 OUT
SPI_AP_TO_S4E_MOSI_BOOT_CONFIG1 AG37 SPI0_MOSI
SPI_AP_TO_S4E_SCLK_BOOT_CONFIG0 1
0.00 2 SPI_AP_TO_S4E_SCLK_BOOT_CONFIG0_R AG35
19 6 OUT SPI0_SCLK
0% 6 IN
PP1V8_IO AF35 SPI0_SSIN
Hardwired as Board_ID3 --> 1/32W
MF
01005
ROOM=SOC
58 IN
SPI_RACER_TO_AP_MISO AH36 SPI1_MISO
R1461 58 OUT
SPI_AP_TO_RACER_MOSI AH35 SPI1_MOSI
SPI_AP_TO_RACER_SCLK 1
0.00 2 SPI_AP_TO_RACER_SCLK_R AH34
58 OUT SPI1_SCLK
0% 58 OUT
SPI_AP_TO_RACER_CS_L AH37 SPI1_SSIN
1/32W
MF
01005 DWI_CLK J2 NC_DWI_PMGR_TO_BACKLIGHT_CLK 17
ROOM=SOC J3
V37 DWI_DO NC_DWI_PMGR_TO_BACKLIGHT_DATA 17
NC_SPI2_MISO SPI2_MISO
NC_SPI2_MOSI W35 SPI2_MOSI
NC_SPI2_SCLK W34 SPI2_SCLK
NC_SPI2_CS_L V35 SPI2_SSIN
B 40
SPI_AP_TO_CODEC_SCLK 1
0.00 2
40 5 OUT
SPI_AP_TO_CODEC_SCLK_R AD2
SPI3_MOSI
SPI3_SCLK AP_TO_NAND_SYS_CLK_R
B
OUT
NAND_SYS_CLK W36
0% 40 OUT
SPI_AP_TO_CODEC_CS_L AD4 SPI3_SSIN
1/32W
MF R1480
01005
1
0.00 2 AP_TO_NAND_SYS_CLK
ROOM=SOC OUT 19
Lynx
PP1V8_IO 17
C1490 1
2.2UF
20%
6.3V
X5R-CERM 2
0201
A1
ROOM=SOC
VCC
051-02545 D
C2
C3
B2
B3
REVISION
7.0.0
BRANCH
PAGE
14 OF 85
SHEET
11 OF 60
8 7 6 5 4 3 2 . 1
8 7 6 5 4 3 2 1
D D
U1000
CYP-4GB-M-TMJA47A0-C7
WLCSP
SYM 5 OF 16
55
AP_TO_BT_DEVICE_WAKE K3 GPIO[0] TMR32_PWM0 R5 PMU_TO_AP_PRE_UVLO_L IN 5 7 23
BOARD_REV0 T4 GPIO[1] R4 NC_TMR32_PWM1
55 TMR32_PWM1
BOARD_REV1 T3 GPIO[2] R3 AP_TO_WLAN_TIME_SYNC
55 TMR32_PWM2 OUT 57
55
BOARD_REV2 T2 GPIO[3]
55
AP_TO_PMU_AMUX_SYNC U4 GPIO[4] UART0_RXD P36 UART_AP_DEBUG_RXD IN 5 49
55
BOARD_REV3 U2 GPIO[5] UART0_TXD P37 UART_AP_DEBUG_TXD OUT 49
55
AP_CANARY1 Y2 GPIO[6]
PMU_TO_AP_BUTTON_VOL_UP_L AA3 GPIO[7] V2 UART_BT_TO_AP_CTS_L
55 UART1_CTS* IN 58
NC_AP_GPIO8 AA4 V3 UART_AP_TO_BT_RTS_L
55 GPIO[8] UART1_RTS* OUT 58
AP_TO_BBPMU_RADIO_ON_L K2 V4 UART_BT_TO_AP_RXD
GPIOs are wired on page 70 55 GPIO[9] UART1_RXD IN 58
55
AP_TO_SPKRAMP_TOP_RESET_L H35 GPIO[10] UART1_TXD V5 UART_AP_TO_BT_TXD 58
OUT
55
AP_TO_NFC_FW_DWLD_REQ H34 GPIO[11]
AP_TO_BB_PEAK_POWER_INDICATOR L4 GPIO[12] N35 NC_UART_WLAN_TO_AP_CTS_L
UART2_CTS*
C 55
55
AP_TO_NFC_DEV_WAKE K36 GPIO[13] UART2_RTS* N36 NC_UART_AP_TO_WLAN_RTS_L
IN
OUT
17
17
C
CAMPMU_TO_AP_IRQ_L K35 GPIO[14] P34 NC_UART_WLAN_TO_AP_RXD
55 UART2_RXD IN 17
AP_TO_GNSS_TIME_MARK G36 GPIO[15] P35 NC_UART_AP_TO_WLAN_TXD
55 UART2_TXD OUT 17
55
SPKRAMP_TOP_TO_AP_INT_L K34 GPIO[16]
55
BB_TO_AP_COEX J37 GPIO[17] UART3_CTS* L37 UART_NFC_TO_AP_CTS_L IN 57
55
BT_TO_AP_TIME_SYNC AB3 GPIO[18] UART3_RTS* M35 UART_AP_TO_NFC_RTS_L OUT 57
55
AP_TO_BB_RESET_L D16 GPIO[19] UART3_RXD M37 UART_NFC_TO_AP_RXD IN 57
55
BB_TO_AP_PEAK_POWER_INDICATOR D13 GPIO[20] UART3_TXD N34 UART_AP_TO_NFC_TXD OUT 57
55
BB_TO_AP_RESET_DETECT_L C14 GPIO[21]
55
AP_TO_BB_COREDUMP_TRIG D14 GPIO[22] UART4_CTS* Y4 UART_GNSS_TO_AP_CTS_L 57
IN
55
AP_TO_CAMPMU_RESET_L J35 GPIO[23] UART4_RTS* W3 UART_AP_TO_GNSS_RTS_L 57
OUT
AP_TO_BB_COEX H37 GPIO[24] W4 UART_GNSS_TO_AP_RXD
55 UART4_RXD IN 57
DISPLAY_TO_AP_PANEL_ID AB4 GPIO[25] W5 UART_AP_TO_GNSS_TXD
55 UART4_TXD OUT 57
55
AP_CANARY2 AC2 GPIO[26]
NC_AP_GPIO27 AB5 GPIO[27] D19 NC_UART6_RXD_L
55 UART6_RXD
NC_AP_GPIO28 AC4 GPIO[28] C18 NC_UART6_TXD_L
55 UART6_TXD
55
AP_TO_RACER_RESET_L K4 GPIO[29]
55
GNSS_TO_AP_LOW_PWR_IND AA5 GPIO[30] UART7_RXD L35 UART_ACCESSORY_TO_AP_RXD IN 49
57 49 IN
HYDRA_TO_AP_FORCE_DFU C17 FORCE_DFU
B 5
DFU_STATUS C16 DFU_STATUS
B
OUT
23 IN
PMU_TO_AP_BUTTON_POWER_KEY_L M3 REQUEST_DFU1
23 IN
PMU_TO_AP_BUTTON_VOL_DOWN_L M2 REQUEST_DFU2
5 OUT
PAD_MTR_ANALOG_TEST_P AM37 PAD_MTR_ANALOG_TEST_P
5 OUT
PAD_MTR_ANALOG_TEST_N AM36 PAD_MTR_ANALOG_TEST_N
1
R1501 MTR_RREF_P AK37
39.2K PAD_MTR_RREF_P
1% MTR_RREF_N AK36
1/32W PAD_MTR_RREF_N
MF
2 01005
ROOM=SOC NC_PAD_MTR_VREF_P AL35 PAD_MTR_VREF_P
NC_PAD_MTR_VREF_N AL34 PAD_MTR_VREF_N
ALT FUNC
6 5 IN
BOARD_ID0 C13 BOARD_ID0SOC_DEBUG1
6 IN
PP1V8_IO H36 BOARD_ID1
57 6 IN
BOARD_ID2 R2 BOARD_ID2
6 IN
BOARD_ID4 T5 BOARD_ID4
A SYNC_MASTER=test_mlb SYNC_DATE=04/05/2017
A
PAGE TITLE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
15 OF 85
SHEET
12 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
SOC - AOP
D D
AM17
AM19
AM23
AM25
VDDIO18_AOP
U1000
CYP-4GB-M-TMJA47A0-C7
WLCSP
SYM 7 OF 16
5 OUT
AOP_TO_DDR_SLEEP1_READY_PROBE AU21 AON_SLEEP1_RESET* AOP_PDM_CLK0 AT21 AOP_TO_CODEC_GPIO1 OUT 40
C 56
56
SPI_AOP_TO_IMU_CS_L
AP8
AP10
AOP_FUNC[0]
AOP_FUNC[1]
<-- SCM_SPI CS & Trig AOP_PDM_DATA1 AU23 AOP_TO_GECKO_RESET_L
IN
OUT 56 C
56
AOP_TO_SPKAMP_BOT_RESET_L AT6 AOP_FUNC[2] RT_CLK32768 AP26 PMU_TO_AOP_CLK32K IN 5 23
56
SPI_AOP_TO_PHOSPHORUS_CS_L AR8 AOP_FUNC[3]
56
PHOSPHORUS_TO_AOP_INT AT17 AOP_FUNC[4]
56
ROMEO_TO_AOP_B2B_DETECT AP11 AOP_FUNC[5]
ALT FUNC's
| 56
RACER_TO_AOP_INT_L AP18 AOP_FUNC[6]
| AOP_TO_CODEC_RESET_L AR9 AOP_FUNC[7]
|
56
NC_AOP_FUNC8 SWD_TMS2 C19 SWD_AP_BI_NAND_SWDIO 5 19
V 56 AP12 AOP_FUNC[8] BI
56
HALL_CASE_TO_AOP_SOUTH_L AT18 AOP_FUNC[17] AOP_PDM_DATAOUT AU22 HALL_CASE_TO_AOP_NORTH_L 56
56
ALS_TO_AOP_INT_L AT8 AOP_FUNC[18]
56
NFC_TO_AOP_HOST_WAKE AU18 AOP_FUNC[19] < SCM_I2CM1 TRIGGER
56
COMPASS_TO_AOP_INT AT11 AOP_FUNC[20]
56
HALL_FLAP_TO_AOP_IRQ_L AU4 AOP_FUNC[21]
56
SPKAMP_BOT_ARC_TO_AOP_INT_L AT12 AOP_FUNC[22]
28 5 OUT
IN
SPI_AOP_TO_IMU_MOSI AP7 AOP_SPI_MOSI B
SPI_AOP_TO_IMU_SCLK 1
33.2 2 SPI_AOP_TO_IMU_SCLK_R AP16
28 5 OUT AOP_SPI_SCLK AR27 HYDRA_TO_NUB_DOCK_CONNECT ALT FUNC's
NUB_DOCK_CONNECT IN 49
|
1%
1/32W V
MF 57 IN
UART_BB_TO_AOP_RXD AR5 AOP_UART0_RXD NUB_DOCK_ATTENTION AP25 HYDRA_TO_NUB_INT IN 49 NUB_PDM_CLK1
01005
UART_AOP_TO_BB_TXD AR6 AOP_UART0_TXD
ROOM=SOC 57 OUT AP24 SWD_AOP_TO_MANY_SWCLK
AOP_TO_WLAN_CONTEXT_A AU16
NUB_SWD_TCK_OUT OUT 5 19 58
R1603
58 OUT AOP_UART1_RXD AR21 SPMI_PMGR_TO_PMU_SCLK_R 1
0.00 2 SPMI_PMGR_TO_PMU_SCLK
AOP_TO_WLAN_CONTEXT_B AT16 NUB_SPMI_SCLK OUT 23
58 OUT AOP_UART1_TXD AR29 SPMI_PMU_BI_PMGR_SDATA
NUB_SPMI_SDATA BI 5 23 0%
1/32W
UART_RACER_TO_AOP_RXD AP4 AOP_UART2_RXD MF
58 IN
NUB_SWD_TMS0 AR26 SWD_AOP_BI_RACER_SWDIO 01005
UART_AOP_TO_RACER_TXD AT4 AOP_UART2_TXD BI 58
ROOM=SOC
58 OUT
NUB_SWD_TMS1 AP22 SWD_AOP_BI_BB_SWDIO BI 57
40 OUT
I2S_AOP_TO_CODEC_ASP2_BCLK AU11 AOP_I2S0_BCLK
ALT FUNC R1602 40 IN
I2S_CODEC_ASP2_TO_AOP_DIN AU19 AOP_I2S0_DIN
I2S_AOP_TO_CODEC_MCLK2 1
33.2 2 I2S_AOP_TO_CODEC_MCLK2_R AR20
AOP_PDM_CLK2 40 OUT AOP_I2S0_MCKAOP_PDM_CLK2
1% 40 OUT
I2S_AOP_TO_CODEC_ASP2_LRCLK AU7 AOP_I2S0_LRCK
1/32W
MF ALT FUNC's
01005 40 OUT
I2S_AOP_TO_CODEC_ASP2_DOUT AU8 AOP_I2S0_DOUT |
R1604 ROOM=SOC V
I2S_CODEC_ASP1_TO_AOP_AMPS_BCLK 1
49.9 2 I2S_CODEC_ASP1_TO_AOP_AMPS_BCLK_R AU5 AOP_PDM_IN1_CLK
50 43 42 41 40 5 IN AOP_I2S1_BCLK
1% 43 42 41 40 IN
I2S_CODEC_ASP1_TO_AOP_AMPS_DIN AT19 AOP_I2S1_DIN
1/32W
MF 56 AOP_TO_HALOGEN_AFE_EN AU12 AOP_I2S1_MCK
01005
ROOM=SOC
I2S_CODEC_ASP1_TO_AOP_AMPS_LRCLK_R AU6 AOP_I2S1_LRCK
AOP_PDM_IN2_CLK
R1605 50 43 40 OUT
I2S_AOP_AMPS_TO_CODEC_ASP1_DOUT AP20 AOP_PDM_IN2_DAT
AOP_I2S1_DOUT
I2S_CODEC_ASP1_TO_AOP_AMPS_LRCLK 1
49.9 2
50 43 42 41 40 IN
1%
1/32W
A MF
01005
ROOM=SOC
A
PAGE TITLE
SOC: AOP
DRAWING NUMBER SIZE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
16 OF 85
SHEET
13 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
D
SOC - CPU, GPU & SOC RAILS
1.06V @ 13.8A MAX
D
0.905V @ 12.9A MAX
0.527V @ 2.4A MAX 0.783V @ 4.2A MAX
0.661V @ 2.6A MAX
PP_CPU_PCORE 0.595V @ 2.1A MAX
17
C1702 1 C1703
Remote sense XW's for Buck0 Buck1 and Buck11 live off page PP_SOC_S1
4UF
20%
4UF
20%
for dev board compapability 1 C1760 1 C1761 1 C1765
17
2 4V
X5R 2 4V
X5R 4UF 4UF 4UF
0201
ROOM=SOC
0201
ROOM=SOC 20% 20% 20%
2 4V
X5R
4V
2 X5R 2 4V
X5R
1.06V @ 14.5A MAX 0201 0201 0201
0.725V @ 6.3A MAX ROOM=SOC ROOM=SOC ROOM=SOC
1
ROOM=SOC ROOM=SOC ROOM=SOC ROOM=SOC 0.570V @ 3.1A MAX
C1704 C1705 C1706 C1707 PP_GPU 17
14UF
20%
14UF
20%
14UF
20%
14UF
20%
U1000 ROOM=SOC ROOM=SOC ROOM=SOC
4V
X5R
4V
X5R
4V
X5R
4V
X5R
CYP-4GB-M-TMJA47A0-C7 1 C1730 1 C1731 C1762 C1763 C1764
0402-D2X-1 0402-D2X-1 0402-D2X-1 0402-D2X-1 WLCSP 2.2UF 2.2UF 14UF 14UF 14UF
1 3 1 3 1 3 1 3 SYM 8 OF 16 20% 20% 20% 20% 20%
AD9 F11 2 6.3V
X5R-CERM 2 6.3V
X5R-CERM 4V 4V 4V
AD17 F15 0201 0201 X5R X5R X5R
ROOM=SOC ROOM=SOC 0402-D2X-1 0402-D2X-1 0402-D2X-1
2 4 2 4 2 4 2 4 AE10 G10 1 3 1 3 1 3
AE12 G12
AE16 G14 2 4 2 4 2 4
AF13 G16 ROOM=SOC ROOM=SOC ROOM=SOC ROOM=SOC ROOM=SOC
7.0.0
BRANCH
PAGE
17 OF 85
SHEET
14 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
D D
AD30
VDD18_TSADC_SOC2 M9
ROOM=SOC
R1801 SOC: POWER (2/3)
VDDIO18_MTR AC29 PP1V8_FMON_R 1% 1
49.9 2 1/32W PP1V8_IO 7 DRAWING NUMBER SIZE
VDD18_FMON 15 17
MF 01005 051-02545 D
VDD18_ULPPLL AL21 PP1V8_ULPPLL_R
R1802 REVISION
7.0.0
100 PP1V8_S2 13
C1871 1 1 C1741 1 2 17
BRANCH
2.2UF 4UF 5%
1/32W
20% 20%
6.3V 2 2 4V
MF
PAGE
X5R-CERM X5R 01005
0201
ROOM=SOC
0201
ROOM=SOC ROOM=SOC 18 OF 85
SHEET
15 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
A SYNC_MASTER=test_mlb SYNC_DATE=10/17/2016
A
PAGE TITLE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
19 OF 85
SHEET
16 OF 60
8 7 6 5 4 3 1
8 7 6 5 4 3 2 1
PCIE Series Caps
Medusa Compatibility
C1100 1 2 0.22UF
GND_VOID 20% 6.3V
PP_VDD_MAIN PP_VDD_MAIN 8 90_PCIE_NAND_TO_AP_RXD_C_P X5R 01005-1
90_PCIE_NAND_TO_AP_RXD_P IN 19
43 42 41 36 33 29 26 24 22 17
59 47 45 44 MAKE_BASE=TRUE
PP_VDD_MAIN
21
8 90_PCIE_NAND_TO_AP_RXD_C_N ROOM=SOC 90_PCIE_NAND_TO_AP_RXD_N IN 19
U4002
PP_VDD_MAIN
21
C1101 1 2 0.22UF
A1 IN
SCY99224-1.20V
WLCSP A2
21
GND_VOID 20% 6.3V
44
20 17
29 22
PP1V26_S2 OUT PP1V1_CAM_JULIET_DVDD 37
PP_VDD_MAIN 21 X5R 01005-1 CRITICAL
ROOM=SOC CAMPMU_TO_JULIET_DVDD_LDO_EN B1 EN ROOM=B2B_PEARL
PP_VDD_MAIN 30 5
PP_VDD_MAIN
21
C1102 1 2 0.22UF
C4080 1 C4081 1 GND
1 C4082
21
90_PCIE_AP_TO_NAND_TXD_C_P GND_VOID 20% 6.3V
90_PCIE_AP_TO_NAND_TXD_P 2.2UF
PP_VDD_MAIN 8
X5R 01005-1 OUT 19 0.47UF 0.47UF 20%
B2
21
90_PCIE_AP_TO_NAND_TXD_C_N ROOM=SOC 90_PCIE_AP_TO_NAND_TXD_N 20%
6.3V 2
20%
6.3V 2 2 6.3V
X5R-CERM
PP_VDD_MAIN 8 OUT 19
21
C1103 1 2 0.22UF X5R
01005
X5R
01005
0201
D
PP_VDD_MAIN
PP_VDD_MAIN
21
21
GND_VOID 20%
X5R
6.3V
01005-1
ROOM=B2B_PEARL ROOM=B2B_PEARL
ROOM=B2B_PEARL
D
ROOM=SOC
PP_VDD_MAIN 21
PP_VDD_MAIN 21
C1130 1 2 FF Touch Compatibility Compatibility
PP_VDD_MAIN 22 0.1UF
90_PCIE_WLAN_TO_AP_RXD_C_P GND_VOID 20% 6.3V 90_PCIE_WLAN_TO_AP_RXD_P PMU_TO_TOUCH_CLK32K
PP_VDD_MAIN 21 8
X5R-CERM 01005 IN 58 23 PMU_TO_TOUCH_CLK32K 58
PP_VDD_MAIN 22
8
90_PCIE_WLAN_TO_AP_RXD_C_N ROOM=SOC
90_PCIE_WLAN_TO_AP_RXD_N IN 58
MAKE_BASE=TRUE
C1131 1 2
0.1UF
GND_VOID 20% 6.3V ACORN_GECKO_ANSEL_TO_PMU_ADC 23 30 47 60
X5R-CERM 01005 MAKE_BASE=TRUE
PP_VDD_BOOST PP_VDD_BOOST 22
59 47 46 40 36 29 24 22
MAKE_BASE=TRUE
PP_VDD_BOOST C1132 1
ROOM=SOC
2
1 C3072 Place Near PMU
22
0.1UF 1000PF
PP_VDD_BOOST 20% 6.3V 10%
22
8
90_PCIE_AP_TO_WLAN_TXD_C_P GND_VOID
90_PCIE_AP_TO_WLAN_TXD_P OUT 58
10V
2 X5R
PP_VDD_BOOST X5R-CERM 01005
22
8
90_PCIE_AP_TO_WLAN_TXD_C_N ROOM=SOC
90_PCIE_AP_TO_WLAN_TXD_N OUT 58
01005
PP_VDD_BOOST 22
C1133 1 2
0.1UF
ROOM=PMU
22 PP2V5_LDO0_S2 PP2V5_LDO0_S2 22
MAKE_BASE=TRUE C1120 1 2 0.1UF
GND_VOID 20% 6.3V 90_PCIE_BB_TO_AP_RXD_P
8 5 90_PCIE_BB_TO_AP_RXD_C_P X5R-CERM 01005 IN 57
20 PP1V1_S2 PP1V1_S2 15
8 5 90_PCIE_BB_TO_AP_RXD_C_N ROOM=SOC 90_PCIE_BB_TO_AP_RXD_N 57
IN
MAKE_BASE=TRUE
PP1V1_S2 22 C1121 1 2 0.1UF
FF Display Compatibility
PP1V1_S2 22
GND_VOID 20% 6.3V
X5R-CERM 01005
ROOM=SOC
23 NC_DISPLAY_TO_CHESTNUT_PWR_EN NC_DISPLAY_TO_CHESTNUT_PWR_EN
44 29 22 20 17 PP1V26_S2 PP1V26_S2 22 MAKE_BASE=TRUE
MAKE_BASE=TRUE
C1122 1 2 0.1UF Dev Board Power Compability
GND_VOID 20% 6.3V Should live on PMU LDO page by caps
8 90_PCIE_AP_TO_BB_TXD_C_P X5R-CERM 01005 90_PCIE_AP_TO_BB_TXD_P OUT 57
ROOM=SOC
90_PCIE_AP_TO_BB_TXD_C_N 90_PCIE_AP_TO_BB_TXD_N
C 20 5 PP_CPU_PCORE
MAKE_BASE=TRUE
PP_CPU_PCORE 14 17
8
C1123 1 2 0.1UF OUT 57
PP_VDD_MAIN
C
GND_VOID 20% 6.3V 43 42 41 36 33 29 26 24 22 17
X5R-CERM
PACK_TYPE=01005 59 47 45 44
ROOM=SOC OMIT
20 5 PP_GPU PP_GPU 14 17
XW2990
SHORT-20L-0.05MM-SM
MAKE_BASE=TRUE VDD_MAIN_SNS 2 1
FF Specific CLK Series Terminations 21 OUT
ROOM=PMU
20 PP_SOC_S1 PP_SOC_S1 14
22 GND
MAKE_BASE=TRUE R1241 MAKE_BASE=TRUE
AP_TO_TELE_CLK_R 1
33.2 2 AP_TO_TELE_CLK
9 OUT 32
1%
22 PP1V2_SOC PP1V2_SOC 14 1/32W 23 BUCK11_FB BUCK11_FB 17 21
MAKE_BASE=TRUE MF MAKE_BASE=TRUE
PP1V2_SOC 15 01005
ROOM=SOC
PP1V2_SOC 8 10 NC_UART_WLAN_TO_AP_CTS_L NC_UART_WLAN_TO_AP_CTS_L IN 12
MAKE_BASE=TRUE
R1242 NC_UART_AP_TO_WLAN_RTS_L NC_UART_AP_TO_WLAN_RTS_L OUT 12
AP_TO_FCAM_JULIET_RIGEL_CLK_R 1
33.2 2 AP_TO_JULIET_CLK NC_UART_WLAN_TO_AP_RXD
MAKE_BASE=TRUE
NC_UART_WLAN_TO_AP_RXD
9 OUT 37 IN 12
MAKE_BASE=TRUE
PP1V8_ALWAYS PP1V8_ALWAYS 1% NC_UART_AP_TO_WLAN_TXD NC_UART_AP_TO_WLAN_TXD
57 26 23 22 1/32W OUT 12
MAKE_BASE=TRUE MF MAKE_BASE=TRUE
01005
ROOM=SOC
Dev Board Compatiblity GNDs
R1243
1
33.2 2 AP_TO_RIGEL_CLK GND
OUT 36
10
54 50 49 48 42 41 40 38 25 20 PP1V8_S2 PP1V8_S2 15 1%
59 MAKE_BASE=TRUE
1/32W 10 GND
PP1V8_S2 23 MF
PP1V8_S2 01005
13 15
ROOM=SOC
GND
R1244 7
GND
B
53 52 44 MAKE_BASE=TRUE 1/32W 7
PP1V8_IO 11 MF
01005 9 GND
PP1V8_IO 8 ROOM=SOC
PP1V8_IO 15 9 GND
PP1V8_IO 9 R1481 9 GND
0.00 AP_TO_RACER_REF_CLK
11 AP_TO_RACER_REF_CLK_R 1 2 OUT 58
0% 9 GND MAKE_BASE=TRUE
1/32W
MF GND
01005 9
20 PP_CPU_SRAM PP_CPU_SRAM 14
ROOM=SOC
MAKE_BASE=TRUE 9 GND
9 GND
20 PP_GPU_SRAM PP_GPU_SRAM 14
MAKE_BASE=TRUE 9 GND
PP_DCS_S1 PP_DCS_S1
20
MAKE_BASE=TRUE
15
UF Dam Caps
21 17 PP0V6_VDDQL_S1
21 17 PP0V6_VDDQL_S1 PP0V6_VDDQL_S1 15
MAKE_BASE=TRUE
GND 1 C2000
GND 23 220PF
5%
GND 23 2 25V
COG
21 PP_CPU_ECORE PP_CPU_ECORE 14 17 01005
MAKE_BASE=TRUE GND 23 ROOM=SOC
GND 23
PP3V3_USB PP3V3_USB
A 22
MAKE_BASE=TRUE
7
NC_DWI_PMGR_TO_BACKLIGHT_CLK NC_DWI_PMGR_TO_BACKLIGHT_CLK 11
SYNC_DATE=04/17/2017 A
SYNC_MASTER
PAGE TITLE
MAKE_BASE=TRUE
22 PP0V7_VDD_LOW_S2 PP0V7_VDD_LOW_S2 14 NC_DWI_PMGR_TO_BACKLIGHT_DATA NC_DWI_PMGR_TO_BACKLIGHT_DATA 11 SOC: DEV BOARD ALIASES
MAKE_BASE=TRUE MAKE_BASE=TRUE
DRAWING NUMBER SIZE
051-02545 D
20 PP0V8_SOC_FIXED_S1 PP0V8_SOC_FIXED_S1 15
Dev Board Compatibility FB XW's Place near SOC Balls REVISION
MAKE_BASE=TRUE
PP0V8_SOC_FIXED_S1 7 8 9 10 14
OMIT OMIT OMIT 7.0.0
PP0V8_SOC_FIXED_S1 14 XW1731
SHORT-20L-0.05MM-SM
XW1790
SHORT-20L-0.05MM-SM
XW1701
SHORT-20L-0.05MM-SM
BRANCH
17 14
PP_GPU 1 2 BUCK1_FB 20 17 14
PP_CPU_ECORE 2 1 BUCK11_FB 17 21 17 14
PP_CPU_PCORE 2 1 BUCK0_FB 20
OUT OUT OUT
GND ROOM=SOC ROOM=SOC PAGE
22 ROOM=SOC
MAKE_BASE=TRUE NO_XNET_CONNECTION 20 OF 85
SHEET
17 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
D D
31 IN
90_LPDP_WIDE_TO_AP_D0_P 90_LPDP_WIDE_TO_AP_D0_P 10
31 IN
90_LPDP_WIDE_TO_AP_D0_N MAKE_BASE=TRUE
90_LPDP_WIDE_TO_AP_D0_N 10
MAKE_BASE=TRUE
31 IN
90_LPDP_WIDE_TO_AP_D1_P 90_LPDP_WIDE_TO_AP_D1_P 10
C 31 IN
90_LPDP_WIDE_TO_AP_D1_N MAKE_BASE=TRUE
MAKE_BASE=TRUE
90_LPDP_WIDE_TO_AP_D1_N 10 C
31 IN
90_LPDP_WIDE_TO_AP_D2_P 90_LPDP_WIDE_TO_AP_D2_P 10
31 IN
90_LPDP_WIDE_TO_AP_D2_N MAKE_BASE=TRUE
90_LPDP_WIDE_TO_AP_D2_N 10
MAKE_BASE=TRUE
32 IN
90_LPDP_TELE_TO_AP_D0_P 90_LPDP_TELE_TO_AP_D0_P 10
32 IN
90_LPDP_TELE_TO_AP_D0_N MAKE_BASE=TRUE
90_LPDP_TELE_TO_AP_D0_N 10
MAKE_BASE=TRUE
32 IN
90_LPDP_TELE_TO_AP_D1_P 90_LPDP_TELE_TO_AP_D1_P 10
32 IN
90_LPDP_TELE_TO_AP_D1_N MAKE_BASE=TRUE
90_LPDP_TELE_TO_AP_D1_N 10
MAKE_BASE=TRUE
32 IN
90_LPDP_TELE_TO_AP_D2_P 90_LPDP_TELE_TO_AP_D2_P 10
32 IN
90_LPDP_TELE_TO_AP_D2_N MAKE_BASE=TRUE
90_LPDP_TELE_TO_AP_D2_N 10
MAKE_BASE=TRUE
34 IN
90_LPDP_FCAM_TO_AP_D0_P 90_LPDP_FCAM_TO_AP_D0_P 10
34 IN
90_LPDP_FCAM_TO_AP_D0_N MAKE_BASE=TRUE
90_LPDP_FCAM_TO_AP_D0_N 10
MAKE_BASE=TRUE
B B
34 IN
90_LPDP_FCAM_TO_AP_D1_P 90_LPDP_FCAM_TO_AP_D1_P 10
34 IN
90_LPDP_FCAM_TO_AP_D1_N MAKE_BASE=TRUE
90_LPDP_FCAM_TO_AP_D1_N 10
MAKE_BASE=TRUE
A SYNC_DATE=08/17/2017 A
PAGE TITLE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
21 OF 85
SHEET
18 OF 60
8 7 6 5 4 3 1
8 7 6 5 4 3 2 1
391mA MAX
34 32 31 30 29 20 19 17 6
53 52 44 37 36
PP1V8_IO
S4E NAND
1 C2626 1 C2610
2.2UF 0.1UF
20% 20%
2 6.3V
X5R-CERM 2 6.3V
X5R-CERM
0201
ROOM=NAND
01005
ROOM=NAND
D D
1 C2629 1 C2630
15UF 15UF
20% 20%
6.3V
2 CERM 2 6.3V
CERM
0402-0.1MM
ROOM=NAND
0402-0.1MM
ROOM=NAND
932mA MAX
22
PP0V9_NAND
1 C2602 1 C2605 1 C2600 1 C2601
26UF 26UF 2.2UF 2.2UF
20% 20% 20% 20%
2 4V
X5R 2 4V
X5R 2 6.3V
X5R-CERM 2 6.3V
X5R-CERM
0402-0.1MM 0402-0.1MM 0201 0201
ROOM=NAND ROOM=NAND ROOM=NAND ROOM=NAND
C 1100mA MAX (1us peak power) C
PP2V63_NAND 22
1 C2603 1 C2606 1 C2609 1 C2607 1 C2608 1 C2604 1 C2649 1 C2650 1 C2651 1 C2652
220PF 220PF 100PF 68PF 47PF 22PF 2.2UF 2.2UF 2.2UF 2.2UF
5% 5% 5% 5% 5% 5% 20% 20% 20% 20%
2 25V
COG 2 25V
COG 2 16V
NP0-C0G 2 16V
NP0-C0G 2 16V
CERM 2 16V 2 6.3V
X5R-CERM 2 6.3V
X5R-CERM 2 6.3V
X5R-CERM 2 6.3V
X5R-CERM
01005 01005 01005 01005 01005 CERM 0201 0201 0201 0201
01005 ROOM=NAND ROOM=NAND ROOM=NAND ROOM=NAND
ROOM=NAND ROOM=NAND ROOM=NAND ROOM=NAND ROOM=NAND ROOM=NAND XW2600
SHORT-20L-0.05MM-SM
2 1 PP1V8_IO_PCI_AVDD
OMIT
ROOM=NAND
Place near C2629
1 C2638 1 C2639 1 C2634 1 C2635 1 C2636 1 C2637
100PF 68PF 47PF 22PF
5% 5% 5% 5% 220PF 100PF
2 16V
NP0-C0G 2 16V
NP0-C0G 2 16V
CERM 2 16V
5% 5%
01005 01005 01005 CERM 2 25V
COG 2 16V
NP0-C0G
NAND_ANI1_VREF ROOM=NAND ROOM=NAND ROOM=NAND
01005 01005 01005
5 OUT ROOM=NAND ROOM=NAND ROOM=NAND
5 OUT
NAND_ANI0_VREF
NC
ANI0_VREF G12
E10
E12
L12
PCI_AVDD_CLK_2 M9
G6
G8
G4
PCI_AVDD_CLK_1 N6
PCI_VDD_1 N8
R6
R8
N2
D3
R2
VDD_PLL R4
E2
K9
P9
T5
VPP F3
AVDD18_PLL L2
L6
L8
PCI_AVDD_H J6
PCI_VDD_2 J8
ANI1_VREF J4
J2
VDD
VDDIO
VCC
B B
U2600
H23Q2T8QK6MES-BC
11 IN
AP_TO_NAND_SYS_CLK M3 CLK_IN LGA EXT_D0/BOOT0 B3 PMU_TO_NAND_LOW_BATT_BOOT_L IN 55
ROOM=NAND C4 AP_TO_NAND_FW_STRAP
90_PCIE_AP_TO_NAND_REFCLK_P K11 BOMOPTION=OMIT_TABLE EXT_D1/BOOT1 IN 7
8 5 IN PCIE_REFCLK_P CRITICAL B5 SPI_AP_TO_S4E_SCLK_BOOT_CONFIG0
90_PCIE_AP_TO_NAND_REFCLK_N J12 EXT_D2/BOOT2/SPINAND_SCLK IN 6 11
8 5 IN PCIE_REFCLK_M C6 SPI_S4E_TO_AP_MISO_BOOT_CONFIG2
EXT_D3/SWD_UID0/SPINAND_MISO OUT 5 6 11
8
PCIE_NAND_BI_AP_CLKREQ_L P5 PCIE_CLKREQ_N EXT_D4/UART_RX B7
BI NC
EXT_D5/SWD_UID1/SPINAND_MOSI C8 SPI_AP_TO_S4E_MOSI_BOOT_CONFIG1
PCIE_NAND_RESREF H7 PCI_RESREF
IN 6 11
EXT_D6/UART_TX B9
NC
1
R2604 17 IN
90_PCIE_AP_TO_NAND_TXD_P M11 PCIE_RX0_P EXT_D7/SPF B11 SYSTEM_ALIVE IN 23 26
17 OUT
90_PCIE_NAND_TO_AP_RXD_N T11 PCIE_TX0_M EXT_RNB/JTAG_TDO E4
EXT_CLE/JTAG_TDI D5 NC
EXT_ALE/JTAG_SEL D9
DROOP_N T3
AP_TO_NAND_RESET_L L4 RESET*
7 5 IN
WP_N G2 PP1V8_IO 6 17 19 20 29 30 31 32 34 36 37
44 52 53
A Board trace <= 0.2Ohm
G10 TRST*
SYNC_MASTER=test_mlb SYNC_DATE=03/22/2017
A
NAND_ZQ_ANI K3 ZQ_C PAGE TITLE
26 OF 85
SHEET
19 OF 60
8 7 6 5 4 3 1
8 7 6 5 4 3 2 1
13.8A MAX
0.22UH-20%-5.3A-0.04OHM N17 1608
BUCK0
BUCK0_LX1 ROOM=PMU
1 2 BUCK4_LX1 V5 N18
W5
D
1608
ROOM=PMU
Y5
BUCK4_LX1
L2702 1 C2706 D
0.1UH-20%-9.4A-0.022OHM 26UF
OMIT 20%
R16 BUCK0_LX2 1 2 2 4V
XW2740
SHORT-20L-0.05MM-SM
R17 1608
X5R
0402-0.1MM
BUCK0_LX2 ROOM=PMU ROOM=PMU
2 1 BUCK4_FB T5 BUCK4_FB R18
ROOM=PMU
L2703
L2750 0.1UH-20%-9.4A-0.022OHM
1UH-20%-2.2A-0.06OHM U16 BUCK0_LX3 1 2
PP0V8_SOC_FIXED_S1 1 2 BUCK5_LX0 A6 U17
Trimmed to 1.4A Max
17 1608
BUCK0_LX3 ROOM=PMU
B6 U18
1.7A Capable
PIJR20120H-SM
1 C2752 1 C2751 1 C2750 ROOM=PMU C6
BUCK5_LX0
BUCK5
PIJR2016-SM
1 C2764 1 C2763 1 C2762 1 C2761 1 C2760 ROOM=PMU
Y3
BUCK6_LX0 1 C2710 1 C2711 1 C2712 1 C2713
4UF 26UF 26UF 26UF 220PF 220PF 26UF 26UF 26UF
BUCK1
OMIT
20%
2 4V
20%
2 4V
20%
2 4V
20%
2 4V
5%
2 25V XW2760 L2711 5%
2 25V
20%
2 4V
20%
2 4V
20%
2 4V
X5R X5R X5R X5R COG
SHORT-20L-0.05MM-SM
0.22UH-20%-5.3A-0.04OHM COG X5R X5R X5R
0201 0402-0.1MM 0402-0.1MM 0402-0.1MM 01005 01005
ROOM=PMU
0402-0.1MM 0402-0.1MM 0402-0.1MM
ROOM=PMU ROOM=PMU ROOM=PMU ROOM=PMU ROOM=PMU 2 1 BUCK6_FB T4 BUCK6_FB A13 BUCK1_LX1 1 2 ROOM=PMU ROOM=PMU ROOM=PMU
4.9A MAX
ROOM=PMU 17
BUCK2
W9 PIJR20120H-SM
L2790
BUCK2_LX0
Y9 ROOM=PMU
1 C2720 1 C2721 1 C2722 1 C2723 1 C2724
0.600V - 0.875V 1UH-20%-2A-0.069OHM 220PF 26UF 26UF 26UF 26UF
5% 20% 20% 20% 20%
BUCK9_LX0 2 25V 2 4V 2 4V 2 4V 2 4V
17
PP_DCS_S1 2 1 G1 L2721 COG
01005
X5R
0402-0.1MM
X5R
0402-0.1MM
X5R
0402-0.1MM
X5R
0402-0.1MM
G2 BUCK9_LX0 0.22UH-20%-5.3A-0.04OHM
B 1 C2793 C2792 C2791 C2790
2012 ROOM=PMU ROOM=PMU ROOM=PMU ROOM=PMU ROOM=PMU
B
1.25A MAX
1 1 1 ROOM=PMU
BUCK9
L2730
1UH-20%-3.0A-0.06OHM
A4 BUCK3_LX0 1 2 PP1V8_S2 17 25 38 40 41 42 48 49
50 54 59
B4 PIJR2016-SM
2.5A MAX
BUCK3
BUCK3_LX0
C4
ROOM=PMU 1 C2730 1 C2731 1 C2732
OMIT 220PF 26UF 26UF
5% 20% 20%
XW2730
SHORT-20L-0.05MM-SM
2 25V
COG 2 4V
X5R 2 4V
X5R
01005
ROOM=PMU
0402-0.1MM 0402-0.1MM
BUCK3_FB E4 BUCK3_FB 1 2 ROOM=PMU ROOM=PMU
ROOM=PMU
C1
VBUCK3_SW C2
051-02545 D
REVISION
BUCK3_SW2 D2
PP1V8_TOUCH_RACER_S2 59 7.0.0
BUCK3_SW3 E1 PP1V8_IMU_S2 27 28 50 54 BRANCH
BUCK3_SW4 D1 PP1V8_NFC_S2 58
PAGE
27 OF 85
SHEET
20 OF 60
8 7 6 5 4 3 1
8 7 6 5 4 3 2 1
PMU - BUCKS
D D
U2700 L2800
D2542A0P0VQAVAC 1UH-20%-2A-0.069OHM
WLCSP
17
VDD_MAIN_SNS R12 VDD_MAIN_SNS SYM 3 OF 5 J1 BUCK10_LX0 1 2 PP0V6_VDDQL_S1 17
IN
1.25A MAX
BUCK10
BUCK10_LX0 J2 2012
PP_VDD_MAIN
M2 VDD_MAIN_0 ROOM=PMU 1 C2800 1 C2801
17
F6 VDD_MAIN_1 220PF 26UF
5% 20%
F12 VDD_MAIN_2 OMIT 2 25V 4V
2 X5R
1 C2850 1 C2581 1 C2852 T7 VDD_MAIN_3 XW2800
COG
01005 0402-0.1MM
ROOM=PMU
18UF 15UF 18UF SHORT-20L-0.05MM-SM ROOM=PMU
20% 20% 20% V13 VDD_MAIN_4
2 6.3V 2 6.3V 2 6.3V BUCK10_FB K4
BUCK10_FB 2 1
CER-X5R CERM CER-X5R P13 VDD_MAIN_5
0402-0.1MM 0402-0.1MM 0402-0.1MM ROOM=PMU
ROOM=PMU ROOM=PMU ROOM=PMU
M15
21 17 PP_VDD_MAIN M16 L2810 0.415V - 1.06V
0.47UH-20%-3.2A-0.042OHM
M17 VDD_BUCK0_01
J16 BUCK11_LX0 1 2 PP_CPU_ECORE
C2854 1 M18
J17 PIJR20120H-SM
17
4UF
20%
BUCK11_LX0
J18
ROOM=PMU 1 C2810 1 C2811 1 C2812 1 C2813 1 C2814
6.3V
CERM-X5R 2 21 17 PP_VDD_MAIN T15 220PF 26UF 26UF 26UF 26UF
5% 20% 20% 20% 20%
2.9A MAX
BUCK11
0201 T16 2 25V 2 4V 2 4V 2 4V 2 4V
ROOM=PMU
C2855 1 T17 VDD_BUCK0_23 L2811 COG
01005
X5R
0402-0.1MM
X5R
0402-0.1MM
X5R
0402-0.1MM
X5R
0402-0.1MM
0.22UH-20%-5.3A-0.04OHM ROOM=PMU
ROOM=PMU ROOM=PMU ROOM=PMU ROOM=PMU
4UF T18
BUCK11_LX1
20% G16 1 2
6.3V 2
CERM-X5R G17 1608
0201 21 17 PP_VDD_MAIN A14 BUCK11_LX1 ROOM=PMU
ROOM=PMU G18
B14
C C2856
4UF
1 C14
D14
VDD_BUCK1_01
C
20%
6.3V 2
CERM-X5R BUCK11_FB F14
BUCK11_FB 17
0201 A10 IN
ROOM=PMU 21 17 PP_VDD_MAIN
B10
C2857 1 C10 VDD_BUCK1_23
4UF D10
20%
6.3V 2
CERM-X5R
0201 V10
ROOM=PMU W10
VDD_BUCK2
17 PP_VDD_MAIN Y10
C2858 1 A3
4UF 17 PP_VDD_MAIN B3
20% VDD_BUCK3
6.3V C3
CERM-X5R 2 C2859 1
0201
ROOM=PMU 4UF 17 PP_VDD_MAIN
20% V6
6.3V
CERM-X5R 2 W6
0201
ROOM=PMU C2860 1
Y6
VDD_BUCK4
4UF
20%
6.3V 2
CERM-X5R A7
0201 17 PP_VDD_MAIN
ROOM=PMU B7
VDD_BUCK5
C7
C2861 1
4UF 17 PP_VDD_MAIN
20% V2
6.3V 2
CERM-X5R C2862 1
W2
0201 4UF VDD_BUCK6
20% Y2
B ROOM=PMU 6.3V
CERM-X5R 2
0201
B
ROOM=PMU Y15
17 PP_VDD_MAIN Y16
VDD_BUCK7
Y17
C2863 1 B18
4UF 17 PP_VDD_MAIN C18
20% VDD_BUCK8
6.3V D18
CERM-X5R 2
0201
ROOM=PMU C2867 1
F1
4UF 17 PP_VDD_MAIN
20% F2 VDD_BUCK9
6.3V
CERM-X5R 2
0201 C2864 1
K1
ROOM=PMU 4UF 17 PP_VDD_MAIN
20% K2 VDD_BUCK10
6.3V
CERM-X5R 2
0201
ROOM=PMU
C2865 1
H16
4UF PP_VDD_MAIN
20% 17
H17
6.3V VDD_BUCK11
CERM-X5R 2
0201 C2866 1 H18
ROOM=PMU 4UF
20%
6.3V
CERM-X5R 2
0201
ROOM=PMU
A SYNC_MASTER=test_mlb SYNC_DATE=06/01/2017
A
PAGE TITLE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
28 OF 85
SHEET
21 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
44 43 42 41 36 33 29 26 24 17
PP_VDD_MAIN
59 47 45
1 C2991
18UF
20%
2 6.3V
CER-X5R
0402-0.1MM
ROOM=PMU
PMU - LDOs
D D
59 47 46 40 36 29 24 17
PP_VDD_BOOST
OMIT
XW2995
1 C2970 1 C2971
SHORT-20L-0.05MM-SM
2.2UF 2.2UF
20% 20%
23 OUT
PMU_LDO5_UVLO_DET 2 1 2 6.3V
X5R-CERM 2 6.3V
X5R-CERM
ROOM=PMU 0201 0201
ROOM=CAM_PMU ROOM=CAM_PMU
F18 X5R-CERM
0201
ROOM=PMU DRAWING NUMBER SIZE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
29 OF 85
SHEET
22 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
TODO: Update
CONTROL PIN NOTES:
D D
R3010
1
200K 2
U2700 1%
1/32W
TMJH19A0 MF
WLCSP 01005
ROOM=PMU
7
AP_TO_PMU_WDOG_RESET J12 RESET_IN1 SYM 4 OF 5 PMU_IREF
IN
HYDRA_TO_PMU_HOST_RESET H11 IREF T6 C3010
RESET_IN2
49 IN
AP_TO_PMU_SOCHOT_L K12 2.2UF XW3046
7 IN RESET_IN3
VREF R6
PMU_VREF 1 2
57 23 15 7 OUT
PMU_TO_SYSTEM_COLD_RESET_L K10 RESET*
NC_PMU_SHDN L12 SHDN VREF T8 VSS_REF 20%
6.3V
COLD_RESET & SYSTEM_ALIVE X5R
0201
ROOM=PMU
1 1 PMU_LDO5_UVLO_DET
R3061 R3062 1 PMU_TO_AP_HYDRA_ACTIVE_READY J10 ACTIVE_RDY
VLDO5_SNS P14
OUT 22
5%
100K 100K
5%
R3064 49 7 5 OUT
UVWARN* K9 PMU_TO_AP_PRE_UVLO_L 5 7 22
1/32W 1/32W 100K PMU_TO_AOP_CLK32K F6 SLEEP_32K
OUT
MF MF 5% OUT
PMU_TO_TOUCH_CLK32K G6 LDO5_UVLO* J9 NC_PMU_TO_AP_LDO5_UVLO_L 7
01005 01005 1/32W 17 OUT_32K OUT
2 ROOM=PMU 2 ROOM=PMU MF OUT
01005
2 ROOM=PMU CPU_TRIGGER0* G14 PMU_TO_AP_THROTTLE_ECORE_L
SYSTEM_ALIVE 19 23 26 26 23 19
SYSTEM_ALIVE K11 SYS_ALIVE OUT 7
PMU_TO_IKTARA_RESET_L L1 FAULT_OUT*
NTCs 58 45 23 OUT
N8 HYDRA_TO_PMU_USB_BRICK_ID_TIA
BRICK_ID1 IN 23 46 49
SPMI_PMGR_TO_PMU_DOTARA_SCLK J7 SPMI_SCLK N7 PMU_VBATT_VSENSE
FOREHEAD NTC 13 57 IN BRICK_ID2 IN 26
C 57 17 5 BI
SPMI_PMU_DOTARA_BI_PMGR_SDATA H7 SPMI_SDATA ADC_IN M12 ACORN_GECKO_ANSEL_TO_PMU_ADC IN 17 23 30 47 60 C
1
OMIT
C3041 1
R3041 FOREHEAD_NTC 23 XW3041
SHORT-20L-0.05MM-SM BUTTON1 J14 BUTTON_VOL_DOWN_L IN 27
100PF AP_TO_PMU_AMUX_OUT R8 K14 BUTTON_POWER_KEY_L
5%
16V
10KOHM-1% FOREHEAD_NTC_RETURN 1 2 7 IN AMUX_A0 BUTTON2 IN 35
57 OUT
PMU_AMUX_AY R11 AMUX_AY
GPIO1 E13 PMU_TO_NFC_EN 55
1 R10
1
R3011 55 IN
AP_TO_PMU_AMUX_SYNC AMUX_B0 GPIO2 G12 PMU_TO_PHALANX1 55
OMIT 200K NC_CHESTNUT_TO_PMU_AMUX P10 AMUX_B1
C3042 1 R3042 RCAM_NTC 23 XW3042 1%
1/32W
17
44
IN
DISPLAY_TO_PMU_AMUX T10 AMUX_B2
GPIO3 F12 PMU_TO_VDD_MAIN_SENSE_SHDN_L 55
SHORT-20L-0.05MM-SM IN WLAN_TO_PMU_HOST_WAKE 55
100PF 10KOHM-1% MF
NC_AMUX_B3 U9 GPIO4 E12
5% RCAM_NTC_RETURN 1 2 2 01005 AMUX_B3
NC_PMU_GPIO5 55
16V 01005 GPIO5 E11
NP0-C0G 2 ROOM=PMU ROOM=PMU
ROOM=PMU NC_AMUX_B4 T9 AMUX_B4
01005 2 P9 GPIO6 F11 PMU_NFC_TO_ARC_RESET_L 55
ROOM=PMU 36 9 5 IN
RIGEL_TO_ISP_INT AMUX_B5 PMU_TO_GNSS_EN 55
nmapedit @mlb_top_lib.mlb_top(sch_1):page39; AP_TO_PMU_TEST_CLKOUT P8 GPIO7 F7
7 5 IN AMUX_B6 E10 PMU_TO_WLAN_CLK32K 55
PMU_TO_WLAN_CLK32K N9 AMUX_B7 GPIO8
58 55 IN GPIO9 F10 PMU_TO_BT_REG_ON 55
PMU_AMUX_BY R9 AMUX_BY PMU_TO_PHALANX2 55
57 OUT GPIO10 G10
E9 YANGTZE_TO_PMU_INT_L 55
RADIO PA NTC on MLB Bottom FOREHEAD_NTC P13 TDEV1
GPIO11
CODEC_TO_PMU_WAKE_L 55
23
GPIO12 F9
23
REAR_CAMERA_NTC R12 TDEV2 E8 PMU_MASK_NFC_TO_ARC_TRIG 55
GPIO13
RADIO_PA_NTC P12
B AP NTC
58 IN
AP_NTC P11
TDEV3
TDEV4
GPIO14 H10 PMU_TO_WLAN_REG_ON 55
I2C1_SMC_SDA
B
23 L10
CHARGER_NTC N11 GPIO15 55
26 IN TDEV5 L9 I2C1_SMC_SCL
PMU_TCAL N10 GPIO16 55
1 TCAL NC_PMU_GPIO17 55
GPIO17 G9
OMIT 1 C3020 1 PMU_TO_CCG2_RESET_L 55
C3044 1
R3044 AP_NTC R3020 PMU_XTAL1 E1 XTAL1 GPIO18 F8
100PF 23 XW3044
SHORT-20L-0.05MM-SM 5%
100PF 3.92K 23
PMU_XTAL2 D1 XTAL2
GPIO19 H9 PMU_TO_BBPMU_RESET_R_L 55
5%
16V 2
10KOHM-1% AP_NTC_RETURN 2 16V
0.1%
1/32W
23
GPIO20 L14
PMU_TO_NAND_LOW_BATT_BOOT_L 55
1 2 NP0-C0G TK
NP0-C0G 01005 01005 BB_TO_PMU_PCIE_HOST_WAKE_L 55
01005 2 01005 GPIO21 F7
ROOM=PMU ROOM=PMU
2 ROOM=PMU ROOM=PMU PMU_TO_IKTARA_EN_EXT_1V8 55
GPIO22 G8
ROOM=PMU
GPIO23 H8 PMU_TO_BOOST_EN 55
L8 DFT_CTRL<0>
GPIO24 G7 PMU_BI_DISPLAY_PANICB 55
L7 DFT_CTRL<1>
CHARGER NTC on Chrager Page GPIO25 K8 NC_PMU_JTAG_TMS 55
K7 NC_PMU_JTAG_TDI
GPIO26 55
J8 NC_PMU_JTAG_TDO
GPIO27 55
iBATT SENSE
XW3001
24 22 17
PP_VDD_BOOST
C3082 1
PMU_XTAL1
0.1UF
B2
23
20%
6.3V 2
VS X5R-CERM CRITICAL
01005
U3001 Y3080
INA190A3IYFD 1.20X1.00SM
PMU_VDD_MAIN_VSENSE A2 IN_P WCSP 32.768KHZ-30PPM-12.5PF
SOC_24M_O 1 3 PMU_XTAL2
PMU_VDD_MAIN_ISENSE A1 IN_M C2 PMU_VDD_MAIN_ISENSE_B 23
OUT 23
NC GND
1.8V开机触发电压 PP1V8_ALWAYS 17 23
PMU_TO_VDD_MAIN_SENSE_SHDN_L
A C1 ENABLE
C3080 1 C3081
4
2
1
GND
20PF 20PF 1
R3063 SYNC_MASTER=test_mlb SYNC_DATE=03/10/2017
A
XTAL_GND
5% 5%
B1
PAGE TITLE
2 16V
100K
2 16V
CERM
01005
ROOM=SOC
CERM
01005
ROOM=SOC
5%
1/32W
MF
SYSTEM POWER: PMU (4/4)
PMU_VSS_RTC 01005
2 ROOM=PMU DRAWING NUMBER SIZE
22
PMU_BI_DISPLAY_CRASH_R_L 23 44
051-02545 D
REVISION
OMIT 2 7.0.0
XW3000
SHORT-20L-0.05MM-SM
BRANCH
ROOM=SOC
1 PAGE
30 OF 85
NOTE:100PF CAPS ARE THE SAMPLING CAPS FOR PMU ADC SHEET
23 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
D D
1
R3100 152S00871 152S00869 ALT_PARTS L3100 BOOST IND ALT, CYN
1%
1/32W
MF
2 01005
ROOM=BOOST
BOOST
C C
44 43 42 41 36 33 29 26 22 17
PP_VDD_MAIN 353S01124
59 47 45
When VDD_MAIN < 3.4, boosts to 3.4
Otherwise tracks VDD_MAIN
C3190 1 1
15UF
20%
6.3V 2
CERM
0402-0.1MM
L3100
ROOM=BOOST MCFE2016TR47MHNA A3 VIN VOUT B3 PP_VDD_BOOST 17 22 29 36 40 46 47 59
MCFE2016-SM
A4 VIN U3100 VOUT B4
ROOM=BOOST
CRITICAL
SN61280E
1 C3110 1 C3111 1 C3112 1 C3113 1 C3114 1 C3115
2 C3 SW 15UF 15UF 15UF 15UF 15UF 220PF
CSP 20% 20% 20% 20% 20% 5%
SYS_BOOST_LX C4 SW 2 6.3V
CERM 2 6.3V
CERM 2 6.3V
CERM 2 6.3V
CERM 2 6.3V
CERM 2 25V
COG
ROOM=BOOST 0402-0.1MM 0402-0.1MM 0402-0.1MM 0402-0.1MM 0402-0.1MM 01005
55 24 IN
PMU_TO_BOOST_EN A1 EN CRITICAL ROOM=BOOST ROOM=BOOST ROOM=BOOST ROOM=BOOST ROOM=BOOST ROOM=BOOST
I2C0_AP_SCL B2
R3110 52 IN SCL
I2C0_AP_SDA 1
39.2 2 I2C0_AP_BI_BOOST_SDA_R C2
52 BI SDA
1%
1/32W B1 VSEL
MF
01005
ROOM=BOOST C1 BYP*
58 30 23 IN
TOUCH_TO_MANY_FORCE_PWM A2 GPIO
PGND
AGND
D2
D3
D4
D1
BOOST_AGND
2 OMIT
XW3100
SHORT-20L-0.05MM-SM
B 1
ROOM=BOOST
Tie directly to GND plane on layer 5 B
A SYNC_MASTER=test_mlb SYNC_DATE=10/13/2016
A
PAGE TITLE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
31 OF 85
SHEET
24 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
D D
BATTERY CONNECTOR
Rcpt: 516S00232
Plug: 516S00233
XW3200
SHORT-20L-0.05MM-SM
26 OUT
VBATT_SENSE 2 1
C ROOM=B2B_BATTERY
PLACE_NEAR=J3200:2mm J3200
Gas gauge I2C level translator C
NO_XNET_CONNECTION=1
B2B-BATT-RCPT
F-ST-SM
9
5 6
R3201
PP_BATT_VCC 1 3 I2C0_SMC_TO_GG_SCL_CONN I2C0_BMU_SCL_R 1
33 2 I2C0_SMC_SCL
59 26 IN 54
2
D 3
2 CKPLUS_WAIVE=I2C_PULLUP
4 5%
C3201
S
1
1 C3292 1 C3293 1 C3294 56PF
1/32W
MF
56PF 330PF 220PF 7 8
SYM_VER_3
DFN 5%
01005
5% 10% 5% 2 25V
1 G
25V
2 NP0-C0G-CERM 2 16V
CER-X7R 2 25V
COG 10 DZ3200 RV3C002UN
Q3200
2 NP0-C0G-CERM
01005
01005 01005 01005 ROOM=B2B_BATTERY ESD202-B1-CSP01005 ROOM=B2B_BATTERY
ROOM=B2B_BATTERY ROOM=B2B_BATTERY ROOM=B2B_BATTERY SG-WLL-2-2 ROOM=B2B_BATTERY
ROOM=B2B_BATTERY
1 PP1V8_S2 17 20 38 40 41 42 48 49 50 54
59
ROOM=B2B_BATTERY
Q3201
G 1
RV3C002UN
DFN
SYM_VER_3
R3202
I2C0_SMC_BI_GG_SDA_CONN 33 I2C0_SMC_SDA
3 D
2 S
I2C0_BMU_SDA_R 1 2 BI 54
CKPLUS_WAIVE=I2C_PULLUP
5%
1 C3202 1/32W
MF
56PF 01005
5%
2
DZ3201 2 25V
NP0-C0G-CERM
01005
ESD202-B1-CSP01005 ROOM=B2B_BATTERY
B SG-WLL-2-2
ROOM=B2B_BATTERY
B
1
A SYNC_MASTER=test_mlb SYNC_DATE=10/13/2016
A
PAGE TITLE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
32 OF 85
SHEET
25 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
YANGTZE CHARGER
C3392
0.47UF
PP_VDD_MAIN_YANGTZE 23 PMU_VDD_MAIN_VSENSE 1 2 PMU_VDD_MAIN_ISENSE 23
26
20%
1
25 IN
VBATT_SENSE R3300 1 6.3V
X5R
01005
R3301
1.00K
D D3300 K
D3301 K 1.00K
5%
1/32W
ROOM=CHARGER
5%
1/32W
D
MF
PMU_VDD_MAIN_VSENSE_R
MF
PMU_VDD_MAIN_ISENSE_R
SOD962-2 SOD962-2
01005 2 2 01005
R3380 PMEG2005AESF A PMEG2005AESF A ROOM=CHARGER
ROOM=CHARGER
NO_XNET_CONNECTION=1
12K NO_XNET_CONNECTION=1
23 PMU_VBATT_VSENSE 1 2 PMU_VBATT_VSENSE_R 电池的端电压 PP_BATT_VCC 25 26 59
1%
1/32W
MF OMIT 2 2 OMIT
1 C3380 01005
2 OMIT XW3301 XW3302
0.1UF ROOM=CHARGER
20%
2 6.3V
XW3300
SHORT-20L-0.05MM-SM
SHORT-20L-0.05MM-SM
ROOM=BOOST
SHORT-20L-0.05MM-SM
ROOM=BOOST
X5R-CERM 1 1
01005 ROOM=BOOST NO_XNET_CONNECTION=1 NO_XNET_CONNECTION=1
ROOM=CHARGER
1 NO_XNET_CONNECTION=1 R3303
PP_VDD_MAIN_YANGTZE 0.00252
1 PP_VDD_MAIN 17 22 24 29 33 36 41 42
43 44 45 47 59
59 25 PP_BATT_VCC 1%
1 C3390 1 C3391 1 C3393 1/3W
MF
1 C3351 1 C3350 18UF
20% 20%
18UF
20%
18UF 0402
NO_XNET_CONNECTION
C3340
58 50
PP_VBUS1_E75 0.1UF
YANGTZE_BOOT1 1 2
1 C3301 1 C3341 1 C3303 1 C3304 20%
220PF 220PF 220PF
G1
1UF
C1
D1
C2
D2
A1
B1
E1
A2
B2
E2
F1
F2
10% 5% 5% 5% 10V
X5R
2 25V
X5R 2 25V
COG 2 25V
COG 2 25V
COG 01005
BAT
BAT
BAT
BAT
BAT
BAT
BAT_SNS
VDD_MAIN
VDD_MAIN
VDD_MAIN
VDD_MAIN
VDD_MAIN
VDD_MAIN
ROOM=CHARGER
402 01005 01005 01005
ROOM=CHARGER ROOM=CHARGER ROOM=CHARGER ROOM=CHARGER
C PP_VBUS2_IKTARA
NO_XNET_CONNECTION
C3344 C
59
0.1UF
1 2
1 C3305 1 C3306 1 C3307 1 C3308 YANGTZE_BOOT2
1UF 220PF 220PF 220PF A5 VBUS1 U3300 BOOT1 A4 20%
10% 5% 5% 5% 10V
2 25V 2 25V 2 25V 25V
2 COG B5 VBUS1 SN2600 BOOT2 J4 X5R NO_XNET_CONNECTION=1
X5R COG COG DSBGA
402
ROOM=CHARGER
01005
ROOM=CHARGER
01005
ROOM=CHARGER
01005
ROOM=CHARGER
C5 VBUS1 CRITICAL SW1 A7
01005
ROOM=CHARGER L3301 L3302
D5 VBUS1 ROOM=CHARGER 0.47UH-20%-5.6A-0.03OHM 0.47UH-20%-5.6A-0.03OHM
SW1 B7
E5 VBUS1 YANGTZE_LX1 1 2 YANGTZE_MID1LX 1 2
YANGTZE_PMID SW1 C7
SW2
D7
F7
MEHK2016-SM
ROOM=CHARGER
L3303
MEHK2016-SM
ROOM=CHARGER
L3304
PART NUMBER ALTERNATE FOR BOM OPTION REF DES COMMENTS:
TABLE_ALT_HEAD
YANGTZE_VBUS_DETECT J3 VBUS1_DET
GND
GND
GND
GND
GND
GND
GND
GND
GND
R3332
A8
B8
C8
D8
E8
F8
G8
H8
J8
USB_VBUS_DETECT 1
39K 2
7 OUT
1%
1/32W
MF
01005
ROOM=CHARGER
BATTERY NTC
CHARGER NTC
A 1 SYNC_MASTER=test_mlb SYNC_DATE=10/13/2016
A
I2 OMIT 1 PAGE TITLE
C3370 1
R3370 BATTERY_NTC 26 XW3370 I68 OMIT SYSTEM POWER: Charger
100PF
5% 10KOHM-1% BATTERY_NTC_RETURN 1
SHORT-20L-0.05MM-SM
2 C3045 1
R3045 CHARGER_NTC XW3045 DRAWING NUMBER SIZE
16V
NP0-C0G 2
100PF OUT 23
SHORT-20L-0.05MM-SM
01005
01005 ROOM=CHARGER
5%
16V 2
10KOHM-1% CHARGER_NTC_RETURN 051-02545 D
ROOM=CHARGER 1 2
ROOM=CHARGER 2 NP0-C0G 01005 REVISION
01005 ROOM=PMU ROOM=PMU
ROOM=PMU 2 7.0.0
BRANCH
PAGE
33 OF 85
SHEET
26 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
J3500
Cyclone Filtering AA36D-S04VA1
F-ST-SM
D 27 BUTTON_VOL_DOWN_CONN_L 9 10 D
XW3500
SHORT-0201
59
IKTARA_COIL2 1 2 IKTARA_COIL2_CONN 27 27 IKTARA_COIL2_CONN 5 PWR
6
BI
1 C3500 ROOM=B2B_BUTTON
1 C3501 BUTTON_VOL_UP_CONN_L 1 2 COMPASS_TO_AOP_INT
220PF 220PF 27 5 27 56
2% 2% BUTTON_RINGER_A_CONN 3 4 I2C1_AOP_SCL
2 50V
C0G XW3501
SHORT-0201
2 50V
C0G
27 27 54
ROOM=B2B_BUTTON
27 PP1V8_IMU_COMPASS_CONN 11 12
ROOM=B2B_BUTTON
XW3510
SHORT-0201
59
IKTARA_COIL1 1 2 IKTARA_COIL1_CONN 27
BI
1 C3510 ROOM=B2B_BUTTON
1 C3511
220PF 220PF
2% 2%
2 50V
C0G XW3511
SHORT-0201
50V
2 C0G
0201 0201
ROOM=B2B_BUTTON 1 2 ROOM=B2B_BUTTON
ROOM=B2B_BUTTON
Compass
C C
BUTTONS
R3520 FL3550
BUTTON_RINGER_A 1
499 2 BUTTON_RINGER_A_CONN FERR-150OHM-25%-200MA
23 OUT 27
1%
1/32W 54 50 28 20
PP1V8_IMU_S2 2 1 PP1V8_IMU_COMPASS_CONN 27
1
MF
01005 DZ3520 01005
1 C3550
ROOM=B2B_BUTTON 0201 1 C3520 ROOM=B2B_BUTTON
220PF
5.5V-6.2PF 22PF 5%
ROOM=B2B_BUTTON 2%
2 50V 2 25V
COG
2 C0G-CERM 01005
0201 ROOM=B2B_BUTTON
ROOM=B2B_BUTTON
I2C1_AOP_SCL
R3530 54 27 IN
CKPLUS_WAIVE=I2C_PULLUP
BUTTON_VOL_DOWN_L 1
100 2 BUTTON_VOL_DOWN_CONN_L 1 C3531
23 OUT 27
5%
56PF
5%
C3530 1 1/32W
MF
1 DZ3530 2 25V
NP0-C0G-CERM
220PF 01005 12V-33PF
01005-1 01005
5% ROOM=B2B_BUTTON ROOM=B2B_BUTTON
ROOM=B2B_BUTTON
25V 2 2 NOSTUFF
COG
01005
ROOM=B2B_BUTTON
54 27 BI
I2C1_AOP_SDA
CKPLUS_WAIVE=I2C_PULLUP
1 C3532
56PF
5%
R3540 2 25V
NP0-C0G-CERM
BUTTON_VOL_UP_L 1
100 2 BUTTON_VOL_UP_CONN_L 01005
ROOM=B2B_BUTTON
23 OUT 27
B 5%
1/32W 1 DZ3540 R3533 NOSTUFF
B
C3540 1 MF COMPASS_TO_AOP_INT 0.00 COMPASS_TO_AOP_INT_CONN 27
01005 12V-33PF 56 27 5 OUT 1 2
220PF ROOM=B2B_BUTTON
01005-1
5%
5%
25V 2
COG
2 ROOM=B2B_BUTTON 1/32W
MF
1 C3533
01005 01005 220PF
ROOM=B2B_BUTTON
ROOM=B2B_BUTTON
5%
2 25V
COG
01005
ROOM=B2B_BUTTON
A SYNC_MASTER=test_mlb SYNC_DATE=10/13/2016
A
PAGE TITLE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
35 OF 85
SHEET
27 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
D D
PP1V8_IMU_S2 20 27 28 50 54
54 50 28 27 20
PP1V8_IMU_S2
C 1 C3600
0.1UF
1 C3601
0.1UF
1 C3602
2.2UF
C
20% 20% 20%
1 6.3V 2 6.3V 2 6.3V
R3601 2 X5R-CERM
01005
X5R-CERM
01005
X5R-CERM
0201
100K
5% ROOM=KOBOL ROOM=KOBOL ROOM=KOBOL
1/32W
MF
16
1
01005 2
ROOM=KOBOL
VDD VDDIO
CRITICAL
U3600
BMI282AA
LGA
56 IN
SPI_AOP_TO_IMU_CS_L 5 CS* ROOM=KOBOL
SCLK 2 SPI_AOP_TO_IMU_SCLK IN 5 13 28
15 SM
MOSI 3 SPI_AOP_TO_IMU_MOSI IN 5 13 28
56 5 OUT
IMU_TO_AOP_DATARDY 6 INT MISO 4 SPI_IMU_TO_AOP_MISO OUT 5 13 28
56 OUT
IMU_TO_AOP_INT 7 MOTION_INT
GND
8
9
10
11
12
13
14
B B
54 50 28 27 20
PP1V8_IMU_S2 PP1V8_IMU_S2 20 27 28 50 54
1 C3620 1 C3622
0.1UF 2.2UF
R3620 1 20%
2 6.3V
X5R-CERM
20%
2 6.3V
X5R-CERM
100K 01005 0201
5% ROOM=PHOSPHORUS ROOM=PHOSPHORUS
1/32W
MF
01005 2
A ROOM=PHOSPHORUS
A
8
SYNC_MASTER=test_mlb SYNC_DATE=10/13/2016
BRANCH
PAGE
36 OF 85
SHEET
28 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
Camera PMU
44 43 42 41 36 33 26 24 22 17
PP_VDD_MAIN
59 47 45
D 1 C3790 1 C3791 D
18UF 220PF
20% 5%
2 6.3V
CER-X5R 2 25V
COG U3700
0402-0.1MM 01005 D2462A1 CRITICAL
ROOM=CAM_PMU ROOM=CAM_PMU
WLCSP L3700
SYM 1 OF 4
1UH-20%-2.5A-0.078OHM
ROOM=CAM_PMU
J7 VDD_BUCK9 CRITICAL BUCK9_LX0 H7 CAMPMU_BUCK_LX0 1 2 PP2V85_VAR_CAM_VCM_PVDD 31
ROOM=CAM_PMU
OMIT
C5 VDD_MAIN
E2 VDD_MAIN
G4 VDD_MAIN
C 59 47 46 40 36 24 22 17
PP_VDD_BOOST A1 VDD_LDO4_17 SYM 2 OF 4
ROOM=CAM_PMU
VLDO4 B2 PP2V85_FCAM_AVDD 34
SVDD: AF Sensor Supply
PVDD: AF Driver Supply C
H2 VDD_LDO9 CRITICAL
VLDO9 J2 PP_CAM_WIDE_ADC 31
1 C3795 1 C3796
2.2UF
20%
2.2UF
20%
1 C3704 1 C3709
2 6.3V
X5R-CERM 2 6.3V
X5R-CERM
2.2UF 2.2UF
20% 20%
0201 0201 2 6.3V 2 6.3V
ROOM=CAM_PMU ROOM=CAM_PMU
X5R-CERM X5R-CERM
0201 0201
ROOM=CAM_PMU ROOM=CAM_PMU
44 22 20 17
PP1V26_S2 B6 VDD_LDO10 VLDO10 A6 PP1V1_CAM_WIDE_DVDD 31 <---- D3X has discrete Juliet DVDD LDO
B5 VDD_LDO15 VLDO15 A5 PP1V1_FCAM_DVDD 34
1 C3797 1 C3798
2.2UF 2.2UF
20%
2 6.3V
20%
2 6.3V
1 C3710 1 C3715
X5R-CERM
0201
X5R-CERM
0201
10UF 2.2UF
20% 20%
ROOM=CAM_PMU ROOM=CAM_PMU LDO INPUT LDO OUTPUT 2 6.3V
CERM-X5R 2 6.3V
X5R-CERM
0402-0.1MM
ROOM=CAM_PMU
0201
ROOM=CAM_PMU
1 C3721
2.2UF
20%
2 6.3V
X5R-CERM
0201
For GPIO pullups only ROOM=CAM_PMU
SW INPUT SW OUTPUT
CAMPMU_VPUMP J4 VPUMP
ON_BUF F2 CAMPMU_ON_BUF
1 C3751 C3750 1
47NF 0.22UF
20% 10%
2 6.3V
X5R-CERM 6.3V 2
01005 CER-X5R
ROOM=CAM_PMU
01005
ROOM=CAM_PMU
A SYNC_MASTER=test_mlb SYNC_DATE=10/13/2016
A
PAGE TITLE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
37 OF 85
SHEET
29 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
Pull Downs
AP_TO_CAMPMU_RESET_L 30 55 57
1
R3801
100K
5%
1/32W
MF
2 01005
ROOM=CAM_PMU
D D
U3700
D2462A1
WLCSP
R3802 53 IN
I2C3_ISP_SCL E8 SCL
SYM 3 OF 4
ROOM=CAM_PMU
GPIO1 F6 CAMPMU_TO_STROBE_DRIVER_HWEN OUT 33
I2C3_ISP_SDA 1
33.2 2 I2C3_ISP_SDA_U3700 F8 CRITICAL E6
53 BI SDA I2C GPIO2 NC
1% GPIO3 D7 CAMPMU_TO_JULIET_DVDD_LDO_EN 5 17
OUT
1/32W
MF R3803 GPIO4 E4
NC
CAMPMU_TO_AP_IRQ_L 01005
ROOM=CAM_PMU 1
49.9 2 CAMPMU_TO_AP_IRQ_R_L D8 D4
55 OUT IRQ* GPIO5 NC
1% Alt Funcs GPIO6 D3 CAMPMU_TO_RIGEL_ENABLE 5 36
1/32W D6 CRASH*
OUT
MF NC RESET
LPM_IN GPIO9 F7 PP1V8_IO MAKE_BASE=TRUE PP1V8_IO 6 17 19 20 29 31 32 34 36 37 44
52 53
01005
ROOM=CAM_PMU 30 IN
AP_TO_CAMPMU_RESET_L F5 RESET_IN FORCE_SYNC GPIO10 F3 TOUCH_TO_MANY_FORCE_PWM IN 23 24 58
R3811
57 55
G3 YOGI_TO_RIGEL_STATUS_R 1
10K 2 YOGI_TO_RIGEL_STATUS
BUCK9_VSEL GPIO11 IN 36 38
ATM E7
Advanced Test Mode (OTP rewrite)
U3700
B D2462A1
WLCSP
B
C2 SYM 4 OF 4
ROOM=CAM_PMU G6
VSS VSS
C3 CRITICAL G7
VSS VSS
C4 VSS VSS G8
C7 VSS VSS H4
D2 VSS VSS H6
D5 VSS VSS J1
E5 VSS VSS J6
F1 VSS VSS F4
A SYNC_MASTER=test_mlb SYNC_DATE=03/22/2017
A
PAGE TITLE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
38 OF 85
SHEET
30 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
Power Filtering
Wide Camera
Rcpt: 516S00313
Connector
<-- This one on MLB FL3901
FERR-33OHM-25%-1.5A
Plug: 516S00314 PP2V85_VAR_CAM_VCM_PVDD 1 2
29 PP_CAM_VCM_PVDD_CONN 31 32
ROOM=B2B_WIDE_RCAM 0201
J3900
ROOM=B2B_WIDE_RCAM 1 C3909 1 C3990
AA26DK-S026VA1 2.2UF 220PF
F-ST-SM 20% 5%
31 2 6.3V
X5R-CERM 2 25V
COG
27 28 PP1V1_CAM_WIDE_DVDD_CONN 31 FL3995 0201
ROOM=B2B_WIDE_RCAM
01005
ROOM=B2B_WIDE_RCAM
10-OHM-750MA
D 31
90_LPDP_WIDE_TO_AP_D0_CONN_N GND_VOID 1 2 37 36 34 32 30 29 20 19 17 6
PP1V8_IO 1 2 PP1V8_CAM_WIDE_VDDIO_CONN 31
D
53 52 44
90_LPDP_WIDE_TO_AP_D0_CONN_P GND_VOID 3 4 LPDP_WIDE_BI_AP_AUX_CONN 01005-1
31
5 6
31
ROOM=B2B_WIDE_RCAM
1 C3995 1 C3996
0.1UF 220PF
31 90_LPDP_WIDE_TO_AP_D2_CONN_N GND_VOID 7 8 GND_VOID 90_LPDP_WIDE_TO_AP_D1_CONN_N 31
20% 5%
9 10 2 6.3V
X5R-CERM 2 25V
31 90_LPDP_WIDE_TO_AP_D2_CONN_P GND_VOID GND_VOID 90_LPDP_WIDE_TO_AP_D1_CONN_P 31 _mod_write 01005
COG
01005
11 12 ROOM=B2B_WIDE_RCAM ROOM=B2B_WIDE_RCAM
31 AP_TO_WIDE_CLK_CONN 13 14 ISP_TO_WIDE_SHUTDOWN_L 9 31 37 32 31 29
PP3V3_ROMEO_WIDE_TELE_SVDD
37 32 31 29 PP3V3_ROMEO_WIDE_TELE_SVDD 15 16 WIDE_TO_TELE_SYNC 32
R3906
PP1V8_CAM_WIDE_VDDIO_CONN 17 18 PP2V85_CAM_WIDE_AVDD 1
0.00 2 PP2V85_CAM_WIDE_AVDD_CONN
31 29 31
I2C0_ISP_SCL 25 26 PP_CAM_WIDE_ADC
31 ROOM=B2B_BUTTON
1 C3997 1 C3991 1 C3992 1 C3398 1 C3994
53 31 29 31
2.2UF 220PF 220PF 18UF 220PF
20% 5% 5% 20% 5%
29 30 2 6.3V
X5R-CERM 2 25V
COG 2 25V
COG 2 6.3V
CER-X5R 2 25V
COG
0201 01005 01005 0402-0.1MM 01005
32 ROOM=B2B_WIDE_RCAM
ROOM=B2B_WIDE_RCAM ROOM=B2B_WIDE_RCAM ROOM=B2B_WIDE_RCAM ROOM=B2B_WIDE_RCAM
FL3903
FERR-33OHM-25%-1.5A
29
PP1V1_CAM_WIDE_DVDD 1 2 PP1V1_CAM_WIDE_DVDD_CONN 31
0201
ROOM=B2B_TELE_CAM 1 C3925 1 C3993
2.2UF 220PF
20% 5%
2 6.3V
X5R-CERM 2 25V
0201 COG
ROOM=B2B_TELE_RCAM
01005
ROOM=B2B_WIDE_RCAM
C ISP I2C C
LPDP Filters
I2C0_ISP_SCL
C3930
53 31 IN 0.1UF
90_LPDP_WIDE_TO_AP_D0_P 1 2 90_LPDP_WIDE_TO_AP_D0_CONN_P
1 C3900 18 OUT
ROOM=B2B_WIDE_RCAM
GND_VOID
31
56PF 20%
5% 6.3V
2 25V
NP0-C0G-CERM
X5R-CERM
01005
01005
ROOM=B2B_WIDE_RCAM
C3931
0.1UF
90_LPDP_WIDE_TO_AP_D0_N 1 2 90_LPDP_WIDE_TO_AP_D0_CONN_N
53 31 BI
I2C0_ISP_SDA 18 OUT
GND_VOID
31
ROOM=B2B_WIDE_RCAM
20%
6.3V
1 C3901 X5R-CERM
01005
56PF
5%
2 25V
NP0-C0G-CERM
C3940
01005 0.1UF
ROOM=B2B_WIDE_RCAM
18 OUT
90_LPDP_WIDE_TO_AP_D1_P 1 2 90_LPDP_WIDE_TO_AP_D1_CONN_P 31
GND_VOID
ROOM=B2B_WIDE_RCAM
20%
6.3V
X5R-CERM
01005
C3941
0.1UF
18 OUT
90_LPDP_WIDE_TO_AP_D1_N 1 2 90_LPDP_WIDE_TO_AP_D1_CONN_N 31
GND_VOID
ROOM=B2B_WIDE_RCAM
20%
B 6.3V
X5R-CERM
01005
B
C3950
0.1UF
18 OUT
90_LPDP_WIDE_TO_AP_D2_P 1 2 90_LPDP_WIDE_TO_AP_D2_CONN_P 31
GND_VOID
ROOM=B2B_WIDE_RCAM
IO Filters 20%
6.3V
X5R-CERM
01005
R3905 C3951
49.9 0.1UF
9
AP_TO_WIDE_CLK 1 2 AP_TO_WIDE_CLK_CONN 31 18
90_LPDP_WIDE_TO_AP_D2_N 1 2 90_LPDP_WIDE_TO_AP_D2_CONN_N 31
IN OUT
GND_VOID
1% ROOM=B2B_WIDE_RCAM
1/32W
MF
1 C3906 20%
6.3V
01005 56PF X5R-CERM
5% 01005
ROOM=B2B_WIDE_RCAM
2 25V
NP0-C0G-CERM
01005 C3960
ROOM=B2B_WIDE_RCAM
0.1UF
NOSTUFF LPDP_WIDE_BI_AP_AUX 1 2 LPDP_WIDE_BI_AP_AUX_CONN
10 BI 31
20%
6.3V
1 C3961
X5R-CERM 56PF
01005 5%
ROOM=B2B_WIDE_RCAM
2 25V
NP0-C0G-CERM
01005
ROOM=B2B_WIDE_RCAM
31 9 IN
ISP_TO_WIDE_SHUTDOWN_L
1 C3907
220PF
5%
2 25V
COG
A 01005
ROOM=B2B_WIDE_RCAM
SYNC_MASTER=test_mlb SYNC_DATE=10/13/2016
A
PAGE TITLE
33 32 31 OUT
WIDE_AND_TELE_TO_STROBE_DRIVER_EN 051-02545 D
1 C3908 REVISION
7.0.0
220PF
5% BRANCH
2 25V
COG
01005
ROOM=B2B_WIDE_RCAM
PAGE
39 OF 85
SHEET
31 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
AA26DK-S026VA1 PP1V8_IO
31
F-ST-SM 37 36 34 31 30 29 20 19 17 6
53 52 44
1 2 PP1V8_CAM_TELE_VDDIO_CONN 32
01005-1
27 28 PP1V1_CAM_TELE_DVDD_CONN 32 ROOM=B2B_TELE_RCAM
1 C4017 1 C4096
D 20%
0.1UF
5%
220PF D
32
90_LPDP_TELE_TO_AP_D0_CONN_N GND_VOID 1 2 6.3V
2 X5R-CERM 2 25V
COG
32
90_LPDP_TELE_TO_AP_D0_CONN_P GND_VOID 3 4 01005 01005
ROOM=B2B_TELE_RCAM ROOM=B2B_TELE_RCAM
5 6 LPDP_TELE_BI_AP_AUX_CONN 32 PP3V3_ROMEO_WIDE_TELE_SVDD
32
90_LPDP_TELE_TO_AP_D1_CONN_N GND_VOID 7 8 WIDE_AND_TELE_TO_STROBE_DRIVER_EN 31 32 33
37 32 31 29
32
90_LPDP_TELE_TO_AP_D1_CONN_P GND_VOID 9 10 I2C1_ISP_SCL 32 53
11 12 I2C1_ISP_SDA 32 53 PP_CAM_TELE_ADC PP_CAM_TELE_ADC MAKE_BASE=TRUE
32
90_LPDP_TELE_TO_AP_D2_CONN_N GND_VOID 13 14 29 32
90_LPDP_TELE_TO_AP_D2_CONN_P 15 16
PP_CAM_VCM_PVDD_CONN 31 32
32
GND_VOID ISP_TO_TELE_SHUTDOWN_L 9 32
32
AP_TO_TELE_CLK_CONN 17 18 WIDE_TO_TELE_SYNC 31 32
1 C3722 1 C4090 1 C4091 1 C4026 1 C4094
19 20 PP3V3_ROMEO_WIDE_TELE_SVDD 4UF 220PF 2.2UF 220PF
29 31 32 37
20% 220PF 5% 20% 5%
21 22 PP1V8_CAM_TELE_VDDIO_CONN 6.3V
2 CERM-X5R
5%
2 25V 2 6.3V 2 25V
32
2 25V
COG COG X5R-CERM COG
01005
32 PP_CAM_TELE_ADC 23 24 0201 01005 01005 0201 ROOM=B2B_TELE_RCAM
ROOM=CAM_PMU ROOM=B2B_TELE_RCAM ROOM=B2B_TELE_RCAM
ROOM=B2B_TELE_RCAM
32 PP2V85_CAM_TELE_AVDD_CONN 25 26
32 31 PP_CAM_VCM_PVDD_CONN 29 30 PP_CAM_VCM_PVDD_CONN 31 32
32 FL4003
FERR-33OHM-25%-1.5A
32
PP1V1_CAM_TELE_DVDD 1 2
PP1V1_CAM_TELE_DVDD_CONN 32
0201
ROOM=B2B_TELE_CAM 1 C4025 1 C4093
2.2UF 220PF
20% 5%
2 6.3V 2 25V
ISP I2C X5R-CERM
0201
ROOM=B2B_TELE_RCAM
COG
01005
ROOM=B2B_TELE_RCAM
C 53 32 IN
I2C1_ISP_SCL LPDP C
1 C4000
5%
56PF C4030
2 25V
NP0-C0G-CERM
0.1UF
01005 18 OUT
90_LPDP_TELE_TO_AP_D0_P 1 2 90_LPDP_TELE_TO_AP_D0_CONN_P 32
ROOM=B2B_TELE_RCAM GND_VOID
ROOM=B2B_TELE_RCAM
20%
6.3V
X5R-CERM
I2C1_ISP_SDA 01005
53 32 BI
1 C4001 C4031
0.1UF
56PF 90_LPDP_TELE_TO_AP_D0_N 1 2 90_LPDP_TELE_TO_AP_D0_CONN_N
5% 18 OUT 32
2 25V
NP0-C0G-CERM
ROOM=B2B_TELE_RCAM
GND_VOID
01005 20%
ROOM=B2B_TELE_RCAM
6.3V
X5R-CERM
01005
C4040
0.1UF
18 OUT
90_LPDP_TELE_TO_AP_D1_P 1 2 90_LPDP_TELE_TO_AP_D1_CONN_P 32
ROOM=B2B_TELE_RCAM
GND_VOID
20%
6.3V
X5R-CERM
01005
C4041
0.1UF
18 OUT
90_LPDP_TELE_TO_AP_D1_N 1 2 90_LPDP_TELE_TO_AP_D1_CONN_N 32
ROOM=B2B_TELE_RCAM
GND_VOID
20%
6.3V
X5R-CERM
01005
B C4050 B
0.1UF
90_LPDP_TELE_TO_AP_D2_P 1 2 90_LPDP_TELE_TO_AP_D2_CONN_P
IO Filters R4005
18 OUT
ROOM=B2B_TELE_RCAM
20%
6.3V
GND_VOID
32
X5R-CERM
AP_TO_TELE_CLK 1
49.9 2 AP_TO_TELE_CLK_CONN 01005
17 IN 32
1%
1/32W
1 C4006 C4051
MF 56PF 0.1UF
01005 5% 18 OUT
90_LPDP_TELE_TO_AP_D2_N 1 2 90_LPDP_TELE_TO_AP_D2_CONN_N 32
ROOM=B2B_TELE_RCAM
2 25V
NP0-C0G-CERM
01005 ROOM=B2B_TELE_RCAM GND_VOID
20%
ROOM=B2B_TELE_RCAM 6.3V
NOSTUFF X5R-CERM
01005
C4060
Lives Here For synccing purposes 0.1UF
ISP_TO_TELE_SHUTDOWN_L 10 OUT
LPDP_TELE_BI_AP_AUX 1 2 LPDP_TELE_BI_AP_AUX_CONN 32
32 9 IN
PP1V1_CAM_TELE_DVDD PP1V1_CAM_TELE_DVDD 32
1 C4007 29
ROOM=B2B_TELE_RCAM
20%
6.3V
1 C4061
220PF
MAKE_BASE=TRUE X5R-CERM 56PF
5% 01005 5%
2 25V 2 25V
NP0-C0G-CERM
COG 01005
01005 ROOM=B2B_TELE_RCAM
ROOM=B2B_TELE_RCAM
33 32 31 IN
WIDE_AND_TELE_TO_STROBE_DRIVER_EN
1 C4008
220PF
5%
2 25V
COG 29 PP2V85_CAM_TELE_AVDD PP2V85_CAM_TELE_AVDD
A 01005
ROOM=B2B_TELE_RCAM
MAKE_BASE=TRUE
32
SYNC_MASTER=test_mlb SYNC_DATE=10/13/2016
A
PAGE TITLE
1 C3717 CAMERA: B2B Tele [MT]
4UF
20% DRAWING NUMBER SIZE
WIDE_TO_TELE_SYNC 2 6.3V
32 31 IN
CERM-X5R
0201 051-02545 D
ROOM=CAM_PMU
1 C4010 REVISION
7.0.0
220PF
5% BRANCH
2 25V
COG
01005
ROOM=B2B_TELE_RCAM
PAGE
40 OF 85
SHEET
32 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
D D
LED STROBE DRIVERS (NEON)
APN:353S00868
I2C Address (7-bit): 0x67
44 43 42 41 36 29 26 24 22 17
PP_VDD_MAIN PP_LED2_BOOST_OUT
59 47 45
33 30
CAMPMU_TO_STROBE_DRIVER_HWEN C2 HWEN
IN
INT 300K PD
33 32 31
WIDE_AND_TELE_TO_STROBE_DRIVER_EN B2 STROBE LED2 D1
PP_STROBE_DRIVER2_WARM_LED 35
IN
INT 300K PD
BB_TO_MANY_GSM_BURST_IND D2 TX INT
1 C4102 1 C4101
57 38 33 IN 300K PD
220PF 220PF
53 BI
I2C3_ISP_SDA A3 SDA 5% 5%
I2C3_ISP_SCL B3 SCL STROBE_MODULE_NTC 2 25V 2 25V
53 IN TORCH/TEMP C3 IN 33 35
COG
01005
COG
01005
ROOM=STROBE ROOM=STROBE
GND
A1
C C
APN:353S00558
I2C Address (7-bit): 0x63
PP_LED1_BOOST_OUT
C4196 1
2
1 C4125 1 C4126
15UF CRITICAL 220PF 15UF
20% 5% 20%
6.3V 2
CERM L4120 25V
2 COG 2 6.3V
CERM
0402-0.1MM 1UH-20%-3.6A-0.062OHM 01005 0402-0.1MM
ROOM=STROBE
PIWE20160H-SM U4120 ROOM=STROBE2 ROOM=STROBE
ROOM=STROBE2 LM3566
DSBGA
A2 IN
ROOM=STROBE
OUT C1
1
CRITICAL
LED_DRIVER1_LX B1 SW LED1 D3 PP_STROBE_DRIVER1_COOL_LED 35
33 30
CAMPMU_TO_STROBE_DRIVER_HWEN C2 HWEN
IN
INT 300K PD
BB_TO_MANY_GSM_BURST_IND D2 TX INT
1 C4122 1 C4121
57 38 33 IN 300K PD
220PF 220PF
53 BI
I2C3_ISP_SDA A3 SDA 5% 5%
I2C3_ISP_SCL B3 SCL STROBE_MODULE_NTC 2 25V 2 25V
53 IN TORCH/TEMP C3 IN 33 35
COG
01005
COG
01005
ROOM=STROBE2 ROOM=STROBE2
GND
B B
A1
A SYNC_MASTER=test_mlb SYNC_DATE=03/22/2017
A
PAGE TITLE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
41 OF 85
SHEET
33 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
FL4202 I2C2_ISP_SDA 1 2
10-OHM-750MA 53 34
PP1V8_FCAM_VDDIO_CONN 3 4
29
PP1V1_FCAM_DVDD 1 2 PP1V1_FCAM_DVDD_CONN 34
34
37 34 FCAM_TO_JULIET_SYNC 5 6 I2C2_ISP_SCL 34 53
01005-1
PP2V85_FCAM_AVDD_CONN 7 8
ROOM=B2B_FCAM
1 C4202 1 C4203 34
9 10 90_LPDP_FCAM_TO_AP_D0_CONN_N 34
0.1UF 220PF
20% 5% 34 9 ISP_TO_FCAM_SHUTDOWN_L 11 12 90_LPDP_FCAM_TO_AP_D0_CONN_P 34
2 6.3V
X5R-CERM 2 25V
COG 13 14
01005 01005 34 AP_TO_FCAM_CLK_CONN
ROOM=B2B_FCAM
ROOM=B2B_FCAM
34 LPDP_FCAM_BI_AP_AUX_CONN 15 16 90_LPDP_FCAM_TO_AP_D1_CONN_N 34
17 18 90_LPDP_FCAM_TO_AP_D1_CONN_P
FL4204 34
10-OHM-750MA
21 22
29
PP2V85_FCAM_AVDD 1 2 PP2V85_FCAM_AVDD_CONN 34
24
01005-1
ROOM=B2B_FCAM
1 C4204 1 C4205 ROOM=B2B_FCAM
20%
0.1UF
5%
220PF 1 C3705
2 6.3V
X5R-CERM 2 25V
COG
18UF
20%
01005 01005 2 6.3V
ROOM=B2B_FCAM ROOM=B2B_FCAM
CER-X5R
0402-0.1MM
ROOM=CAM_PMU
C C
LPDP FILTERS
C4230
0.1UF
18 OUT
90_LPDP_FCAM_TO_AP_D0_P 1 2 90_LPDP_FCAM_TO_AP_D0_CONN_P 34
ROOM=B2B_FCAM GND_VOID=TRUE
20%
6.3V
X5R-CERM
01005
C4231
FCAM I/O 18
90_LPDP_FCAM_TO_AP_D0_N
0.1UF
1 2 90_LPDP_FCAM_TO_AP_D0_CONN_N 34
OUT
ROOM=B2B_FCAM GND_VOID=TRUE
R4210 20%
6.3V
AP_TO_FCAM_CLK 1
49.9 2 AP_TO_FCAM_CLK_CONN 34 X5R-CERM
17 IN 01005
1%
1/32W
MF
1 C4210
01005 56PF
ROOM=B2B_FCAM
5%
2 25V
C4232
NP0-C0G-CERM
01005
0.1UF
18 OUT
90_LPDP_FCAM_TO_AP_D1_P 1 2 90_LPDP_FCAM_TO_AP_D1_CONN_P 34
ROOM=B2B_FCAM
ROOM=B2B_FCAM GND_VOID=TRUE
NOSTUFF 20%
6.3V
X5R-CERM
B 34 9 IN
ISP_TO_FCAM_SHUTDOWN_L 01005
B
1 C4211 C4233
0.1UF
220PF 90_LPDP_FCAM_TO_AP_D1_N 1 2 90_LPDP_FCAM_TO_AP_D1_CONN_N
5% 18 OUT 34
2 25V
COG
ROOM=B2B_FCAM GND_VOID=TRUE
01005 20%
6.3V
ROOM=B2B_FCAM X5R-CERM
01005
37 34 OUT
FCAM_TO_JULIET_SYNC
1 C4212
5%
100PF C4234
0.1UF
2 16V
NP0-C0G LPDP_FCAM_BI_AP_AUX 1 2 LPDP_FCAM_BI_AP_AUX_CONN
01005 10 BI 34
ROOM=B2B_FCAM
ROOM=B2B_FCAM
20%
6.3V
1 C4235
ISP I2C2 X5R-CERM
01005 5%
56PF
2 25V
NP0-C0G-CERM
01005
ROOM=B2B_FCAM
NOTE: SAME I2C as FCAM
53 34 IN
I2C2_ISP_SCL
1 C4220
56PF
5%
2 25V
NP0-C0G-CERM
01005
ROOM=B2B_FCAM
A NOSTUFF
SYNC_MASTER=test_mlb SYNC_DATE=10/13/2016
A
PAGE TITLE
I2C2_ISP_SDA
53 34 BI
1 C4221
CAMERA: B2B Fcam
DRAWING NUMBER SIZE
56PF
5% 051-02545 D
2 25V
NP0-C0G-CERM REVISION
01005
ROOM=B2B_FCAM
7.0.0
NOSTUFF BRANCH
PAGE
42 OF 85
SHEET
34 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
Strobe Connector
Rcpt: 516S00381 <-- This one on MLB
Plug: 516S00382
PENROSE ROOM=B2B_STROBE
J4300
AA36D-S012VA1
F-ST-SM
PP_STROBE_DRIVER2_COOL_LED 17 18
FL4301 35 33
D
D FERR-150OHM-25%-200MA
39 OUT
PENROSE_IR_TO_CODEC_AIN5_P 1 2 PENROSE_IR_TO_CODEC_AIN5_CONN_P 35 35 33 PP_STROBE_DRIVER2_WARM_LED 13 14 PP_STROBE_DRIVER1_COOL_LED 33 35
01005
ROOM=B2B_STROBE
1 C4302 52 35 I2C1_AP_SDA 1 2 BUTTON_POWER_KEY_CONN_L 35
56PF 52 35 I2C1_AP_SCL 3 4 STROBE_MODULE_NTC_CONN 35
5%
2 25V
NP0-C0G-CERM 35
PP_CODEC_TO_REARMIC2_BIAS_CONN 5 6 PP3V0_PENROSE_CONN 35
01005 40
REARMIC2_TO_CODEC_BIAS_FILT_RET 7 8 PENROSE_IR_TO_CODEC_AIN5_CONN_P 35
ROOM=B2B_STROBE
35 REARMIC2_TO_CODEC_AIN2_CONN_P 9 10 PENROSE_VIS_TO_CODEC_AIN7_CONN_P 35
35 REARMIC2_TO_CODEC_AIN2_CONN_N 11 12
FL4331 15 16 PP_STROBE_DRIVER1_WARM_LED 33 35
FERR-150OHM-25%-200MA
39 OUT
PENROSE_VIS_TO_CODEC_AIN7_P 1 2 PENROSE_VIS_TO_CODEC_AIN7_CONN_P 35
01005 19 20
ROOM=B2B_STROBE
1 C4332
56PF
5%
2 25V
NP0-C0G-CERM
GND XW4300
SHORT-10L-0.05MM-SM
01005
ROOM=B2B_STROBE 1 2 PENROSE_IR_TO_CODEC_AIN5_CONN_N 39
MAKE_BASE=TRUE
XW4301
SHORT-10L-0.05MM-SM
1 2 PENROSE_VIS_TO_CODEC_AIN7_CONN_N 39
FL4303
C FERR-150OHM-25%-200MA C
22
PP3V0_PENROSE 1 2 PP3V0_PENROSE_CONN 35
01005
ROOM=B2B_STROBE
1 C4303 1 C4304
2.2UF 220PF
20% 5%
2 6.3V
X5R-CERM 2 25V
COG
0201 01005
ROOM=B2B_STROBE ROOM=B2B_STROBE
Strobe Filtering
MIC2 (ANC REF) PP_STROBE_DRIVER1_WARM_LED
C4320 1
33 35
FL4305 220PF
B FERR-150OHM-25%-200MA 5%
25V 2 B
PP_CODEC_TO_REARMIC2_BIAS 2 1 PP_CODEC_TO_REARMIC2_BIAS_CONN COG
40 35 01005
ROOM=B2B_STROBE
01005
ROOM=B2B_STROBE
1 C4305
220PF
5%
2 25V
COG PP_STROBE_DRIVER1_COOL_LED 33 35 52 35
I2C1_AP_SCL
IN
01005
ROOM=B2B_STROBE
C4322 1 1 C4308
FL4306 220PF 56PF
5%
FERR-150OHM-25%-200MA 5%
25V 2
COG 2 25V
NP0-C0G-CERM
39 OUT
REARMIC2_TO_CODEC_AIN2_P 2 1 REARMIC2_TO_CODEC_AIN2_CONN_P 35 01005 01005
ROOM=B2B_STROBE
01005 ROOM=B2B_STROBE
ROOM=B2B_STROBE
1 C4306
56PF
5%
2 25V
NP0-C0G-CERM PP_STROBE_DRIVER2_WARM_LED 33 35
01005 I2C1_AP_SDA
ROOM=B2B_STROBE
C4324 1 52 35 BI
R4310 5%
25V 2
BUTTON_POWER_KEY_L 100 BUTTON_POWER_KEY_CONN_L COG
A 23 OUT
1
1
5%
2
1
35 01005
ROOM=B2B_STROBE A
C4310
SYNC_MASTER=test_mlb SYNC_DATE=03/22/2017
27PF
1/32W
MF FL4330 PAGE TITLE
5%
6.3V
01005
ROOM=B2B_STROBE
DZ4310 FERR-150OHM-25%-200MA CAMERA: B2B Strobe + Hold Button
NP0-C0G 2 5.5V-6.2PF 33 OUT
STROBE_MODULE_NTC 1 2 STROBE_MODULE_NTC_CONN 35 DRAWING NUMBER SIZE
0201 0201
ROOM=B2B_STROBE
2
ROOM=B2B_STROBE 01005 051-02545 D
R4330 1 ROOM=B2B_STROBE
1 C4330 REVISION
27K 220PF
0.5%
1/32W 5% 7.0.0
MF 2 25V
COG BRANCH
01005 2 01005
ROOM=B2B_STROBE
ROOM=B2B_STROBE
PAGE
43 OF 85
SHEET
35 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
1 C4494 C4497 1
4UF 15UF
20% 20%
6.3V
2 CERM-X5R 6.3V 2
CERM
0201 0402-0.1MM
ROOM=RIGEL ROOM=RIGEL
1 C4493
4UF
20%
D
6.3V
2 CERM-X5R
0201
D
ROOM=RIGEL
1 C4492
4UF
20%
6.3V
2 CERM-X5R
0201
ROOM=RIGEL
1 C4491
Test Mode Debugging 20%
6.3V
4UF
Terminate @ Cap via on VDD_MAIN plane.
2 CERM-X5R
0201 OMIT
RIGEL_TESTMODE 36
ROOM=RIGEL
XW4400
SHORT-20L-0.05MM-SM
PP_RIGEL_VINCORE 1
R4491 1 2
10K
5%
1/32W
1 C4490 ROOM=RIGEL
MF 1.0UF
01005 2 20%
10V
ROOM=RIGEL 2 X5R-CERM
0201-1
ROOM=RIGEL
C
Rigel ALTs PP_VANA
PP1V8_IO 6 17 19 20 29 30 31 32 34 37 44
52 53
C
PP_VDD_BOOST 17 22 24 29 40 46 47 59
TABLE_ALT_HEAD
VINSUA A10
VINSDA F10
X5R-CERM 2 X5R-CERM 2
VCC3 G2
VCC4 G9
VINVCORE2 H5
VANA H4
VDDIO C5
VIN_LVT H8
VINSDA E9
VINSUA A8
VINSUA A9
VINSUB A1
VINSUB A2
VINSUB A3
VINSDB E2
X5R-CERM
VINSDA F9
VINSDB F1
VINSDB F2
VINCORE F5
0201 0201-1 0201-1
ROOM=RIGEL ROOM=RIGEL ROOM=RIGEL
PP_RIGEL_BUCK_BOOST_A
C4401 1 C4400 1 H10 VBBOUTA VK K4 PP_ROMEO_CATHODE 5 37
220PF 4.7UF J10 VBBOUTA VK K5
5%
25V
20%
25V 2 L4400 K10 VBBOUTA VK K6
COG 2 X5R 0.47UH-20%-4A-0.048OHM
01005 0402 K7
ROOM=RIGEL ROOM=RIGEL 2 1 RIGEL_VLXA D10 VLXA U4400 VK
K8
PIWA20120H-SM D9 STB601A0 VK
VLXA
C4405 1
E10 VLXA
WLCSP
ROOM=RIGEL NTC G4 ROMEO_TO_RIGEL_VCSEL_NTC
4.7UF IN 37
20% CRITICAL
25V 2 B10 C4
C4420 1 X5R
B9
VCXA OTPHV
0.01UF 0402
ROOM=RIGEL
RIGEL_VCXA VCXA D4
10% TAMP
6.3V
X5R 2 RIGEL_BOOSTSDA E8 BOOSTSDA
01005 ENA B3 CAMPMU_TO_RIGEL_ENABLE 5 30
ROOM=RIGEL RIGEL_BULKSDA D8 BULKSDA
IN
XEF1 C8 YOGI_TO_RIGEL_STATUS BI 30 38
37
PP_ROMEO_A_ANODE G1 IOUT3
PP_ROMEO_B_ANODE G10 IOUT4
GNDCORE2
GNDCORE3
GNDCORE4
37
GNDCORE
PGNDA
PGNDA
PGNDB
PGNDB
PGNDK
PGNDK
PGNDK
PGNDK
PGNDK
GNDD
GNDS
GNDS
GNDS
GNDS
GNDS
GNDS
GNDS
GNDS
GNDS
A A
C10
C9
C1
C2
C3
D5
D6
D7
F3
E5
F8
E6
G7
C6
F6
H6
G3
G8
J4
J5
J6
J7
J8
PAGE TITLE
PEARL: Power
DRAWING NUMBER SIZE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
44 OF 85
SHEET
36 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
Romeo Connector
Rcpt: 516S00267 <-- This one on MLB
Romeo Power Filtering Plug: 516S00268
37 36
PP_ROMEO_B_ANODE J4500
37 36
PP_ROMEO_A_ANODE AA36D-S010VA1
PP_ROMEO_DENSE_ANODE F-ST-SM
37 36 5 PP_ROMEO_DENSE_ANODE 15 16 PP_ROMEO_DENSE_ANODE
37 36
PP_ROMEO_SPARSE_ANODE 37 36 5 5 36 37
D 37 36 5
PP_ROMEO_CATHODE
PP3V3_ROMEO_WIDE_TELE_SVDD
D
29 31 32 37
37 36 5
PP_ROMEO_CATHODE 11 PWR 12 PP_ROMEO_CATHODE 5 36 37
37 36
PP_ROMEO_B_ANODE 1 SIGNAL 2
1 C4592 1 C4593 1 C4594 1 C4595 1 C4596 1 C4597 37 36
PP_ROMEO_A_ANODE 3 4 I2C3_ISP_SCL 37 53
220PF 220PF 220PF 220PF 220PF 220PF 5 6 ROMEO_TO_AOP_B2B_DETECT 37 56
5% 5% 5% 5% 5% 5%
2 25V 2 25V 2 25V 2 25V 2 25V 2 25V 53 37
I2C3_ISP_SDA 7 8 ROMEO_TO_RIGEL_VCSEL_NTC 36 37
COG COG COG COG COG COG
01005 01005 01005 01005 01005 01005 37 36 30
MAMA_BEAR_BI_RIGEL_STATUS 9 10 PP3V3_ROMEO_WIDE_TELE_SVDD 29 31 32 37
ROOM=B2B_PEARL ROOM=B2B_PEARL ROOM=B2B_PEARL ROOM=B2B_PEARL ROOM=B2B_PEARL ROOM=B2B_PEARL
ROOM=B2B_PEARL
R4554 37 36
PP_ROMEO_SPARSE_ANODE 17 18 PP_ROMEO_SPARSE_ANODE 36 37
ROMEO_TO_AOP_B2B_DETECT 1
0.00 2 ROMEO_TO_AOP_B2B_DETECT_CONN
56 37 OUT 37
0%
1/32W
MF
1 C4554
01005 220PF
5%
ROOM=B2B_PEARL 2 25V
COG
01005
ROOM=B2B_PEARL
ISP I2C3
R4555
ROMEO_TO_RIGEL_VCSEL_NTC 1
0.00 2 ROMEO_TO_RIGEL_VCSEL_NTC_CONN I2C3_ISP_SCL
37 36 OUT 37 53 37 IN
0%
1/32W
MF
1 C4555 1 C4552
01005 220PF 56PF
5% 5%
ROOM=B2B_PEARL
2 25V
COG 2 25V
NP0-C0G-CERM
C 01005
ROOM=B2B_PEARL
01005
ROOM=B2B_PEARL C
R4556
MAMA_BEAR_BI_RIGEL_STATUS 1
33.2 2 MAMA_BEAR_BI_RIGEL_STATUS_CONN I2C3_ISP_SDA
36 30 IN 37 53 37 BI
37
1%
1/32W
MF
1 C4556
220PF
1 C4553
56PF
Juliet Connector
01005
5% 5% Rcpt: 516S00244 <-- This one on MLB
2 25V 2 25V
ROOM=B2B_PEARL
COG NP0-C0G-CERM Plug: 516S00245
01005 01005
ROOM=B2B_PEARL ROOM=B2B_PEARL
J4530
BB35K-RA18-3A
F-ST-SM
23
37 17 PP1V1_CAM_JULIET_DVDD 19 20
1 2 JULIET_PMU_TO_RIGEL_STROBE 36 37
9
90_MIPI_JULIET_TO_AP_DATA0_P 3 4 FCAM_TO_JULIET_SYNC 34 37
9
90_MIPI_JULIET_TO_AP_DATA0_N 5 6 PP2V85_JULIET_AVDD_CONN 37
7 8
9
90_MIPI_JULIET_TO_AP_CLK_P 9 10 PP1V8_JULIET_VDDIO_CONN 37
9
90_MIPI_JULIET_TO_AP_CLK_N 11 12 ISP_TO_JULIET_SHUTDOWN_L 9 37
13 14 I2C2_ISP_SDA 37 53
9
90_MIPI_JULIET_TO_AP_DATA1_P 15 16 I2C2_ISP_SCL 37 53
9
90_MIPI_JULIET_TO_AP_DATA1_N 17 18 AP_TO_JULIET_CLK 17 37
21 22
B 24 B
ROOM=B2B_PEARL
37 9 IN
ISP_TO_JULIET_SHUTDOWN_L
Juliet Power and I/O 1 C4560
220PF
NOTE: SAME I2C as FCAM
5%
2 25V 53 37 I2C2_ISP_SDA
COG
01005
ROOM=B2B_PEARL
C4580 1
56PF
R4561 5%
25V
AP_TO_JULIET_CLK 0.00 AP_TO_JULIET_CLK_CONN NP0-C0G-CERM 2
37 17 1 2 37 01005
IN
37 17
PP1V1_CAM_JULIET_DVDD 0%
ROOM=B2B_PEARL
1/32W C4562 1
1 C4570 1 C4571 MF
01005 56PF
5%
0.1UF 220PF ROOM=B2B_PEARL 25V 2 53 37 I2C2_ISP_SCL
20% 5% NP0-C0G-CERM
2 6.3V
X5R-CERM 2 25V
COG 01005
01005 01005 ROOM=B2B_PEARL
FL4572 ROOM=B2B_PEARL
ROOM=B2B_PEARL
C4581 1
10-OHM-750MA 56PF
5%
25V 2
PP2V85_CAM_JULIET_AVDD 1 2 PP2V85_JULIET_AVDD_CONN NP0-C0G-CERM
29 37
37 36 OUT
JULIET_PMU_TO_RIGEL_STROBE 01005
01005-1 ROOM=B2B_PEARL
ROOM=B2B_PEARL
1 C4572 1 C4573 1 C4563
0.1UF 220PF 220PF
20% 5% 5%
2 6.3V
X5R-CERM 2 25V
COG 2 25V
01005 01005 COG
01005
A FL4574 ROOM=B2B_PEARL
ROOM=B2B_PEARL
ROOM=B2B_PEARL
SYNC_MASTER=test_mlb SYNC_DATE=10/13/2016
A
10-OHM-750MA PAGE TITLE
36 34 32 31 30 29 20 19 17 6
53 52 44
PP1V8_IO 1
01005-1
2 PP1V8_JULIET_VDDIO_CONN 37 PEARL: B2B Romeo + Juliet
ROOM=B2B_PEARL
1 C4574 1 C4575 DRAWING NUMBER
051-02545
SIZE
D
0.1UF 220PF FCAM_TO_JULIET_SYNC
20% 5% 37 34 IN REVISION
2 6.3V 2 25V
X5R-CERM
01005
COG
01005 1 C4564 7.0.0
ROOM=B2B_PEARL
ROOM=B2B_PEARL
220PF BRANCH
5%
2 25V
COG
01005 PAGE
ROOM=B2B_PEARL
45 OF 85
SHEET
37 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
D
ROOM=B2B_PEARL
D 38 PP_CODEC_TO_FRONTMIC3_BIAS_CONN 1 2 FRONTMIC3_TO_CODEC_AIN3_CONN_P 38
38 PP3V0_YOGI_PROX_ALS_CONN 3 4 FRONTMIC3_TO_CODEC_AIN3_CONN_N 38
54 38 BI
I2C0_AOP_SDA 54 38 I2C0_AOP_SCL 5 6 I2C0_AOP_SDA 38 54
30 YOGI_TO_RIGEL_STATUS 7 8 PROX_BI_AOP_INT_L
1 C4601 38 36 38 56
5%
56PF
2 25V
SPEAKER2 9
11
10
12
PP_ROSALINE_ANODE 36 38
NP0-C0G-CERM 13 14
01005
ROOM=B2B_PEARL SPKRAMP_TOP_TO_COIL_OUT_POS 15 16
42 38 OUT
17 18 ALS_TO_AOP_INT_L 38 56
C4630 1 C4631 1
38 PP1V8_S2_HALL_CONN 19 20 BB_TO_MANY_GSM_BURST_IND_CONN 38
220PF 1000PF COIL_TO_SPKRAMP_TOP_VSENSE_POS_CONN 21 22 HALL_FLAP_TO_AOP_IRQ_L
5% 10% 38 38 56
25V 2 25V 2 COIL_TO_SPKRAMP_TOP_VSENSE_NEG_CONN
COG COG 23 24 38
01005 0201
ROOM=B2B_PEARL ROOM=B2B_PEARL 25 26 CODEC_AOUT_TO_HAC_POS_CONN 38
42 38
SPKRAMP_TOP_TO_COIL_OUT_NEG 27 28 CODEC_AOUT_TO_HAC_NEG_CONN 38
42 38
SPKRAMP_TOP_TO_COIL_OUT_POS 31 32
42 38 OUT
COIL_TO_SPKRAMP_TOP_VSENSE_NEG 34
C4632 1 C4633 1
ROOM=B2B_PEARL
220PF 220PF
5% 10%
25V 2 25V 2
PROX & HALL POWER COG
01005
ROOM=B2B_PEARL ROOM=B2B_PEARL
COG
0201
R4633
R4612 COIL_TO_SPKRAMP_TOP_VSENSE_POS 0.00 COIL_TO_SPKRAMP_TOP_VSENSE_POS_CONN
C 59
40 25 20 17
PP1V8_S2 1
0.00 2
PP1V8_S2_HALL_CONN
38
42 OUT
1 C4635
1
5%
2 38
C
54 50 49 48 42 41
1/32W
0% 220PF MF
1/32W
MF
1 C4602 5%
2 25V
01005
01005 220PF COG ROOM=B2B_PEARL
ROOM=B2B_PEARL 5% 01005
2 25V
COG
ROOM=B2B_PEARL
01005
ROOM=B2B_PEARL
R4611 R4634
COIL_TO_SPKRAMP_TOP_VSENSE_NEG 0.00
PP3V0_S2 1
0.00 2
PP3V0_YOGI_PROX_ALS_CONN OUT
1 2 COIL_TO_SPKRAMP_TOP_VSENSE_NEG_CONN 38
49 48 22 38 42
58
0%
1 C4634 5%
1/32W
MF
1 C4613 1 C4614 5%
220PF 1/32W
MF
01005 2.2UF 220PF 2 25V
01005
ROOM=B2B_PEARL
20% 5% COG ROOM=B2B_PEARL
2 6.3V
X5R-CERM 2 25V
COG
01005
ROOM=B2B_PEARL
0201 01005
ROOM=B2B_PEARL ROOM=B2B_PEARL
MIC3 FL4640
FERR-150OHM-25%-200MA
PP_CODEC_TO_FRONTMIC3_BIAS 1 2 PP_CODEC_TO_FRONTMIC3_BIAS_CONN
PROX/ALS/YOGI I/O 40
01005
ROOM=B2B_PEARL 1 DZ4640
38
6.8V-100PF
01005
R4617 2
ROOM=B2B_PEARL
0.00
B 56 38 BI
PROX_BI_AOP_INT_L 1
0%
2 PROX_BI_AOP_INT_CONN_L
38 B
1/32W
MF
1 C4617 FL4641
01005 220PF FERR-150OHM-25%-200MA
ROOM=B2B_PEARL
5%
2 25V
COG 39
FRONTMIC3_TO_CODEC_AIN3_N 1 2 FRONTMIC3_TO_CODEC_AIN3_CONN_N 38
OUT
01005
01005
ROOM=B2B_PEARL
ROOM=B2B_PEARL 1 DZ4641
6.8V-100PF
01005
R4618 2
ROOM=B2B_PEARL
HALL_FLAP_TO_AOP_IRQ_L
ALS_TO_AOP_INT_L 1
0.00 2 ALS_TO_AOP_INT_CONN_L 56 38
56 38 56 38 OUT 38
0%
1 C4680
1/32W
MF
1 C4618 FL4642 5%
220PF
01005 220PF FERR-150OHM-25%-200MA
5% 2 25V
COG
ROOM=B2B_PEARL
2 25V
COG
FRONTMIC3_TO_CODEC_AIN3_P 2 1 FRONTMIC3_TO_CODEC_AIN3_CONN_P 01005
39 OUT 38
01005 ROOM=B2B_PEARL
01005
ROOM=B2B_PEARL
ROOM=B2B_PEARL
1 DZ4642
6.8V-100PF
01005
R4619 2
ROOM=B2B_PEARL
PP_ROSALINE_ANODE 泛光照射器器的阳极
BB_TO_MANY_GSM_BURST_IND 1
0.00 2 BB_TO_MANY_GSM_BURST_IND_CONN 36 38
57 33 IN 38
0%
1 C4660
1/32W
MF
1 C4619 5%
220PF
01005 220PF
5% 2 25V
COG
ROOM=B2B_PEARL 2 25V
COG FL4690 01005
01005 FERR-150OHM-25%-200MA ROOM=B2B_PEARL
ROOM=B2B_PEARL
39
CODEC_AOUT_TO_HAC_NEG 2 1 CODEC_AOUT_TO_HAC_NEG_CONN 38
01005
ROOM=B2B_PEARL 1 DZ4690
6.8V-100PF
01005
A 2
ROOM=B2B_PEARL
SYNC_MASTER=test_mlb SYNC_DATE=10/13/2016
A
PAGE TITLE
46 OF 85
SHEET
38 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
D D
U4700
CS42L75
WLCSP
SYM 1 OF 3
50
LOWERMIC1_TO_CODEC_AIN1_P K3 AIN1+ CRITICAL AOUT+ K8 CODEC_AOUT_TO_HAC_POS 38
IN
50
LOWERMIC1_TO_CODEC_AIN1_N L3 AIN1-
ROOM=CODEC
AOUT- L8 CODEC_AOUT_TO_HAC_NEG 38
IN
35 IN
REARMIC2_TO_CODEC_AIN2_P K4 AIN2+
35 IN
REARMIC2_TO_CODEC_AIN2_N L4 AIN2-
38 IN
FRONTMIC3_TO_CODEC_AIN3_P K6 AIN3+
38 IN
FRONTMIC3_TO_CODEC_AIN3_N L6 AIN3-
50 IN
LOWERMIC4_TO_CODEC_AIN4_P K5 AIN4+
50 IN
LOWERMIC4_TO_CODEC_AIN4_N L5 AIN4-
C C4300
C
0.22UF 35 IN
PENROSE_IR_TO_CODEC_AIN5_P G3 AIN5+
35 IN
PENROSE_IR_TO_CODEC_AIN5_CONN_N 2 1 PENROSE_IR_TO_CODEC_AIN5_N G2 AIN5-
10%
6.3V
CER-X5R
01005
ROOM=B2B_STROBE
^
| 46
HALOGEN_TIA_IOUT F3 AIN6+
IN
| TIA_NEG_C G4
46 IN AIN6-
Place Near B2B
|
|
V
C4301 PENROSE_VIS_TO_CODEC_AIN7_P F4
0.22UF 35 IN AIN7+
35 IN
PENROSE_VIS_TO_CODEC_AIN7_CONN_N 2 1 PENROSE_VIS_TO_CODEC_AIN7_N E3 AIN7- C4700
100PF
10% 1 2
6.3V
CER-X5R
01005 5%
ROOM=B2B_STROBE
16V
NP0-C0G
HALOGEN_VSTIM C2
R4700 01005
46 IN AIN8+
1
20.0 2
ROOM=CODEC
90_MIKEYBUS_DATA_P
46
STIM_NEG_C D3 AIN8-
BI 49
IN
5%
1/32W
90_MIKEYBUS_CODEC_DATA_P MF
B8 DMIC1_CLK DP E1 01005
NC
D8 DMIC1_DATA DN F1 90_MIKEYBUS_CODEC_DATA_N ROOM=CODEC
NC
NC
E11 DMIC2_CLK MIKEYBUS_REFERENCE R4701
E10 MBUS_REF G1 IN 50 20.0 90_MIKEYBUS_DATA_N
B NC DMIC2_DATA 1
5%
2 BI 49
B
D10 DMIC3_CLK 1/32W
NC
NC
D9 DMIC3_DATA 1
R4710
MF
01005 C4701
100 ROOM=CODEC 100PF
E9 DMIC4_CLK 5% 1 2
NC 1/32W
F8 DMIC4_DATA MF
NC 01005 5%
2 ROOM=CODEC 16V
NP0-C0G
42 11 OUT
PDM_CODEC_TO_SPKAMP_TOP_CLK B11 PDMOUT1_CLK 01005
ROOM=CODEC
42 11 OUT
PDM_CODEC_TO_SPKAMP_TOP_DATA B10 PDMOUT1_DATA
R4720 46 11 OUT
CODEC_TO_AP_PDM2_LEAP_CLK A10 PDMOUT2_CLK
CODEC_TO_AP_PDM2_LEAP_DATA 1
0.00 2 CODEC_TO_HALOGEN_AMP_PDM_OUT B9
11 OUT PDMOUT2_DATA
0%
1/32W 11 OUT
CODEC_TO_AP_PDM1_LEAP_CLK F10 PDMOUT3_CLK
MF
01005 11 OUT
CODEC_TO_AP_PDM1_LEAP_DATA F9 PDMOUT3_DATA
ROOM=CODEC
NOSTUFF
A SYNC_MASTER=test_mlb SYNC_DATE=10/13/2016
A
PAGE TITLE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
47 OF 85
SHEET
39 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
D D
22
PP1V8_AUDIO_VA_S2
1 C4809
2.2UF
20%
2 6.3V
X5R-CERM
0201
ROOM=CODEC
40
CODEC_AGND
50 49 48 42 41 40 38 25 20 17
PP1V8_S2
59 54
PP_VDD_BOOST
R4800 1
59 47 46 36 29 24 22 17 100K
5%
1/32W
MF
1 C4812 1 C4814 1 C4805 01005 2
0.1UF 0.1UF 2.2UF ROOM=CODEC
20%
6.3V
2 X5R-CERM
20%
6.3V
2 X5R-CERM
20%
6.3V
2 X5R-CERM
U4700
CS42L75
01005 01005 0201 56
AOP_TO_CODEC_RESET_L J4 RESET* WLCSP JTAG_TMS E7
ROOM=CODEC ROOM=CODEC ROOM=CODEC IN NC
SYM 3 OF 3 JTAG_TCK D7
NC
JTAG_TDI E8
50 49 48 42 41 40 38 25 20 17
PP1V8_S2 NC
59 54 JTAG_TDO F7
CODEC_TO_PMU_WAKE_L H3 WAKE* NC
1 C4811 1 C4813 1 C4815 55 OUT
1 C4821 11 5 IN
SPI_AP_TO_CODEC_MOSI C8 MOSI
1.0UF SPI_CODEC_TO_AP_MISO B7
VD_FILT G11
MISO
VD C1
VL_SW A2
VD_FILT B1
VL A9
VA K2
11 5
VP_MBUS F2
VP L9
VA J1
VA J2
Additional input cap remvoed per rdar 35537162 20% OUT
1 C4822 1 C4825
1.0UF 1.0UF
20% 20% G8 MIC6_BIAS
2 10V 2 10V NC
X5R-CERM X5R-CERM G9 MIC6_BIAS_FILT
0201-1 0201-1 NC
ROOM=CODEC ROOM=CODEC
GNDD GNDP
A1
A8
A11
E2
F11
K7
L1
L7
L10
L11
A XW4802
SHORT-10L-0.1MM-SM SYNC_MASTER=test_mlb SYNC_DATE=10/13/2016
A
2 1 40 CODEC_AGND PAGE TITLE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
48 OF 85
SHEET
40 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
42 40 22 PP1V2_CODEC_S2
1 C4908
0.22UF
10%
2 6.3V
CER-X5R
01005
ROOM=BOT_SPK
50 49 48 42 41 40 38 25 20 17
59 54
PP1V8_S2
1 C4907
0.22UF
10%
2 6.3V
CER-X5R PP_VDD_MAIN
01005 17 22 24 26 29 33 36 42 43 44
45 47 59
ROOM=BOT_SPK
BOT_SPK_VA
1 C4903 1 C4900 1 C4901 1 C4902
0.22UF 18UF 18UF 18UF
10%
1 C4906 2 6.3V
20%
2 6.3V
20%
2 6.3V
20%
2 6.3V
H2
H6
H7
H3
C5
C6
C7
A1
A2
0.22UF CER-X5R
C 10%
2 6.3V
01005
ROOM=BOT_SPK
CER-X5R
0402-0.1MM
ROOM=BOT_SPK
CER-X5R
0402-0.1MM
ROOM=BOT_SPK
CER-X5R
0402-0.1MM
ROOM=BOT_SPK
C
CER-X5R VA VL VD_FILT VP VPB
01005
ROOM=BOT_SPK
BOT_SPK_AGND
U4902
41
CS35L27
WLCSP
50 49 48 42 41 40 38 25 20 17 PP1V8_S2
E7 VASP CRITICAL CF1+ A5 BOT_SPK_FLY_CAP1_POS
59 54
F7 ROOM=BOT_SPK B5
H1
VSWIRE CF1+ 1 C4910
BOT_SPK_FILT FILT+ 18UF
A7 20%
CF1- 2 6.3V
1 C4909 F5 PDM1_CLK/SWIRE_CLK CF1- B7 BOT_SPK_FLY_CAP1_NEG
CER-X5R
0402-0.1MM
1UF ROOM=BOT_SPK
20% F6 PDM1_DATA/SWIRE_SD1
2 6.3V
X6S-CERM A3
0201 G7 CF2+ BOT_SPK_FLY_CAP2_POS
ROOM=BOT_SPK NC PDM2_CLK B1
CF2+
BOT_SPK_AGND
G6 PDM2_DATA
CF2+ B2
1 C4911
41
18UF
20%
F4 SWIRE_SD2 2 6.3V
CF2- A4 CER-X5R
0402-0.1MM
CF2- B4 BOT_SPK_FLY_CAP2_NEG ROOM=BOT_SPK
54 I2C1_AOP_SCL D5 SCL
IN
54 I2C1_AOP_SDA D4 SDA
BI
VBST C1 PP_SPKAMP_BOT_VBOOST
VBST C2
43 40
CODEC_TO_SPKRAMP_BOT_ARC_MCLK E6 MCLK
IN
I2S_CODEC_ASP1_TO_AOP_AMPS_BCLK E5 SCLK 1 C4925
1 C4923 1 C4924
50 43 42 40 13 5 IN
D6 SDIN
VSPK D1 1 C4920 1 C4921 1 C4922 1UF
220PF
5%
2200PF
10%
VSPK E1 4.2UF 4.2UF 4.2UF
I2S_CODEC_ASP1_TO_AOP_AMPS_LRCLK D7 FSYNC 10% 10% 10% 20% 2 25V 2 16V
50 43 42 40 13 IN
2 16V 2 16V 2 16V 2 16V
CER-X5R
COG
01005
X5R-CERM
01005
I2S_CODEC_ASP1_TO_AOP_AMPS_DIN E4 SDOUT X5R-CERM X5R-CERM X5R-CERM 0201 ROOM=BOT_SPK
43 42 40 13 IN
OUT+ E2 SPKRAMP_BOT_TO_COIL_OUT_POS 50
0402-0.1MM 0402-0.1MM 0402-0.1MM ROOM=BOT_SPK ROOM=BOT_SPK
ROOM=BOT_SPK ROOM=BOT_SPK ROOM=BOT_SPK
OUT- D2 SPKRAMP_BOT_TO_COIL_OUT_NEG 50
C3 VD_FILT_SEL
B 56 IN
AOP_TO_SPKAMP_BOT_RESET_L H4 RESET*
VSNS+ F2 COIL_TO_SPKRAMP_BOT_VSENSE_POS 50
B
SPKAMP_BOT_ARC_TO_AOP_INT_L G4 INT*
56 43 5 OUT
VSNS- F1 COIL_TO_SPKRAMP_BOT_VSENSE_NEG 50
1 SPKAMP_TO_OTHERS_SYNC H5 SYNC
R4900 43 42 5 OUT
100K
5% G3 AD0/GPI
1/32W
MF G2 AD1
01005 2
ROOM=BOT_SPK
GNDA GNDB GNDD GNDP
OMIT
XW4900
G1
A6
B3
B6
C4
G5
D3
E3
F3
SM
41 BOT_SPK_AGND 1 2
ROOM=BOT_SPK
A SYNC_DATE=04/05/2017 A
PAGE TITLE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
49 OF 85
SHEET
41 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
50 49 48 42 41 40 38 25 20 17
PP1V8_S2
59 54
1 C5007
0.22UF
10%
2 6.3V
CER-X5R PP_VDD_MAIN
01005 17 22 24 26 29 33 36 41 43 44
45 47 59
ROOM=TOP_SPK
TOP_SPK_VA
1 C5003 1 C5000 1 C5001 1 C5002
0.22UF 18UF 18UF 18UF
10% 20% 20% 20%
1 C5006 2 6.3V 2 6.3V 2 6.3V 2 6.3V
H2
H6
H7
H3
C5
C6
C7
A1
A2
0.22UF CER-X5R CER-X5R CER-X5R CER-X5R
10% 01005 0402-0.1MM 0402-0.1MM 0402-0.1MM
ROOM=TOP_SPK ROOM=TOP_SPK ROOM=TOP_SPK
2 6.3V
CER-X5R VA VL VD_FILT VP
ROOM=TOP_SPK
VPB
01005
ROOM=TOP_SPK
TOP_SPK_AGND 42
U5002
CS35L27
WLCSP
50 49 48 42 41 40 38 25 20 17 PP1V8_S2 E7 VASP CRITICAL CF1+ A5 TOP_SPK_FLY_CAP1_POS
C 59 54
F7 VSWIRE
ROOM=TOP_SPK
CF1+ B5 1 C5010 C
TOP_SPK_FILT H1 FILT+ 18UF
A7 20%
1 C5009 PDM_CODEC_TO_SPKAMP_TOP_CLK F5
CF1-
B7
6.3V
2 CER-X5R
1UF 39 IN PDM1_CLK/SWIRE_CLK CF1- TOP_SPK_FLY_CAP1_NEG 0402-0.1MM
20% PDM_CODEC_TO_SPKAMP_TOP_DATA F6 ROOM=TOP_SPK
2 6.3V 39 IN PDM1_DATA/SWIRE_SD1
X6S-CERM A3
0201 G7 CF2+ TOP_SPK_FLY_CAP2_POS
ROOM=TOP_SPK NC PDM2_CLK B1
CF2+
TOP_SPK_AGND 42 G6 PDM2_DATA
CF2+ B2
1 C5011
18UF
20%
F4 SWIRE_SD2 2 6.3V
CF2- A4 CER-X5R
0402-0.1MM
CF2- B4 TOP_SPK_FLY_CAP2_NEG ROOM=TOP_SPK
52 I2C2_AP_SCL D5 SCL
IN
I2C2_AP_SDA D4 SDA
52 BI
VBST C1 PP_SPKAMP_TOP_VBOOST
VBST C2
11 I2S_AP_TO_SPKAMP_TOP_MCLK E6 MCLK
IN
I2S_CODEC_ASP1_TO_AOP_AMPS_BCLK E5 SCLK
50 43 41 40 13 5 IN
D6 SDIN
VSPK D1 1 C5020 1 C5021 1 C5022 1 C5025 1 C5023 1 C5024
VSPK E1 4.2UF 4.2UF 4.2UF 1UF 220PF 2200PF
50 43 41 40 13
I2S_CODEC_ASP1_TO_AOP_AMPS_LRCLK D7 FSYNC 10% 10% 10% 20% 5% 10%
IN
I2S_CODEC_ASP1_TO_AOP_AMPS_DIN E4 2 16V
X5R-CERM 2 16V
X5R-CERM 2 16V
X5R-CERM 2 16V
CER-X5R 2 25V 2 16V
43 41 40 13 IN SDOUT E2 SPKRAMP_TOP_TO_COIL_OUT_POS 0402-0.1MM 0402-0.1MM 0402-0.1MM 0201 COG X5R-CERM
OUT+ 38
ROOM=TOP_SPK ROOM=TOP_SPK ROOM=TOP_SPK ROOM=TOP_SPK
01005 01005
D2 ROOM=TOP_SPK ROOM=TOP_SPK
C3 OUT- SPKRAMP_TOP_TO_COIL_OUT_NEG 38
VD_FILT_SEL
55
AP_TO_SPKRAMP_TOP_RESET_L H4 RESET*
IN
VSNS+ F2 COIL_TO_SPKRAMP_TOP_VSENSE_POS
55
SPKRAMP_TOP_TO_AP_INT_L G4 INT*
38
OUT
VSNS- F1 COIL_TO_SPKRAMP_TOP_VSENSE_NEG
1
SPKAMP_TO_OTHERS_SYNC H5 SYNC
38
R5000 41 5 OUT
43
100K
5% G3 AD0/GPI
1/32W
MF G2 AD1
B 2 01005
ROOM=TOP_SPK
B
OMIT GNDA GNDB GNDD GNDP
XW5000
G1
A6
B3
B6
C4
G5
D3
E3
F3
SM
42 TOP_SPK_AGND 1 2
ROOM=TOP_SPK
A SYNC_DATE=04/05/2017 A
PAGE TITLE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
50 OF 85
SHEET
42 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
BOT 0 0 TBD1
PP1V2_ARC_VD_FILT AOP I2C1
1 C5108 ARC 0 1 TBD2
0.22UF
10%
----->
6.3V
2 CER-X5R
01005
ROOM=ARC
43 PP1V8_ARC_VA_INTERNAL
1 C5107
0.22UF
10%
2 6.3V
CER-X5R PP_VDD_MAIN
01005 17 22 24 26 29 33 36 41 42 44
45 47 59
ROOM=ARC
H2
H6
H7
H3
C5
C6
C7
A1
A2
0.22UF 01005 0402-0.1MM 0402-0.1MM 0402-0.1MM
10% ROOM=ARC ROOM=ARC ROOM=ARC ROOM=ARC
2 6.3V
CER-X5R VA VL VD_FILT VP VPB
01005
ROOM=ARC
ARC_AGND 43
U5102
CS35L27
WLCSP
C E7
F7
VASP CRITICAL
ROOM=ARC
CF1+ A5
B5
ARC_FLY_CAP1_POS C
H1
VSWIRE CF1+ 1 C5110
ARC_FILT FILT+ 18UF
A7 20%
CF1- 2 6.3V
1 C5109 F5 PDM1_CLK/SWIRE_CLK CF1- B7 ARC_FLY_CAP1_NEG
CER-X5R
0402-0.1MM
1UF F6 ROOM=ARC
20% PDM1_DATA/SWIRE_SD1
2 6.3V
X6S-CERM CF2+ A3 ARC_FLY_CAP2_POS
0201 G7 PDM2_CLK
ROOM=ARC NC CF2+ B1
ARC_AGND
G6 PDM2_DATA
CF2+ B2
1 C5111
43
18UF
20%
F4 SWIRE_SD2 2 6.3V
CF2- A4 CER-X5R
0402-0.1MM
CF2- B4 ARC_FLY_CAP2_NEG ROOM=ARC
54 I2C1_AOP_SCL D5 SCL
IN
I2C1_AOP_SDA D4 SDA
R5112 54 BI
VBST C1 PP_ARC_VBOOST
NFC_TO_ARC_RESET_L 1
61.9K 2 VBST C2
57 5 IN 41 40
CODEC_TO_SPKRAMP_BOT_ARC_MCLK E6 MCLK
IN
1% I2S_CODEC_ASP1_TO_AOP_AMPS_BCLK E5 SCLK
1/32W
MF
50 42 41 40 13 5 IN
I2S_CODEC_ASP1_TO_AOP_AMPS_DIN D6 SDIN
VSPK D1 1 C5120 1 C5121 1 C5122 1 C5125 1 C5123 1 C5124
01005 42 41 40 13 IN
I2S_CODEC_ASP1_TO_AOP_AMPS_LRCLK VSPK E1 4.2UF 4.2UF 4.2UF 1UF 220PF 2200PF
50 42 41 40 13
D7 FSYNC 10% 10% 10% 20% 5% 10%
IN
I2S_AOP_AMPS_TO_CODEC_ASP1_DOUT E4 2 16V
X5R-CERM 2 16V
X5R-CERM 2 16V
X5R-CERM 2 16V
CER-X5R 2 25V
COG 2 16V
X5R-CERM
50 40 13 OUT SDOUT E2
OUT+ ARC_TO_SOLENOID_OUT_POS 50 0402-0.1MM
ROOM=ARC
0402-0.1MM
ROOM=ARC
0402-0.1MM
ROOM=ARC
0201
ROOM=ARC
01005 01005
ROOM=ARC
D2 ROOM=ARC
C3 OUT- ARC_TO_SOLENOID_OUT_NEG 50
NC VD_FILT_SEL
55 PMU_NFC_TO_ARC_RESET_L H4 RESET*
IN
VSNS+ F2 SOLENOID_TO_ARC_VSENSE_POS 50
56 41 5 OUT SPKAMP_BOT_ARC_TO_AOP_INT_L G4 INT*
VSNS- F1 SOLENOID_TO_ARC_VSENSE_NEG 50
42 41 5 OUT SPKAMP_TO_OTHERS_SYNC H5 SYNC
R5111
NFC_TO_ARC_TRIG 1
61.9K 2 G3
57 5 IN AD0/GPI
B 1%
1/32W
43 PP1V8_ARC_VA_INTERNAL G2 AD1 B
MF
01005
GNDA GNDB GNDD GNDP
OMIT
XW5100
G1
A6
B3
B6
C4
G5
D3
E3
F3
SM
55 IN
PMU_MASK_NFC_TO_ARC_TRIG 43 ARC_AGND 1 2
ROOM=ARC
1 1
R5100 R5101 Place off of allston GND pin
200K 200K
1% 1%
1/32W 1/32W
MF MF
2 01005 2 01005
A SYNC_DATE=04/05/2017 A
PAGE TITLE
ARC: AMP
DRAWING NUMBER SIZE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
51 OF 85
SHEET
43 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
FL5700 J5700
FERR-150OHM-25%-200MA BM28P0.6-34DS/2-0.35V
F-ST-SM
55 IN
PMU_TO_DISPLAY_RESET_L 2 1 PMU_TO_DISPLAY_RESET_CONN_L 44
ROOM=B2B_DISPLAY
01005
R5700 1 ROOM=B2B_DISPLAY
1 C5700 R5705 PP_VDD_MAIN_DISPLAY_CONN 35
PWR
36 PP_VDD_MAIN_DISPLAY_CONN
100K 220PF DISPLAY_TO_AP_PANEL_ID 1
1.00K 2 DISPLAY_TO_AP_PANEL_ID_R
44 44
5% 5% 55 44
1/32W 2 25V
COG 5%
MF 01005 1/32W SIG
D
01005
NOSTUFF 2 ROOM=B2B_DISPLAY MF
01005 44
PP1V8_DISPLAY_DVDD_CONN 1 2 D
ROOM=B2B_DISPLAY 44
DISPLAY_TO_PMU_AMUX_CONN 3 4
PMU_TO_DISPLAY_RESET_CONN_L 5 6
R5701 44
DISPLAY_TO_AP_PANEL_ID_R 7 8
NC
PP3V0_DISPLAY_VCI_CONN
PMU_TO_DISPLAY_PANICB 1
10 2 PMU_TO_DISPLAY_PANICB_CONN 44 44
55 IN 44
44
PMU_TO_DISPLAY_PANICB_CONN 9 10 NC_SPI_AP_TO_DISPLAY_FLASH_SCLK
5%
1/32W
MF
1 C5701 NC_SPI_DISPLAY_FLASH_CS_L 11 12 PP1V0_DISPLAY_VDD_CONN 44
44
90_MIPI_AP_TO_DISPLAY_DATA2_CONN_N 21 22
R5702 23 24
DISPLAY_TO_AP_BSYNC_WATCHDOG 1
0.00 2 DISPLAY_TO_AP_BSYNC_WATCHDOG_CONN 90_MIPI_AP_TO_DISPLAY_CLK_CONN_P 25 26 90_MIPI_AP_TO_DISPLAY_DATA1_CONN_P
9 OUT 44 44 44
0% 90_MIPI_AP_TO_DISPLAY_CLK_CONN_N 27 28 90_MIPI_AP_TO_DISPLAY_DATA1_CONN_N
1/32W
MF
1 C5702 44
29 30
44
PWR
FL5703 37 38
FERR-150OHM-25%-200MA
23 IN
DISPLAY_TO_PMU_AMUX 2 1 DISPLAY_TO_PMU_AMUX_CONN 44
01005
ROOM=B2B_DISPLAY
1 C5703
56PF
5%
2 25V
NP0-C0G-CERM
01005
Display MIPI
ROOM=B2B_DISPLAY
C C
R5704
ISP_TO_DISPLAY_FLASH_INT 1
0.00 2 ISP_TO_DISPLAY_FLASH_INT_CONN
9 IN 44
0%
1/32W
MF
1 C5704
01005 220PF
5%
ROOM=B2B_DISPLAY
2 25V
COG
01005 Display MIPI
ROOM=B2B_DISPLAY
PP3V0_DISPLAY PP3V0_DISPLAY 9 IN
90_MIPI_AP_TO_DISPLAY_DATA1_N 1 4 90_MIPI_AP_TO_DISPLAY_DATA1_CONN_N 44
FL5782
22 44
PP1V0_DISPLAY_DVDD 1
0 2 PP1V0_DISPLAY_VDD_CONN 44
MAKE_BASE=TRUE 44
90_MIPI_AP_TO_DISPLAY_DATA1_P 2 3 90_MIPI_AP_TO_DISPLAY_DATA1_CONN_P 5%
9 IN
GND_VOID
44
1/20W
MF
1 C5782
1 C2910 0201
5%
220PF
2.2UF ROOM=B2B_DISPLAY
2 25V
20%
2 6.3V
X5R-CERM
L5720
35OHM-7GHZ-0.05MA-3OHM
COG
01005
ROOM=B2B_DISPLAY
0201 TAM0403S-SM
SYM_VER-1
ROOM=PMU
9 IN
90_MIPI_AP_TO_DISPLAY_DATA2_P 1 4 90_MIPI_AP_TO_DISPLAY_DATA2_CONN_P 44 FL5783
B PP1V0_DISPLAY_DVDD
FERR-70OHM-25%-0.300A B
PP1V0_DISPLAY_DVDD PP3V0_DISPLAY 1 2 PP3V0_DISPLAY_VCI_CONN 44
22 44
9 IN
90_MIPI_AP_TO_DISPLAY_DATA2_N 2 3 90_MIPI_AP_TO_DISPLAY_DATA2_CONN_N 44
44
01005
MAKE_BASE=TRUE
1 C2914
ROOM=B2B_DISPLAY
L5730
GND_VOID
ROOM=B2B_DISPLAY
1 C5783
220PF
2.2UF 35OHM-7GHZ-0.05MA-3OHM
TAM0403S-SM
5%
20% 2 25V
2 6.3V COG
SYM_VER-1
9 IN
90_MIPI_AP_TO_DISPLAY_DATA3_N 2 3 90_MIPI_AP_TO_DISPLAY_DATA3_CONN_N 44 XW5784
GND_VOID SHORT-0201
ROOM=B2B_DISPLAY
43 42 41 36 33 29 26 24 22 17
PP_VDD_MAIN 1 2 PP_VDD_MAIN_DISPLAY_CONN 44
L5740 59 47 45
35OHM-7GHZ-0.05MA-3OHM
TAM0403S-SM
ROOM=B2B_DISPLAY
1 C5784 1 C5785 1 C5786
SYM_VER-1
220PF 220PF 220PF
9 IN
90_MIPI_AP_TO_DISPLAY_CLK_P 1 4 90_MIPI_AP_TO_DISPLAY_CLK_CONN_P 44
XW5785
SHORT-0201
5%
2 25V
5%
2 25V
5%
2 25V
COG COG COG
1 2 01005 01005 01005
ROOM=B2B_DISPLAY ROOM=B2B_DISPLAY ROOM=B2B_DISPLAY
9 IN
90_MIPI_AP_TO_DISPLAY_CLK_N 2 3 90_MIPI_AP_TO_DISPLAY_CLK_CONN_N 44
ROOM=B2B_DISPLAY
U5701 FL5781
SCY99224-1.15V FERR-33OHM-25%-1.5A
VOLTAGE=1.1V
A 29 22 20 17 PP1V26_S2 A1 IN WLCSP
CRITICAL
OUT A2 PP1V1_DISPLAY_VDD 2 1
0201
PP1V1_DISPLAY_VDD_CONN 44
SYNC_MASTER=test_mlb SYNC_DATE=10/13/2016
A
55 PMU_TO_DISPLAY_LDO_EN B1 EN ROOM=B2B_DISPLAY ROOM=B2B_DISPLAY
PAGE TITLE
GND
C5705 1 1 C5706 CG: B2B Display
R5720 1 2.2UF 220PF
20% 5%
C5721 1 DRAWING NUMBER SIZE
B2
PAGE
57 OF 85
SHEET
44 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
D D
GND
C C
B1
TABLE_ALT_HEAD
B B
A A
PAGE TITLE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
59 OF 85
SHEET
45 OF 60
8 7 6 5 4 3 2 CDS_LIB=apple
1
8 7 6 5 4 3 2 1
D D
LDCM
59 47 46 40 36 29 24 22 17
PP_VDD_BOOST
1 C6020
0.1UF
20%
6.3V
2 X5R-CERM
01005 ROOM=HALOGEN
ROOM=HALOGEN
U6020 C6010
A2
C6021 HALOGEN_VSTIM_C C3
SCY9920175
WLCSP 0.01UF
10UF 46
+ A3 HALOGEN_TIA_IOUT_C 1 2 HALOGEN_TIA_IOUT
49 23
HYDRA_TO_PMU_USB_BRICK_ID_TIA 1 2 HALOGEN_TIA_IN B3 39
-
B2
10%
20% AOP_TO_HALOGEN_AFE_EN 6.3V
C6013 AIN6
C2
6.3V 46 56 X5R
CERM-X5R 01005 0.01UF
0402-0.1MM ROOM=CODEC
ROOM=HALOGEN 1 2 TIA_NEG_C 39
10%
6.3V
X5R
C R6020 01005
C
1
4.99K 2 ROOM=CODEC
ROOM=HALOGEN 1%
1/32W
MF
01005
C6022
5PF
1 2
ROOM=HALOGEN
+/-0.1PF
16V 1
R6060 Input filters live here
NP0-C0G
01005 3.01M to support page synccing
1%
1/32W
TK
2 01005
Codec
ROOM=CODEC
DC Bias
PDM attenuation
C6032
330PF
1 2
56 46
AOP_TO_HALOGEN_AFE_EN
10%
16V
1
C6036 1 R6032 CER-X7R
01005
0.1UF 22.1K ROOM=HALOGEN
20% 1%
R6130 Value Quartered due to: 33165127 6.3V 1/32W
X5R-CERM 2 PP_VDD_BOOST
B 01005
MF
01005
2 ROOM=HALOGEN
59 47 46 40 36 29 24 22 17
CRITICAL B
ROOM=HALOGEN ROOM=HALOGEN
A2
2.0K 2.2UF 42.2K 2 187K SCY9920175
CODEC_TO_HALOGEN_AMP_PDM_OUT 1 2 HALOGEN_AMP_ATN 1 2 HALOGEN_VSTIM_DECOUPLED 1 HALOGEN_VSTIM_FB 1 2 HALOGEN_VSTIM_IN C1 WLCSP 0.01UF
39 IN + A1 46 HALOGEN_VSTIM_C 1 2 HALOGEN_VSTIM
B1 39
1%
1/32W
R6031 1 20%
1%
1/32W
1%
1/32W -
C6012 AIN8
B2
1
MF 6.3V
CER-X5R R6033 MF MF
C6031 AOP_TO_HALOGEN_AFE_EN
10%
6.3V 0.01UF
C2
01005 499 01005 01005 1
0201 22.1K 46 56 X5R
ROOM=HALOGEN 1% ROOM=HALOGEN 1%
ROOM=HALOGEN ROOM=HALOGEN 100PF 01005 1 2 STIM_NEG_C 39
1/32W 1/32W 5% ROOM=CODEC
MF
01005 2 MF
01005 2 16V
NP0-C0G 10%
ROOM=HALOGEN 2ROOM=HALOGEN 01005 6.3V
X5R
ROOM=HALOGEN 01005
ROOM=CODEC
A SYNC_MASTER=test_mlb SYNC_DATE=06/06/2017
A
PAGE TITLE
I/O: LDCM
DRAWING NUMBER SIZE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
60 OF 85
SHEET
46 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
D D
56 47
AOP_TO_GECKO_RESET_L
1
R6100
5%
100K
1/32W
MF
Gecko
2 01005
ROOM=GECKO
43 42 41 36 33 29 26 24 22 17
PP_VDD_MAIN PP_VDD_BOOST 17 22 24 29 36 40 46 59
59 45 44
C6161 1 C6162 1
4UF 4UF
20% 20%
6.3V 6.3V
CERM-X5R 2 CERM-X5R 2
VDD_BYPASS D3
VDD_LDO D4
VDD_BUCK A3
0201 0201
ROOM=GECKO
ROOM=GECKO
U6150 L6150
FAN53740UCA1X 0.47UH-20%-2.7A-0.071OHM
CSP
60 30 23 17 ACORN_GECKO_ANSEL_TO_PMU_ADC D2 AMUX ROOM=GECKO LX A4 GECKO_LX 1 2
OUT
CRITICAL MCFE1210-SM
52
I2C0_AP_SCL B2 SCL C3
IN
I2C0_AP_SDA A2 VOUT C4 PP_ACC_VAR 49
52 BI SDA
56 5
GECKO_TO_AOP_IRQ_L B1 IRQ*
OUT
A1
56 47 IN
AOP_TO_GECKO_RESET_L C1 RESET* NC D1
1 C6151 1 C6152 1 C6150
18UF 0.1UF 220PF
20% 5%
PGND
20%
2 6.3V 2 6.3V 2 25V
B AGND CER-X5R
0402-0.1MM
X5R-CERM
01005
COG
01005
ROOM=GECKO
B
ROOM=GECKO ROOM=GECKO
C2
B3
B4
A SYNC_MASTER=test_mlb SYNC_DATE=10/17/2016
A
PAGE TITLE
I/O: Gecko
DRAWING NUMBER SIZE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
61 OF 85
SHEET
47 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
D D
USB-PD
54 50 49 42 41 40 38 25 20 17
PP1V8_S2
59
58 49 38 22
PP3V0_S2
C 1 C6290 1 C6291
PP1V8_VCCD_CCG2 C
1.0UF 1.0UF
20% 20%
2 10V
X5R-CERM 2 10V
X5R-CERM
1 C6292
0201-1 0201-1 1.0UF
ROOM=USB_PD ROOM=USB_PD 20%
2 10V
X5R-CERM NCNC
0201-1
C4
E3
A1
E1
E4
ROOM=USB_PD
PP_VAR_USB_RVP
VDDD
VCCD
VDDIO
VCONN2
VCONN1
49 26
1
R6210
499K
1% CCG2_TO_SMC_INT_L C3 B4 CCG2_BI_HYDRA_CC
1/20W 11 5 OUT GPIO_C3 CRITICAL CC1 BI 49
MF D3 A4
201
2ROOM=USB_PD
PP5V0_USB_RVP_R
NC
C2
GPIO_D3 U6200 CC2 1 C6200
GPIO_C2 CSP B3 220PF
D2 ROOM=USB_PD RD1 NC 5%
1 NC GPIO_D2 2 25V
R6211 1 C6210 NC
B2 GPIO_B2
COG
01005
50K 22NF I2C0_SMC_SCL CG8740AAT ROOM=USB_PD
1% 20% A3 B1 PMU_TO_CCG2_RESET_L
1/32W 54 IN I2C_0_SCL XRES IN 55
MF 2 6.3V
X5R-CERM I2C0_SMC_SDA A2
2 01005 01005 54 BI I2C_0_SDA
ROOM=USB_PD ROOM=USB_PD AP_BI_CCG2_SWDIO E2
11 5 BI SWD_IO
11 5
AP_TO_CCG2_SWCLK D1 SWD_CLK
IN
VSS VSS
D4
C1
B B
A SYNC_MASTER=test_mlb SYNC_DATE=10/13/2016
A
PAGE TITLE
I/O: USB PD
DRAWING NUMBER SIZE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
62 OF 85
SHEET
48 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
D D
Hydra
I2C Address: 0011010X
58 48 38 22
PP3V0_S2 PP_ACC_VAR 47
1 C6390 1 C6391
1.0UF 0.1UF 54 50 48 42 41 40 38 25 20 17
PP1V8_S2
20% 20% 59
2 10V 2 6.3V
X5R-CERM X5R-CERM 1 C6395 C
C 0201-1
ROOM=HYDRA
01005
ROOM=HYDRA
0.01UF
10%
2 6.3V
H4
H5
C6
D6
A6
B6
E6
X5R
01005
ROOM=HYDRA VDD1V8 VDD3V0
ACC_PWR
39 BI
90_MIKEYBUS_DATA_N D2 DIG_DN ACC1 A5 PP_HYDRA_ACC1 45 50
ROOM=HYDRA
1 C6300 1/32W
MF
90_USB_AP_DATA_L_P B3 USB0_DP
ACC2 B7
50
BYPASS F5 HYDRA_BYPASS
DVSS
DVSS1
1 C6330
1.0UF
20%
E3
G7
H1
H6
H7
F4
2 10V
X5R-CERM
0201-1
ROOM=HYDRA
A SYNC_MASTER=test_mlb SYNC_DATE=10/13/2016
A
PAGE TITLE
I/O: Hydra
DRAWING NUMBER SIZE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
63 OF 85
SHEET
49 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
ARC FL6400 DOCK FLEX CONNECTOR
FERR-150OHM-25%-200MA
PP1V8_S2 2 1 PP1V8_S2_SAKONNET_CONN Rcpt: 516S00423 <-- This one on MLB
54 49 48 42 41 40 38 25 20 17 50
59
01005 Plug: 516S00424
R6490
ROOM=B2B_DOCK 1 C6400
100 220PF
SOLENOID_TO_ARC_VSENSE_POS SOLENOID_TO_ARC_VSENSE_POS_CONN 5%
43 1 2 50
2 25V
COG J6400
5% 01005 BM28PS-44DS-2-0.35V
1 C6475 1/32W
MF
ROOM=B2B_DOCK F-ST-SM
220PF 01005 50 41
SPKRAMP_BOT_TO_COIL_OUT_NEG 45 46
5% ROOM=B2B_DOCK I2C0_AP_SCL
2 25V
COG
52 50 IN
01005 SPKRAMP_BOT_TO_COIL_OUT_POS 1 2 COIL_TO_SPKRAMP_BOT_VSENSE_NEG_CONN
ROOM=B2B_DOCK
1 C6416 50 41
3 4
50
R6491 56PF
COIL_TO_SPKRAMP_BOT_VSENSE_POS_CONN PP_CODEC_TO_LOWERMIC4_BIAS_CONN
D 43
SOLENOID_TO_ARC_VSENSE_NEG 1
100 2
SOLENOID_TO_ARC_VSENSE_NEG_CONN
50
5%
2 25V
NP0-C0G-CERM
50 5
7
6
8 LOWERMIC4_TO_CODEC_AIN4_CONN_N
50 D
01005 50
5% LOWERMIC4_TO_CODEC_BIAS_FILT_RET PP1V8_IMU_POTASSIUM_S2_CONN
1 C6474 1/32W
MF
ROOM=B2B_DOCK
40 9 10 50
220PF 01005 50
LOWERMIC4_TO_CODEC_AIN4_CONN_P 11 12 I2C1_AOP_BI_POTASSIUM_SDA_CONN 50
5% I2C0_AP_SDA
25V
2 COG
ROOM=B2B_DOCK 52 50 BI 50 POTASSIUM_TO_AOP_INT_CONN 13 14 PMU_TO_PHALANX2 50 55
01005 I2C1_AOP_SCL 15 16 LOWERMIC1_TO_CODEC_BIAS_FILT_RET
ROOM=B2B_DOCK 1 C6418 54 50
PMU_TO_PHALANX1 17 18 LOWERMIC1_TO_CODEC_AIN1_CONN_P
40
56PF 55 50 50
5% PP_CODEC_TO_LOWERMIC1_BIAS_CONN 19 20 MIKEYBUS_REFERENCE
2 25V 50 39
NP0-C0G-CERM
01005 50
LOWERMIC1_TO_CODEC_AIN1_CONN_N 21 22
ROOM=B2B_DOCK
52 50
I2C0_AP_SDA 23 24 90_HYDRA_DP2_CONN_P 49
R6419 50
HYDRA_CON_DETECT_CONN_L 25 26 90_HYDRA_DP2_CONN_N 49
I2S_CODEC_ASP1_TO_AOP_AMPS_BCLK 1
49.9 2 I2S_CODEC_ASP1_TO_AOP_AMPS_BCLK_CONN 50
I2S_AOP_AMPS_TO_CODEC_ASP1_DOUT_CONN 27 28 90_HYDRA_DP1_CONN_P 49
43 42 41 40 13 5 IN 50
PP1V8_S2_SAKONNET_CONN 90_HYDRA_DP1_CONN_N
FL6430 1%
1/32W 1 C6419
50
I2S_CODEC_ASP1_TO_AOP_AMPS_BCLK_CONN
29
31
30
32
49
MF 50
FERR-150OHM-25%-200MA 01005 56PF I2C0_AP_SCL 33 34 ARC_TO_SOLENOID_OUT_POS
PP1V8_IMU_S2 传感器器 1. 8V供电 2 1 PP1V8_IMU_POTASSIUM_S2_CONN ROOM=B2B_DOCK 5% 52 50 43 50
50 2 25V
NP0-C0G-CERM 50
I2S_CODEC_ASP1_TO_AOP_AMPS_LRCLK_CONN 35 36
01005 01005 SOLENOID_TO_ARC_VSENSE_POS_CONN
54 28 27 20
ROOM=B2B_DOCK 1 C6430 R6420 ROOM=B2B_DOCK 37
39
38
40 PP_HYDRA_ACC1_CONN
50
220PF 49.9 50
5% 43 42 41 40 13 IN
I2S_CODEC_ASP1_TO_AOP_AMPS_LRCLK 1 2 I2S_CODEC_ASP1_TO_AOP_AMPS_LRCLK_CONN 50 ARC_TO_SOLENOID_OUT_NEG 41 42 PP_HYDRA_ACC2_CONN
2 25V
COG
50 43 50
1%
50 SOLENOID_TO_ARC_VSENSE_NEG_CONN 43 44
01005
ROOM=B2B_DOCK
1/32W
MF
1 C6420
01005 56PF
ROOM=B2B_DOCK 5% PP_VBUS1_E75 47 48
2 25V
NP0-C0G-CERM
58 26
01005
ROOM=B2B_DOCK C6490 1 C6491 1 C6492 1 C6493 1 C6494 1 C6495 1 C6496 1 C6497 1
0.1UF 0.1UF 0.1UF 220PF 220PF 0.1UF 0.1UF 0.1UF
R6421 10%
25V 2
10%
25V 2
10%
25V 2
5%
25V 2
5%
25V 2
ROOM=B2B_DOCK
10%
25V 2
10%
25V 2
10%
25V 2
I2S_AOP_AMPS_TO_CODEC_ASP1_DOUT 1
49.9 2 I2S_AOP_AMPS_TO_CODEC_ASP1_DOUT_CONN X5R X5R X5R COG COG X5R X5R X5R
43 40 13 BI 50 0201 0201 0201 01005 01005 0201 0201 0201
1%
1 C6421 1/32W
C
C 5%
56PF MF
01005
ROOM=B2B_DOCK ROOM=B2B_DOCK ROOM=B2B_DOCK ROOM=B2B_DOCK ROOM=B2B_DOCK ROOM=B2B_DOCK ROOM=B2B_DOCK ROOM=B2B_DOCK
ROOM=B2B_DOCK
2 25V
NP0-C0G-CERM
01005
ROOM=B2B_DOCK
SOUTH SPEAKER
R6480
COIL_TO_SPKRAMP_BOT_VSENSE_NEG 1
100 2 COIL_TO_SPKRAMP_BOT_VSENSE_NEG_CONN
41 OUT 50
5%
54
1 C6480 1/32W
MF
220PF 01005
5% ROOM=B2B_DOCK
2 25V
COG
01005
ROOM=B2B_DOCK
Hydra R6482
COIL_TO_SPKRAMP_BOT_VSENSE_POS 1
100 2 COIL_TO_SPKRAMP_BOT_VSENSE_POS_CONN
41 OUT 50
R6410 5%
HYDRA_CON_DETECT_L 2
100 1 HYDRA_CON_DETECT_CONN_L
1 C6482 1/32W
MF
49 OUT 50
220PF 01005
5% 5%
54 50 28 27 20 1/32W
MF
1 C6410 2 25V
COG
ROOM=B2B_DOCK
A 40
01005
50
A
55 50 IN
PMU_TO_PHALANX2 ROOM=B2B_DOCK 1 C6464 SYNC_MASTER=test_mlb
PAGE TITLE
SYNC_DATE=10/13/2016
220PF
1 C6465 5%
2 25V
COG
I/O: B2B Dock
330PF 01005 DRAWING NUMBER SIZE
10%
2 16V
ROOM=B2B_DOCK 051-02545 D
CER-X7R
01005 FL6460 REVISION
ROOM=B2B_DOCK FERR-150OHM-25%-200MA
PMU_TO_PHALANX1 LOWERMIC4_TO_CODEC_AIN4_P 2 1 LOWERMIC4_TO_CODEC_AIN4_CONN_P
7.0.0
55 50 BI 39 OUT 50
BRANCH
1 C6466
01005
ROOM=B2B_DOCK
1 C6460
330PF 56PF PAGE
10% 5%
2 16V
CER-X7R
2 25V
NP0-C0G-CERM 64 OF 85
01005 01005 SHEET
ROOM=B2B_DOCK ROOM=B2B_DOCK
50 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
INTERPOSER-MLB-BOT-V3-D32
57 GND IO1 IO95 AP_TO_NFC_DEV_WAKE 58 GND IO282 GND
INTERPOSER-MLB-BOT-V3-D32
57 IO189 58
2 96 190 283
57 GND IO2 IO96 AP_TO_NFC_FW_DWLD_REQ 57 58 GND IO190 IO283 GND 58
3 97 191 284
57 GND IO3 IO97 GND 57 58 GND IO191 IO284 GND 58
4 98 192 285
57 GND IO4 IO98 PMU_TO_NFC_VDD_MAIN_EN 57 58 GND IO192 IO285 GND 58
5 99 193 286
57 GND IO5 IO99 UART_AOP_TO_BB_TXD 58 AP_CANARY2 IO193 IO286 GND
D 57 GND
6 IO6 IO100 100 UART_AP_TO_GNSS_TXD
57
57 58 GND
194 IO194 IO287 287
ACORN_GECKO_ANSEL_TO_PMU_ADC
60
60
D
7 101 195 288
57 PMU_TO_SYSTEM_COLD_RESET_L IO7 IO101 GND 57 58 GND IO195 IO288 GND 60
8 102 196 289
57 GND IO8 IO102 AP_TO_BB_COREDUMP_TRIG 57 58 PP1V8_NFC_S2 IO196 IO289 RACER_TO_AOP_INT_L 60
9 103 197 290
57 AP_TO_CAMPMU_RESET_L IO9 IO103 UART_AP_TO_NFC_TXD 57 58 PMU_TO_GNSS_EN IO197 IO290 GND 60
10 104 198 291 HALL_CASE_TO_AOP_SOUTH_L
57 GND IO10 IO104 UART_NFC_TO_AP_RXD 57 58 PMU_TO_BT_REG_ON IO198 IO291 60
11 105 199 292
57 BB_TO_MANY_GSM_BURST_IND IO11 IO105 BB_TO_AP_RESET_DETECT_L 57 58 GND IO199 IO292 GND 60
12 106 200 293 PMU_TO_IKTARA_EN_EXT_1V8
57 GND IO12 IO106 GND 57 58 90_PCIE_AP_TO_WLAN_REFCLK_N IO200 IO293 60
13 107 201 294
57 HALL_CASE_TO_AOP_NORTH_L IO13 IO107 BOARD_ID2 57 58 90_PCIE_AP_TO_WLAN_REFCLK_P IO201 IO294 GND 60
14 108 202 295
57 GND IO14 IO108 AP_TO_GNSS_TIME_MARK 57 58 GND IO202 IO295 IKTARA_TO_SMC_INT 60
15 109 203 296
57 AP_TO_TOUCH_SCAN_CLK IO15 IO109 NC_INTERPOSER_109 57 58 90_PCIE_AP_TO_WLAN_TXD_P IO203 IO296 GND 60
16 110 204 297
57 GND IO16 IO110 AP_TO_BB_PEAK_POWER_INDICATOR 57 58 90_PCIE_AP_TO_WLAN_TXD_N IO204 IO297 I2C0_SMC_SCL 60
17 111 205 298
57 I2S_BB_TO_AP_BCLK IO17 IO111 AP_TO_BBPMU_RADIO_ON_L 57 58 GND IO205 IO298 I2C0_SMC_SDA 60
18 112 206 299
57 GND IO18 IO112 PP_VDD_MAIN 57 58 90_PCIE_WLAN_TO_AP_RXD_N IO206 IO299 GND 60
19 113 207 300
57 I2S_BB_TO_AP_DIN IO19 IO113 PP_VDD_MAIN 57 58 90_PCIE_WLAN_TO_AP_RXD_P IO207 IO300 IKTARA_COIL2 60
20 114 208 301
57 GND IO20 IO114 PP_VDD_MAIN 57 58 GND IO208 IO301 IKTARA_COIL2 60
21 115 209 302
57 I2S_AP_TO_BB_DOUT IO21 IO115 GND 57 58 PP3V0_S2 IO209 IO302 IKTARA_COIL2 60
22 116 210 303
57 GND IO22 IO116 90_PCIE_BB_TO_AP_RXD_N 57 58 PP1V8_TOUCH_RACER_S2 IO210 IO303 IKTARA_COIL2 60
23 117 211 304
57 I2S_BB_TO_AP_LRCLK IO23 IO117 90_PCIE_BB_TO_AP_RXD_P 57 58 PP1V8_TOUCH_RACER_S2 IO211 IO304 IKTARA_COIL1 60
57 GND
24 IO24 IO118 118 GND 58 PMU_TO_WLAN_REG_ON
212 305 IKTARA_COIL1
57 IO212 IO305 60
57 PP1V8_ALWAYS
25 IO25 IO119 119 90_PCIE_AP_TO_BB_TXD_N 58 RADIO_PA_NTC
213 306 IKTARA_COIL1
57 IO213 IO306 60
57 GND
26 IO26 IO120 120 90_PCIE_AP_TO_BB_TXD_P 58 BT_TO_AP_TIME_SYNC
214 307 IKTARA_COIL1
57 IO214 IO307 60
57 GND
27 IO27 IO121 121 GND 58 UART_BT_TO_AP_RXD
215 IO308 308 GND
57 IO215 60
57 GND
28 IO28 IO122 122 90_PCIE_AP_TO_BB_REFCLK_P 58 GND
216 IO309 309 NC_INTERPOSER_309
57 IO216 60
57 GND
29 IO29 IO123 123 90_PCIE_AP_TO_BB_REFCLK_N 58 GND
217 IO310 310 GND
57 IO217 60
57 GND
30 IO30 IO124 124 GND 58 UART_BT_TO_AP_CTS_L
218 IO311 311 NC_INTERPOSER_311
57 IO218 60
57 GND
31 IO31 IO125 125 UART_BB_TO_AOP_RXD 58 GND
219 IO312 312 GND
57 IO219 60
32 126 220 313
C 57 GND
57 GND
33
IO32
IO33
IO126
IO127 127
UART_GNSS_TO_AP_RXD
PCIE_AP_TO_BB_PERST_L
57
57
58 GND
58 GND
221
IO220
IO221
IO313
IO314 314
AP_CANARY1
GND
60
60
C
57 GND
34 IO34 IO128 128 UART_NFC_TO_AP_CTS_L 58 GND
222 IO315 315 GND
57 IO222 60
57 GND
35 IO35 IO129 129 GND 58 GND
223 IO316 316 GND
57 IO223 60
57 GND
36 IO36 IO130 130 UART_AP_TO_NFC_RTS_L 58 GND
224 IO317 317 GND
57 IO224 60
57 GND
37 IO37 IO131 131 PMU_AMUX_BY 58 GND
225 IO318 318 GND
57 IO225 60
57 GND
38 IO38 IO132 132 PMU_AMUX_AY 58 GND
226 IO319 319 GND
57 IO226 60
57 GND
39 IO39 IO133 133 GND 58 GND
227 IO320 320 GND
57 IO227 60
57 GND
40 IO40 IO134 134 PCIE_BB_BI_AP_CLKREQ_L 58 GND
228 IO321 321 GND
57 IO228 60
57 GND
41 IO41 IO135 135 NC_INT_135 58 PP_VBUS1_E75
229 IO322 322 GND
57 IO229 60
57 GND
42 IO42 IO136 136
BB_TO_AP_PEAK_POWER_INDICATOR 58 GND
230 IO323 323 GND
57 IO230 60
57 GND
43 IO43 IO137 137 GND 58 PP_GPU_LVCC
231 IO324 324 GND
57 IO231 60
57 GND
44 IO44 IO138 138 PP_VDD_MAIN 58 GND
232 IO325 325 GND
57 IO232 60
57 GND
45 IO45 IO139 139 PP_VDD_MAIN 58 PP_CPU_PCORE_LVCC
233 IO326 326 GND
57 IO233 60
57 GND
46 IO46 IO140 140 PP_VDD_MAIN 58 GND
234 IO327 327 GND
57 IO234 60
57 GND
47 IO47 IO141 141 GND 58 PP_BATT_VCC
235 IO328 328 GND
57 IO235 60
57 GND
48 IO48 IO142 142 GND 58 PP_BATT_VCC
236 IO329 329 GND
57 IO236 60
57 GND
49 IO49 IO143 143 GND 58 GND
237 IO330 330 GND
57 IO237 60
57 NFC_TO_ARC_RESET_L
50 IO50 IO144 144 GND 58 AP_TO_BT_DEVICE_WAKE
238 IO331 331 GND
57 IO238 60
57 GND
51 IO51 IO145 145 GND 58 AOP_TO_WLAN_CONTEXT_A
239 IO332 332 GND
58 IO239 60
57 NFC_TO_ARC_TRIG
52 IO52 IO146 146 GND 58 UART_AOP_TO_RACER_TXD
240 IO333 333 GND
58 IO240 60
57 GND
53 IO53 IO147 147 GND 58 SWD_AOP_TO_MANY_SWCLK
241 IO334 334 GND
58 IO241 60
57 GND
54 IO54 IO148 148 GND 58 SPI_AP_TO_RACER_MOSI
242 IO335 335 GND
58 IO242 60
57 GND
55 IO55 IO149 149 GND 58 SPI_AP_TO_RACER_SCLK
243 IO336 336 GND
58 IO243 60
57 GND
56 IO56 IO150 150 GND 58 PP1V1_RACER_S2
244 IO337 337 GND
58 IO244 60
57 GND
57 IO57 IO151 151 GND 58 PP1V1_RACER_S2
245 IO338 338 GND
58 IO245 60
57 GND
58 IO58 IO152 152 GND 58 PP1V1_RACER_S2
246 IO339 339 GND
IO246
B 57 GND
59 IO59 IO153 153 GND
58
58 58 AP_TO_RACER_REF_CLK
247 IO247 IO340 340 GND
60
60
B
57 GND
60 IO60 IO154 154 PP_VDD_MAIN 58 GND
248 IO341 341 GND
58 IO248 60
57 GND
61 IO61 IO155 155 PP_VDD_MAIN 58 AOP_TO_BBPMU_COEX
249 IO342 342 GND
58 IO249 60
57 GND
62 IO62 IO156 156 GND 58 PP_VBUS2_IKTARA
250 IO343 343 GND
58 IO250 60
57 GND
63 IO63 IO157 157 PP_VDD_MAIN 58 PP_VBUS2_IKTARA
251 IO344 344 GND
58 IO251 60
57 GND
64 IO64 IO158 158 PP_VDD_MAIN 58 PP_VBUS2_IKTARA
252 IO345 345 GND
58 IO252 60
57 AP_TO_BB_RESET_L
65 IO65 IO159 159 GND 58 PP_VBUS2_IKTARA
253 IO346 346 GND
58 IO253 60
57 GND
66 IO66 IO160 160 PMU_TO_NFC_EN 58 GND
254 IO347 347 GND
58 IO254 60
57 SWD_AOP_BI_BB_SWDIO
67 IO67 IO161 161 GND 58 AOP_TO_WLAN_CONTEXT_B
255 IO348 348 GND
58 IO255 60
57 GND
68 IO68 IO162 162 PMU_TO_BBPMU_RESET_L 58 GND
256 IO349 349 GND
58 IO256 60
57 UART_GNSS_TO_AP_CTS_L
69 IO69 IO163 163 GND 58 UART_RACER_TO_AOP_RXD
257 IO350 350 GND
58 IO257 60
57 GND
70 IO70 IO164 164 PMU_TO_TOUCH_CLK32K 58 GND
258 IO351 351 GND
58 IO258 60
57 UART_AP_TO_GNSS_RTS_L
71 IO71 IO165 165 GND 58 SPI_RACER_TO_AP_MISO
259 IO352 352 GND
58 IO259 60
57 GND
72 IO72 IO166 166 PCIE_WLAN_BI_AP_CLKREQ_L 58 GND
260 IO353 353 GND
58 IO260 60
57 PCIE_AP_TO_WLAN_PERST_L
73 IO73 IO167 167 GND 58 SPI_AP_TO_RACER_CS_L
261 IO354 354 GND
58 IO261 60
57 GND
74 IO74 IO168 168 GND 58 GND
262 IO355 355 GND
58 IO262 60
57 AP_TO_RACER_RESET_L
75 IO75 IO169 169 BB_TO_PMU_PCIE_HOST_WAKE_L 58 PMU_TO_IKTARA_RESET_L
263 IO356 356 GND
58 IO263 60
57 GND
76 IO76 IO170 170 GND 58 GND
264 IO357 357 GND
58 IO264 60
57 AP_TO_WLAN_TIME_SYNC
77 IO77 IO171 171 GND 58 SWD_AOP_BI_RACER_SWDIO
265 IO358 358 GND
58 IO265 60
57 GND
78 IO78 IO172 172 WLAN_TO_PMU_HOST_WAKE 58 GND
266
58 IO266
57 GNSS_TO_AP_LOW_PWR_IND
79 IO79 IO173 173 GND 58 I2C3_AP_SDA
267
58 IO267
57 GND
80 IO80 IO174 174 PMU_TO_WLAN_CLK32K 58 GND
268
58 IO268
57 HYDRA_TO_AP_FORCE_DFU
81 IO81 IO175 175 GND 58 I2C3_AP_SCL
269
58 IO269
57 GND
82 IO82 IO176 176 NFC_TO_AOP_HOST_WAKE 58 GND
270
58 IO270
57 PP1V8_S2
83 IO83 IO177 177 GND 58 GND
271
58 IO271
84 178 272
A 57 PP1V8_S2
57 GND
85
IO84
IO85
IO178
IO179 179
TOUCH_TO_MANY_FORCE_PWM
GND
58
58
58 GND
58 GND
273
IO272
IO273 SYNC_DATE=08/30/2017
A
86 180 274 PAGE TITLE
57 GND IO86 IO180 UART_AP_TO_BT_TXD 58 58 GND IO274
57 GND
87 IO87 IO181 181 GND 58 GND
275 B2B: Interposer Bot
58 IO275
57 GND
88 IO88 IO182 182 UART_AP_TO_BT_RTS_L 58 GND
276 DRAWING NUMBER SIZE
58 IO276
57 GND
89 IO89 IO183 183 GND 58 58 GND
277 IO277 051-02545 D
57 INTERPOSER_PIN_90
90 IO90 IO184 184 GND 58 GND
278 REVISION
58 IO278
57 GND
91 IO91 IO185 185 GND 58 58 GND
279
IO279 7.0.0
57 AP_TO_BB_COEX
92 IO92 IO186 186 GND 58 GND
280 BRANCH
58 IO280
57 BB_TO_AP_COEX
93 IO93 IO187 187 GND 58 GND
281
58 IO281
57 GND
94 IO94 IO188 188 GND 58
PAGE
65 OF 85
SHEET
51 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
AP I2C0
AP I2C
36 34 32 31 30 29 20 19 17 6
PP1V8_IO
53 52 44 37
R6600 1 R6601 1
2.2K 2.2K
5% 5%
1/32W 1/32W
MF MF
01005 01005
ROOM=SOC 2 ROOM=SOC 2
I2C0_AP_SDA BI 24
AP I2C1
36 34 32 31 30 29 20 19 17 6
PP1V8_IO
53 52 44 37
R6610 1 R6611 1 Bus Name Bus Voltage Bus Speed Device 7-Bit Addr. Binary 8-Bit Addr. Min Speed Max Speed Location
2.2K 2.2K
5% 5%
1/32W 1/32W MIC2 0x56 1010 100X 0xA8, 0xA9 - 1 MHz Strobe Flex
MF MF
01005 2 01005 2
ROOM=SOC ROOM=SOC
11
I2C1_AP_SCL MAKE_BASE=TRUE I2C1_AP_SCL OUT 35 AP I2C1 PP1V8_IO 100 kHz
11
I2C1_AP_SDA MAKE_BASE=TRUE I2C1_AP_SDA BI 35
C C
AP I2C2
36 34 32 31 30 29 20 19 17 6
PP1V8_IO
53 52 44 37
R6620 1 R6621 1 Bus Name Bus Voltage Bus Speed Device 7-Bit Addr. Binary 8-Bit Addr. Min Speed Max Speed Location
4.7K 4.7K
5% 5%
1/32W 1/32W Top Speaker Amp 0x40 1000 000X 0x80, 0x81 - 1 MHz Top MLB
MF MF
01005 2 01005 2
ROOM=SOC ROOM=SOC
I2C2_AP_SCL MAKE_BASE=TRUE I2C2_AP_SCL
11 OUT 42
AP I2C2 PP1V8_IO 1 MHz
11
I2C2_AP_SDA MAKE_BASE=TRUE I2C2_AP_SDA BI 42
B B
AP I2C3
36 34 32 31 30 29 20 19 17 6
PP1V8_IO
53 52 44 37
R6630 1 R6631 1
2.2K 2.2K
5% 5%
1/32W 1/32W
MF MF Bus Name Bus Voltage Bus Speed Device 7-Bit Addr. Binary 8-Bit Addr. Min Speed Max Speed Location
01005 2 01005 2
ROOM=SOC ROOM=SOC Acorn and Touch EEPROM Live on Bottom Board ACORN 0X2A 0101 010X 0x54, 0x55 - 1 MHz Bot MLB
58 11
I2C3_AP_SCL MAKE_BASE=TRUE
I2C3_AP_SDA MAKE_BASE=TRUE TOUCH EEPROM 0x51 1010 001X 0xA2, 0xA3 - 1 MHz Touch Flex
58 11
AP I2C4
36 34 32 31 30 29 20 19 17 6
PP1V8_IO
53 52 44 37
A R6670 1 R6671 1
4.7K 4.7K
Bus Name Bus Voltage Bus Speed Device 7-Bit Addr. Location A
PAGE TITLE
5% 5% LYNX 0X71 Top MLB
1/32W
MF
01005 2
1/32W
MF
01005 2
SYSTEM: AP I2C
DRAWING NUMBER SIZE
ROOM=SOC ROOM=SOC
11 I2C4_AP_SCL MAKE_BASE=TRUE I2C4_AP_SCL 11
AP I2C4 PP1V8_IO 400 kHz 051-02545 D
OUT
REVISION
11 I2C4_AP_SDA MAKE_BASE=TRUE I2C4_AP_SDA 11
BI
7.0.0
BRANCH
PAGE
66 OF 85
SHEET
52 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
36 34 32 31 30 29 20 19 17 6
53 52 44 37
ISP I2C0
PP1V8_IO
1
5%
R6701
1.00K
1/32W
1
5%
R6702
1.00K
1/32W
ISP I2C
D
MF
01005
2 ROOM=SOC
MF
01005
2 ROOM=SOC
D
Bus Name Bus Voltage Bus Speed Device 7-Bit Addr. Binary 8-Bit Addr. Min Speed Max Speed Location
9 I2C0_ISP_SCL MAKE_BASE=TRUE I2C0_ISP_SCL OUT 31
Austin 0X10 0010 000X 0x20, 0x21 - 1 MHz Wide Cam
9 I2C0_ISP_SDA
MAKE_BASE=TRUE I2C0_ISP_SDA BI 31
Raman 0X3C 0111 100X 0x78, 0x79 - 1 MHz Wide Cam
ISP I2C0 PP1V8_IO 1 MHz
ISP I2C1
36 34 32 31 30 29 20 19 17 6 PP1V8_IO
53 52 44 37
1 1
R6711 R6712
1.00K 1.00K
5% 5% Bus Name Bus Voltage Bus Speed Device 7-Bit Addr. Binary 8-Bit Addr. Min Speed Max Speed Location
1/32W 1/32W
MF MF
01005
2 ROOM=SOC 2 01005 Billings 0x20 0100 000X 0x40, 0x41 - 1 MHz Tele Cam
ROOM=SOC
C MAKE_BASE=TRUE
Grunberg+ 0x1C 0011 100X 0x38, 0x39 - 1 MHz Tele Cam C
9 I2C1_ISP_SCL I2C1_ISP_SCL OUT 32
9 I2C1_ISP_SDA
MAKE_BASE=TRUE I2C1_ISP_SDA BI 32
ISP I2C1 PP1V8_IO 1 MHz
ISP I2C2
36 34 32 31 30 29 20 19 17 6 PP1V8_IO
53 52 44 37
1 1
R6721 R6722
1.00K 1.00K Bus Name Bus Voltage Bus Speed Device 7-Bit Addr. Binary 8-Bit Addr. Min Speed Max Speed Location
5% 5%
1/32W 1/32W
MF MF Yonkers 0x10 0010 000X 0x20, 0x21 - 1 MHz Fcam
01005
2 ROOM=SOC 01005
2 ROOM=SOC
Flatiron 0x70 1110 000X 0xE0, 0xE1 - 1 MHz Fcam
I2C2_ISP_SCL MAKE_BASE=TRUE I2C2_ISP_SCL
9 OUT 34
ISP I2C2 PP1V8_IO 1 MHz Savage 0x18 0011 000X 0x30, 0x31 - 1 MHz Juliet Flex
9 I2C2_ISP_SDA
MAKE_BASE=TRUE I2C2_ISP_SDA 34
BI
B I2C2_ISP_SCL OUT 37 B
I2C2_ISP_SDA BI 37
ISP I2C3
36 34 32 31 30 29 20 19 17 6 PP1V8_IO
53 52 44 37
1 1
R6731 R6732
1.00K 1.00K
5% 5%
1/32W 1/32W
MF MF
2 01005
ROOM=SOC
01005
2 ROOM=SOC
Bus Name Bus Voltage Bus Speed Device 7-Bit Addr. Binary 8-Bit Addr. Min Speed Max Speed Location
I2C3_ISP_SCL OUT 33
Ansel 0x40 1000 000X 0x80, 0x81 - 1 MHz Top Board
I2C3_ISP_SDA BI 33
Neon 0x63 1100 011X 0xC6, 0xC7 - 1 MHz Top Board
ISP I2C3 PP1V8_IO 1 MHz Neon 0x67 1100 111X 0xCE, 0xCF - 1 MHz Top Board
I2C3_ISP_SCL OUT 33
Rigel 0x55 1100 011X 0xAA, 0xAB - 1 MHz Top Board
I2C3_ISP_SDA BI 33
Mama Bear 0x50 1010 000X 0xA0, 0xA1 - 1 MHz Romeo Flex
I2C3_ISP_SCL
A I2C3_ISP_SDA
OUT
BI
36
36 A
PAGE TITLE
7.0.0
BRANCH
PAGE
67 OF 85
SHEET
53 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
PP1V8_S2
AOP I2C0 AOP/SMC I2C D
D 59 54
40 38 25 20 17
50 49 48 42 41
1 1
R6820 R6821
1.00K 1.00K
5% 5%
1/32W 1/32W
MF MF Bus Name Bus Voltage Bus Speed Device 7-Bit Addr. Binary 8-Bit Addr. Min Speed Max Speed Location
2 01005
ROOM=SOC
2 01005
ROOM=SOC
Doppler 0x58 1011 000X 0xB0, 0xB1 - 1 MHz Sensor Flex
13
I2C0_AOP_SCL MAKE_BASE=TRUE I2C0_AOP_SCL OUT 38
Blackbird 0x29 0101 001X 0x52, 0x53 - 1 MHz Sensor Flex
I2C0_AOP_SDA MAKE_BASE=TRUE I2C0_AOP_SDA
13 BI 38
AOP I2C0 PP1V8_S2 750 kHz Yogi 0x33 0110 011X 0x66, 0x67 - 1 MHz Sensor Flex
PP1V8_IMU_S2
AOP I2C1
50 28 27 20
1 1
R6822 R6823
1.00K 1.00K
5% 5%
1/32W 1/32W
MF MF
2 01005
ROOM=SOC
01005
2 ROOM=SOC
R6824
I2C1_AOP_SCL_SOC 1
0.00 2 I2C1_AOP_SCL I2C1_AOP_SCL
13 MAKE_BASE=TRUE OUT 43
0% I2C1_AOP_SDA BI 43
1/32W
MF
I2C1_AOP_SDA ROOM=B2B_PEARL
01005 MAKE_BASE=TRUE
C 13
Bus Name Bus Voltage Bus Speed Device 7-Bit Addr. Binary 8-Bit Addr. Min Speed Max Speed Location C
I2C1_AOP_SCL OUT 41
Arc 0x42 1000 001X 0x82, 0x83 - 1 MHz Top Board
I2C1_AOP_SDA BI 41
Bottom Speaker 0x40 1000 000X 0x80, 0x81 - 1 MHz Top Board
AOP I2C1 PP1V8_IMU_S2 400 kHz Moly 0x0E 0001 110X 0x1C, 0x1D - 1 MHz Button Cyclone
I2C1_AOP_SCL OUT 27
I2C1_AOP_SDA BI 27
Potassium 0x76 1110 110X 0xEC, 0xED - 1 MHz Dock Flex
I2C1_AOP_SCL OUT 50
I2C1_AOP_SDA
SMC I2C0 BI 50
59 54
40 38 25 20 17
PP1V8_S2
50 49 48 42 41
R6840 1 R6841 1
2.2K 2.2K
5% 5%
1/32W 1/32W
MF MF
01005 2 01005 2
ROOM=SOC ROOM=SOC
60 11
I2C0_SMC_SCL MAKE_BASE=TRUE I2C0_SMC_SCL OUT 25
60 11
I2C0_SMC_SDA MAKE_BASE=TRUE I2C0_SMC_SDA BI 25
I2C0_SMC_SCL OUT 26
Bus Name Bus Voltage Bus Speed Device 7-Bit Addr. Binary 8-Bit Addr. Min Speed Max Speed Location
I2C0_SMC_SDA BI 26
Yangtze 0x71 1110 001X 0xE2, 0xE3 - 400 KHz Top Board
B Iktara 0x39 0111 001X 0x72, 0x73 - 400 KHz Bot Board B
I2C0_SMC_SCL OUT 48 SMC I2C0 PP1V8_S2 400 kHz CCG2 0x12 0010 010X 0x24, 0x25 - 1 MHz Top Board
I2C0_SMC_SDA BI 48
Gas Guage 0x55 0010 010X 0xAA, 0xAB - 1 MHz BMU Flex
Roswell 0x10 0100 000X 0x20, 0x21 - 400 KHz BMU Flex
I2C0_SMC_SCL
I2C0_SMC_SDA
SMC I2C1
59 54
40 38 25 20 17
PP1V8_S2
50 49 48 42 41
R6850 1 R6851 1
2.2K 2.2K
5% 5%
1/32W 1/32W
MF MF
A 01005 2
ROOM=SOC
01005 2
ROOM=SOC A
Bus Name Bus Voltage Bus Speed Device 7-Bit Addr. Binary 8-Bit Addr. Min Speed Max Speed Location
11
I2C1_SMC_SCL MAKE_BASE=TRUE I2C1_SMC_SCL OUT 49
Hydra 0x1A 0011 010X 0x34, 0x35 - 400 KHz Top Board
I2C1_SMC_SDA MAKE_BASE=TRUE I2C1_SMC_SDA
11 BI 49
Denali 0x74 1110 100X 0xE8, 0xE9 - 400 KHz Top Board
SMC I2C1 PP1V8_S2 400 kHz
I2C1_SMC_SCL OUT 23
I2C1_SMC_SDA BI 23
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
AP/PMU GPIOs
D D
GPIO_0 12
AP_TO_BT_DEVICE_WAKE AP_TO_BT_DEVICE_WAKE 58
IN
MAKE_BASE=TRUE
GPIO_1 23
PMU_TO_CCG2_RESET_L PMU_TO_CCG2_RESET_L OUT 48
GPIO_1 12
BOARD_REV0 BOARD_REV0 6
MAKE_BASE=TRUE
IN
MAKE_BASE=TRUE
GPIO_2PMU_TO_AP_THROTTLE_GPU1_L
23
PMU_TO_AP_THROTTLE_GPU1_L OUT 7
GPIO_2 12
BOARD_REV1 BOARD_REV1 6
MAKE_BASE=TRUE
IN
MAKE_BASE=TRUE
GPIO_3 NC_BT_TO_PMU_HOST_WAKE
23
NC_BT_TO_PMU_HOST_WAKE
GPIO_3 12
BOARD_REV2 BOARD_REV2 6
MAKE_BASE=TRUE
IN
MAKE_BASE=TRUE
GPIO_4 WLAN_TO_PMU_HOST_WAKE
23
WLAN_TO_PMU_HOST_WAKE IN 58
GPIO_4 12
AP_TO_PMU_AMUX_SYNC AP_TO_PMU_AMUX_SYNC 23
MAKE_BASE=TRUE
IN
MAKE_BASE=TRUE BB_TO_PMU_PCIE_HOST_WAKE_L
GPIO_5 23 BB_TO_PMU_PCIE_HOST_WAKE_L
BOARD_REV3 MAKE_BASE=TRUE IN 58
GPIO_5 12 BOARD_REV3 IN 6
MAKE_BASE=TRUE
GPIO_6 PMU_NFC_TO_ARC_RESET_L
23 PMU_NFC_TO_ARC_RESET_L 43
OUT
GPIO_6 12
AP_CANARY1 AP_CANARY1 60
MAKE_BASE=TRUE
IN
MAKE_BASE=TRUE
GPIO_7 23
PMU_TO_GNSS_EN PMU_TO_GNSS_EN OUT 58
GPIO_7PMU_TO_AP_BUTTON_VOL_UP_L
12
PMU_TO_AP_BUTTON_VOL_UP_L 23
MAKE_BASE=TRUE
OUT
MAKE_BASE=TRUE
GPIO_8 23
PMU_TO_WLAN_CLK32K PMU_TO_WLAN_CLK32K OUT 23 58
GPIO_8 12
NC_AP_GPIO8 NC_AP_GPIO8 MAKE_BASE=TRUE
MAKE_BASE=TRUE
GPIO_9 23
PMU_TO_BT_REG_ON PMU_TO_BT_REG_ON OUT 58
GPIO_9 12AP_TO_BBPMU_RADIO_ON_L AP_TO_BBPMU_RADIO_ON_L OUT 57
MAKE_BASE=TRUE
MAKE_BASE=TRUE
GPIO_10 23
PMU_TO_PHALANX2 PMU_TO_PHALANX2 50
IN
GPIO_10AP_TO_SPKRAMP_TOP_RESET_L
12
AP_TO_SPKRAMP_TOP_RESET_L 42
MAKE_BASE=TRUE
OUT
MAKE_BASE=TRUE
GPIO_11 23
YANGTZE_TO_PMU_INT_L YANGTZE_TO_PMU_INT_L 26
IN
GPIO_11 12
AP_TO_NFC_FW_DWLD_REQ AP_TO_NFC_FW_DWLD_REQ 57
MAKE_BASE=TRUE
IN
MAKE_BASE=TRUE CODEC_TO_PMU_WAKE_L CODEC_TO_PMU_WAKE_L
23 IN 40
AP_TO_BB_PEAK_POWER_INDICATOR AP_TO_BB_PEAK_POWER_INDICATOR GPIO_12 MAKE_BASE=TRUE
GPIO_12 12 MAKE_BASE=TRUE OUT 57
C AP_TO_NFC_DEV_WAKE AP_TO_NFC_DEV_WAKE
PMU_MASK_NFC_TO_ARC_TRIG
GPIO_13 23 PMU_MASK_NFC_TO_ARC_TRIG
MAKE_BASE=TRUE OUT 43 C
SOC
GPIO_13
GPIO_14
12
12
CAMPMU_TO_AP_IRQ_L
MAKE_BASE=TRUE
CAMPMU_TO_AP_IRQ_L
MAKE_BASE=TRUE
OUT
IN
57
30
PMU GPIO_14 23
PMU_TO_WLAN_REG_ON
PMU_TO_NFC_VDD_MAIN_EN
PMU_TO_WLAN_REG_ON
MAKE_BASE=TRUE
PMU_TO_NFC_VDD_MAIN_EN
OUT 58
23 OUT 57
AP_TO_GNSS_TIME_MARK AP_TO_GNSS_TIME_MARK GPIO_15 MAKE_BASE=TRUE
12 OUT 57
GPIO_15 MAKE_BASE=TRUE
PMU_TO_NAND_LOW_BATT_BOOT_L PMU_TO_NAND_LOW_BATT_BOOT_L OUT
SPKRAMP_TOP_TO_AP_INT_L SPKRAMP_TOP_TO_AP_INT_L IRQ GPIO_16 23 MAKE_BASE=TRUE
19
12 IN 42
GPIO_16 MAKE_BASE=TRUE
23
PMU_TO_PHALANX1 PMU_TO_PHALANX1 50
Held Through 1 Reset GPIO_17 IN
12
BB_TO_AP_COEX BB_TO_AP_COEX 57
MAKE_BASE=TRUE
GPIO_17 OUT
MAKE_BASE=TRUE
PMU_TO_DISPLAY_RESET_L
23
PMU_TO_DISPLAY_RESET_L OUT 44
GPIO16 is the only PIN capable of nIRQ
BT_TO_AP_TIME_SYNC GPIO_18
GPIO_18 12
BT_TO_AP_TIME_SYNC
MAKE_BASE=TRUE IN 58
MAKE_BASE=TRUE R3070
PMU_TO_BBPMU_RESET_R_L PMU_TO_BBPMU_RESET_R_L 1
1.00K 2 PMU_TO_BBPMU_RESET_L
23 58
AP_TO_BB_RESET_L AP_TO_BB_RESET_L GPIO_19 MAKE_BASE=TRUE
GPIO_19 12 OUT 57 5%
MAKE_BASE=TRUE 1/32W
23
PMU_TO_NFC_EN PMU_TO_NFC_EN OUT 58 MF
BB_TO_AP_PEAK_POWER_INDICATOR GPIO_20 MAKE_BASE=TRUE 01005
GPIO_20 12 BB_TO_AP_PEAK_POWER_INDICATOR IN 57
ROOM=PMU
MAKE_BASE=TRUE
23
NC_PMU_GPIO21 NC_PMU_GPIO21
BB_TO_AP_RESET_DETECT_L BB_TO_AP_RESET_DETECT_L GPIO_21 MAKE_BASE=TRUE
12 OUT 57
GPIO_21 MAKE_BASE=TRUE Sequenced GPIOs PMU_TO_IKTARA_EN_EXT_1V8
GPIO_22PMU_TO_IKTARA_EN_EXT_1V8
23 OUT 60
AP_TO_BB_COREDUMP_TRIG
12
AP_TO_BB_COREDUMP_TRIG 57
MAKE_BASE=TRUE
GPIO_22 IN
MAKE_BASE=TRUE
GPIO_23 23
PMU_TO_BOOST_EN PMU_TO_BOOST_EN OUT 24
12
AP_TO_CAMPMU_RESET_L AP_TO_CAMPMU_RESET_L 30 57
MAKE_BASE=TRUE
GPIO_23 OUT
MAKE_BASE=TRUE
GPIO_24 PMU_TO_DISPLAY_PANICB
23
PMU_TO_DISPLAY_PANICB 44
OUT
12
AP_TO_BB_COEX AP_TO_BB_COEX 57
MAKE_BASE=TRUE
GPIO_24 IN
MAKE_BASE=TRUE
GPIO_25 PMU_TO_DISPLAY_LDO_EN
23 PMU_TO_DISPLAY_LDO_EN 44
IN
DISPLAY_TO_AP_PANEL_ID
12
DISPLAY_TO_AP_PANEL_ID 44
MAKE_BASE=TRUE
GPIO_25 OUT
MAKE_BASE=TRUE
B GPIO_26 12
AP_CANARY2 AP_CANARY2
OUT 58
B
MAKE_BASE=TRUE
12
NC_AP_GPIO27 NC_AP_GPIO27
GPIO_27 MAKE_BASE=TRUE
12
NC_AP_GPIO28 NC_AP_GPIO28
GPIO_28 MAKE_BASE=TRUE
12
AP_TO_RACER_RESET_L AP_TO_RACER_RESET_L 57
GPIO_29 OUT
MAKE_BASE=TRUE
GNSS_TO_AP_LOW_PWR_IND
12 GNSS_TO_AP_LOW_PWR_IND 57
GPIO_30 IN
MAKE_BASE=TRUE
A SYNC_DATE=05/09/2017 A
PAGE TITLE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
70 OF 85
SHEET
55 OF 60
8 7 6 5 4 3 2 CDS_LIB=apple
1
8 7 6 5 4 3 2 1
D
A0P GPIOs D
AOP_FUNC_0 13
IMU_TO_AOP_DATARDY IMU_TO_AOP_DATARDY 5 28
IN
MAKE_BASE=TRUE
AOP_FUNC_1 13
SPI_AOP_TO_IMU_CS_L SPI_AOP_TO_IMU_CS_L OUT 28
MAKE_BASE=TRUE
AOP_FUNC_2 AOP_TO_SPKAMP_BOT_RESET_L
13 AOP_TO_SPKAMP_BOT_RESET_L 41
OUT
MAKE_BASE=TRUE
AOP_FUNC_3 SPI_AOP_TO_PHOSPHORUS_CS_L
13
SPI_AOP_TO_PHOSPHORUS_CS_L OUT 28
SCM_SPI TRIGGER & CS > MAKE_BASE=TRUE
AOP_FUNC_4 PHOSPHORUS_TO_AOP_INT
13 PHOSPHORUS_TO_AOP_INT 5 28
IN
MAKE_BASE=TRUE
ROMEO_TO_AOP_B2B_DETECT
AOP_FUNC_5 13 ROMEO_TO_AOP_B2B_DETECT IN 37
MAKE_BASE=TRUE
AOP_FUNC_6 13
RACER_TO_AOP_INT_L RACER_TO_AOP_INT_L 60
IN
MAKE_BASE=TRUE
AOP_FUNC_7 AOP_TO_CODEC_RESET_L
13
AOP_TO_CODEC_RESET_L OUT 40
MAKE_BASE=TRUE
AOP_FUNC_8 13
NC_AOP_FUNC8 NC_AOP_FUNC8
MAKE_BASE=TRUE
AOP_FUNC_9 13
IMU_TO_AOP_INT IMU_TO_AOP_INT 28
IN
MAKE_BASE=TRUE
AOP_FUNC_10 NC_AOP_FUNC10 NC_AOP_FUNC10
C 13
MAKE_BASE=TRUE C
AOP_FUNC_11 13
NC_AOP_FUNC11 NC_AOP_FUNC11
MAKE_BASE=TRUE
AOP_FUNC_12 13
NC_AOP_FUNC12 NC_AOP_FUNC12
MAKE_BASE=TRUE
AOP_FUNC_13 13
AOP_TO_CODEC_CLP_EN AOP_TO_CODEC_CLP_EN 40
OUT
AOP AOP_FUNC_14 13
AOP_TO_BBPMU_COEX
PROX_BI_AOP_INT_L
MAKE_BASE=TRUE
AOP_TO_BBPMU_COEX
MAKE_BASE=TRUE
PROX_BI_AOP_INT_L
IN 58
AOP_FUNC_15 13 IN 38
MAKE_BASE=TRUE
AOP_FUNC_17 HALL_CASE_TO_AOP_SOUTH_L
13 HALL_CASE_TO_AOP_SOUTH_L IN 60
MAKE_BASE=TRUE
ALS_TO_AOP_INT_L ALS_TO_AOP_INT_L
AOP_FUNC_18 13 IN 38
MAKE_BASE=TRUE
AOP_FUNC_19 NFC_TO_AOP_HOST_WAKE
13
NFC_TO_AOP_HOST_WAKE 58
IN
MAKE_BASE=TRUE
SCM_I2CM1 TRIGGER >
AOP_FUNC_20 13
COMPASS_TO_AOP_INT COMPASS_TO_AOP_INT 5 27
IN
MAKE_BASE=TRUE
AOP_FUNC_21 HALL_FLAP_TO_AOP_IRQ_L
13
HALL_FLAP_TO_AOP_IRQ_L IN 38
MAKE_BASE=TRUE
SPKAMP_BOT_ARC_TO_AOP_INT_L
AOP_FUNC_22 13
SPKAMP_BOT_ARC_TO_AOP_INT_L 5 41 43
IN
MAKE_BASE=TRUE
HALL_CASE_TO_AOP_NORTH_L
13
HALL_CASE_TO_AOP_NORTH_L 57
IN
B 13 GECKO_TO_AOP_IRQ_L
MAKE_BASE=TRUE
GECKO_TO_AOP_IRQ_L 5 47
B
IN
MAKE_BASE=TRUE
13 AOP_TO_GECKO_RESET_L AOP_TO_GECKO_RESET_L 47
IN
MAKE_BASE=TRUE
13 AOP_TO_HALOGEN_AFE_EN AOP_TO_HALOGEN_AFE_EN 46
OUT
MAKE_BASE=TRUE
A SYNC_DATE=05/09/2017 A
PAGE TITLE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
71 OF 85
SHEET
56 OF 60
8 7 6 5 4 3 2 CDS_LIB=apple
1
8 7 6 5 4 3 2 1
C 51
51
I2S_BB_TO_AP_LRCLK
GND
MAKE_BASE=TRUE
MAKE_BASE=TRUE GND 57 58 59 60
I2S_BB_TO_AP_LRCLK 11 51
51
GND
AP_TO_NFC_DEV_WAKE
MAKE_BASE=TRUE
MAKE_BASE=TRUE
GND 59
AP_TO_NFC_DEV_WAKE 55
C
51 PP1V8_ALWAYS MAKE_BASE=TRUE PP1V8_ALWAYS 17 22 23 26 51 AP_TO_NFC_FW_DWLD_REQ MAKE_BASE=TRUE AP_TO_NFC_FW_DWLD_REQ 55
51 NFC_TO_ARC_RESET_L
MAKE_BASE=TRUE
MAKE_BASE=TRUE
57 59
NFC_TO_ARC_RESET_L 5 43
51
51 GND
MAKE_BASE=TRUE
MAKE_BASE=TRUE GND 57 59
17
B
51 GND MAKE_BASE=TRUE GND 57 59 5190_PCIE_AP_TO_BB_REFCLK_P MAKE_BASE=TRUE 90_PCIE_AP_TO_BB_REFCLK_P 8
A SYNC_DATE=08/29/2017 A
PAGE TITLE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
81 OF 85
SHEET
57 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
D D
THIS SIDE HAS ATTRIBUTE
THIS SIDE HAS ATTRIBUTE
MAKE_BASE=TRUE MAKE_BASE=TRUE
51 GND MAKE_BASE=TRUE GND 57 58 59
51 GND MAKE_BASE=TRUE GND 58 59
51 GND MAKE_BASE=TRUE GND 57 58 59
51 GND MAKE_BASE=TRUE GND 58 59
51 GND MAKE_BASE=TRUE GND 57 59 60
51 UART_BT_TO_AP_CTS_L MAKE_BASE=TRUE UART_BT_TO_AP_CTS_L 12
51 GND MAKE_BASE=TRUE GND 57 58 59
51 GND MAKE_BASE=TRUE GND 58 59
51 GND MAKE_BASE=TRUE GND 57 58 59
51 GND MAKE_BASE=TRUE GND 58 59
51 GND MAKE_BASE=TRUE GND 57 58 59
51 GND MAKE_BASE=TRUE GND 58 59
51 GND MAKE_BASE=TRUE GND 57 58 59
51 GND MAKE_BASE=TRUE GND 58 59
51 GND MAKE_BASE=TRUE GND 57 58 59
51 GND MAKE_BASE=TRUE GND 58 59
51 GND MAKE_BASE=TRUE GND 57 58 59
51 GND MAKE_BASE=TRUE GND 58 59
51 PP_VDD_MAIN MAKE_BASE=TRUE PP_VDD_MAIN 59
51 GND MAKE_BASE=TRUE GND 58 59
51 PP_VDD_MAIN MAKE_BASE=TRUE PP_VDD_MAIN 59
51 GND MAKE_BASE=TRUE GND 58 59
51 GND MAKE_BASE=TRUE GND 57 58 59
51 GND MAKE_BASE=TRUE GND 59
51 PP_VDD_MAIN MAKE_BASE=TRUE PP_VDD_MAIN 59
51 GND MAKE_BASE=TRUE GND 59
51 PP_VDD_MAIN MAKE_BASE=TRUE PP_VDD_MAIN 59
51 PP_VBUS1_E75 MAKE_BASE=TRUE PP_VBUS1_E75 26 50
51 GND MAKE_BASE=TRUE GND 57 58 59
51 GND MAKE_BASE=TRUE GND 58 59
51 PMU_TO_NFC_EN MAKE_BASE=TRUE PMU_TO_NFC_EN 55
51 PP_GPU_LVCC MAKE_BASE=TRUE PP_GPU_LVCC 5
51 GND MAKE_BASE=TRUE GND 57 58 59
51 GND MAKE_BASE=TRUE GND 58 59
51 PMU_TO_BBPMU_RESET_L MAKE_BASE=TRUE PMU_TO_BBPMU_RESET_L 55
51 PP_CPU_PCORE_LVCC MAKE_BASE=TRUE PP_CPU_PCORE_LVCC 5
51 GND MAKE_BASE=TRUE GND 57 58 59
51 GND MAKE_BASE=TRUE GND 58 59
51 PMU_TO_TOUCH_CLK32K MAKE_BASE=TRUE PMU_TO_TOUCH_CLK32K 17
51 PP_BATT_VCC MAKE_BASE=TRUE PP_BATT_VCC 59
51 GND MAKE_BASE=TRUE GND 57 58 59
51 PP_BATT_VCC PP_BATT_VCC 59
C
MAKE_BASE=TRUE
C 51
51
PCIE_WLAN_BI_AP_CLKREQ_L
GND
MAKE_BASE=TRUE
MAKE_BASE=TRUE GND 57 58 59
PCIE_WLAN_BI_AP_CLKREQ_L 8
51 GND MAKE_BASE=TRUE GND 59
51 AP_CANARY2
MAKE_BASE=TRUE
MAKE_BASE=TRUE AP_CANARY2
59
55
51 PMU_TO_IKTARA_RESET_L
GND
MAKE_BASE=TRUE PMU_TO_IKTARA_RESET_L 23 45 B
51 MAKE_BASE=TRUE GND 58 59
51 GND MAKE_BASE=TRUE GND 59
51 SWD_AOP_BI_RACER_SWDIO MAKE_BASE=TRUE SWD_AOP_BI_RACER_SWDIO 13
51 GND MAKE_BASE=TRUE GND 58 59
51 GND MAKE_BASE=TRUE GND 58 59
51 PP1V8_NFC_S2 MAKE_BASE=TRUE PP1V8_NFC_S2 20 CKPLUS_WAIVE=I2C_PULLUP
51 I2C3_AP_SDA MAKE_BASE=TRUE I2C3_AP_SDA 11 52
51 PMU_TO_GNSS_EN MAKE_BASE=TRUE PMU_TO_GNSS_EN 55
51 GND MAKE_BASE=TRUE GND 58 59
51 PMU_TO_BT_REG_ON MAKE_BASE=TRUE PMU_TO_BT_REG_ON 55 CKPLUS_WAIVE=I2C_PULLUP
51 I2C3_AP_SCL MAKE_BASE=TRUE I2C3_AP_SCL 11 52
51 GND MAKE_BASE=TRUE GND 58 59
51 GND MAKE_BASE=TRUE GND 58 59
90_PCIE_AP_TO_WLAN_REFCLK_N
51 MAKE_BASE=TRUE 90_PCIE_AP_TO_WLAN_REFCLK_N 8
51 GND MAKE_BASE=TRUE GND 58 59
90_PCIE_AP_TO_WLAN_REFCLK_P
51 MAKE_BASE=TRUE 90_PCIE_AP_TO_WLAN_REFCLK_P 8
51 GND MAKE_BASE=TRUE GND 58 59
51 GND MAKE_BASE=TRUE GND 58 59
51 GND MAKE_BASE=TRUE GND 58 59
51 90_PCIE_AP_TO_WLAN_TXD_P MAKE_BASE=TRUE 90_PCIE_AP_TO_WLAN_TXD_P 17
51 GND MAKE_BASE=TRUE GND 58 59
51 90_PCIE_AP_TO_WLAN_TXD_N MAKE_BASE=TRUE 90_PCIE_AP_TO_WLAN_TXD_N 17
51 GND MAKE_BASE=TRUE GND 58 59
51 GND MAKE_BASE=TRUE GND 58 59
51 GND MAKE_BASE=TRUE GND 58 59
51 90_PCIE_WLAN_TO_AP_RXD_N MAKE_BASE=TRUE 90_PCIE_WLAN_TO_AP_RXD_N 17
51 GND MAKE_BASE=TRUE GND 58 59
51 90_PCIE_WLAN_TO_AP_RXD_P MAKE_BASE=TRUE 90_PCIE_WLAN_TO_AP_RXD_P 17
51 GND MAKE_BASE=TRUE GND 58 59
51 GND MAKE_BASE=TRUE GND 58 59
51 GND MAKE_BASE=TRUE GND 58 59
51 PP3V0_S2 MAKE_BASE=TRUE PP3V0_S2 22 38 48 49
51 GND MAKE_BASE=TRUE GND 58 59
51 PP1V8_TOUCH_RACER_S2 MAKE_BASE=TRUE PP1V8_TOUCH_RACER_S2 59
51 GND MAKE_BASE=TRUE GND 58 59
51 PP1V8_TOUCH_RACER_S2 MAKE_BASE=TRUE PP1V8_TOUCH_RACER_S2 59
51 GND MAKE_BASE=TRUE GND 58 59
51 PMU_TO_WLAN_REG_ON MAKE_BASE=TRUE PMU_TO_WLAN_REG_ON 55
51 GND MAKE_BASE=TRUE GND 58 59
51 RADIO_PA_NTC MAKE_BASE=TRUE RADIO_PA_NTC 23
51 GND MAKE_BASE=TRUE GND 58 59
51 BT_TO_AP_TIME_SYNC MAKE_BASE=TRUE BT_TO_AP_TIME_SYNC 55
51 GND MAKE_BASE=TRUE GND 58 59
51 UART_BT_TO_AP_RXD MAKE_BASE=TRUE UART_BT_TO_AP_RXD 12
A SYNC_DATE=08/30/2017 A
PAGE TITLE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
82 OF 85
SHEET
58 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
Power Aliases
57 PP_VDD_MAIN PP_VDD_MAIN 17 22 24 26 29 33 36 IKTARA_COIL1 IKTARA_COIL1 27
MAKE_BASE=TRUE 41 42 43 44 45 47 MAKE_BASE=TRUE
57 PP_VDD_MAIN 60 IKTARA_COIL1
57 PP_VDD_MAIN 60 IKTARA_COIL1
57 PP_VDD_MAIN 60 IKTARA_COIL1
58 PP_VDD_MAIN
58 PP_VDD_MAIN
60 IKTARA_COIL2 IKTARA_COIL2 27
58 PP_VDD_MAIN MAKE_BASE=TRUE
60 IKTARA_COIL2
58 PP_VDD_MAIN
60 IKTARA_COIL2
57 PP_VDD_MAIN
60 IKTARA_COIL2
PP_VDD_MAIN
57 PP_VDD_MAIN
58 PP_VBUS2_IKTARA PP_VBUS2_IKTARA 26
58 PP_BATT_VCC PP_BATT_VCC 25 26 MAKE_BASE=TRUE
MAKE_BASE=TRUE 58 PP_VBUS2_IKTARA
58 PP_BATT_VCC
58 PP_VBUS2_IKTARA
58 PP_VBUS2_IKTARA
58 PP1V1_RACER_S2 PP1V1_RACER_S2 22
MAKE_BASE=TRUE
58 PP1V1_RACER_S2
58 PP1V1_RACER_S2
C 57 PP1V8_S2 PP1V8_S2
58
17 20 25 38 40 41 42
PP1V8_TOUCH_RACER_S2 PP1V8_TOUCH_RACER_S2
MAKE_BASE=TRUE
20 C
MAKE_BASE=TRUE 48 49 50 54 58 PP1V8_TOUCH_RACER_S2
57 PP1V8_S2
PP_VDD_BOOST PP_VDD_BOOST 17 22 24 29 36 40 46 47
MAKE_BASE=TRUE
PP_VDD_BOOST
Ground Aliases
57
57
GND
GND
MAKE_BASE=TRUE
57 GND
58 GND
60 GND
B 58 57 GND
B
MAKE_BASE=TRUE
57 GND
60 58 57 GND
58 GND
58 GND
57 GND
MAKE_BASE=TRUE
57 GND
57 GND
57 GND
57 GND
57 GND
57 GND
57 GND
57 GND
57 GND
57 GND
58 GND
58 GND
58 GND
58 GND
58 GND
58 GND
58 GND
A 60 GND SYNC_DATE=08/17/2017 A
60 GND PAGE TITLE
60 GND PAGE
58 GND 83 OF 85
SHEET
59 OF 60
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
D D
THIS SIDE HAS ATTRIBUTE
THIS SIDE HAS ATTRIBUTE
MAKE_BASE=TRUE MAKE_BASE=TRUE
51 GND MAKE_BASE=TRUE GND 59 60
51 GND MAKE_BASE=TRUE GND 57 58 59 60
ACORN_GECKO_ANSEL_TO_PMU_ADC
51 MAKE_BASE=TRUE ACORN_GECKO_ANSEL_TO_PMU_ADC 17 23 30 47
51 GND MAKE_BASE=TRUE GND 57 58 59 60
51 GND MAKE_BASE=TRUE GND 59 60
C 51
51
IKTARA_COIL1
IKTARA_COIL1
MAKE_BASE=TRUE
MAKE_BASE=TRUE
IKTARA_COIL1
IKTARA_COIL1
59
59
C
51 GND MAKE_BASE=TRUE GND 59 60
GND GND
B 51
51 GND
MAKE_BASE=TRUE
MAKE_BASE=TRUE GND
57 58 59 60
57 58 59 60
B
51 GND MAKE_BASE=TRUE GND 57 58 59 60
A SYNC_DATE=08/30/2017 A
PAGE TITLE
051-02545 D
REVISION
7.0.0
BRANCH
PAGE
85 OF 85
SHEET
60 OF 60
8 7 6 5 4 3 2 CDS_LIB=apple
1