Datasheet 4
Datasheet 4
Datasheet 4
TLCS-870/C Series
TMP86FH46ANG
TMP86FH46ANG
TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless,
semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and
vulnerability to physical stress.
It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards
of safety in making a safe design for the entire system, and to avoid situations in which a malfunction
or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to
property.
In developing your designs, please ensure that TOSHIBA products are used within specified operating
ranges as set forth in the most recent TOSHIBA products specifications.
Also, please keep in mind the precautions and conditions set forth in the “Handling Guide for
Semiconductor Devices,” or “TOSHIBA Semiconductor Reliability Handbook” etc. 021023_A
The Toshiba products listed in this document are intended for usage in general electronics applications
(computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic
appliances, etc.).
These Toshiba products are neither intended nor warranted for usage in equipment that requires
extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of
human life or bodily injury (“Unintended Usage”). Unintended Usage include atomic energy control
instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments,
combustion control instruments, medical instruments, all types of safety devices, etc. Unintended
Usage of Toshiba products listed in this document shall be made at the customer's own risk. 021023_B
The products described in this document shall not be used or embedded to any downstream products
of which manufacture, use and/or sale are prohibited under any applicable laws and regulations.
060106_Q
The information contained herein is presented only as a guide for the applications of our products. No
responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third
parties which may result from its use. No license is granted by implication or otherwise under any
patent or patent rights of TOSHIBA or others. 021023_C
The products described in this document may include products subject to the foreign exchange and
foreign trade laws. 021023_F
For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3
of the chapter entitled Quality and Reliability Assurance/Handling Precautions. 030619_S
Page 2
TMP86FH46ANG
128bytes
DBR(note1) - (Flash control register
contained)
I/O 33pins
18interrupt sources
Interrupt
(External : 6 Internal : 12)
Terminal for
BOOT1/RXD(P10) BOOT/RXD(P02)
SERIAL PROM -
BOOT2/TXD(P11) TXD(P03)
MODE(note2)
Package P-SDIP42-600-1.78
Note 1: The products with Flash memory (86FH46,86FH46A) contain the Flash control register (FLSCR) at 0FFFH in the DBR
area. The products with mask ROM or OTP and the emulation chip do not have the FLSCR register. In these
devices,therefore, a program that accesses the FLSCR register cannot function properly (executes differently as in the
case of a Flash product).
Note 2: The TXD and RXD pins to be used in Serial PROM mode differ between the 86FH46 and the 86FH46A. Take this into con-
sideration in your board design when you replace the product. Details of the function refer to the chapter of the
86FH46,86FH46A data sheet.
Page 3
TMP86FH46ANG
128bytes
DBR(note1) - (Flash control register
contained)
I/O 35pins
18interrupt sources
Interrupt
(External : 6 Internal : 12)
Terminal for
BOOT1/RXD(P10) BOOT/RXD(P02)
SERIAL PROM -
BOOT2/TXD(P11) TXD(P03)
MODE(note2)
Package
Available
(P-LQFP44-1010- Available Available N.A. Available Available N.A.
(86CH47)
0.80A)
Package
Available
(P-LQFP44-1010- N.A. N.A. Available N.A. N.A. Available
(86CH47A)
0.80B)
Note 1: The products with Flash memory (86FH47,86FH47A) contain the Flash control register (FLSCR) at 0FFFH in the DBR
area. The products with mask ROM or OTP and the emulation chip do not have the FLSCR register. In these
devices,therefore, a program that accesses the FLSCR register cannot function properly (executes differently as in the
case of a Flash product).
Note 2: The TXD and RXD pins to be used in Serial PROM mode differ between the 86FH47 and the 86FH47A. Take this into con-
sideration in your board design when you replace the product. Details of the function refer to the chapter of the
86FH47,86FH47A data sheet.
TMP86FH46ANG
0.030
0.034
0.030
0.034
0.030
0.034
0.030
0.034
Operat-
ing con- (a) 1.8V to 5.5V (-40 to 85 ℃ ) (a) 2.0V to 5.5V (-40 to 85 ℃ ) (a) 2.7V to 5.5V (-40 to 85 ℃ ) (a) 3.0V to 5.5V (-40 to 85 ℃ )
dition (b) 1.8V to 2.0V (-20 to 85 ℃ ) (b) 2.7V to 3.0V (-20 to 85 ℃ )
(MCU
[V]
mode)
5.5
(a)
4.5
Erase/
Pro- - - - 2.7
gram
1.8
0.030
0.034
1 4.2 8 16 [MHz]
[V] [V]
5.5 5.5
(a) (a)
4.5 4.5
Operating condition
(Serial PROM - - 2.7 2.7
mode)
1.8 1.8
0.030
0.034
0.030
0.034
Operating current varies with each product. For details, refer to the datacheet (electrical chracteristics) of each product.
Operating current
(Note3)
Note 1: With The 86CH46A,PH46 the operating temperature (Topr) is -20 ℃ to 85 ℃ when the supply voltage VDD is less than
2.0V.
Note 2: With The 86FH46A, the operating temperature (Topr) is -20 ℃ to 85 ℃ when the supply voltage VDD is less than 3.0V.
Note 3: With The 86FH46A, when a program is executing in the Flash memory or when data is being read from the Flash memory,
the Flash memory operates in an intermittent manner causing peak currents in the Flash memory momentarily, as shown
in Figure. in this case, the supply current IDD(in NORMAL1,NORMAL2 and SLOW1 mode) is defined as the sum of the
average peak current and MCU current.
MCU current
Intermittent Operation of Flash Memory
Page 5
TMP86FH46ANG
0.030
0.034
0.030
0.034
0.030
0.034
0.030
0.034
Operat-
ing con- (a) 1.8V to 5.5V (-40 to 85 ℃ ) (a) 2.0V to 5.5V (-40 to 85 ℃ ) (a) 2.7V to 5.5V (-40 to 85 ℃ ) (a) 3.0V to 5.5V (-40 to 85 ℃ )
dition (b) 1.8V to 2.0V (-20 to 85 ℃ ) (b) 2.7V to 3.0V (-20 to 85 ℃ )
(MCU
[V]
mode)
5.5
(a)
4.5
Erase/
Pro- - - - 2.7
gram
1.8
0.030
0.034
1 4.2 8 16 [MHz]
[V] [V]
5.5 5.5
(a) (a)
4.5 4.5
Operating condition
(Serial PROM - - 2.7 2.7
mode)
1.8 1.8
0.030
0.034
0.030
0.034
Operating current varies with each product. For details, refer to the datacheet (electrical chracteristics) of each product.
Operating current
(Note3)
Note 1: With The 86CH47A, PH47 the operating temperature (Topr) is -20 ℃ to 85 ℃ when the supply voltage VDD is less than
2.0V.
Note 2: With The 86FH47A, the operating temperature (Topr) is -20 ℃ to 85 ℃ when the supply voltage VDD is less than 3.0V.
Note 3: With The 86FH47A, when a program is executing in the Flash memory or when data is being read from the Flash memory,
the Flash memory operates in an intermittent manner causing peak currents in the Flash memory momentarily, as shown
in Figure. in this case, the supply current IDD(in NORMAL1,NORMAL2 and SLOW1 mode) is defined as the sum of the
average peak current and MCU current.
MCU current
Intermittent Operation of Flash Memory
Revision History
Date Revision
2006/2/23 1 First Release
2006/3/13 2 Contents Revised
2006/6/29 3 Periodical updating.No change in contents.
2006/10/8 4 Contents Revised
Table of Contents
TMP86FH46ANG
1.1 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
1.2 Pin Assignment . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
1.3 Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
1.4 Pin Names and Functions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
2. Operational Description
i
3.4.2.2 Using data transfer instructions
3.4.3 Interrupt return ........................................................................................................................................ 40
3.5 Software Interrupt (INTSW) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41
3.5.1 Address error detection .......................................................................................................................... 41
3.5.2 Debugging .............................................................................................................................................. 41
3.6 Undefined Instruction Interrupt (INTUNDEF). . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41
3.7 Address Trap Interrupt (INTATRAP) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41
3.8 External Interrupts . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41
4.1 SFR . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45
4.2 DBR . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47
7. I/O Ports
8.1 Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 67
ii
8.2 TimerCounter Control . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 68
8.3 Function. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 70
8.3.1 Timer mode............................................................................................................................................. 70
8.3.2 External Trigger Timer Mode .................................................................................................................. 72
8.3.3 Event Counter Mode ............................................................................................................................... 74
8.3.4 Window Mode ......................................................................................................................................... 75
8.3.5 Pulse Width Measurement Mode............................................................................................................ 76
8.3.6 Programmable Pulse Generate (PPG) Output Mode ............................................................................. 79
9.1 Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 83
9.2 TimerCounter Control . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 84
9.3 Function. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89
9.3.1 8-Bit Timer Mode (TC3 and 4) ................................................................................................................ 89
9.3.2 8-Bit Event Counter Mode (TC3, 4) ........................................................................................................ 90
9.3.3 8-Bit Programmable Divider Output (PDO) Mode (TC3, 4)..................................................................... 90
9.3.4 8-Bit Pulse Width Modulation (PWM) Output Mode (TC3, 4).................................................................. 93
9.3.5 16-Bit Timer Mode (TC3 and 4) .............................................................................................................. 95
9.3.6 16-Bit Event Counter Mode (TC3 and 4) ................................................................................................ 96
9.3.7 16-Bit Pulse Width Modulation (PWM) Output Mode (TC3 and 4).......................................................... 96
9.3.8 16-Bit Programmable Pulse Generate (PPG) Output Mode (TC3 and 4) ............................................... 99
9.3.9 Warm-Up Counter Mode....................................................................................................................... 101
9.3.9.1 Low-Frequency Warm-up Counter Mode
(NORMAL1 → NORMAL2 → SLOW2 → SLOW1)
9.3.9.2 High-Frequency Warm-Up Counter Mode
(SLOW1 → SLOW2 → NORMAL2 → NORMAL1)
iii
11.9 Status Flag . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 127
11.9.1 Parity Error.......................................................................................................................................... 127
11.9.2 Framing Error...................................................................................................................................... 127
11.9.3 Overrun Error ...................................................................................................................................... 127
11.9.4 Receive Data Buffer Full..................................................................................................................... 128
11.9.5 Transmit Data Buffer Empty ............................................................................................................... 128
11.9.6 Transmit End Flag .............................................................................................................................. 129
iv
15.2 Memory Mapping . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 153
15.3 Serial PROM Mode Setting . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 154
15.3.1 Serial PROM Mode Control Pins ........................................................................................................ 154
15.3.2 Pin Function........................................................................................................................................ 154
15.3.3 Example Connection for On-Board Writing......................................................................................... 155
15.3.4 Activating the Serial PROM Mode ...................................................................................................... 156
15.4 Interface Specifications for UART . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 157
15.5 Operation Command . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 159
15.6 Operation Mode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 159
15.6.1 Flash Memory Erasing Mode (Operating command: F0H) ................................................................. 161
15.6.2 Flash Memory Writing Mode (Operation command: 30H) .................................................................. 163
15.6.3 RAM Loader Mode (Operation Command: 60H) ................................................................................ 166
15.6.4 Flash Memory SUM Output Mode (Operation Command: 90H) ......................................................... 168
15.6.5 Product ID Code Output Mode (Operation Command: C0H).............................................................. 169
15.6.6 Flash Memory Status Output Mode (Operation Command: C3H) ...................................................... 171
15.6.7 Flash Memory Read Protection Setting Mode (Operation Command: FAH) ...................................... 172
15.7 Error Code . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 174
15.8 Checksum (SUM) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 174
15.8.1 Calculation Method ............................................................................................................................. 174
15.8.2 Calculation data .................................................................................................................................. 175
15.9 Intel Hex Format (Binary) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 176
15.10 Passwords . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 176
15.10.1 Password String................................................................................................................................ 177
15.10.2 Handling of Password Error .............................................................................................................. 177
15.10.3 Password Management during Program Development .................................................................... 177
15.11 Product ID Code . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 178
15.12 Flash Memory Status Code . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 178
15.13 Specifying the Erasure Area . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 180
15.14 Port Input Control Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 180
15.15 Flowchart . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 182
15.16 UART Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 183
v
18. Package Dimension
This is a technical document that describes the operating functions and electrical
specifications of the 8-bit microcontroller series TLCS-870/C (LSI).
vi
TMP86FH46ANG
TMP86FH46ANG
The TMP86FH46ANG is a single-chip 8-bit high-speed and high-functionality microcomputer incorporating
16384 bytes of Flash Memory. It is pin-compatible with the TMP86CH46ANG/TMP86C846NG (Mask ROM ver-
sion). The TMP86FH46ANG can realize operations equivalent to those of the TMP86CH46ANG/TMP86C846NG
by programming the on-chip Flash Memory.
ROM
Product No. RAM Package MaskROM MCU Emulation Chip
(FLASH)
1.1 Features
1. 8-bit single chip microcomputer TLCS-870/C series
- Instruction execution time :
0.25 µs (at 16 MHz)
122 µs (at 32.768 kHz)
- 132 types & 731 basic instructions
2. 18interrupt sources (External : 6 Internal : 12)
3. Input / Output ports (33 pins)
Large current output: 19pins (Typ. 20mA), LED direct drive
4. Prescaler
- Time base timer
- Divider output function
5. Watchdog Timer
6. 16-bit timer counter: 1 ch
- Timer, External trigger, Window, Pulse width measurement,
Event counter, Programmable pulse generate (PPG) modes
7. 8-bit timer counter : 2 ch
- Timer, Event counter, Programmable divider output (PDO),
This product uses the Super Flash technology under the licence of Silicon Storage Technology, Inc. Super Flash is registered trademark of Silicon
Storage Technology, Inc.
060116EBP
• The information contained herein is subject to change without notice. 021023_D
• TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can
malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when
utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations
in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.
In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most
recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the “Handling Guide for
Semiconductor Devices,” or “TOSHIBA Semiconductor Reliability Handbook” etc. 021023_A
• The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equip-
ment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither
intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunctionor failure of
which may cause loss of human life or bodily injury (“Unintended Usage”). Unintended Usage include atomic energy control instruments,
airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instru-
ments, all types of safety devices, etc. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's
own risk. 021023_B
• The products described in this document shall not be used or embedded to any downstream products of which manufacture, use and/or
sale are prohibited under any applicable laws and regulations. 060106_Q
• The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by
TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by impli-
cation or otherwise under any patent or patent rights of TOSHIBA or others. 021023_C
• The products described in this document are subject to the foreign exchange and foreign trade laws. 021023_E
• For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and
Reliability Assurance/Handling Precautions. 030619_S
Page 1
1.1 Features
TMP86FH46ANG
Page 2
TMP86FH46ANG
Page 3
1.3 Block Diagram
TMP86FH46ANG
Page 4
TMP86FH46ANG
P07 IO PORT07
33
INT4 I External interrupt 4 input
P06 IO PORT06
32
SCK IO Serial clock input/output
P05 IO PORT05
31
SI I Serial data input
P04 IO PORT04
30
SO O Serial data output
P03 IO PORT03
29
TXD O UART data output
P02 IO PORT02
RXD 28 I UART data input
BOOT I Serial PROM mode control input
P01 IO PORT01
PDO4/PWM4/PPG4 27 O PDO4/PWM4/PPG4 output
TC4 I TC4 input
P00 IO PORT00
26
INT0 I External interrupt 0 input
P15 IO PORT15
34
INT3 I External interrupt 3 input
P14 IO PORT14
35
PPG O PPG output
P13 IO PORT13
36
DVO O Divider Output
P12 IO PORT12
INT2 37 I External interrupt 2 input
TC1 I TC1 input
P11 IO PORT11
38
INT1 I External interrupt 1 input
P10 IO PORT10
PDO3/PWM3 39 O PDO3/PWM3 output
TC3 I TC3 input
PORT22
P22 IO
23 Resonator connecting pins(32.768kHz) for inputting external
XTOUT O
clock
PORT21
P21 IO
22 Resonator connecting pins(32.768kHz) for inputting external
XTIN I
clock
P20 IO PORT20
INT5 25 I External interrupt 5 input
STOP I STOP mode release signal input
P37 IO PORT37
AIN7 5 I Analog Input7
STOP5 I STOP5 input
Page 5
1.4 Pin Names and Functions
TMP86FH46ANG
P36 IO PORT36
AIN6 4 I Analog Input6
STOP4 I STOP4 input
P35 IO PORT35
AIN5 3 I Analog Input5
STOP3 I STOP3 input
P34 IO PORT34
AIN4 2 I Analog Input4
STOP2 I STOP2 input
P33 IO PORT33
1
AIN3 I Analog Input3
P32 IO PORT32
42
AIN2 I Analog Input2
P31 IO PORT31
41
AIN1 I Analog Input1
P30 IO PORT30
40
AIN0 I Analog Input0
P47 16 IO PORT47
P46 15 IO PORT46
P45 14 IO PORT45
P44 13 IO PORT44
P43 12 IO PORT43
P42 11 IO PORT42
P41 10 IO PORT41
P40 9 IO PORT40
VDD 21 I +5V
VSS 17 I 0(GND)
Page 6
TMP86FH46ANG
2. Operational Description
16384
Flash
bytes
FFC0H
Vector table for vector call instructions
FFDFH (32 bytes)
FFE0H
Vector table for interrupts
FFFFH (32 bytes)
Page 7
2. Operational Description
2.2 System Clock Controller
TMP86FH46ANG
The data memory contents become unstable when the power supply is turned on; therefore, the data memory
should be initialized by an initialization routine.
LD BC, 01FFH
SRAMCLR: LD (HL), A
INC HL
DEC BC
JRS F, SRAMCLR
Page 8
TMP86FH46ANG
(Open) (Open)
(a) Crystal/Ceramic (b) External oscillator (c) Crystal (d) External oscillator
resonator
Note:The function to monitor the basic clock directly at external is not provided for hardware, however, with dis-
abling all interrupts and watchdog timers, the oscillation frequency can be adjusted by monitoring the pulse
which the fixed frequency is outputted to the port by the program.
The system to require the adjustment of the oscillation frequency should create the program for the adjust-
ment in advance.
Page 9
2. Operational Description
2.2 System Clock Controller
TMP86FH46ANG
The timing generator consists of a 2-stage prescaler, a 21-stage divider, a main system clock generator,
and machine cycle counters.
An input clock to the 7th stage of the divider depends on the operating mode, SYSCR2<SYSCK> and
TBTCR<DV7CK>, that is shown in Figure 2-4. As reset and STOP mode started/canceled, the prescaler
and the divider are cleared to “0”.
SYSCK
DV7CK
S Divider
A
High-frequency fc/4 Y
1 2 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
clock fc B
Watchdog
timer
Timer counter, Serial interface, Time-base-timer, divider output, etc. (Peripheral functions)
Page 10
TMP86FH46ANG
TBTCR 7 6 5 4 3 2 1 0
(0036H) (DVOEN) (DVOCK) DV7CK (TBTEN) (TBTCK) (Initial value: 0000 0000)
Instruction execution and peripheral hardware operation are synchronized with the main system clock.
The minimum instruction execution unit is called an “machine cycle”. There are a total of 10 different
types of instructions for the TLCS-870/C Series: Ranging from 1-cycle instructions which require one
machine cycle for execution to 10-cycle instructions which require 10 machine cycles for execution. A
machine cycle consists of 4 states (S0 to S3), and each state consists of one main system clock.
State S0 S1 S2 S3 S0 S1 S2 S3
Machine cycle
Only the oscillation circuit for the high-frequency clock is used, and P21 (XTIN) and P22 (XTOUT)
pins are used as input/output ports. The main-system clock is obtained from the high-frequency clock. In
the single-clock mode, the machine cycle time is 4/fc [s].
In this mode, both the CPU core and on-chip peripherals operate using the high-frequency clock.
The TMP86FH46ANG is placed in this mode after reset.
Page 11
2. Operational Description
2.2 System Clock Controller
TMP86FH46ANG
In this mode, the internal oscillation circuit remains active. The CPU and the watchdog timer are
halted; however on-chip peripherals remain active (Operate using the high-frequency clock).
IDLE1 mode is started by SYSCR2<IDLE> = "1", and IDLE1 mode is released to NORMAL1
mode by an interrupt request from the on-chip peripherals or external interrupt inputs. When the IMF
(Interrupt master enable flag) is “1” (Interrupt enable), the execution will resume with the acceptance
of the interrupt, and the operation will return to normal after the interrupt service is completed. When
the IMF is “0” (Interrupt disable), the execution will resume with the instruction which follows the
IDLE1 mode start instruction.
In this mode, all the circuit, except oscillator and the timer-base-timer, stops operation.
This mode is enabled by SYSCR2<TGHALT> = "1".
When IDLE0 mode starts, the CPU stops and the timing generator stops feeding the clock to the
peripheral circuits other than TBT. Then, upon detecting the falling edge of the source clock selected
with TBTCR<TBTCK>, the timing generator starts feeding the clock to all peripheral circuits.
When returned from IDLE0 mode, the CPU restarts operating, entering NORMAL1 mode back
again. IDLE0 mode is entered and returned regardless of how TBTCR<TBTEN> is set. When IMF =
“1”, EF6 (TBT interrupt individual enable flag) = “1”, and TBTCR<TBTEN> = “1”, interrupt pro-
cessing is performed. When IDLE0 mode is entered while TBTCR<TBTEN> = “1”, the INTTBT
interrupt latch is set after returning to NORMAL1 mode.
Both the high-frequency and low-frequency oscillation circuits are used in this mode. P21 (XTIN) and
P22 (XTOUT) pins cannot be used as input/output ports. The main system clock is obtained from the
high-frequency clock in NORMAL2 and IDLE2 modes, and is obtained from the low-frequency clock in
SLOW and SLEEP modes. The machine cycle time is 4/fc [s] in the NORMAL2 and IDLE2 modes, and
4/fs [s] (122 µs at fs = 32.768 kHz) in the SLOW and SLEEP modes.
The TLCS-870/C is placed in the signal-clock mode during reset. To use the dual-clock mode, the low-
frequency oscillator should be turned on at the start of a program.
In this mode, the CPU core operates with the high-frequency clock. On-chip peripherals operate
using the high-frequency clock and/or low-frequency clock.
In this mode, the CPU core operates with the low-frequency clock, while both the high-frequency
clock and the low-frequency clock are operated. As the SYSCR2<SYSCK> becomes "1", the hard-
ware changes into SLOW2 mode. As the SYSCR2<SYSCK> becomes “0”, the hardware changes
into NORMAL2 mode. As the SYSCR2<XEN> becomes “0”, the hardware changes into SLOW1
mode. Do not clear SYSCR2<XTEN> to “0” during SLOW2 mode.
This mode can be used to reduce power-consumption by turning off oscillation of the high-fre-
quency clock. The CPU core and on-chip peripherals operate using the low-frequency clock.
Page 12
TMP86FH46ANG
Switching back and forth between SLOW1 and SLOW2 modes are performed by
SYSCR2<XEN>. In SLOW1 and SLEEP modes, the input clock to the 1st stage of the divider is
stopped; output from the 1st to 6th stages is also stopped.
In this mode, the internal oscillation circuit remain active. The CPU and the watchdog timer are
halted; however, on-chip peripherals remain active (Operate using the high-frequency clock and/or
the low-frequency clock). Starting and releasing of IDLE2 mode are the same as for IDLE1 mode,
except that operation returns to NORMAL2 mode.
In this mode, the internal oscillation circuit of the low-frequency clock remains active. The CPU,
the watchdog timer, and the internal oscillation circuit of the high-frequency clock are halted; how-
ever, on-chip peripherals remain active (Operate using the low-frequency clock). Starting and releas-
ing of SLEEP mode are the same as for IDLE1 mode, except that operation returns to SLOW1 mode.
In SLOW1 and SLEEP1 modes, the input clock to the 1st stage of the divider is stopped; output from
the 1st to 6th stages is also stopped.
The SLEEP2 mode is the idle mode corresponding to the SLOW2 mode. The status under the
SLEEP2 mode is same as that under the SLEEP1 mode, except for the oscillation circuit of the high-
frequency clock.
In this mode, all the circuit, except oscillator and the timer-base-timer, stops operation. This mode
is enabled by setting “1” on bit SYSCR2<TGHALT>.
When SLEEP0 mode starts, the CPU stops and the timing generator stops feeding the clock to the
peripheral circuits other than TBT. Then, upon detecting the falling edge of the source clock selected
with TBTCR<TBTCK>, the timing generator starts feeding the clock to all peripheral circuits.
When returned from SLEEP0 mode, the CPU restarts operating, entering SLOW1 mode back
again. SLEEP0 mode is entered and returned regardless of how TBTCR<TBTEN> is set. When IMF
= “1”, EF6 (TBT interrupt individual enable flag) = “1”, and TBTCR<TBTEN> = “1”, interrupt pro-
cessing is performed. When SLEEP0 mode is entered while TBTCR<TBTEN> = “1”, the INTTBT
interrupt latch is set after returning to SLOW1 mode.
In this mode, the internal oscillation circuit is turned off, causing all system operations to be halted. The
internal status immediately prior to the halt is held with a lowest power consumption during STOP mode.
STOP mode is started by the system control register 1 (SYSCR1), and STOP mode is released by a
inputting (Either level-sensitive or edge-sensitive can be programmably selected) to the STOP pin. After
the warm-up period is completed, the execution resumes with the instruction which follows the STOP
mode start instruction.
Page 13
2. Operational Description
2.2 System Clock Controller
TMP86FH46ANG
IDLE0
mode Reset release RESET
SLEEP0
mode
Note 1: NORMAL1 and NORMAL2 modes are generically called NORMAL; SLOW1 and SLOW2 are called SLOW; IDLE0, IDLE1
and IDLE2 are called IDLE; SLEEP0, SLEEP1 and SLEEP2 are called SLEEP.
Note 2: The mode is released by falling edge of TBTCR<TBTCK> setting.
NORMAL1 Operate
Oscillation Operate 4/fc [s]
Single clock IDLE1 Stop Operate
IDLE0 Halt
Halt
STOP Stop Halt –
Operate with
NORMAL2
high frequency 4/fc [s]
IDLE2 Halt
Oscillation
Operate with
SLOW2
low frequency Operate
Oscillation Operate
Dual clock SLEEP2 Halt
SLEEP1 Stop
SLEEP0 Halt
Halt
STOP Stop Halt –
Page 14
TMP86FH46ANG
(0038H) STOP RELM RETM OUTEN WUT (Initial value: 0000 000*)
0: High impedance
OUTEN Port output during STOP mode R/W
1: Output kept
Note 1: Always set RETM to “0” when transiting from NORMAL mode to STOP mode. Always set RETM to “1” when transiting
from SLOW mode to STOP mode.
Note 2: When STOP mode is released with RESET pin input, a return is made to NORMAL1 regardless of the RETM contents.
Note 3: fc: High-frequency clock [Hz], fs: Low-frequency clock [Hz], *; Don’t care
Note 4: Bits 1 in SYSCR1 are read as undefined data when a read instruction is executed.
Note 5: As the hardware becomes STOP mode under OUTEN = “0”, input value is fixed to “0”; therefore it may cause external
interrupt request on account of falling edge.
Note 6: When the key-on wakeup is used, RELM should be set to "1".
Note 7: Port P20 is used as STOP pin. Therefore, when stop mode is started, OUTEN does not affect to P20, and P20 becomes
High-Z mode.
Note 8: The warmig-up time should be set correctly for using oscillator.
SYSCR2 7 6 5 4 3 2 1 0
(0039H) XEN XTEN SYSCK IDLE TGHALT (Initial value: 1000 *0**)
CPU and watchdog timer control 0: CPU and watchdog timer remain active
IDLE
(IDLE1/2 and SLEEP1/2 modes) 1: CPU and watchdog timer are stopped (Start IDLE1/2 and SLEEP1/2 modes)
Note 1: A reset is applied if both XEN and XTEN are cleared to “0”, XEN is cleared to “0” when SYSCK = “0”, or XTEN is cleared
to “0” when SYSCK = “1”.
Note 2: *: Don’t care, TG: Timing generator, *; Don’t care
Note 3: Bits 3, 1 and 0 in SYSCR2 are always read as undefined value.
Note 4: Do not set IDLE and TGHALT to “1” simultaneously.
Note 5: Because returning from IDLE0/SLEEP0 to NORMAL1/SLOW1 is executed by the asynchronous internal clock, the period
of IDLE0/SLEEP0 mode might be shorter than the period setting by TBTCR<TBTCK>.
Note 6: When IDLE1/2 or SLEEP1/2 mode is released, IDLE is automatically cleared to “0”.
Note 7: When IDLE0 or SLEEP0 mode is released, TGHALT is automatically cleared to “0”.
Page 15
2. Operational Description
2.2 System Clock Controller
TMP86FH46ANG
Note 8: Before setting TGHALT to “1”, be sure to stop peripherals. If peripherals are not stopped, the interrupt latch of peripherals
may be set after IDLE0 or SLEEP0 mode is released.
STOP mode is controlled by the system control register 1, the STOP pin input and key-on wakeup input
(STOP5 to STOP2) which is controlled by the STOP mode release control register (STOPCR).
The STOP pin is also used both as a port P20 and an INT5 (external interrupt input 5) pin. STOP mode is
started by setting SYSCR1<STOP> to “1”. During STOP mode, the following status is maintained.
1. Oscillations are turned off, and all internal operations are halted.
2. The data memory, registers, the program status word and port output latches are all held in the
status in effect before STOP mode was entered.
3. The prescaler and the divider of the timing generator are cleared to “0”.
4. The program counter holds the address 2 ahead of the instruction (e.g., [SET (SYSCR1).7])
which started STOP mode.
STOP mode includes a level-sensitive mode and an edge-sensitive mode, either of which can be
selected with the SYSCR1<RELM>. Do not use any key-on wakeup input (STOP5 to STOP2) for releas-
ing STOP mode in edge-sensitive mode.
Note 1: The STOP mode can be released by either the STOP or key-on wakeup pin (STOP5 to STOP2).
However, because the STOP pin is different from the key-on wakeup and can not inhibit the release
input, the STOP pin must be used for releasing STOP mode.
Note 2: During STOP period (from start of STOP mode to end of warm up), due to changes in the external
interrupt pin signal, interrupt latches may be set to “1” and interrupts may be accepted immediately
after STOP mode is released. Before starting STOP mode, therefore, disable interrupts. Also, before
enabling interrupts after STOP mode is released, clear unnecessary interrupt latches.
In this mode, STOP mode is released by setting the STOP pin high or setting the STOP5 to STOP2
pin input which is enabled by STOPCR. This mode is used for capacitor backup when the main
power supply is cut off and long term battery backup.
Even if an instruction for starting STOP mode is executed while STOP pin input is high or STOP5
to STOP2 input is low, STOP mode does not start but instead the warm-up sequence starts immedi-
ately. Thus, to start STOP mode in the level-sensitive release mode, it is necessary for the program to
first confirm that the STOP pin input is low or STOP5 to STOP2 input is high. The following two
methods can be used for confirmation.
1. Testing a port.
2. Using an external interrupt input INT5 (INT5 is a falling edge-sensitive input).
Example 1 :Starting STOP mode from NORMAL mode by testing a port P20.
LD (SYSCR1), 01010000B ; Sets up the level-sensitive release mode
SSTOPH: TEST (P2PRD). 0 ; Wait until the STOP pin input goes low level
JRS F, SSTOPH
DI ; IMF ← 0
Page 16
TMP86FH46ANG
Example 2 :Starting STOP mode from NORMAL mode with an INT5 interrupt.
PINT5: TEST (P2PRD). 0 ; To reject noise, STOP mode does not start if
DI ; IMF ← 0
SINT5: RETI
VIH
STOP pin
XOUT pin
Note 1: Even if the STOP pin input is low after warm-up start, the STOP mode is not restarted.
Note 2: In this case of changing to the level-sensitive mode from the edge-sensitive mode, the release
mode is not switched until a rising edge of the STOP pin input is detected.
In this mode, STOP mode is released by a rising edge of the STOP pin input. This is used in appli-
cations where a relatively short program is executed repeatedly at periodic intervals. This periodic
signal (for example, a clock from a low-power consumption oscillator) is input to the STOP pin. In
the edge-sensitive release mode, STOP mode is started even when the STOP pin input is high level.
Do not use any STOP5 to STOP2 pin input for releasing STOP mode in edge-sensitive release mode.
XOUT pin
Page 17
2. Operational Description
2.2 System Clock Controller
TMP86FH46ANG
1. In the dual-clock mode, when returning to NORMAL2, both the high-frequency and low-
frequency clock oscillators are turned on; when returning to SLOW1 mode, only the low-
frequency clock oscillator is turned on. In the single-clock mode, only the high-frequency
clock oscillator is turned on.
2. A warm-up period is inserted to allow oscillation time to stabilize. During warm up, all
internal operations remain halted. Six different warm-up times can be selected with the
SYSCR1<WUT> in accordance with the resonator characteristics.
3. When the warm-up time has elapsed, normal operation resumes with the instruction follow-
ing the STOP mode start instruction.
Note 1: When the STOP mode is released, the start is made after the prescaler and the divider of the
timing generator are cleared to "0".
Note 2: STOP mode can also be released by inputting low level on the RESET pin, which immediately
performs the normal reset operation.
Note 3: When STOP mode is released with a low hold voltage, the following cautions must be observed.
The power supply voltage must be at the operating voltage level before releasing STOP mode.
The RESET pin input must also be “H” level, rising together with the power supply voltage. In this
case, if an external time constant circuit has been connected, the RESET pin input voltage will
increase at a slower pace than the power supply voltage. At this time, there is a danger that a
reset may occur if input voltage level of the RESET pin drops below the non-inverting high-level
input voltage (Hysteresis input).
Table 2-2 Warm-up Time Example (at fc = 16.0 MHz, fs = 32.768 kHz)
Note 1: The warm-up time is obtained by dividing the basic clock by the divider. Therefore, the warm-up
time may include a certain amount of error if there is any fluctuation of the oscillation frequency
when STOP mode is released. Thus, the warm-up time must be considered as an approximate
value.
Page 18
Turn off
Oscillator
circuit Turn on
Main
system
clock
Program
counter a+2 a+3
Instruction Halt
execution SET (SYSCR1). 7
(a) STOP mode start (Example: Start with SET (SYSCR1). 7 instruction located at address a)
Warm up
Page 19
STOP pin
input
0 Count up 0 1 2 3
Divider
IDLE1/2 and SLEEP1/2 modes are controlled by the system control register 2 (SYSCR2) and maskable
interrupts. The following status is maintained during these modes.
1. Operation of the CPU and watchdog timer (WDT) is halted. On-chip peripherals continue to
operate.
2. The data memory, CPU registers, program status word and port output latches are all held in the
status in effect before these modes were entered.
3. The program counter holds the address 2 ahead of the instruction which starts these modes.
Yes
Reset input Reset
No
No
Interrupt request
Yes
“0”
IMF
Page 20
TMP86FH46ANG
IDLE1/2 and SLEEP1/2 modes are released by any interrupt source enabled by the individual
interrupt enable flag (EF). After the interrupt is generated, the program operation is resumed from the
instruction following the IDLE1/2 and SLEEP1/2 modes start instruction. Normally, the interrupt
latches (IL) of the interrupt source used for releasing must be cleared to “0” by load instructions.
IDLE1/2 and SLEEP1/2 modes are released by any interrupt source enabled with the individual
interrupt enable flag (EF) and the interrupt processing is started. After the interrupt is processed, the
program operation is resumed from the instruction following the instruction, which starts IDLE1/2
and SLEEP1/2 modes.
Note: When a watchdog timer interrupts is generated immediately before IDLE1/2 and SLEEP1/2
modes are started, the watchdog timer interrupt will be processed but IDLE1/2 and SLEEP1/2
modes will not be started.
Page 21
Main
system
clock
Interrupt
request
2.2 System Clock Controller
2. Operational Description
Program a+3
counter a+2
Instruction Halt
SET (SYSCR2). 4
execution
Watchdog Operate
timer
(a) IDLE1/2 and SLEEP1/2 modes start (Example: Starting with the SET instruction located at address a)
Main
system
clock
Interrupt
request
Program
counter a+3 a+4
Instruction Halt
Instruction address a + 2
Page 22
execution
Watchdog Halt
timer Operate
Main
system
clock
Interrupt
request
Program a+3
counter
Halt
Watchdog Halt
Operate
Operate
timer
㽳㩷Interrupt release mode
IDLE0 and SLEEP0 modes are controlled by the system control register 2 (SYSCR2) and the time base
timer control register (TBTCR). The following status is maintained during IDLE0 and SLEEP0 modes.
Note: Before starting IDLE0 or SLEEP0 mode, be sure to stop (Disable) peripherals.
Stopping peripherals
by instruction
Yes
Reset input Reset
No
TBT
No source clock
falling
edge
Yes
No TBTCR<TBTEN>
= "1"
Yes
No TBT interrupt
enable
Yes
(Normal release mode)
No
IMF = "1"
Interrupt processing
Page 23
2. Operational Description
2.2 System Clock Controller
TMP86FH46ANG
Note: IDLE0 and SLEEP0 modes start/release without reference to TBTCR<TBTEN> setting.
IDLE0 and SLEEP0 modes are released by the source clock falling edge, which is setting by the
TBTCR<TBTCK>. After the falling edge is detected, the program operation is resumed from the
instruction following the IDLE0 and SLEEP0 modes start instruction. Before starting the IDLE0 or
SLEEP0 mode, when the TBTCR<TBTEN> is set to “1”, INTTBT interrupt latch is set to “1”.
IDLE0 and SLEEP0 modes are released by the source clock falling edge, which is setting by the
TBTCR<TBTCK> and INTTBT interrupt processing is started.
Note 1: Because returning from IDLE0, SLEEP0 to NORMAL1, SLOW1 is executed by the asynchro-
nous internal clock, the period of IDLE0, SLEEP0 mode might be the shorter than the period set-
ting by TBTCR<TBTCK>.
Note 2: When a watchdog timer interrupt is generated immediately before IDLE0/SLEEP0 mode is
started, the watchdog timer interrupt will be processed but IDLE0/SLEEP0 mode will not be
started.
Page 24
Main
system
clock
Interrupt
request
Program a+3
counter a+2
Instruction Halt
execution SET (SYSCR2). 2
Watchdog
timer Operate
(a) IDLE0 and SLEEP0 modes start (Example: Starting with the SET instruction located at address a
Main
system
clock
TBT clock
Program
counter a+3 a+4
Instruction Halt
Page 25
execution Instruction address a + 2
Watchdog Halt
timer Operate
㽲㩷Normal release mode
Main
system
clock
TBT clock
Instruction Halt
Acceptance of interrupt
execution
Watchdog Halt
timer Operate
First, set SYSCR2<SYSCK> to switch the main system clock to the low-frequency clock for
SLOW2 mode. Next, clear SYSCR2<XEN> to turn off high-frequency oscillation.
Note: The high-frequency clock can be continued oscillation in order to return to NORMAL2 mode from
SLOW mode quickly. Always turn off oscillation of high-frequency clock when switching from
SLOW mode to stop mode.
Example 2 :Switching to the SLOW1 mode after low-frequency clock has stabilized.
SET (SYSCR2). 6 ; SYSCR2<XTEN> ← 1
LD (TC3CR), 43H ; Sets mode for TC4, 3 (16-bit mode, fs for source)
DI ; IMF ← 0
EI ; IMF ← 1
RETI
Page 26
TMP86FH46ANG
First, set SYSCR2<XEN> to turn on the high-frequency oscillation. When time for stabilization
(Warm up) has been taken by the timer/counter (TC4,TC3), clear SYSCR2<SYSCK> to switch the
main system clock to the high-frequency clock.
SLOW mode can also be released by inputting low level on the RESET pin. After releasing reset, the
operation mode is started from NORMAL1 mode.
Note: After SYSCK is cleared to “0”, executing the instructions is continiued by the low-frequency clock
for the period synchronized with low-frequency and high-frequency clocks.
High-frequency clock
Low-frequency clock
Main system clock
SYSCK
Example :Switching from the SLOW1 mode to the NORMAL2 mode (fc = 16 MHz, warm-up time is 4.0 ms).
SET (SYSCR2). 7 ; SYSCR2<XEN> ← 1 (Starts high-frequency oscillation)
LD (TC3CR), 63H ; Sets mode for TC4, 3 (16-bit mode, fc for source)
DI ; IMF ← 0
EI ; IMF ← 1
RETI
Page 27
High-
frequency Turn off
clock
2.2 System Clock Controller
2. Operational Description
Low-
frequency
clock
Main
system
clock
SYSCK
XEN
SLOW2 mode
NORMAL2 SLOW1 mode
mode
(a) Switching to the SLOW mode
Page 28
High-
frequency
clock
Low-
frequency
clock
Main
system
clock
SYSCK
XEN
Instruction
execution SET (SYSCR2). 7 CLR (SYSCR2). 5
VDD
Page 29
2. Operational Description
2.3 Reset Circuit
TMP86FH46ANG
Note:The operating mode under address trapped is alternative of reset or interrupt. The address trap area is alter-
native.
Note 1: Address “a” is in the SFR, DBR or on-chip RAM (WDTCR1<ATAS> = “1”) space.
Note 2: During reset release, reset vector “r” is read out, and an instruction at address “r” is fetched and decoded.
Note 3: Varies on account of external condition: voltage or capacitance
Page 30
TMP86FH46ANG
Page 31
2. Operational Description
2.3 Reset Circuit
TMP86FH46ANG
Page 32
TMP86FH46ANG
The TMP86FH46ANG has a total of 18 interrupt sources excluding reset, of which 2 source levels are multi-
plexed. Interrupts can be nested with priorities. Four of the internal interrupt sources are non-maskable while the rest
are maskable.
Interrupt sources are provided with interrupt latches (IL), which hold interrupt requests, and independent vectors.
The interrupt latch is set to “1” by the generation of its interrupt request which requests the CPU to accept its inter-
rupts. Interrupts are enabled or disabled by software using the interrupt master enable flag (IMF) and interrupt enable
flag (EF). If more than one interrupts are generated simultaneously, interrupts are accepted in order which is domi-
nated by hardware. However, there are no prioritized interrupt factors among non-maskable interrupts.
Interrupt Vector
Interrupt Factors Enable Condition Priority
Latch Address
Note 1: The INTSEL register is used to select the interrupt source to be enabled for each multiplexed source level (see 3.3 Inter-
rupt Source Selector (INTSEL)).
Note 2: To use the address trap interrupt (INTATRAP), clear WDTCR1<ATOUT> to “0” (It is set for the “reset request” after reset is
cancelled). For details, see “Address Trap”.
Note 3: To use the watchdog timer interrupt (INTWDT), clear WDTCR1<WDTOUT> to "0" (It is set for the "Reset request" after
reset is released). For details, see "Watchdog Timer".
Page 33
3. Interrupt Control Circuit
3.2 Interrupt enable register (EIR)
TMP86FH46ANG
Since interrupt latches can be read, the status for interrupt requests can be monitored by software.
Note: In main program, before manipulating the interrupt enable flag (EF) or the interrupt latch (IL), be sure to clear IMF to
"0" (Disable interrupt by DI instruction). Then set IMF newly again as required after operating on the EF or IL
(Enable interrupt by EI instruction)
In interrupt service routine, because the IMF becomes "0" automatically, clearing IMF need not execute normally on
interrupt service routine. However, if using multiple interrupt on interrupt service routine, manipulating EF or IL
should be executed before setting IMF="1".
EI ; IMF ← 1
JR F, SSET
Note:In main program, before manipulating the interrupt enable flag (EF) or the interrupt latch (IL), be sure to clear
IMF to "0" (Disable interrupt by DI instruction). Then set IMF newly again as required after operating on the EF
or IL (Enable interrupt by EI instruction)
In interrupt service routine, because the IMF becomes "0" automatically, clearing IMF need not execute nor-
mally on interrupt service routine. However, if using multiple interrupt on interrupt service routine, manipulat-
ing EF or IL should be executed before setting IMF="1".
Page 34
TMP86FH46ANG
EI ; IMF ← 1
_DI();
EIRL = 10100000B;
_EI();
Page 35
3. Interrupt Control Circuit
3.2 Interrupt enable register (EIR)
TMP86FH46ANG
Interrupt Latches
(Initial value: 00000000 000000**)
ILH,ILL 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
(003DH, 003CH) IL15 IL14 IL13 IL12 IL11 IL10 IL9 IL8 IL7 IL6 IL5 IL4 IL3 IL2
at RD at WR
IL15 to IL2 Interrupt latches 0: No interrupt request 0: Clears the interrupt request R/W
1: Interrupt request 1: (Interrupt latch is not set.)
Note 1: To clear any one of bits IL7 to IL4, be sure to write "1" into IL2 and IL3.
Note 2: In main program, before manipulating the interrupt enable flag (EF) or the interrupt latch (IL), be sure to clear IMF to "0"
(Disable interrupt by DI instruction). Then set IMF newly again as required after operating on the EF or IL (Enable interrupt
by EI instruction)
In interrupt service routine, because the IMF becomes "0" automatically, clearing IMF need not execute normally on inter-
rupt service routine. However, if using multiple interrupt on interrupt service routine, manipulating EF or IL should be exe-
cuted before setting IMF="1".
Note 3: Do not clear IL with read-modify-write instructions such as bit operations.
EIRH,EIRL 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
(003BH, 003AH) EF15 EF14 EF13 EF12 EF11 EF10 EF9 EF8 EF7 EF6 EF5 EF4 IMF
Page 36
TMP86FH46ANG
1. INT4 and INTTXD share the interrupt source level whose priority is 15.
2. INT5 and INTADC share the interrupt source level whose priority is 16.
INTSEL 7 6 5 4 3 2 1 0
(003EH) - - - - - - IL14ER IL15ER (Initial value: **** **00)
0: INT4
IL14ER Selects INT4 or INTTXD R/W
1: INTTXD
0: INT5
IL15ER Selects INT5 or INTADC R/W
1: INTADC
Note:When the contents of PSW are saved on the stack, the contents of IMF are also saved.
Page 37
3. Interrupt Control Circuit
3.4 Interrupt Sequence
TMP86FH46ANG
Interrupt
request
Interrupt
latch (IL)
IMF
Note 1: a: Return address entry address, b: Entry address, c: Address which RETI instruction is stored
Note 2: On condition that interrupt is enabled, it takes 38/fc [s] or 38/fs [s] at maximum (If the interrupt latch is set at the first
machine cycle on 10 cycle instruction) to start interrupt acceptance processing since its interrupt latch is set.
Example: Correspondence between vector table address for INTTBT and the entry address of the interrupt
service program
A maskable interrupt is not accepted until the IMF is set to “1” even if the maskable interrupt higher than the
level of current servicing interrupt is requested.
In order to utilize nested interrupt service, the IMF is set to “1” in the interrupt service program. In this case,
acceptable interrupt sources are selectively enabled by the individual interrupt enable flags.
To avoid overloaded nesting, clear the individual interrupt enable flag whose interrupt is currently serviced,
before setting IMF to “1”. As for non-maskable interrupt, keep interrupt service shorten compared with length
between interrupt requests; otherwise the status cannot be recovered as non-maskable interrupt would simply
nested.
Page 38
TMP86FH46ANG
If only a specific register is saved or interrupts of the same source are nested, general-purpose registers
can be saved/restored using the PUSH/POP instructions.
(interrupt processing)
RETI ; RETURN
Address
(Example)
SP b-5
A b-4
SP W SP b-3
PCL PCL PCL b-2
PCH PCH PCH b-1
PSW PSW PSW SP b
To save only a specific register without nested interrupts, data transfer instructions are available.
(interrupt processing)
RETI ; RETURN
Page 39
3. Interrupt Control Circuit
3.4 Interrupt Sequence
TMP86FH46ANG
Main task
Interrupt Interrupt
acceptance service task
Saving
registers
Restoring
registers
Interrupt return
As for address trap interrupt (INTATRAP), it is required to alter stacked data for program counter (PC) to
restarting address, during interrupt service program.
Note:If [RETN] is executed with the above data unaltered, the program returns to the address trap area and
INTATRAP occurs again.When interrupt acceptance processing has completed, stacked data for PCL and
PCH are located on address (SP + 1) and (SP + 2) respectively.
(interrupt processing)
RETN ; RETURN
INC SP ;
INC SP ;
(interrupt processing)
Interrupt requests are sampled during the final cycle of the instruction being executed. Thus, the next inter-
rupt can be accepted immediately after the interrupt return instruction is executed.
Page 40
TMP86FH46ANG
Note 1: It is recommended that stack pointer be return to rate before INTATRAP (Increment 3 times), if return inter-
rupt instruction [RETN] is not utilized during interrupt service program under INTATRAP (such as Example
2).
Note 2: When the interrupt processing time is longer than the interrupt request generation time, the interrupt service
task is performed but not the main task.
3.5.2 Debugging
Debugging efficiency can be increased by placing the SWI instruction at the software break point setting
address.
Note: The undefined instruction interrupt (INTUNDEF) forces CPU to jump into vector address, as software interrupt
(SWI) does.
Note: The operating mode under address trapped, whether to be reset output or interrupt processing, is selected on
watchdog timer control register (WDTCR).
Page 41
3. Interrupt Control Circuit
3.8 External Interrupts
TMP86FH46ANG
Source Pin Enable Conditions Release Edge (level) Digital Noise Reject
Note 1: In NORMAL1/2 or IDLE1/2 mode, if a signal with no noise is input on an external interrupt pin, it takes a maximum of "sig-
nal establishment time + 6/fs[s]" from the input signal's edge to set the interrupt latch.
Note 2: When INT0EN = "0", IL4 is not set even if a falling edge is detected on the INT0 pin input.
Note 3: When a pin with more than one function is used as an output and a change occurs in data or input/output status, an inter-
rupt request signal is generated in a pseudo manner. In this case, it is necessary to perform appropriate processing such
as disabling the interrupt enable flag.
Page 42
TMP86FH46ANG
(0037H) INT1NC INT0EN INT4ES INT3ES INT2ES INT1ES (Initial value: 0000 000*)
0: Rising edge
INT3 ES INT3 edge select R/W
1: Falling edge
0: Rising edge
INT2 ES INT2 edge select R/W
1: Falling edge
0: Rising edge
INT1 ES INT1 edge select R/W
1: Falling edge
Page 43
3. Interrupt Control Circuit
3.8 External Interrupts
TMP86FH46ANG
Page 44
TMP86FH46ANG
The TMP86FH46ANG adopts the memory mapped I/O system, and all peripheral control and data transfers are
performed through the special function register (SFR) or the data buffer register (DBR). The SFR is mapped on
address 0000H to 003FH, DBR is mapped on address 0F80H to 0FFFH.
This chapter shows the arrangement of the special function register (SFR) and data buffer register (DBR) for
TMP86FH46ANG.
4.1 SFR
0000H P0DR
0001H P1DR
0002H P2DR
0003H P3DR
0004H P4DR
0005H Reserved
0006H Reserved
0007H Reserved
0008H P0PRD -
0009H Reserved
000AH P2PRD -
000BH Reserved
000CH Reserved
000DH P1CR
000EH P3CR
000FH P4CR
0010H TC1DRAL
0011H TC1DRAH
0012H TC1DRBL
0013H TC1DRBH
0014H TC1CR
0015H Reserved
0016H TC3CR
0017H TC4CR
0018H TTREG3
0019H TTREG4
001AH PWREG3
001BH PWREG4
001CH ADCCR1
001DH ADCCR2
001EH ADCDR2 -
001FH ADCDR1 -
0021H - UARTCR2
0023H Reserved
0024H Reserved
0025H Reserved
Page 45
4. Special Function Register (SFR)
4.1 SFR
TMP86FH46ANG
0026H SIOCR1
0027H SIOSR
0029H Reserved
002AH Reserved
002BH Reserved
002CH Reserved
002DH Reserved
002EH Reserved
002FH Reserved
0030H Reserved
0031H - STOPCR
0032H Reserved
0033H Reserved
0034H - WDTCR1
0035H - WDTCR2
0036H TBTCR
0037H EINTCR
0038H SYSCR1
0039H SYSCR2
003AH EIRL
003BH EIRH
003CH ILL
003DH ILH
003EH INTSEL
003FH PSW
Page 46
TMP86FH46ANG
4.2 DBR
0F80H Reserved
: : : :
0F9FH Reserved
0FA0H Reserved
: : : :
0FBFH Reserved
0FC0H Reserved
: : : :
0FDFH Reserved
0FE0H Reserved
0FE1H Reserved
0FE2H Reserved
0FE3H Reserved
0FE4H Reserved
0FE5H Reserved
0FE6H Reserved
0FE7H Reserved
0FE8H Reserved
0FE9H - FLSSTB
0FEAH SPCR
0FEBH Reserved
0FECH Reserved
0FEDH Reserved
0FEEH Reserved
0FEFH Reserved
0FF0H Reserved
0FF1H Reserved
0FF2H Reserved
0FF3H Reserved
0FF4H Reserved
0FF5H Reserved
0FF6H Reserved
0FF7H Reserved
0FF8H Reserved
0FF9H Reserved
0FFAH Reserved
0FFBH Reserved
0FFCH Reserved
0FFDH Reserved
0FFEH Reserved
0FFFH FLSCR
Page 47
4. Special Function Register (SFR)
4.2 DBR
TMP86FH46ANG
Page 48
TMP86FH46ANG
The time base timer generates time base for key scanning, dynamic displaying, etc. It also provides a time base
timer interrupt (INTTBT).
5.1.1 Configuration
MPX
fc/223 or fs/215
fc/221 or fs/213
fc/216 or fs/28 Source clock Falling edge IDLE0, SLEEP0
fc/214 or fs/26 release request
detector
fc/213 or fs/25 INTTBT
fc/212 or fs/24 interrupt request
fc/211 or fs/23
fc/29 or fs/2
TBTCK TBTEN
TBTCR
Time base timer control register
5.1.2 Control
Time Base Timer is controled by Time Base Timer control register (TBTCR).
TBTCR
(DVOEN) (DVOCK) (DV7CK) TBTEN TBTCK (Initial Value: 0000 0000)
(0036H)
101 12 4 –
fc/2 fs/2
111 9 fs/2 –
fc/2
Note 1: fc; High-frequency clock [Hz], fs; Low-frequency clock [Hz], *; Don't care
Page 49
5. Time Base Timer (TBT)
5.1 Time Base Timer
TMP86FH46ANG
Note 2: The interrupt frequency (TBTCK) must be selected with the time base timer disabled (TBTEN="0"). (The interrupt fre-
quency must not be changed with the disable from the enable state.) Both frequency selection and enabling can be per-
formed simultaneously.
Example :Set the time base timer frequency to fc/216 [Hz] and enable an INTTBT interrupt.
LD (TBTCR) , 00000010B ; TBTCK ← 010
DI ; IMF ← 0
SET (EIRL) . 6
Table 5-1 Time Base Timer Interrupt Frequency ( Example : fc = 16.0 MHz, fs = 32.768 kHz )
DV7CK = 0 DV7CK = 1
000 1.91 1 1
001 7.63 4 4
5.1.3 Function
An INTTBT ( Time Base Timer Interrupt ) is generated on the first falling edge of source clock ( The divider
output of the timing generato which is selected by TBTCK. ) after time base timer has been enabled.
The divider is not cleared by the program; therefore, only the first interrupt may be generated ahead of the set
interrupt period ( Figure 5-2 ).
Source clock
TBTCR<TBTEN>
INTTBT
Interrupt period
Enable TBT
Page 50
TMP86FH46ANG
5.2.1 Configuration
Output latch
Data output D Q
DVO pin
MPX
fc/213 or fs/25 A
fc/212 or fs/24 B
fc/211 or fs/23 C Y
fc/210 or fs/22
D Port output latch
S
2
TBTCR<DVOEN>
DVOCK DVOEN
TBTCR
DVO pin output
Divider output control register
(a) configuration (b) Timing chart
5.2.2 Control
The Divider Output is controlled by the Time Base Timer Control Register.
TBTCR
DVOEN DVOCK (DV7CK) (TBTEN) (TBTCK) (Initial value: 0000 0000)
(0036H)
Note: Selection of divider output frequency (DVOCK) must be made while divider output is disabled (DVOEN="0"). Also, in other
words, when changing the state of the divider output frequency from enabled (DVOEN="1") to disable(DVOEN="0"), do not
change the setting of the divider output frequency.
Page 51
5. Time Base Timer (TBT)
5.2 Divider Output (DVO)
TMP86FH46ANG
Table 5-2 Divider Output Frequency ( Example : fc = 16.0 MHz, fs = 32.768 kHz )
Page 52
TMP86FH46ANG
The watchdog timer is a fail-safe system to detect rapidly the CPU malfunctions such as endless loops due to spu-
rious noises or the deadlock conditions, and return the CPU to a system recovery routine.
The watchdog timer signal for detecting malfunctions can be programmed only once as “reset request” or “inter-
rupt request”. Upon the reset release, this signal is initialized to “reset request”.
When the watchdog timer is not used to detect malfunctions, it can be used as the timer to provide a periodic inter-
rupt.
Note: Care must be taken in system design since the watchdog timer functions are not be operated completely due to
effect of disturbing noise.
Reset release
23 15
fc/2 or fs/2 Binary counters
Selector
Q
S R
WDTEN
Writing Writing
WDTT WDTOUT
disable code clear code
Controller
0034H 0035H
WDTCR1 WDTCR2
Watchdog timer control registers
Page 53
6. Watchdog Timer (WDT)
6.2 Watchdog Timer Control
TMP86FH46ANG
1. Set the detection time, select the output, and clear the binary counter.
2. Clear the binary counter repeatedly within the specified detection time.
If the CPU malfunctions such as endless loops or the deadlock conditions occur for some reason, the watch-
dog timer output is activated by the binary-counter overflow unless the binary counters are cleared. When
WDTCR1<WDTOUT> is set to “1” at this time, the reset request is generated and the RESET pin outputs a
low-level signal, then internal hardware is initialized. When WDTCR1<WDTOUT> is set to “0”, a watchdog
timer interrupt (INTWDT) is generated.
The watchdog timer temporarily stops counting in the STOP mode including the warm-up or IDLE/SLEEP
mode, and automatically restarts (continues counting) when the STOP/IDLE/SLEEP mode is inactivated.
Note:The watchdog timer consists of an internal divider and a two-stage binary counter. When the clear code 4EH
is written, only the binary counter is cleared, but not the internal divider. The minimum binary-counter overflow
time, that depends on the timing at which the clear code (4EH) is written to the WDTCR2 register, may be 3/
4 of the time set in WDTCR1<WDTT>. Therefore, write the clear code using a cycle shorter than 3/4 of the
time set to WDTCR1<WDTT>.
Example :Setting the watchdog timer detection time to 221/fc [s], and resetting the CPU malfunction detection
LD (WDTCR2), 4EH : Clears the binary counters.
LD (WDTCR2), 4EH : Clears the binary counters (always clears immediately before and
after changing WDTT).
:
Within 3/4 of WDT
detection time
:
:
Within 3/4 of WDT
detection time
:
Page 54
TMP86FH46ANG
WDTCR1 7 6 5 4 3 2 1 0
(0034H) (ATAS) (ATOUT) WDTEN WDTT WDTOUT (Initial value: **11 1001)
Note 1: After clearing WDTOUT to “0”, the program cannot set it to “1”.
Note 2: fc: High-frequency clock [Hz], fs: Low-frequency clock [Hz], *: Don’t care
Note 3: WDTCR1 is a write-only register and must not be used with any of read-modify-write instructions. If WDTCR1 is read, a
don’t care is read.
Note 4: To activate the STOP mode, disable the watchdog timer or clear the counter immediately before entering the STOP mode.
After clearing the counter, clear the counter again immediately after the STOP mode is inactivated.
Note 5: To clear WDTEN, set the register in accordance with the procedures shown in “1.2.3 Watchdog Timer Disable”.
WDTCR2 7 6 5 4 3 2 1 0
(0035H) (Initial value: **** ****)
Page 55
6. Watchdog Timer (WDT)
6.2 Watchdog Timer Control
TMP86FH46ANG
Note:While the watchdog timer is disabled, the binary counters of the watchdog timer are cleared.
Table 6-1 Watchdog Timer Detection Time (Example: fc = 16.0 MHz, fs = 32.768 kHz)
00 2.097 4 4
01 524.288 m 1 1
Page 56
TMP86FH46ANG
Note:When a watchdog timer reset is generated in the SLOW1 mode, the reset time is maximum 24/fc (high-fre-
quency clock) since the high-frequency clock oscillator is restarted. However, when crystals have inaccura-
cies upon start of the high-frequency clock oscillator, the reset time should be considered as an approximate
value because it has slight errors.
219/fc [s]
217/fc
Clock (WDTT=11)
Binary counter 1 2 3 0 1 2 3 0
Overflow
Internal reset
(WDTCR1<WDTOUT>= "1") A reset occurs
Page 57
6. Watchdog Timer (WDT)
6.3 Address Trap
TMP86FH46ANG
WDTCR1 7 6 5 4 3 2 1 0
(0034H) ATAS ATOUT (WDTEN) (WDTT) (WDTOUT) (Initial value: **11 1001)
WDTCR2 7 6 5 4 3 2 1 0
(0035H) (Initial value: **** ****)
Write D2H: Enable address trap area selection (ATRAP control code)
Watchdog timer control code 4EH: Clear the watchdog timer binary counter (WDT clear code) Write
WDTCR2
and address trap area control B1H: Disable the watchdog timer (WDT disable code) only
code Others: Invalid
Page 58
TMP86FH46ANG
Note:When an address trap reset is generated in the SLOW1 mode, the reset time is maximum 24/fc (high-fre-
quency clock) since the high-frequency clock oscillator is restarted. However, when crystals have inaccura-
cies upon start of the high-frequency clock oscillator, the reset time should be considered as an approximate
value because it has slight errors.
Page 59
6. Watchdog Timer (WDT)
6.3 Address Trap
TMP86FH46ANG
Page 60
TMP86FH46ANG
7. I/O Ports
External interrupt input, Serial PROM mode cotrol input, serial and timer/counter
Port P0 8-bit I/O port
input/output.
Port P1 6-bit I/O port External interrupt input, and timer/counter input/output.
Port P3 8-bit I/O port Analog input, and STOP mode release signal input.
Each output port contains a latch, which holds the output data. All input ports do not have latches, so the external
input data should be externally held until the input data is read from outside or reading should be performed several
timer before processing. Figure 7-1 shows input/output timing examples.
External data is read from an I/O port in the S1 state of the read cycle during execution of the read instruction.
This timing cannot be recognized from outside, so that transient input such as chattering must be processed by the
program.
Output data changes in the S2 state of the write cycle during execution of the instruction which writes to an I/O
port.
S0 S1 S2 S3 S0 S1 S2 S3 S0 S1 S2 S3
Instruction execution cycle Ex: LD A, (x)
Input strobe
Data input
S0 S1 S2 S3 S0 S1 S2 S3 S0 S1 S2 S3
Instruction execution cycle Ex: LD (x), A
Output strobe
Page 61
7. I/O Ports
7.1 Port P0 (P07 to P00)
TMP86FH46ANG
Control input
Data output D Q
P0i
Output latch Note: i = 7 to 0
Control output
STOP
OUTEN
7 6 5 4 3 2 1 0
7 6 5 4 3 2 1 0
P0PRD
(0008H) P07 P06 P05 P04 P03 P02 P01 P00
Read only
Page 62
TMP86FH46ANG
Control input
OUTEN
STOP
P1CRi D Q
Output latch
P1CRi input
Data input
7 6 5 4 3 2 1 0
P1DR P15 P14 P13 P12 P11 P10
(0001H) INT3 PPG DVO INT2 INT1 PWM3
R/W (Initial value: **00 0000)
TC1 TC3
PDO3
P1CR 7 6 5 4 3 2 1 0
(000DH) (Initial value: **00 0000)
Note 1: Bit 7 and 6 in P1DR and P1CR are always read as undefined value.
Note 2: Please set the bit 7 and 6 of P1CR to “1” in an emulator.
Note 3: Ports set to the input mode read the pin states. Ports set to the output mode read the output latch. When input pin and out-
put pin exist in port P1 together, the contents of the output latch which is specified as an input mode may be rewritten by
executing the bit manipulation instructions.
Page 63
7. I/O Ports
7.3 Port P2 (P22 to P20)
TMP86FH46ANG
7 6 5 4 3 2 1 0
7 6 5 4 3 2 1 0
P2PRD
(000AH) P22 P21 P20
Read only
Page 64
TMP86FH46ANG
STOPj
Key on wake up
Analog input
STOP
OUTEN
AINDS
SAIN
P3CRi D Q
Output latch
P3CRi input
Data input (P3DR)
7 6 5 4 3 2 1 0
P3CR 7 6 5 4 3 2 1 0
(000EH) (Initial value: 0000 0000)
Note: Ports set to the input mode read the pin states. Ports set to the output mode read the output latch. When input pin and out-
put pin exist in port P3 together, the contents of the output latch which is specified as an input mode may be rewritten by
executing the bit manipulation instructions.
Page 65
7. I/O Ports
7.5 Port P4 (P47 to P40)
TMP86FH46ANG
STOP
OUTEN
P4CRi D Q
P4CRi input
Data input (P4DR)
7 6 5 4 3 2 1 0
P4DR
(0004H) P47 P46 P45 P44 P43 P42 P41 P40 (Initial value: 0000 0000)
R/W
P4CR 7 6 5 4 3 2 1 0
(000FH) (Initial value: 0000 0000)
Note: Ports set to the input mode read the pin states. Ports set to the output mode read the output latch. When input pin and out-
put pin exist in port P4 together, the contents of the output latch which is specified as an input mode may be rewritten by
executing the bit manipulation instructions.
Page 66
MCAP1
S
A TC1S
Y INTTC1 interript
2
B
8.1 Configuration
Decoder
Command start PPG output
Start
External mode
MPPG1
trigger start Set Q
Pulse width External
trigger
measurement TC1S clear
mode
Clear
Rising Falling
Edge detector
METT1
TC1㩷㫇㫀㫅 Port D
(Note)
Clear
8. 16-Bit TimerCounter 1 (TC1)
fc/211, fs/23 A
Page 67
B Pulse width
B Y 16-bit up-counter measurement
fc/27 Y A Source
mode
C clock
fc/23 S S
Match
CMP Toggle
2 Window mode
Port
PPG output Q
Clear (Note)
S Q mode Set
Selector 㪧㪧㪞
Internal
Capture
TC1DRB TC1DRA Toggle
ACAP1
TC1CK Enable
16-bit timer register A, B
Note: Function I/O may not operate depending on I/O port setting. For more details, see the chapter "I/O Port".
TMP86FH46ANG
8. 16-Bit TimerCounter 1 (TC1)
8.2 TimerCounter Control
TMP86FH46ANG
Timer Register
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
TC1CR ACAP1
(0014H) MCAP1 Read/Write
TFF1 TC1S TC1CK TC1M
METT1 (Initial value: 0000 0000)
MPPG1
Extrig- Win-
Timer Event Pulse PPG
ger dow
Page 68
TMP86FH46ANG
Note 4: Auto-capture can be used only in the timer, event counter, and window modes.
Note 5: To set the timer registers, the following relationship must be satisfied.
TC1DRA > TC1DRB > 1 (PPG output mode), TC1DRA > 1 (other modes)
Note 6: Set TFF1 to “0” in the mode except PPG output mode.
Note 7: Set TC1DRB after setting TC1M to the PPG output mode.
Note 8: When the STOP mode is entered, the start control (TC1S) is cleared to “00” automatically, and the timer stops. After the
STOP mode is exited, set the TC1S to use the timer counter again.
Note 9: Use the auto-capture function in the operative condition of TC1. A captured value may not be fixed if it's read after the
execution of the timer stop or auto-capture disable. Read the capture value in a capture enabled condition.
Note 10:Since the up-counter value is captured into TC1DRB by the source clock of up-counter after setting TC1CR<ACAP1> to
"1". Therefore, to read the captured value, wait at least one cycle of the internal source clock before reading TC1DRB for
the first time.
Page 69
8. 16-Bit TimerCounter 1 (TC1)
8.3 Function
TMP86FH46ANG
8.3 Function
TimerCounter 1 has six types of operating modes: timer, external trigger timer, event counter, window, pulse width
measurement, programmable pulse generator output modes.
In the timer mode, the up-counter counts up using the internal clock. When a match between the up-counter and the timer
register 1A (TC1DRA) value is detected, an INTTC1 interrupt is generated and the up-counter is cleared. After being
cleared, the up-counter restarts counting. Setting TC1CR<ACAP1> to “1” captures the up-counter value into the timer reg-
ister 1B (TC1DRB) with the auto-capture function. Use the auto-capture function in the operative condition of TC1. A cap-
tured value may not be fixed if it's read after the execution of the timer stop or auto-capture disable. Read the capture value
in a capture enabled condition. Since the up-counter value is captured into TC1DRB by the source clock of up-counter after
setting TC1CR<ACAP1> to "1". Therefore, to read the captured value, wait at least one cycle of the internal source clock
before reading TC1DRB for the first time.
Table 8-1 Internal Source Clock for TimerCounter 1 (Example: fc = 16 MHz, fs = 32.768 kHz)
Maximum
Resolution Maximum Time Setting Resolution Maximum Time Setting Resolution
Time Set-
[µs] [s] [µs] [s] [µs]
ting [s]
Example 1 :Setting the timer mode with source clock fc/211 [Hz] and generating an interrupt 1 second later
(fc = 16 MHz, TBTCR<DV7CK> = “0”)
LDW (TC1DRA), 1E84H ; Sets the timer register (1 s ÷ 211/fc = 1E84H)
DI ; IMF= “0”
EI ; IMF= “1”
Example 2 :Auto-capture
LD (TC1CR), 01010000B ; ACAP1 ← 1
: :
Note: Since the up-counter value is captured into TC1DRB by the source clock of up-counter after setting TC1CR<ACAP1> to "1".
Therefore, to read the captured value, wait at least one cycle of the internal source clock before reading TC1DRB for the first
time.
Page 70
TMP86FH46ANG
Timer start
Source clock
Counter 0 1 2 3 4 n−1 n 0 1 2 3 4 5 6 7
TC1DRA ? n
Source clock
Capture Capture
TC1DRB ? m−1 m m+1 m+2 n−1 n n+1
ACAP1
(b) Auto-capture
Page 71
8. 16-Bit TimerCounter 1 (TC1)
8.3 Function
TMP86FH46ANG
Since the TC1 pin input has the noise rejection, pulses of 4/fc [s] or less are rejected as noise. A pulse width
of 12/fc [s] or more is required to ensure edge detection. The rejection circuit is turned off in the SLOW1/2 or
SLEEP1/2 mode, but a pulse width of one machine cycle or more is required.
Example 1 :Generating an interrupt 1 ms after the rising edge of the input pulse to the TC1 pin
(fc =16 MHz)
LDW (TC1DRA), 007DH ; 1ms ÷ 27/fc = 7DH
DI ; IMF= “0”
EI ; IMF= “1”
Example 2 :Generating an interrupt when the low-level pulse with 4 ms or more width is input to the TC1 pin
(fc =16 MHz)
LDW (TC1DRA), 01F4H ; 4 ms ÷ 27/fc = 1F4H
DI ; IMF= “0”
EI ; IMF= “1”
Page 72
TMP86FH46ANG
At the rising
Count start Count start edge (TC1S = 10)
Source clock
Up-counter 0 1 2 3 4 n−1 n 0 1 2 3
INTTC1
interrupt request
At the rising
Count start Count clear Count start edge (TC1S = 10)
Source clock
Up-counter 0 1 2 3 m−1 m 0 1 2 3 n 0
INTTC1
interrupt request
Note: m < n
(b) Trigger start and stop (METT1 = 1)
Page 73
8. 16-Bit TimerCounter 1 (TC1)
8.3 Function
TMP86FH46ANG
Timer start
TC1DRA ? n
Page 74
TMP86FH46ANG
Timer start
TC1 pin input
Internal clock
Counter 0 1 2 3 4 5 6 7 0 1 2 3
TC1DRA ? 7
Internal clock
Counter 0 1 2 3 4 5 6 7 8 9 0 1
TC1DRA ? 9
Match detect
INTTC1
interrput request Counter
clear
(b) Negative logic (TC1S = 11)
Page 75
8. 16-Bit TimerCounter 1 (TC1)
8.3 Function
TMP86FH46ANG
Note 1: The captured value must be read from TC1DRB until the next trigger edge is detected. If not read, the cap-
tured value becomes a don’t care. It is recommended to use a 16-bit access instruction to read the captured
value from TC1DRB.
Note 2: For the single-edge capture, the counter after capturing the value stops at “1” until detecting the next edge.
Therefore, the second captured value is “1” larger than the captured value immediately after counting
starts.
Note 3: The first captured value after the timer starts may be read incorrectively, therefore, ignore the first captured
value.
Page 76
TMP86FH46ANG
DI ; IMF= “0”
EI ; IMF= “1”
PINTTC1: CPL (INTTC1SW). 0 ; INTTC1 interrupt, inverts and tests INTTC1 service switch
JRS F, SINTTC1
LD W,(TC1DRBH)
RETI
LD W,(TC1DRBH)
WIDTH
HPULSE
TC1 pin
INTTC1SW
Page 77
8. 16-Bit TimerCounter 1 (TC1)
8.3 Function
TMP86FH46ANG
Internal clock
Counter 0 1 2 3 4 n-1 n 0 1 2 3
Capture
TC1DRB n
INTTC1
interrupt request
[Application] High-or low-level pulse width measurement
Internal clock
INTTC1
interrupt request
[Application] (1) Cycle/frequency measurement
(2) Duty measurement
(b) Double-edge capture (MCAP1 = "0")
Page 78
TMP86FH46ANG
Since the output level of the PPG pin can be set with TC1CR<TFF1> when the timer starts, a positive or neg-
ative pulse can be generated. Since the inverted level of the timer F/F1 output level is output to the PPG pin,
specify TC1CR<TFF1> to “0” to set the high level to the PPG pin, and “1” to set the low level to the PPG pin.
Upon reset, the timer F/F1 is initialized to “0”.
Note 1: To change TC1DRA or TC1DRB during a run of the timer, set a value sufficiently larger than the count value
of the counter. Setting a value smaller than the count value of the counter during a run of the timer may
generate a pulse different from that specified.
Note 2: Do not change TC1CR<TFF1> during a run of the timer. TC1CR<TFF1> can be set correctly only at initial-
ization (after reset). When the timer stops during PPG, TC1CR<TFF1> can not be set correctly from this
point onward if the PPG output has the level which is inverted of the level when the timer starts. (Setting
TC1CR<TFF1> specifies the timer F/F1 to the level inverted of the programmed value.) Therefore, the
timer F/F1 needs to be initialized to ensure an arbitrary level of the PPG output. To initialize the timer F/F1,
change TC1CR<TC1M> to the timer mode (it is not required to start the timer mode), and then set the PPG
mode. Set TC1CR<TFF1> at this time.
Note 3: In the PPG mode, the following relationship must be satisfied.
TC1DRA > TC1DRB
Note 4: Set TC1DRB after changing the mode of TC1M to the PPG mode.
Page 79
8. 16-Bit TimerCounter 1 (TC1)
8.3 Function
TMP86FH46ANG
Example :Generating a pulse which is high-going for 800 µs and low-going for 200 µs
(fc = 16 MHz)
Setting port
LD (TC1CR), 10000111B ; Sets the PPG mode, selects the source clock
LDW (TC1DRB), 0019H ; Sets the low-level pulse width (200 µs ÷ 27/fc = 0019H)
Example :After stopping PPG, setting the PPG pin to a high-level to restart PPG
(fc = 16 MHz)
Setting port
LD (TC1CR), 10000111B ; Sets the PPG mode, selects the source clock
LDW (TC1DRB), 0019H ; Sets the low-level pulse width (200 µs ÷ 27/fc = 0019H)
: :
Port output
I/O port output latch enable
shared with PPG output
Function output
TC1CR<TFF1> Set
Write to TC1CR
Internal reset Clear Q
TC1CR<TC1S> clear
Page 80
TMP86FH46ANG
Timer start
Internal clock
TC1DRB n
Match detect
TC1DRA m
INTTC1
interrupt request
Note: m > n
(a) Continuous pulse generation (TC1S = 01)
Count start
TC1 pin input Trigger
Internal clock
Counter 0 1 n n+1 m 0
TC1DRB n
TC1DRA m
INTTC1
interrupt request
[Application] One-shot pulse output
Note: m > n
(b) One-shot pulse generation (TC1S = 10)
Page 81
8. 16-Bit TimerCounter 1 (TC1)
8.3 Function
TMP86FH46ANG
Page 82
TMP86FH46ANG
9.1 Configuration
PWM mode
Overflow
INTTC4
interrupt request
fc/211 or fs/23 A Clear
fc/2
7
B Y A Y 8-bit up-counter
fc/2
5
C B TC4S
fc/23 D S PDO, PPG mode
fs E A
fc/2 F Toggle
16-bit mode Y
fc G B Q
TC4 pin H S
16-bit Set PDO4/PWM4/
S Timer, Event
mode Counter mode Clear PPG4 pin
TC4M S
TC4S TC4CK Timer F/F4
TFF4 A
Y
TC4CR B
TTREG4 PWREG4 PWM, PPG mode DecodeEN PDO, PWM,
PPG mode
TFF4
16-bit
mode
TC3S
PWM mode
INTTC3
fc/211 or fs/23
Clear interrupt request
A
16-bit mode
fc/27 B Y 8-bit up-counter Overflow
fc/2
5
C PDO mode
3
fc/2 D
fs E Toggle
fc/2 F
fc G 16-bit mode Q
TC3 pin H Timer, Set PDO3/PWM3/
S Event Couter mode pin
Clear
TC3M Timer F/F3
TC3S TC3CK
TFF3
TC3CR PWM mode
DecodeEN PDO, PWM mode
TTREG3 PWREG3 16-bit mode
TFF3
Page 83
9. 8-Bit TimerCounter (TC3, TC4)
9.1 Configuration
TMP86FH46ANG
TTREG3 7 6 5 4 3 2 1 0
(0018H)
R/W (Initial value: 1111 1111)
PWREG3 7 6 5 4 3 2 1 0
(001AH)
R/W (Initial value: 1111 1111)
Note 1: Do not change the timer register (TTREG3) setting while the timer is running.
Note 2: Do not change the timer register (PWREG3) setting in the operating mode except the 8-bit and 16-bit PWM modes while
the timer is running.
TC3CR 7 6 5 4 3 2 1 0
(0016H) TFF3 TC3CK TC3S TC3M (Initial value: 0000 0000)
0: Clear
TFF3 Time F/F3 control R/W
1: Set
100 fs fs fs
110 fc fc fc (Note 8)
Page 84
TMP86FH46ANG
Note 7: The timer register settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 9-
3.
Note 8: The operating clock fc in the SLOW or SLEEP mode can be used only as the high-frequency warm-up mode.
Page 85
9. 8-Bit TimerCounter (TC3, TC4)
9.1 Configuration
TMP86FH46ANG
The TimerCounter 4 is controlled by the TimerCounter 4 control register (TC4CR) and two 8-bit timer registers
(TTREG4 and PWREG4).
TTREG4 7 6 5 4 3 2 1 0
(0019H)
R/W (Initial value: 1111 1111)
PWREG4 7 6 5 4 3 2 1 0
(001BH)
R/W (Initial value: 1111 1111)
Note 1: Do not change the timer register (TTREG4) setting while the timer is running.
Note 2: Do not change the timer register (PWREG4) setting in the operating mode except the 8-bit and 16-bit PWM modes while
the timer is running.
TC4CR 7 6 5 4 3 2 1 0
(0017H) TFF4 TC4CK TC4S TC4M (Initial value: 0000 0000)
0: Clear
TFF4 Timer F/F4 control R/W
1: Set
100 fs fs fs
110 fc fc –
Page 86
TMP86FH46ANG
Note 6: To the TimerCounter in the 16-bit mode, select the source clock by programming TC3CR<TC3CK>. Set the timer start
control and timer F/F control by programming TC4S and TFF4, respectively.
Note 7: The operating clock settings are limited depending on the timer operating mode. For the detailed descriptions, see Table
9-1 and Table 9-2.
Note 8: The timer register settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 9-
3.
Table 9-1 Operating Mode and Selectable Source Clock (NORMAL1/2 and IDLE1/2 Modes)
fc/211
TC3 TC4
Operating mode or fc/27 fc/25 fc/23 fs fc/2 fc
pin input pin input
fs/23
8-bit timer Ο Ο Ο Ο – – – – –
8-bit PDO Ο Ο Ο Ο – – – – –
8-bit PWM Ο Ο Ο Ο Ο Ο Ο – –
16-bit timer Ο Ο Ο Ο – – – – –
Warm-up counter – – – – Ο – – – –
16-bit PWM Ο Ο Ο Ο Ο Ο Ο Ο –
16-bit PPG Ο Ο Ο Ο – – – Ο –
Note 1: For 16-bit operations (16-bit timer/event counter, warm-up counter, 16-bit PWM and 16-bit PPG), set its source clock on
lower bit (TC3CK).
Note 2: Ο : Available source clock
Table 9-2 Operating Mode and Selectable Source Clock (SLOW1/2 and SLEEP1/2 Modes)
fc/211
TC3 TC4
Operating mode or fc/27 fc/25 fc/23 fs fc/2 fc
pin input pin input
fs/23
8-bit timer Ο – – – – – – – –
8-bit PDO Ο – – – – – – – –
8-bit PWM Ο – – – Ο – – – –
16-bit timer Ο – – – – – – – –
Warm-up counter – – – – – – Ο – –
16-bit PWM Ο – – – Ο – – Ο –
16-bit PPG Ο – – – – – – Ο –
Note1: For 16-bit operations (16-bit timer/event counter, warm-up counter, 16-bit PWM and 16-bit PPG), set its source clock on
lower bit (TC3CK).
Note2: Ο : Available source clock
Page 87
9. 8-Bit TimerCounter (TC3, TC4)
9.1 Configuration
TMP86FH46ANG
Note: n = 3 to 4
Page 88
TMP86FH46ANG
9.3 Function
The TimerCounter 3 and 4 have the 8-bit timer, 8-bit event counter, 8-bit programmable divider output (PDO), 8-
bit pulse width modulation (PWM) output modes. The TimerCounter 3 and 4 (TC3, 4) are cascadable to form a 16-
bit timer. The 16-bit timer has the operating modes such as the 16-bit timer, 16-bit event counter, warm-up counter,
16-bit pulse width modulation (PWM) output and 16-bit programmable pulse generation (PPG) modes.
Note 1: In the timer mode, fix TCjCR<TFFj> to 0. If not fixed, the PDOj, PWMj and PPGj pins may output pulses.
Note 2: In the timer mode, do not change the TTREGj setting while the timer is running. Since TTREGj is not in the
shift register configuration in the timer mode, the new value programmed in TTREGj is in effect immediately
after the programming. Therefore, if TTREGi is changed while the timer is running, an expected operation
may not be obtained.
Note 3: j = 3, 4
fc/211 [Hz] fs/23 [Hz] fs/23 [Hz] 128 µs 244.14 µs 32.6 ms 62.3 ms
Example :Setting the timer mode with source clock fc/27 Hz and generating an interrupt 80 µs later
(TimerCounter4, fc = 16.0 MHz)
LD (TTREG4), 0AH : Sets the timer register (80 µs÷27/fc = 0AH).
DI
EI
LD (TC4CR), 00010000B : Sets the operating cock to fc/27, and 8-bit timer mode.
Page 89
9. 8-Bit TimerCounter (TC3, TC4)
9.1 Configuration
TMP86FH46ANG
TC4CR<TC4S>
Internal
Source Clock
TTREG4 ? n
Note 1: In the event counter mode, fix TCjCR<TFFj> to 0. If not fixed, the PDOj, PWMj and PPGj pins may output
pulses.
Note 2: In the event counter mode, do not change the TTREGj setting while the timer is running. Since TTREGj is
not in the shift register configuration in the event counter mode, the new value programmed in TTREGj is in
effect immediately after the programming. Therefore, if TTREGi is changed while the timer is running, an
expected operation may not be obtained.
Note 3: j = 3, 4
TC4CR<TC4S>
TTREG4 ? n
Page 90
TMP86FH46ANG
LD (TC4CR), 00010001B : Sets the operating clock to fc/27, and 8-bit PDO mode.
Note 1: In the programmable divider output mode, do not change the TTREGj setting while the timer is running.
Since TTREGj is not in the shift register configuration in the programmable divider output mode, the new
value programmed in TTREGj is in effect immediately after programming. Therefore, if TTREGi is changed
while the timer is running, an expected operation may not be obtained.
Note 2: When the timer is stopped during PDO output, the PDOj pin holds the output status when the timer is
stopped. To change the output status, program TCjCR<TFFj> after the timer is stopped. Do not change the
TCjCR<TFFj> setting upon stopping of the timer.
Example: Fixing the PDOj pin to the high level when the TimerCounter is stopped
CLR (TCjCR).3: Stops the timer.
CLR (TCjCR).7: Sets the PDOj pin to the high level.
Note 3: j = 3, 4
Page 91
9.1 Configuration
9. 8-Bit TimerCounter (TC3, TC4)
TC4CR<TC4S>
Internal
source clock
Counter 0 1 2 n 0 1 2 n 0 1 2 n 0 1 2 n 0 1 2 3 0
Page 92
TTREG4 ? n
Match detect Match detect Match detect Match detect
Timer F/F4 Set F/F
PDO4 pin
Note 1: In the PWM mode, program the timer register PWREGj immediately after the INTTCj interrupt request is
generated (normally in the INTTCj interrupt service routine.) If the programming of PWREGj and the inter-
rupt request occur at the same time, an unstable value is shifted, that may result in generation of the pulse
different from the programmed value until the next INTTCj interrupt request is generated.
Note 2: When the timer is stopped during PWM output, the PWMj pin holds the output status when the timer is
stopped. To change the output status, program TCjCR<TFFj> after the timer is stopped. Do not change the
TCjCR<TFFj> upon stopping of the timer.
Example: Fixing the PWMj pin to the high level when the TimerCounter is stopped
CLR (TCjCR).3: Stops the timer.
CLR (TCjCR).7: Sets the PWMj pin to the high level.
Note 3: To enter the STOP mode during PWM output, stop the timer and then enter the STOP mode. If the STOP
mode is entered without stopping the timer when fc, fc/2 or fs is selected as the source clock, a pulse is out-
put from the PWMj pin during the warm-up period time after exiting the STOP mode.
Note 4: j = 3, 4
fc/211 [Hz] fs/23 [Hz] fs/23 [Hz] 128 µs 244.14 µs 32.8 ms 62.5 ms
fc/2 7
fc/2 7 – 8 µs – 2.05 ms –
fc/2 5
fc/2 5 – 2 µs – 512 µs –
fc fc – 62.5 ns – 16 µs –
Page 93
9.1 Configuration
9. 8-Bit TimerCounter (TC3, TC4)
TC4CR<TC4S>
TC4CR<TFF4>
Internal
source clock
Page 94
Shift Shift Shift Shift
Shift registar ? n m p
Match detect Match detect Match detect Match detect
Timer F/F4
PWM4 pin n p
n m
Note 1: In the timer mode, fix TCjCR<TFFj> to 0. If not fixed, the PDOj, PWMj, and PPGj pins may output a pulse.
Note 2: In the timer mode, do not change the TTREGj setting while the timer is running. Since TTREGj is not in the
shift register configuration in the timer mode, the new value programmed in TTREGj is in effect immediately
after programming of TTREGj. Therefore, if TTREGj is changed while the timer is running, an expected
operation may not be obtained.
Note 3: j = 3, 4
Example :Setting the timer mode with source clock fc/27 Hz, and generating an interrupt 300 ms later
(fc = 16.0 MHz)
LDW (TTREG3), 927CH : Sets the timer register (300 ms÷27/fc = 927CH).
DI
EI
LD (TC3CR), 13H :Sets the operating cock to fc/27, and 16-bit timer mode
(lower byte).
TC4CR<TC4S>
Internal
source clock
TTREG3 ? n
(Lower byte)
TTREG4 ? m
(Upper byte)
Match Counter Match Counter
detect clear detect clear
INTTC4 interrupt request
Figure 9-6 16-Bit Timer Mode Timing Chart (TC3 and TC4)
Page 95
9. 8-Bit TimerCounter (TC3, TC4)
9.1 Configuration
TMP86FH46ANG
In the event counter mode, the up-counter counts up at the falling edge to the TC3 pin. The TimerCounter 3
and 4 are cascadable to form a 16-bit event counter.
When a match between the up-counter and the timer register (TTREG3, TTREG4) value is detected after
the timer is started by setting TC4CR<TC4S> to 1, an INTTC4 interrupt is generated and the up-counter is
cleared.
After being cleared, the up-counter restarts counting at the falling edge of the input pulse to the TC3 pin.
Two machine cycles are required for the low- or high-level pulse input to the TC3 pin.
Therefore, a maximum frequency to be supplied is fc/24 Hz in the NORMAL1 or IDLE1 mode, and fs/24 in
the SLOW1/2 or SLEEP1/2 mode. Program the lower byte (TTREG3), and upper byte (TTREG4) in this
order in the timer register. (Programming only the upper or lower byte should not be attempted.)
Note 1: In the event counter mode, fix TCjCR<TFFj> to 0. If not fixed, the PDOj, PWMj and PPGj pins may output pulses.
Note 2: In the event counter mode, do not change the TTREGj setting while the timer is running. Since TTREGj is not in
the shift register configuration in the event counter mode, the new value programmed in TTREGj is in effect imme-
diately after the programming. Therefore, if TTREGj is changed while the timer is running, an expected operation
may not be obtained.
Note 3: j = 3, 4
9.3.7 16-Bit Pulse Width Modulation (PWM) Output Mode (TC3 and 4)
This mode is used to generate a pulse-width modulated (PWM) signals with up to 16 bits of resolution. The
TimerCounter 3 and 4 are cascadable to form the 16-bit PWM signal generator.
The counter counts up using the internal clock or external clock.
When a match between the up-counter and the timer register (PWREG3, PWREG4) value is detected, the
logic level output from the timer F/F4 is switched to the opposite state. The counter continues counting. The
logic level output from the timer F/F4 is switched to the opposite state again by the counter overflow, and the
counter is cleared. The INTTC4 interrupt is generated at this time.
Two machine cycles are required for the high- or low-level pulse input to the TC3 pin. Therefore, a maxi-
mum frequency to be supplied is fc/24 Hz in the NORMAL1 or IDLE1 mode, and fs/24 to in the SLOW1/2 or
SLEEP1/2 mode.
Since the initial value can be set to the timer F/F4 by TC4CR<TFF4>, positive and negative pulses can be
generated. Upon reset, the timer F/F4 is cleared to 0.
(The logic level output from the PWM4 pin is the opposite to the timer F/F4 logic level.)
Since PWREG4 and 3 in the PWM mode are serially connected to the shift register, the values set to
PWREG4 and 3 can be changed while the timer is running. The values set to PWREG4 and 3 during a run of
the timer are shifted by the INTTCj interrupt request and loaded into PWREG4 and 3. While the timer is
stopped, the values are shifted immediately after the programming of PWREG4 and 3. Set the lower byte
(PWREG3) and upper byte (PWREG3) in this order to program PWREG4 and 3. (Programming only the lower
or upper byte of the register should not be attempted.)
If executing the read instruction to PWREG4 and 3 during PWM output, the values set in the shift register is
read, but not the values set in PWREG4 and 3. Therefore, after writing to the PWREG4 and 3, reading data of
PWREG4 and 3 is previous value until INTTC4 is generated.
For the pin used for PWM output, the output latch of the I/O port must be set to 1.
Note 1: In the PWM mode, program the timer register PWREG4 and 3 immediately after the INTTC4 interrupt
request is generated (normally in the INTTC4 interrupt service routine.) If the programming of PWREGj and
the interrupt request occur at the same time, an unstable value is shifted, that may result in generation of
pulse different from the programmed value until the next INTTC4 interrupt request is generated.
Note 2: When the timer is stopped during PWM output, the PWM4 pin holds the output status when the timer is
stopped. To change the output status, program TC4CR<TFF4> after the timer is stopped. Do not program
TC4CR<TFF4> upon stopping of the timer.
Example: Fixing thePWM4 pin to the high level when the TimerCounter is stopped
Page 96
TMP86FH46ANG
fs fs fs 30.5 µs 30.5 µs 2 s 2s
fc fc – 62.5 ns – 4.1 ms –
Example :Generating a pulse with 1-ms high-level width and a period of 32.768 ms (fc = 16.0 MHz)
Setting ports
LD (TC3CR), 33H : Sets the operating clock to fc/23, and 16-bit PWM output
mode (lower byte).
LD (TC4CR), 056H : Sets TFF4 to the initial value 0, and 16-bit PWM signal
generation mode (upper byte).
Page 97
9.1 Configuration
9. 8-Bit TimerCounter (TC3, TC4)
TC4CR<TC4S>
TC4CR<TFF4>
Internal
source clock
Page 98
PWREG4 a
(Upper byte) ? b c
Shift Shift Shift Shift
16-bit ? an bm cp
shift register
Match detect Match detect Match detect Match detect
Timer F/F4
PWM4 pin an cp
an bm
Figure 9-7 16-Bit PWM Mode Timing Chart (TC3 and TC4)
TMP86FH46ANG
TMP86FH46ANG
9.3.8 16-Bit Programmable Pulse Generate (PPG) Output Mode (TC3 and 4)
This mode is used to generate pulses with up to 16-bits of resolution. The timer counter 3 and 4 are cascad-
able to enter the 16-bit PPG mode.
The counter counts up using the internal clock or external clock. When a match between the up-counter and
the timer register (PWREG3, PWREG4) value is detected, the logic level output from the timer F/F4 is
switched to the opposite state. The counter continues counting. The logic level output from the timer F/F4 is
switched to the opposite state again when a match between the up-counter and the timer register (TTREG3,
TTREG4) value is detected, and the counter is cleared. The INTTC4 interrupt is generated at this time.
Two machine cycles are required for the high- or low-level pulse input to the TC3 pin. Therefore, a maxi-
mum frequency to be supplied is fc/24 Hz in the NORMAL1 or IDLE1 mode, and fc/24 to in the SLOW1/2 or
SLEEP1/2 mode.
Since the initial value can be set to the timer F/F4 by TC4CR<TFF4>, positive and negative pulses can be
generated. Upon reset, the timer F/F4 is cleared to 0.
(The logic level output from the PPG4 pin is the opposite to the timer F/F4.)
Set the lower byte and upper byte in this order to program the timer register. (TTREG3 → TTREG4,
PWREG3 → PWREG4) (Programming only the upper or lower byte should not be attempted.)
For PPG output, set the output latch of the I/O port to 1.
Example :Generating a pulse with 1-ms high-level width and a period of 16.385 ms (fc = 16.0 MHz)
Setting ports
Note 1: In the PPG mode, do not change the PWREGi and TTREGi settings while the timer is running. Since
PWREGi and TTREGi are not in the shift register configuration in the PPG mode, the new values pro-
grammed in PWREGi and TTREGi are in effect immediately after programming PWREGi and TTREGi.
Therefore, if PWREGi and TTREGi are changed while the timer is running, an expected operation may not
be obtained.
Note 2: When the timer is stopped during PPG output, the PPG4 pin holds the output status when the timer is
stopped. To change the output status, program TC4CR<TFF4> after the timer is stopped. Do not change
TC4CR<TFF4> upon stopping of the timer.
Example: Fixing the PPG4 pin to the high level when the TimerCounter is stopped
CLR (TC4CR).3: Stops the timer
CLR (TC4CR).7: Sets the PPG4 pin to the high level
Note 3: i = 3, 4
Page 99
9.1 Configuration
9. 8-Bit TimerCounter (TC3, TC4)
TC4CR<TC4S>
Internal
source clock
PWREG3
(Lower byte) ? n
PWREG4
(Upper byte) ? m
Page 100
Match detect Match detect Match detect
TTREG3
(Lower byte) ? r
TTREG4
(Upper byte) ? q
Match detect Match detect F/F clear
Timer F/F4
Held at the level when the timer
stops
PPG4 pin
mn mn mn
Figure 9-8 16-Bit PPG Mode Timing Chart (TC3 and TC40)
TMP86FH46ANG
TMP86FH46ANG
Note 1: In the warm-up counter mode, fix TCiCR<TFFi> to 0. If not fixed, the PDOi, PWMi and PPGi pins may output
pulses.
Note 2: In the warm-up counter mode, only upper 8 bits of the timer register TTREG4 and 3 are used for match
detection and lower 8 bits are not used.
Note 3: i = 3, 4
In this mode, the warm-up period time from a stop of the low-frequency clock fs to oscillation stability
is obtained. Before starting the timer, set SYSCR2<XTEN> to 1 to oscillate the low-frequency clock.
When a match between the up-counter and the timer register (TTREG4, 3) value is detected after the timer
is started by setting TC4CR<TC4S> to 1, the counter is cleared by generating the INTTC4 interrupt
request. After stopping the timer in the INTTC4 interrupt service routine, set SYSCR2<SYSCK> to 1 to
switch the system clock from the high-frequency to low-frequency, and then clear of SYSCR2<XTEN> to
0 to stop the high-frequency clock.
Table 9-8 Setting Time of Low-Frequency Warm-Up Counter Mode (fs = 32.768 kHz)
7.81 ms 1.99 s
Example :After checking low-frequency clock oscillation stability with TC4 and 3, switching to the SLOW1 mode
SET (SYSCR2).6 : SYSCR2<XTEN> ← 1
LD (TC3CR), 43H : Sets TFF3=0, source clock fs, and 16-bit mode.
DI : IMF ← 0
EI : IMF ← 1
: :
RETI
: :
Page 101
9. 8-Bit TimerCounter (TC3, TC4)
9.1 Configuration
TMP86FH46ANG
In this mode, the warm-up period time from a stop of the high-frequency clock fc to the oscillation sta-
bility is obtained. Before starting the timer, set SYSCR2<XEN> to 1 to oscillate the high-frequency clock.
When a match between the up-counter and the timer register (TTREG4, 3) value is detected after the timer
is started by setting TC4CR<TC4S> to 1, the counter is cleared by generating the INTTC4 interrupt
request. After stopping the timer in the INTTC4 interrupt service routine, clear SYSCR2<SYSCK> to 0 to
switch the system clock from the low-frequency to high-frequency, and then SYSCR2<XTEN> to 0 to
stop the low-frequency clock.
16 µs 4.08 ms
Example :After checking high-frequency clock oscillation stability with TC4 and 3, switching to the NORMAL1 mode
SET (SYSCR2).7 : SYSCR2<XEN> ← 1
LD (TC3CR), 63H : Sets TFF3=0, source clock fs, and 16-bit mode.
DI : IMF ← 0
EI : IMF ← 1
: :
RETI
: :
Page 102
TMP86FH46ANG
The serial interfaces connect to an external device via SI, SO, and SCK pins.
When these pins are used as serial interface, the output latches for each port should be set to "1".
10.1 Configuration
SIOCR1 SIOSR
SIOTDB
To BUS
Port
(Note) SCK pin
INTSIO Internal clock (Serial data output)
interrupt input
Note: Set the register of port correctly for the port assigned as serial interface pins.
For details, see the description of the input/output port control register.
Page 103
10. Synchronous Serial Interface (SIO)
10.2 Control
TMP86FH46ANG
10.2 Control
The SIO is controlled using the serial interface control register (SIOCR1). The operating status of the serial inter-
face can be inspected by reading the status register (SIOCR1).
0: Stop
SIOS Specify start/stop of transfer
1: Start
0: –
SIOINH Forcibly stops transfer (Note 1)
1: Forcibly stop (Automatically cleared to "0" after stopping)
Note 1: When SIOCR1<SIOINH> is set to “1”, SIOCR1<SIOS>, SIOSR register, SIORDB register and SIOTDB register are initial-
ized.
Note 2: Transfer mode, direction of transfer and serial clock must be select during the transfer is stopping (when SIOSR<SIOF>
"0").
Note 3: fc: High-frequency clock [Hz], fs: Low-frequency clock [Hz], *: Don’t care
Page 104
TMP86FH46ANG
0: 8 clocks
SEF Number of clocks monitor
1: 1 to 7 clocks Read
0: Data exists in transmit buffer only
TXF Transmit buffer empty flag
1: No data exists in transmit buffer
Read
0: – (No error exist)
1: Transmit buffer under run occurs in an external clock mode
TXERR Transfer operation error flag
Write
0: Clear the flag
1: – (A write of "1" to this bit is ignored)
R/W
Read
0: – (No error exist)
1: Receive buffer over run occurs in an external clock mode
RXERR Receive operation error flag
Write
0: Clear the flag
1: – (A write of "1" to this bit is ignored)
Note 1: The operation error flag (TXERR and RXERR) are not automatically cleared by stopping transfer with SIOCR1<SIOS>
"0". Therefore, set these bits to "0" for clearing these error flag. Or set SIOCR1<SIOINH> to "1".
Note 2: *: Don't care
Note 1: SIOTDB is write only register. A bit manipulation should not be performed on the transmit buffer register using a read-
modify-write instruction.
Note 2: The SIOTDB should be written after checking SIOSR<TXF> "1". When SIOSR<TXF> is "0", the writing data can't be
transferred to SIOTDB even if write instruction is executed to SIOTDB
Note 3: *: Don't care
Page 105
10. Synchronous Serial Interface (SIO)
10.3 Function
TMP86FH46ANG
10.3 Function
The serial clock can be selected by using SIOCR1<SCK>. When the serial clock is changed, the writing
instruction to SIOCR1<SCK> should be executed while the transfer is stopped (when SIOSR<SIOF>
“0”)
Setting the SIOCR1<SCK> to other than “111B” outputs the clock (shown in " Table 10-1 Serial
Clock Rate (fc = 16 MHz, fs = 32.768kHz) ") as serial clock outputs from SCK pin. At the before
beginning or finishing of a transfer, SCK pin is kept in high level.
When writing (in the transmit mode) or reading (in the receive mode) data can not follow the serial
clock rate, an automatic-wait function is executed to stop the serial clock automatically and hold the
next shift operation until reading or writing is completed (shown in " Figure 10-2 Automatic-wait
Function (Example of transmit mode) "). The maximum time from releasing the automatic-wait
function by reading or writing a data is 1 cycle of the selected serial clock until the serial clock comes
out from SCK pin.
SIOCR1<SIOS>
Automatically wait
SO pin A7 A6 A5 A4 A3 A2 A1 A0 B7 B6 B5 B4 B3 B2 B1 B0
SIOTDB A B
000 fc/212 3.906 kbps fs/24 2048 bps fs/24 2048 bps
Page 106
TMP86FH46ANG
When an external clock is selected by setting SIOCR1<SCK> to “111B”, the clock via the SCK pin
from an external source is used as the serial clock.
To ensure shift operation, the serial clock pulse width must be 4/fc or more for both “H” and “L”
levels.
SCK pin
tSCKL tSCKH
The leading edge is used to transmit data, and the trailing edge is used to receive data.
Data is shifted on the leading edge of the serial clock (falling edge of the SCK pin input/output).
Data is shifted on the trailing edge of the serial clock (rising edge of the SCK pin input/output).
SIOCR1<SIOS>
SCK pin
Shift register 01234567 *0123456 **012345 ***01234 ****0123 *****012 ******01 *******0 ********
Shift out
SO pin Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0
SIOCR1<SIOS>
SCK pin
Shift register ******** 7******* 67****** 567***** 4567**** 34567*** 234567** 1234567* 01234567
Page 107
10. Synchronous Serial Interface (SIO)
10.3 Function
TMP86FH46ANG
SIOCR1<SIOS>
SCK pin
SIOTDB A
Shift out
SO pin A7 A6 A5 A4 A3 A2 A1 A0
SIOCR1<SIOS>
SCK pin
SIOTDB A
Shift out
SO pin A0 A1 A2 A3 A4 A5 A6 A7
MSB transmit mode is selected by setting SIOCR1<SIODIR> to “0”, in which case the data is
transferred sequentially beginning with the most significant bit (Bit7).
LSB transmit mode is selected by setting SIOCR1<SIODIR> to “1”, in which case the data is
transferred sequentially beginning with the least significant bit (Bit0).
MSB receive mode is selected by setting SIOCR1<SIODIR> to “0”, in which case the data is
received sequentially beginning with the most significant bit (Bit7).
Page 108
TMP86FH46ANG
LSB receive mode is selected by setting SIOCR1<SIODIR> to “1”, in which case the data is
received sequentially beginning with the least significant bit (Bit0).
MSB transmit/receive mode are selected by setting SIOCR1<SIODIR> to “0” in which case the
data is transferred sequentially beginning with the most significant bit (Bit7) and the data is received
sequentially beginning with the most significant (Bit7).
LSB transmit/receive mode are selected by setting SIOCR1<SIODIR> to “1”, in which case the
data is transferred sequentially beginning with the least significant bit (Bit0) and the data is received
sequentially beginning with the least significant (Bit0).
Transmit mode is selected by setting “00B” to SIOCR1<SIOM>. Serial clock is selected by using
SIOCR1<SCK>. Transfer direction is selected by using SIOCR1<SIODIR>.
When a transmit data is written to the transmit buffer register (SIOTDB), SIOSR<TXF> is cleared
to “0”.
After SIOCR1<SIOS> is set to “1”, SIOSR<SIOF> is set synchronously to “1” the falling edge of
SCK pin.
The data is transferred sequentially starting from SO pin with the direction of the bit specified by
SIOCR1<SIODIR>, synchronizing with the SCK pin's falling edge.
SIOSR<SEF> is kept in high level, between the first clock falling edge of SCK pin and eighth
clock falling edge.
SIOSR<TXF> is set to “1” at the rising edge of pin after the data written to the SIOTDB is trans-
ferred to shift register, then the INTSIO interrupt request is generated, synchronizing with the next
falling edge on SCK pin.
Note 1: In internal clock operation, when SIOCR1<SIOS> is set to "1", transfer mode does not start with-
out writing a transmit data to the transmit buffer register (SIOTDB).
Note 2: In internal clock operation, when the SIOCR1<SIOS> is set to "1", SIOTDB is transferred to shift
register after maximum 1-cycle of serial clock frequency, then a serial clock is output from SCK
pin.
Note 3: In external clock operation, when the falling edge is input from SCK pin after SIOCR1<SIOS> is
set to "1", SIOTDB is transferred to shift register immediately.
Page 109
10. Synchronous Serial Interface (SIO)
10.3 Function
TMP86FH46ANG
Clearing SIOS
SIOCR1<SIOS>
SIOSR<SIOF>
Start shift Start shift Start shift
operation operation operation
SIOSR<SEF>
SO pin A7 A6 A5 A4 A3 A2 A1 A0 B7 B6 B5 B4 B3 B2 B1 B0 C7 C6 C5 C4 C3 C2 C1 C0
SIOSR<TXF>
INTSIO
interrupt
request
SIOTDB A B C
Page 110
TMP86FH46ANG
SIOSR<SIOF>
Start shift Start shift Start shift
operation operation operation
SIOSR<SEF>
SCK pin
SO pin A7 A6 A5 A4 A3 A2 A1 A0 B7 B6 B5 B4 B3 B2 B1 B0 C7 C6 C5 C4 C3 C2 C1 C0
SIOSR<TXF>
INTSIO
interrupt
request
SIOTDB <SIOS> A B C
SCK pin
SIOSR<SIOF>
SO pin
tSODH
Page 111
10. Synchronous Serial Interface (SIO)
10.3 Function
TMP86FH46ANG
SIOCR1<SIOS>
SIOSR<SIOF>
Start shift Start shift Start shift
operation operation operation
SIOSR<SEF>
SCK pin
SO pin A7 A6 A5 A4 A3 A2 A1 A0 B7 B6 B5 B4 B3 B2 B1 B0
SIOSR<TXF>
SIOSR<TXERR>
INTSIO
interrupt
request
SIOTDB A B Unknown
Receive mode is selected by setting “01” to SIOCR1<SIOM>. Serial clock is selected by using
SIOCR1<SCK>. Transfer direction is selected by using SIOCR1<SIODIR>.
After SIOCR1<SIOS> is set to “1”, SIOSR<SIOF> is set synchronously to “1” the falling edge of
SCK pin.
Synchronizing with the SCK pin's rising edge, the data is received sequentially from SI pin with the
direction of the bit specified by SBIDIR<SIODIR>.
SIOSR<SEF> is kept in high level, between the first clock falling edge of SCK pin and eighth
clock falling edge.
When 8-bit data is received, the data is transferred to SIORDB from shift register. INTSIO inter-
rupt request is generated and SIOSR<RXF> is set to “1”
Note: In internal clock operation, when the SIOCR1<SIOS> is set to "1", the serial clock is generated
from SCK pin after maximum 1-cycle of serial clock frequency.
Page 112
TMP86FH46ANG
If received data is not read out from SIORDB receive error occurs immediately after shift opera-
tion is finished. Then INTSIO interrupt request is generated after SIOSR<RXERR> is set to “1”.
Clearing SIOS
SIOCR1<SIOS>
SIOSR<SIOF>
Start shift Start shift Start shift
operation operation operation
SIOSR<SEF>
SI pin A7 A6 A5 A4 A3 A2 A1 A0 B7 B6 B5 B4 B3 B2 B1 B0 C7 C6 C5 C4 C3 C2 C1 C0
SIOSR<RXF>
INTSIO
interrupt
request
SIORDB A B C
Page 113
10. Synchronous Serial Interface (SIO)
10.3 Function
TMP86FH46ANG
SIOCR1<SIOS>
SIOSR<SIOF>
Start shift Start shift Start shift
operation operation operation
SIOSR<SEF>
SCK pin
SI pin A7 A6 A5 A4 A3 A2 A1 A0 B7 B6 B5 B4 B3 B2 B1 B0 C7 C6 C5 C4 C3 C2 C1 C0
SIOSR<RXF>
INTSIO
interrupt
request
SIORDB A B C
Receive errors occur on the following situation. To protect SIORDB and the shift register contents,
the received data is ignored while the SIOSR<RXERR> is “1”.
• Shift operation is finished before reading out received data from SIORDB at SIOSR<RXF>
is “1” in an external clock operation.
If receive error occurs, set the SIOCR1<SIOS> to “0” for reading the data that received
immediately before error occurence. And read the data from SIORDB. Data in shift register
(at errors occur) can be read by reading the SIORDB again.
When SIOSR<RXERR> is cleared to “0” after reading the received data, SIOSR<RXF> is
cleared to “0”.
After clearing SIOCR1<SIOS> to “0”, when 8-bit serial clock is input to SCK pin, receive
operation is stopped. To restart the receive operation, confirm that SIOSR<SIOF> is cleared
to “0”.
If the receive error occurs, set the SIOCR1<SIOINH> to “1” for stopping the receive opera-
tion immediately. In this case, SIOCR1<SIOS>, SIOSR register, SIORDB register and
SIOTDB register are initialized.
Page 114
TMP86FH46ANG
SIOCR1<SIOS>
SIOSR<SIOF>
Start shift Start shift Start shift
operation operation operation
SIOSR<SEF>
SCK pin
SI pin A7 A6 A5 A4 A3 A2 A1 A0 B7 B6 B5 B4 B3 B2 B1 B0 C7 C6 C5 C4 C3 C2 C1 C0
SIOSR<RXF>
SIOSR<RXERR>
Write a "0" after reading the
INTSIO received data when a receive
interrupt error occurs.
request
SIORDB A B
Note: If receive error is not corrected, an interrupt request does not generate after the error occurs.
Note 1: In internal clock operation, when the SIOCR1<SIOS> is set to "1", SIOTDB is transferred to shift
register after maximum 1-cycle of serial clock frequency, then a serial clock is output from SCK
pin.
Note 2: In external clock operation, when the falling edge is input from SCK pin after SIOCR1<SIOS> is
set to "1", SIOTDB is transferred to shift register immediately. When the rising edge is input from
SCK pin, receive operation also starts.
Page 115
10. Synchronous Serial Interface (SIO)
10.3 Function
TMP86FH46ANG
When data is written to SIOTDB, SIOSR<TXF> is cleared to “0” and when a data is read from
SIORDB, SIOSR<RXF> is cleared to “0”.
In internal clock operation, in case of the condition described below, the serial clock stops to “H”
level by an automatic-wait function when all of the bit set in the data has been transmitted.
• Next transmit data is not written to SIOTDB after reading a received data from SIORDB.
• Received data is not read from SIORDB after writing a next transmit data to SIOTDB.
• Neither SIOTDB nor SIORDB is accessed after transmission.
The automatic wait function is released by writing the next transmit data to SIOTDB after reading
the received data from SIORDB, or reading the received data from SIORDB after writing the next
data to SIOTDB.
Then, transmit/receive operation is restarted after maximum 1 cycle of serial clock.
In external clock operation, reading the received data from SIORDB and writing the next data to
SIOTDB must be finished before the shift operation of the next data begins.
If the transmit data is not written to SIOTDB after SIOSR<TXF> is set to “1”, transmit error occurs
immediately after shift operation is started. When the transmit error occurred, SIOSR<TXERR> is
set to “1”.
If received data is not read out from SIORDB before next shift operation starts after setting
SIOSR<RXF> to “1”, receive error occurs immediately after shift operation is finished. When the
receive error has occurred, SIOSR<RXERR> is set to “1”.
Page 116
TMP86FH46ANG
Clearing SIOS
SIOCR1<SIOS>
SO pin A7 A6 A5 A4 A3 A2 A1 A0 B7 B6 B5 B4 B3 B2 B1 B0 C7 C6 C5 C4 C3 C2 C1 C0
SI pin D7 D6 D5 D4 D3 D2 D1 D0 E7 E6 E5 E4 E3 E2 E1 E0 F7 F6 F5 F4 F3 F2 F1 F0
INTSIO
interrupt
request
SIOSR<TXF>
SIOTDB A B C
SIORDB D E F
Page 117
10. Synchronous Serial Interface (SIO)
10.3 Function
TMP86FH46ANG
SIOCR1<SIOS>
SIOSR<SIOF>
Start shift Start shift Start shift
operation operation operation
SIOSR<SEF>
SO pin
A7 A6 A5 A4 A3 A2 A1 A0 B7 B6 B5 B4 B3 B2 B1 B0 C7 C6 C5 C4 C3 C2 C1 C0
SI pin
D7 D6 D5 D4 D3 D2 D1 D0 E7 E6 E5 E4 E3 E2 E1 E0 F7 F6 F5 F4 F3 F2 F1 F0
INTSIO
interrupt
request
SIOSR<TXF>
SIOTDB A B C
SIOSR<RXF>
SIORDB D E F
Transmit/receive errors occur on the following situation. Corrective action is different, which
errors occur transmits or receives.
Page 118
TMP86FH46ANG
SIOCR1<SIOS>
SO pin A7 A6 A5 A4 A3 A2 A1 A0 B7 B6 B5 B4 B3 B2 B1 B0
SI pin D7 D6 D5 D4 D3 D2 D1 D0 E7 E6 E5 E4 E3 E2 E1 E0 F7 F6 F5 F4 F3 F2 F1 F0
INTSIO
interrupt
request
SIOSR<TXF>
SIOSR<TXERR>
SIOTDB A B Unknown
SIOSR<RXF>
SIORDB D E F
SIOCR1<SIOINH>
Receive errors occur on the following situation. To protect SIORDB and the shift register
contents, the received data is ignored while the SIOSR<RXERR> is “1”.
• Shift operation is finished before reading out received data from SIORDB at
SIOSR<RXF> is “1” in an external clock operation.
If receive error occurs, set the SIOCR1<SIOS> to “0” for reading the data that received
immediately before error occurence. And read the data from SIORDB. Data in shift reg-
ister (at errors occur) can be read by reading the SIORDB again.
When SIOSR<RXERR> is cleared to “0” after reading the received data, SIOSR<RXF>
is cleared to “0”.
After clearing SIOCR1<SIOS> to “0”, when 8-bit serial clock is input to SCK pin, re-
ceive operation is stopped. To restart the receive operation, confirm that SIOSR<SIOF>
is cleared to “0”.
If the received error occurs, set the SIOCR1<SIOINH> to “1” for stopping the receive
operation immediately. In this case, SIOCR1<SIOS>, SIOSR register, SIORDB register
and SIOTDB register are initialized.
Page 119
10. Synchronous Serial Interface (SIO)
10.3 Function
TMP86FH46ANG
SIOCR1<SIOS>
SIOSR<SIOF>
Start shift Start shift Start shift
operation operation operation
SIOSR<SEF>
SO pin A7 A6 A5 A4 A3 A2 A1 A0 B7 B6 B5 B4 B3 B2 B1 B0 C7 C6 C5 C4 C3
SI pin D7 D6 D5 D4 D3 D2 D1 D0 E7 E6 E5 E4 E3 E2 E1 E0 F7 F6 F5 F4 F3 F2 F1 F0
INTSIO
interrupt
request
SIOSR<TXF>
SIOTDB A B C Unknown
SIOSR<RXF>
SIOSR<RXERR>
SIORDB D E OOH
SIOCR1<SIOINH>
Note: If receive error is not corrected, an interrupt request does not generate after the error
occurs.
SCK pin
SIOSR<SIOF>
SO pin
tSODH
Page 120
TMP86FH46ANG
11.1 Configuration
3 2
2
Parity bit
Shift register
Stop bit
INTTXD Noise rejection
circuit RXD
TXD
INTRXD
Transmit/receive clock
Y
6
M A fc/2
P B fc/27
S X C fc/2
8
fc/13 A S
fc/26 B
fc/52 C 2 4
fc/104 D Y Counter 2
fc/208 E UARTSR UARTCR2
fc/416 F
INTTC3 G UART status register UART control register 2
fc/96 H MPX: Multiplexer
Baud rate generator
Page 121
11. Asynchronous Serial interface (UART )
11.2 Control
TMP86FH46ANG
11.2 Control
UART is controlled by the UART Control Registers (UARTCR1, UARTCR2). The operating status can be moni-
tored using the UART status register (UARTSR).
UARTCR1 7 6 5 4 3 2 1 0
(0020H) TXE RXE STBT EVEN PE BRG (Initial value: 0000 0000)
0: Disable
TXE Transfer operation
1: Enable
0: Disable
RXE Receive operation
1: Enable
0: 1 bit
STBT Transmit stop bit length
1: 2 bits
0: Odd-numbered parity
EVEN Even-numbered parity
1: Even-numbered parity
Write
0: No parity
PE Parity addition only
1: Parity
Note 1: When operations are disabled by setting TXE and RXE bit to “0”, the setting becomes valid when data transmit or receive
complete. When the transmit data is stored in the transmit data buffer, the data are not transmitted. Even if data transmit is
enabled, until new data are written to the transmit data buffer, the current data are not transmitted.
Note 2: The transmit clock and the parity are common to transmit and receive.
Note 3: UARTCR1<RXE> and UARTCR1<TXE> should be set to “0” before UARTCR1<BRG> is changed.
UARTCR2 7 6 5 4 3 2 1 0
(0021H) RXDNC STOPBR (Initial value: **** *000)
Note: When UARTCR2<RXDNC> = “01”, pulses longer than 96/fc [s] are always regarded as signals; when UARTCR2<RXDNC>
= “10”, longer than 192/fc [s]; and when UARTCR2<RXDNC> = “11”, longer than 384/fc [s].
Page 122
TMP86FH46ANG
UARTSR 7 6 5 4 3 2 1 0
(0020H) PERR FERR OERR RBFL TEND TBEP (Initial value: 0000 11**)
0: No parity error
PERR Parity error flag
1: Parity error
0: No framing error
FERR Framing error flag
1: Framing error
0: No overrun error
OERR Overrun error flag
1: Overrun error Read
0: Receive data buffer empty only
RBFL Receive data buffer full flag
1: Receive data buffer full
0: On transmitting
TEND Transmit end flag
1: Transmit end
Page 123
11. Asynchronous Serial interface (UART )
11.3 Transfer Data Format
TMP86FH46ANG
Frame Length
PE STBT
1 2 3 8 9 10 11 12
Note: In order to switch the transfer data format, perform transmit operations in the above Figure 11-3 sequence except
for the initial setting.
Page 124
TMP86FH46ANG
Source Clock
BRG
16 MHz 8 MHz 4 MHz
When TC3 is used as the UART transfer rate (when UARTCR1<BRG> = “110”), the transfer clock and transfer
rate are determined as follows:
Transfer clock [Hz] = TC3 source clock [Hz] / TTREG3 setting value
Transfer Rate [baud] = Transfer clock [Hz] / 16
RT0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 0 1 2 3 4 5 6 7 8 9 10 11
RT clock
RT0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 0 1 2 3 4 5 6 7 8 9 10 11
RT clock
Page 125
11. Asynchronous Serial interface (UART )
11.6 STOP Bit Length
TMP86FH46ANG
11.7 Parity
Set parity / no parity by UARTCR1<PE> and set parity type (Odd- or Even-numbered) by UARTCR1<EVEN>.
Note:When a receive operation is disabled by setting UARTCR1<RXE> bit to “0”, the setting becomes valid when
data receive is completed. However, if a framing error occurs in data receive, the receive-disabling setting
may not become valid. If a framing error occurs, be sure to perform a re-receive operation.
Page 126
TMP86FH46ANG
INTRXD interrupt
INTRXD interrupt
Page 127
11. Asynchronous Serial interface (UART )
11.9 Status Flag
TMP86FH46ANG
UARTSR<RBFL>
RDBUF yyyy
INTRXD interrupt
Note:Receive operations are disabled until the overrun error flag UARTSR<OERR> is cleared.
INTRXD interrupt
Note:If the overrun error flag UARTSR<OERR> is set during the period between reading the UARTSR and reading
the RDBUF, it cannot be cleared by only reading the RDBUF. Therefore, after reading the RDBUF, read the
UARTSR again to check whether or not the overrun error flag which should have been cleared still remains
set.
Page 128
TMP86FH46ANG
UARTSR<TBEP>
UARTSR<TBEP>
UARTSR<TEND>
INTTXD interrupt
Figure 11-10 Generation of Transmit End Flag and Transmit Data Buffer Empty
Page 129
11. Asynchronous Serial interface (UART )
11.9 Status Flag
TMP86FH46ANG
Page 130
TMP86FH46ANG
12.1 Configuration
The circuit configuration of the 10-bit AD converter is shown in Figure 12-1.
It consists of control register ADCCR1 and ADCCR2, converted value register ADCDR1 and ADCDR2, a DA
converter, a sample-hold circuit, a comparator, and a successive comparison circuit.
DA converter
VAREF AVSS
R/2 R R/2
AVDD Reference
Analog input
Sample hold voltage
multiplexer
circuit
AIN0 A Y
10
Analog
comparator
AIN7 n Successive approximate circuit
S EN Shift clock
INTADC
Control circuit
4
IREFON
AINDS
ADRS
Note: Before using AD converter, set appropriate value to I/O port register conbining a analog input port. For details, see the sec-
tion on "I/O ports".
Page 131
12. 10-bit AD Converter (ADC)
12.2 Register configuration
TMP86FH46ANG
ADCCR1 7 6 5 4 3 2 1 0
(001CH) ADRS AMD AINDS SAIN (Initial value: 0001 0000)
0: -
ADRS AD conversion start
1: AD conversion start
0000: AIN0
0001: AIN1
0010: AIN2
0011: AIN3 R/W
0100: AIN4
0101: AIN5
0110: AIN6
0111: AIN7
SAIN Analog input channel select
1000: Reserved
1001: Reserved
1010: Reserved
1011: Reserved
1100: Reserved
1101: Reserved
1110: Reserved
1111: Reserved
Note 1: Select analog input channel during AD converter stops (ADCDR2<ADBF> = "0").
Note 2: When the analog input channel is all use disabling, the ADCCR1<AINDS> should be set to "1".
Note 3: During conversion, Do not perform port output instruction to maintain a precision for all of the pins because analog input
port use as general input port. And for port near to analog input, Do not input intense signaling of change.
Note 4: The ADCCR1<ADRS> is automatically cleared to "0" after starting conversion.
Note 5: Do not set ADCCR1<ADRS> newly again during AD conversion. Before setting ADCCR1<ADRS> newly again, check
ADCDR2<EOCF> to see that the conversion is completed or wait until the interrupt signal (INTADC) is generated (e.g.,
interrupt handling routine).
Note 6: After STOP or SLOW/SLEEP mode are started, AD converter control register1 (ADCCR1) is all initialized and no data can
be written in this register. Therfore, to use AD converter again, set the ADCCR1 newly after returning to NORMAL1 or
NORMAL2 mode.
Page 132
TMP86FH46ANG
ADCCR2 7 6 5 4 3 2 1 0
(001DH) IREFON "1" ACK "0" (Initial value: **0* 000*)
000: 39/fc
001: Reserved
010: 78/fc R/W
AD conversion time select
011: 156/fc
ACK (Refer to the following table about the con-
100: 312/fc
version time)
101: 624/fc
110: 1248/fc
111: Reserved
Note 1: Always set bit0 in ADCCR2 to "0" and set bit4 in ADCCR2 to "1".
Note 2: When a read instruction for ADCCR2, bit6 to 7 in ADCCR2 read in as undefined data.
Note 3: After STOP or SLOW/SLEEP mode are started, AD converter control register2 (ADCCR2) is all initialized and no data can
be written in this register. Therfore, to use AD converter again, set the ADCCR2 newly after returning to NORMAL1 or
NORMAL2 mode.
Condition Conversion
16 MHz 8 MHz 4 MHz 2 MHz 10 MHz 5 MHz 2.5 MHz
ACK time
001 Reserved
111 Reserved
Note 1: Setting for "−" in the above table are inhibited. fc: High Frequency oscillation clock [Hz]
Note 2: Set conversion time setting should be kept more than the following time by Analog reference voltage (VAREF) .
ADCDR1 7 6 5 4 3 2 1 0
(001FH) AD09 AD08 AD07 AD06 AD05 AD04 AD03 AD02 (Initial value: 0000 0000)
ADCDR2 7 6 5 4 3 2 1 0
(001EH) AD01 AD00 EOCF ADBF (Initial value: 0000 ****)
Page 133
12. 10-bit AD Converter (ADC)
12.2 Register configuration
TMP86FH46ANG
Note 1: The ADCDR2<EOCF> is cleared to "0" when reading the ADCDR1. Therfore, the AD conversion result should be read to
ADCDR2 more first than ADCDR1.
Note 2: The ADCDR2<ADBF> is set to "1" when AD conversion starts, and cleared to "0" when AD conversion finished. It also is
cleared upon entering STOP mode or SLOW mode .
Note 3: If a read instruction is executed for ADCDR2, read data of bit3 to bit0 are unstable.
Page 134
TMP86FH46ANG
12.3 Function
ADCDR2<ADBF>
ADCDR1
Conversion result Conversion result
read read
ADCDR2
Conversion result Conversion result
read read
Page 135
12. 10-bit AD Converter (ADC)
12.3 Function
TMP86FH46ANG
AD conversion start
ADCCR1<ADRS>
ADCDR1,ADCDR2 Indeterminate 1st conversion result 2nd conversion result 3rd conversion result
ADCDR2<EOCF>
ADCDR1
Conversion Conversion Conversion
ADCDR2 result read result read result read
Page 136
TMP86FH46ANG
Example :After selecting the conversion time 19.5 µs at 16 MHz and the analog input channel AIN3 pin, perform AD con-
version once. After checking EOCF, read the converted value, store the lower 2 bits in address 0009EH nd store
the upper 8 bits in address 0009FH in RAM. The operation mode is software start mode.
;Set port register approrriately before setting AD
: (port setting) :
converter registers.
JRS T, SLOOP
LD (9EH) , A
LD (9FH), A
Page 137
12. 10-bit AD Converter (ADC)
12.5 Analog Input Voltage and AD Conversion Result
TMP86FH46ANG
3FFH
3FEH
3FDH
AD
conversion
result
03H
02H
01H
VAREF AVSS
Page 138
TMP86FH46ANG
Figure 12-5 Analog Input Equivalent Circuit and Example of Input Pin Processing
Page 139
12. 10-bit AD Converter (ADC)
12.6 Precautions about AD Converter
TMP86FH46ANG
Page 140
TMP86FH46ANG
In the TMP86FH46ANG, the STOP mode is released by not only P20(INT5/STOP) pin but also four (STOP2 to
STOP5) pins.
When the STOP mode is released by STOP2 to STOP5 pins, the STOP pin needs to be used.
In details, refer to the following section " 13.2 Control ".
13.1 Configuration
INT5
STOP
STOP mode
release signal
(1: Release) STOP2
STOP3
STOP4
STOP5
STOP5
STOP4
STOP3
STOP2
STOPCR
(0031H)
13.2 Control
STOP2 to STOP5 pins can controlled by Key-on Wakeup Control Register (STOPCR). It can be configured as
enable/disable in 1-bit unit. When those pins are used for STOP mode release, configure corresponding I/O pins to
input mode by I/O port register beforehand.
0:Disable Write
STOP5 STOP mode released by STOP5
1:Enable only
0:Disable Write
STOP4 STOP mode released by STOP4
1:Enable only
0:Disable Write
STOP3 STOP mode released by STOP3
1:Enable only
0:Disable Write
STOP2 STOP mode released by STOP2
1:Enable only
13.3 Function
Stop mode can be entered by setting up the System Control Register (SYSCR1), and can be exited by detecting the
"L" level on STOP2 to STOP5 pins, which are enabled by STOPCR, for releasing STOP mode (Note1).
Page 141
13. Key-on Wakeup (KWU)
13.3 Function
TMP86FH46ANG
Also, each level of the STOP2 to STOP5 pins can be confirmed by reading corresponding I/O port data register,
check all STOP2 to STOP5 pins "H" that is enabled by STOPCR before the STOP mode is startd (Note2,3).
Note 1: When the STOP mode released by the edge release mode (SYSCR1<RELM> = “0”), inhibit input from STOP2 to
STOP5 pins by Key-on Wakeup Control Register (STOPCR) or must be set "H" level into STOP2 to STOP5 pins
that are available input during STOP mode.
Note 2: When the STOP pin input is high or STOP2 to STOP5 pins inputwhich is enabled by STOPCR is low, executing an
instruction which starts STOP mode will not place in STOP mode but instead will immediately start the release
sequence (Warm up).
Note 3: The input circuit of Key-on Wakeup input and Port input is separatedÅAso each input voltage threshold value is
diffrent. Therefore, a value comes from port input before STOP mode start may be diffrent from a value which is
detected by Key-on Wakeup input (Figure 13-2).
Note 4: STOP pin doesn’t have the control register such as STOPCR, so when STOP mode is released by STOP2 to
STOP5 pins, STOP pin also should be used as STOP mode release function.
Note 5: In STOP mode, Key-on Wakeup pin which is enabled as input mode (for releasing STOP mode) by Key-on
Wakeup Control Register (STOPCR) may genarate the penetration current, so the said pin must be disabled AD
conversion input (analog voltage input).
Note 6: When the STOP mode is released by STOP2 to STOP5 pins, the level of STOP pin should hold "L" level (Figure
13-3).
Key-on wakeup
input
Page 142
TMP86FH46ANG
TMP86FH46ANG has 16384byte flash memory (address: C000H to FFFFH). The write and erase operations to
the flash memory are controlled in the following three types of mode.
- MCU mode
The flash memory is accessed by the CPU control in the MCU mode. This mode is used for software
bug correction and firmware change after shipment of the device since the write operation to the flash
memory is available by retaining the application behavior.
In the MCU and serial PROM modes, the flash memory control register (FLSCR) is used for flash memory con-
trol. This chapter describes how to access the flash memory using the flash memory control register (FLSCR) in the
MCU and serial PROM modes.
Page 143
14. Flash Memory
14.1 Flash Memory Control
TMP86FH46ANG
Note 1: The command sequence of the flash memory can be executed only when FLSMD="0011B". In other cases, any attempts
to execute the command sequence are ineffective.
Note 2: FLSMD must be set to either "1100B" or "0011B".
Note 3: Bits 3 through 0 in FLSCR are always read as don’t care.
Note 1: When FSTB is set to 1, do not execute the read/write instruction to the flash memory because there is a possibility that the
expected data is not read or the program is not operated correctly. If executing the read/write instruction, FSTB is initial-
ized to 0 automatically.
Note 2: If an interrupt is issued when FSTB is set to 1, FSTB is initialized to 0 automatically and then the vector area of the flash
memory is read.
Note 3: If the IDLE0/1/2, SLEEP0/1/2 or STOP mode is activated when FSTB is set to 1, FSTB is initialized to 0 automatically. In
the IDLE0/1/2, SLEEP0/1/2 or STOP mode, the standby function operates regardless of FSTB setting.
(Steps1 and 2 are controlled by the program in the flash memory, and steps 3 through 8 are controlled by the
write control program executed in the RAM area.)
Page 144
TMP86FH46ANG
1. Transfer the control program of the FLSSTB register to the RAM area.
2. Jump to the RAM area.
3. Disable (DI) the interrupt master enable flag (IMF = “0”).
4. Set FLSSTB<FSTB> to “1”.
5. Execute the user program.
6. Repeat step 5 until the return request to the flash memory is detected.
7. Set FLSSTB<FSTB> to “0”.
8. Jump to the flash memory area.
Note 1: The standby function is not operated by setting FLSSTB<FSTB> with the program in the flash memory. You
must set FLSSTB<FSTB> by the program in the RAM area.
Note 2: To use the standby function by setting FLSSTB<FSTB> to “1” with the program in the RAM area,
FLSSTB<FSTB> must be set to “0” by the program in the RAM area before returning the program control to
the flash memory. If the program control is returned to the flash memory with FLSSTB<FSTB> set to “1”,
the program may misoperate and run out of control.
Page 145
14. Flash Memory
14.2 Command Sequence
TMP86FH46ANG
1st Bus Write 2nd Bus Write 3rd Bus Write 4th Bus Write 5th Bus Write 6th Bus Write
Command Cycle Cycle Cycle Cycle Cycle Cycle
Sequence
Address Data Address Data Address Data Address Data Address Data Address Data
BA Data
1 Byte program 555H AAH AAAH 55H 555H A0H - - - -
(Note 1) (Note 1)
Sector Erase SA
2 555H AAH AAAH 55H 555H 80H 555H AAH AAAH 55H 30H
(4-kbyte Erase) (Note 2)
Chip Erase
3 555H AAH AAAH 55H 555H 80H 555H AAH AAAH 55H 555H 10H
(All Erase)
6 Read Protect 555H AAH AAAH 55H 555H A5H FF7FH 00H - - - -
Note:To rewrite data to Flash memory addresses at which data (including FFH) is already written, make sure to
erase the existing data by "sector erase" or "chip erase" before rewriting data.
Page 146
TMP86FH46ANG
0EH: 60 kbytes
0BH: 48 kbytes
07H: 32 kbytes
03H: 16 kbytes
01H: 8 kbytes
00H: 4 kbytes
Note: The value at address F002H (flash size) depends on the size of flash memory incorporated in each product. For example, if
the product has 60-kbyte flash memory, "0EH" is read from address F002H.
Page 147
14. Flash Memory
14.3 Toggle Bit (D6)
TMP86FH46ANG
Page 148
TMP86FH46ANG
Note 1: The flash memory can be written or read for each byte unit. Erase operations can be performed either in the entire
area or in units of 4 kbytes, whereas read operations can be performed by an one transfer instruction. However,
the command sequence method is adopted for write and erase operations, requiring several-byte transfer instruc-
tions for each operation.
Note 2: To rewrite data to Flash memory addresses at which data (including FFH) is already written, make sure to erase
the existing data by "sector erase" or "chip erase" before rewriting data.
14.4.1.1 How to write to the flash memory by executing the control program in the RAM area (in
the RAM loader mode within the serial PROM mode)
(Steps 1 and 2 are controlled by the BOOTROM, and steps 3 through 9 are controlled by the control
program executed in the RAM area.)
1. Transfer the write control program to the RAM area in the RAM loader mode.
2. Jump to the RAM area.
3. Disable (DI) the interrupt master enable flag (IMF←"0").
4. Set FLSCR<FLSMD> to "0011B" (to enable command sequence execution).
5. Execute the erase command sequence.
6. Read the same flash memory address twice.
(Repeat step 6 until the same data is read by two consecutive reads operations.)
7. Execute the write command sequence.
8. Read the same flash memory address twice.
(Repeat step 8 until the same data is read by two consecutive reads operations.)
9. Set FLSCR<FLSMD> to "1100B" (to disable command sequence execution).
Note 1: Before writing to the flash memory in the RAM area, disable interrupts by setting the interrupt master
enable flag (IMF) to "0". Usually disable interrupts by executing the DI instruction at the head of the
write control program in the RAM area.
Note 2: Since the watchdog timer is disabled by the BOOTROM in the RAM loader mode, it is not required to
disable the watchdog timer by the RAM loader program.
Page 149
14. Flash Memory
14.4 Access to the Flash Memory Area
TMP86FH46ANG
Example :After chip erasure, the program in the RAM area writes data 3FH to address F000H.
DI : Disable interrupts (IMF←"0")
LD IX,0F555H
LD IY,0FAAAH
LD HL,0F000H
sLOOP1: LD W,(IX)
CMP W,(IX)
sLOOP2: LD W,(HL)
CMP W,(HL)
sLOOP3: JP sLOOP3
Page 150
TMP86FH46ANG
14.4.2.1 How to write to the flash memory by executing a user write control program in the
RAM area (in the MCU mode)
(Steps 1 and 2 are controlled by the program in the flash memory, and steps 3 through 11 are controlled
by the control program in the RAM area.)
Note 1: Before writing to the flash memory in the RAM area, disable interrupts by setting the interrupt master
enable flag (IMF) to "0". Usually disable interrupts by executing the DI instruction at the head of the
write control program in the RAM area.
Note 2: When writing to the flash memory, do not intentionally use non-maskable interrupts (the watchdog
timer must be disabled if it is used). If a non-maskable interrupt occurs while the flash memory is
being written, unexpected data is read from the flash memory (interrupt vector), resulting in malfunc-
tion of the microcontroller.
Page 151
14. Flash Memory
14.4 Access to the Flash Memory Area
TMP86FH46ANG
Example :After sector erasure (E000H-EFFFH), the program in the RAM area writes data 3FH to address
E000H.
DI : Disable interrupts (IMF←"0")
LD IX,0F555H
LD IY,0FAAAH
LD HL,0E000H
sLOOP1: LD W,(IX)
CMP W,(IX)
sLOOP2: LD W,(HL)
CMP W,(HL)
Example :This write control program reads data from address F000H and stores it to 98H in the RAM area.
LD A,(0F000H) : Read data from address F000H.
Page 152
TMP86FH46ANG
15.1 Outline
The TMP86FH46ANG has a 2048 byte BOOTROM (Mask ROM) for programming to flash memory. The
BOOTROM is available in the serial PROM mode, and controlled by TEST, BOOT and RESET pins. Communica-
tion is performed via UART. The serial PROM mode has seven types of operating mode: Flash memory writing,
RAM loader, Flash memory SUM output, Product ID code output, Flash memory status output, Flash memory eras-
ing and Flash memory read protection setting. Memory address mapping in the serial PROM mode differs from that
in the MCU mode. Figure 15-1 shows memory address mapping in the serial PROM mode.
Note: Though included in above operating range, some of high frequencies are not supported in the serial PROM mode. For
details, refer to “Table 15-5”.
0000H 0000H
SFR 64 bytes SFR 64 bytes
003FH 003FH
0040H 0040H
RAM 512 bytes RAM 512 bytes
023FH 023FH
0F80H 0F80H
7800H
BOOTROM 2048 bytes
7FFFH
C000H C000H
Page 153
15. Serial PROM Mode
15.3 Serial PROM Mode Setting
TMP86FH46ANG
Pin Setting
RESET pin
Note: The BOOT pin is shared with the UART communication pin (RXD pin) in the serial PROM mode. This pin is used as UART
communication pin after activating serial PROM mode
Power
VDD, AVDD 4.5 to 5.5 V
supply
Power
VSS, AVSS 0V
supply
Power
VAREF Leave open or apply input reference voltage.
supply
These ports are in the high-impedance state in the serial PROM mode. The input level is fixed to
I/O ports except I/O the port inputs with a hardware feature to prevent overlap current. (The port inputs are invalid.) To
P03, P02 make the port inputs valid, set the pin of the SPCR register to “1” by the RAM loader control pro-
gram.
XIN Input
Self-oscillate with an oscillator. (Note 2)
XOUT Output
Note 1: During on-board programming with other parts mounted on a user board, be careful no to affect these communication
control pins.
Note 2: Operating range of high frequency in serial PROM mode is 2 MHz to 16 MHz.
Page 154
TMP86FH46ANG
TMP86FH46ANG
VDD(4.5 V to 5.5 V)
VDD
XIN
pull-up
BOOT / RXD (P02)
XOUT TXD (P03) External control
VSS RESET
GND
Note 1: For connection of other pins, refer to " Table 15-3 Pin Function in the Serial PROM Mode ".
VDD(4.5 V to 5.5 V)
VDD
Serial PROM mode
TEST Pull-up
MCU mode
BOOT / RXD (P02)
Level
PC control
TXD (P03) converter
(Note 2)
Other RESET
parts control
(Note 1)
RESET RC power-on
reset circuit
XIN
XOUT
VSS
GND
Note 1: When other parts on the application board effect the UART communication in the serial PROM mode, iso-
late these pins by a jumper or switch.
Note 2: When the reset control circuit on the application board effects activation of the serial PROM mode, isolate
the pin by a jumper or switch.
Note 3: For connection of other pins, refer to " Table 15-3 Pin Function in the Serial PROM Mode ".
Page 155
15. Serial PROM Mode
15.3 Serial PROM Mode Setting
TMP86FH46ANG
VDD
TEST(Input)
RESET(Input)
BOOT/RXD (Input) High level setting Setup time for serial PROM mode (Rxsup)
Matching data
input
Page 156
TMP86FH46ANG
Baud rate modification data 04H 05H 06H 07H 0AH 18H 28H
Baud rate (bps) 76800 62500 57600 38400 31250 19200 9600
Page 157
15. Serial PROM Mode
15.4 Interface Specifications for UART
TMP86FH46ANG
Table 15-5 Operating Frequency and Baud Rate in the Serial PROM Mode
Reference Baud Rate
76800 62500 57600 38400 31250 19200 9600
(bps)
6 8 7.64 to 8.39 - - 62500 0.00 - - 38462 +0.16 31250 0.00 19231 +0.16 9615 +0.16
9.8304 9.40 to 10.32 76800 0.00 - - - - 38400 0.00 - - 19200 0.00 9600 0.00
7
10 9.40 to 10.32 78125 +1.73 - - - - 39063 +1.73 - - 19531 +1.73 9766 +1.73
12 11.75 to 12.90 - - - - 57692 +0.16 - - 31250 0.00 18750 -2.34 9375 -2.34
8 12.288 11.75 to 12.90 - - - - 59077 +2.56 - - 32000 +2.40 19200 0.00 9600 0.00
12.5 11.75 to 12.90 - - 60096 -3.85 60096 +4.33 - - 30048 -3.85 19531 +1.73 9766 +1.73
9 14.7456 14.10 to 15.48 - - - - 57600 0.00 38400 0.00 - - 19200 0.00 9600 0.00
10 16 15.27 to 16.77 76923 +0.16 62500 0.00 - - 38462 +0.16 31250 0.00 19231 +0.16 9615 +0.16
Note 1: “Ref. Frequency” and “Rating” show frequencies available in the serial PROM mode. Though the frequency is supported
in the serial PROM mode, the serial PROM mode may not be activated correctly due to the frequency difference in the
external controller (such as personal computer) and oscillator, and load capacitance of communication pins.
Note 2: It is recommended that the total frequency difference is within ±3% so that auto detection is performed correctly by the ref-
erence frequency.
Note 3: The external controller must transmit the matching data (5AH) repeatedly till the auto detection of baud rate is performed.
This number indicates the number of times the matching data is transmitted for each frequency.
Page 158
TMP86FH46ANG
5AH Setup Matching data. Execute this command after releasing the reset.
F0H Flash memory erasing Erases the flash memory area (address C000H to FFFFH).
30H Flash memory writing Writes to the flash memory area (address C000H to FFFFH).
60H RAM loader Writes to the specified RAM area (address 0050H to 023FH).
Outputs the 2-byte checksum upper byte and lower byte in this order for the
90H Flash memory SUM output
entire area of the flash memory (address C000H to FFFFH).
C0H Product ID code output Outputs the product ID code (13-byte data).
C3H Flash memory status output Outputs the status code (7-byte data) such as the read protection condition.
FAH Flash memory read protection setting Enables the read protection.
Page 159
15. Serial PROM Mode
15.6 Operation Mode
TMP86FH46ANG
Page 160
TMP86FH46ANG
1st byte Matching data (5AH) 9600 bps - (Automatic baud rate adjustment)
2nd byte - 9600 bps OK: Echo back data (5AH)
Error: No data transmitted
3rd byte Baud rate change data (Table 15-4) 9600 bps -
4th byte - 9600 bps OK: Echo back data
Error: A1H × 3, A3H × 3, 62H × 3 (Note 1)
7th byte Password count storage address bit Modified baud rate -
8th byte 15 to 08 (Note 4, 5) Modified baud rate OK: Nothing transmitted
Error: Nothing transmitted
9th byte Password count storage address bit Modified baud rate -
10th byte 07 to 00 (Note 4, 5) Modified baud rate OK: Nothing transmitted
Error: Nothing transmitted
BOOT 11th byte Password comparison start address Modified baud rate -
ROM 12th byte bit 15 to 08 (Note 4, 5) Modified baud rate OK: Nothing transmitted
Error: Nothing transmitted
n’th - 1 byte - Modified baud rate OK: Checksum (Upper byte) (Note 3)
Error: Nothing transmitted
Note 1: “xxH × 3” indicates that the device enters the halt condition after transmitting 3 bytes of xxh.
Note 2: Refer to " 15.13 Specifying the Erasure Area ".
Note 3: Refer to " 15.8 Checksum (SUM) ".
Note 4: Refer to " 15.10 Passwords ".
Note 5: Do not transmit the password string for a blank product.
Note 6: When a password error occurs, TMP86FH46ANG stops UART communication and enters the halt mode. Therefore, when
a password error occurs, initialize TMP86FH46ANG by the RESET pin and reactivate the serial PROM mode.
Note 7: If an error occurs during transfer of a password address or a password string, TMP86FH46ANG stops UART communica-
tion and enters the halt condition. Therefore, when a password error occurs, initialize TMP86FH46ANG by the RESET pin
and reactivate the serial PROM mode.
1. The 1st through 4th bytes of the transmitted and received data contain the same data as in the flash
memory writing mode.
Page 161
15. Serial PROM Mode
15.6 Operation Mode
TMP86FH46ANG
2. The 5th byte of the received data contains the command data in the flash memory erasing mode
(F0H).
3. When the 5th byte of the received data contains the operation command data shown in Table 15-6, the
device echoes back the value which is the same data in the 6th byte position of the received data (in
this case, F0H). If the 5th byte of the received data does not contain the operation command data, the
device enters the halt condition after sending 3 bytes of the operation command error code (63H).
4. The 7th thorough m'th bytes of the transmitted and received data contain the same data as in the flash
memory writing mode. In the case of a blank product, do not transmit a password string. (Do not
transmit a dummy password string.)
5. The n’th - 2 byte contains the erasure area specification data. The upper 4 bits and lower 4 bits specify
the start address and end address of the erasure area, respectively. For the detailed description, see
“1.13 Specifying the Erasure Area”.
6. The n’th - 1 byte and n’th byte contain the upper and lower bytes of the checksum, respectively. For
how to calculate the checksum, refer to “1.8 Checksum (SUM)”. Checksum is calculated unless a
receiving error or Intel Hex format error occurs. After sending the end record, the external controller
judges whether the transmission is completed correctly by receiving the checksum sent by the device.
7. After sending the checksum, the device waits for the next operation command data.
Page 162
TMP86FH46ANG
1st byte Matching data (5Ah) 9600 bps - (Automatic baud rate adjustment)
2nd byte - 9600 bps OK: Echo back data (5AH)
Error: Nothing transmitted
7th byte Password count storage address bit Modified baud rate -
8th byte 15 to 08 (Note 4) OK: Nothing transmitted
Error: Nothing transmitted
9th byte Password count storage address bit Modified baud rate -
10th byte 07 to 00 (Note 4) OK: Nothing transmitted
Error: Nothing transmitted
n’th - 1 byte - Modified baud rate OK: SUM (Upper byte) (Note 3)
Error: Nothing transmitted
n’th byte - Modified baud rate OK: SUM (Lower byte) (Note 3)
Error: Nothing transmitted
Note 1: “xxH × 3” indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to " 15.7 Error
Code ".
Note 2: Refer to " 15.9 Intel Hex Format (Binary) ".
Note 3: Refer to " 15.8 Checksum (SUM) ".
Note 4: Refer to " 15.10 Passwords ".
Note 5: If addresses from FFE0H to FFFFH are filled with “FFH”, the passwords are not compared because the device is consid-
ered as a blank product. Transmitting a password string is not required. Even in the case of a blank product , it is required
to specify the password count storage address and the password comparison start address. Transmit these data from the
external controller. If a password error occurs due to incorrect password count storage address or password comparison
start address, TMP86FH46ANG stops UART communication and enters the halt condition. Therefore, when a password
error occurs, initialize TMP86FH46ANG by the RESET pin and reactivate the serial ROM mode.
Note 6: If the read protection is enabled or a password error occurs, TMP86FH46ANG stops UART communication and enters the
halt confition. In this case, initialize TMP86FH46ANG by the RESET pin and reactivate the serial ROM mode.
Note 7: If an error occurs during the reception of a password address or a password string, TMP86FH46ANG stops UART com-
munication and enters the halt condition. In this case, initialize TMP86FH46ANG by the RESET pin and reactivate the
serial PROM mode.
Page 163
15. Serial PROM Mode
15.6 Operation Mode
TMP86FH46ANG
1. The 1st byte of the received data contains the matching data. When the serial PROM mode is acti-
vated, TMP86FH46ANG (hereafter called device), waits to receive the matching data (5AH). Upon
reception of the matching data, the device automatically adjusts the UART’s initial baud rate to 9600
bps.
2. When receiving the matching data (5AH), the device transmits an echo back data (5AH) as the second
byte data to the external controller. If the device can not recognize the matching data, it does not
transmit the echo back data and waits for the matching data again with automatic baud rate adjust-
ment. Therefore, the external controller should transmit the matching data repeatedly till the device
transmits an echo back data. The transmission repetition count varies depending on the frequency of
device. For details, refer to Table 15-5.
3. The 3rd byte of the received data contains the baud rate modification data. The five types of baud rate
modification data shown in Table 15-4 are available. Even if baud rate is not modified, the external
controller should transmit the initial baud rate data (28H: 9600 bps).
4. Only when the 3rd byte of the received data contains the baud rate modification data corresponding to
the device's operating frequency, the device echoes back data the value which is the same data in the
4th byte position of the received data. After the echo back data is transmitted, baud rate modification
becomes effective. If the 3rd byte of the received data does not contain the baud rate modification
data, the device enters the halts condition after sending 3 bytes of baud rate modification error code
(62H).
5. The 5th byte of the received data contains the command data (30H) to write the flash memory.
6. When the 5th byte of the received data contains the operation command data shown in Table 1-6, the
device echoes back the value which is the same data in the 6th byte position of the received data (in
this case, 30H). If the 5th byte of the received data does not contain the operation command data, the
device enters the halt condition after sending 3 bytes of the operation command error code (63H).
7. The 7th byte contains the data for 15 to 8 bits of the password count storage address. When the data
received with the 7th byte has no receiving error, the device does not send any data. If a receiving
error or password error occurs, the device does not send any data and enters the halt condition.
8. The 9th byte contains the data for 7 to 0 bits of the password count storage address. When the data
received with the 9th byte has no receiving error, the device does not send any data. If a receiving
error or password error occurs, the device does not send any data and enters the halt condition.
9. The 11th byte contains the data for 15 to 8 bits of the password comparison start address. When the
data received with the 11th byte has no receiving error, the device does not send any data. If a receiv-
ing error or password error occurs, the device does not send any data and enters the halt condition.
10. The 13th byte contains the data for 7 to 0 bits of the password comparison start address. When the
data received with the 13th byte has no receiving error, the device does not send any data. If a receiv-
ing error or password error occurs, the device does not send any data and enters the halt condition.
11. The 15th through m’th bytes contain the password data. The number of passwords becomes the data
(N) stored in the password count storage address. The external password data is compared with N-
byte data from the address specified by the password comparison start address. The external control-
ler should send N-byte password data to the device. If the passwords do not match, the device enters
the halt condition without returning an error code to the external controller. If the addresses from
FFE0H to FFFFH are filled with “FFH”, the passwords are not conpared because the device is consid-
ered as a blank product.
12. The m’th + 1 through n’th - 2 bytes of the received data contain the binary data in the Intel Hex for-
mat. No received data is echoed back to the external controller. After receiving the start mark (3AH
for “:”) in the Intel Hex format, the device starts data record reception. Therefore, the received data
except 3AH is ignored until the start mark is received. After receiving the start mark, the device
receives the data record, that consists of data length, address, record type, write data and checksum.
Since the device starts checksum calculation after receiving an end record, the external controller
should wait for the checksum after sending the end record. If a receiving error or Intel Hex format
error occurs, the device enters the halts condition without returning an error code to the external con-
troller.
13. The n’th - 1 and n’th bytes contain the checksum upper and lower bytes. For details on how to calcu-
late the SUM, refer to " 15.8 Checksum (SUM) ". The checksum is calculated only when the end
record is detected and no receiving error or Intel Hex format error occurs. After sending the end
Page 164
TMP86FH46ANG
record, the external controller judges whether the transmission is completed correctly by receiving the
checksum sent by the device.
14. After transmitting the checksum, the device waits for the next operation command data.
Note 1: Do not write only the address from FFE0H to FFFFH when all flash memory data is the same. If only these
area are written, the subsequent operation can not be executed due to password error.
Note 2: To rewrite data to Flash memory addresses at which data (including FFH) is already written, make sure to
erase the existing data by "sector erase" or "chip erase" before rewriting data.
Page 165
15. Serial PROM Mode
15.6 Operation Mode
TMP86FH46ANG
1st byte Matching data (5AH) 9600 bps - (Automatic baud rate adjustment)
2nd byte - 9600 bps OK: Echo back data (5AH)
Error: Nothing transmitted
7th byte Password count storage address bit Modified baud rate -
8th byte 15 to 08 (Note 4) OK: Nothing transmitted
Error: Nothing transmitted
9th byte Password count storage address bit Modified baud rate -
10th byte 07 to 00 (Note 4) OK: Nothing transmitted
Error: Nothing transmitted
BOOT
11th byte Password comparison start address Modified baud rate -
ROM
12th byte bit 15 to 08 (Note 4) OK: Nothing transmitted
Error: Nothing transmitted
n’th - 1 byte - Modified baud rate OK: SUM (Upper byte) (Note 3)
Error: Nothing transmitted
n’th byte - Modified baud rate OK: SUM (Lower byte) (Note 3)
Error: Nothing transmitted
RAM - The program jumps to the start address of RAM in which the first transferred data is written.
Note 1: “xxH × 3” indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to " 15.7 Error
Code ".
Note 2: Refer to " 15.9 Intel Hex Format (Binary) ".
Note 3: Refer to " 15.8 Checksum (SUM) ".
Note 4: Refer to " 15.10 Passwords ".
Note 5: If addresses from FFE0H to FFFFH are filled with “FFH”, the passwords are not compared because the device is consid-
ered as a blank product. Transmitting a password string is not required. Even in the case of a blank product , it is required
to specify the password count storage address and the password comparison start address. Transmit these data from the
external controller. If a password error occurs due to incorrect password count storage address or password comparison
start address, TMP86FH46ANG stops UART communication and enters the halt condition. Therefore, when a password
error occurs, initialize TMP86FH46ANG by the RESET pin and reactivate the serial ROM mode.
Note 6: After transmitting a password string, the external controller must not transmit only an end record. If receiving an end
record after a password string, the device may not operate correctly.
Note 7: If the read protection is enabled or a password error occurs, TMP86FH46ANG stops UART communication and enters the
halt condition. In this case, initialize TMP86FH46ANG by the RESET pin and reactivate the serial PROM mode.
Page 166
TMP86FH46ANG
Note 8: If an error occurs during the reception of a password address or a password string, TMP86FH46ANG stops UART com-
munication and enters the halt condition. In this case, initialize TMP86FH46ANG by the RESET pin and reactivate the
serial PROM mode.
1. The 1st through 4th bytes of the transmitted and received data contains the same data as in the flash
memory writing mode.
2. In the 5th byte of the received data contains the RAM loader command data (60H).
3. When th 5th byte of the received data contains the operation command data shown in Table 1-6, the
device echoes back the value which is the same data in the 6th byte position (in this case, 60H). If the
5th byte does not contain the operation command data, the device enters the halt condition after send-
ing 3 bytes of operation command error code (63H).
4. The 7th through m’th bytes of the transmitted and received data contain the same data as in the flash
memory writing mode.
5. The m’th + 1 through n’th - 2 bytes of the received data contain the binary data in the Intel Hex for-
mat. No received data is echoed back to the external controller. After receiving the start mark (3AH
for “:”) in the Intel Hex format, the device starts data record reception. Therefore, the received data
except 3AH is ignored until the start mark is received. After receiving the start mark, the device
receives the data record, that consists of data length, address, record type, write data and checksum.
The writing data of the data record is written into RAM specified by address. Since the device starts
checksum calculation after receiving an end record, the external controller should wait for the check-
sum after sending the end record. If a receiving error or Intel Hex format error occurs, the device
enters the halts condition without returning an error code to the external controller.
6. The n’th - 1 and n’th bytes contain the checksum upper and lower bytes. For details on how to calcu-
late the SUM, refer to " 15.8 Checksum (SUM) ". The checksum is calculated only when the end
record is detected and no receiving error or Intel Hex format error occurs. After sending the end
record, the external controller judges whether the transmission is completed correctly by receiving the
checksum sent by the device.
7. After transmitting the checksum to the external controller, the boot program jumps to the RAM
address that is specified by the first received data record.
Note 1: To rewrite data to Flash memory addresses at which data (including FFH) is already written, make sure to
erase the existing data by "sector erase" or "chip erase" before rewriting data.
Page 167
15. Serial PROM Mode
15.6 Operation Mode
TMP86FH46ANG
1st byte Matching data (5AH) 9600 bps - (Automatic baud rate adjustment)
2nd byte - 9600 bps OK: Echo back data (5AH)
Error: Nothing transmitted
BOOT 5th byte Operation command data (90H) Modified baud rate -
ROM 6th byte - Modified baud rate OK: Echo back data (90H)
Error: A1H × 3, A3H × 3, 63H × 3 (Note 1)
7th byte - Modified baud rate OK: SUM (Upper byte) (Note 2)
Error: Nothing transmitted
8th byte - Modified baud rate OK: SUM (Lower byte) (Note 2)
Error: Nothing transmitted
Note 1: “xxH × 3” indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to " 15.7 Error
Code ".
Note 2: Refer to " 15.8 Checksum (SUM) ".
1. The 1st through 4th bytes of the transmitted and received data contains the same data as in the flash
memory writing mode.
2. The 5th byte of the received data contains the command data in the flash memory SUM output mode
(90H).
3. When the 5th byte of the received data contains the operation command data shown in Table 1-6, the
device echoes back the value which is the same data in the 6th byte position of the received data (in
this case, 90H). If the 5th byte of the received data does not contain the operation command data, the
device enters the halt condition after transmitting 3 bytes of operation command error code (63H).
4. The 7th and the 8th bytes contain the upper and lower bits of the checksum, respectively. For how to
calculate the checksum, refer to " 15.8 Checksum (SUM) ".
5. After sending the checksum, the device waits for the next operation command data.
Page 168
TMP86FH46ANG
1st byte Matching data (5AH) 9600 bps - (Automatic baud rate adjustment)
2nd byte - 9600 bps OK: Echo back data (5AH)
Error: Nothing transmitted
14th byte Modified baud rate 01H ROM block count (1 block)
Note: “xxH × 3” indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to " 15.7 Error
Code ".
1. The 1st through 4th bytes of the transmitted and received data contain the same data as in the flash
memory writing mode.
2. The 5th byte of the received data contains the product ID code output mode command data (C0H).
3. When the 5th byte contains the operation command data shown in Table 15-6, the device echoes back
the value which is the same data in the 6th byte position of the received data (in this case, C0H). If the
5th byte data does not contain the operation command data, the device enters the halt condition after
sending 3 bytes of operation command error code (63H).
4. The 9th through 19th bytes contain the product ID code. For details, refer to " 15.11 Product ID Code
".
Page 169
15. Serial PROM Mode
15.6 Operation Mode
TMP86FH46ANG
5. After sending the checksum, the device waits for the next operation command data.
Page 170
TMP86FH46ANG
1st byte Matching data (5AH) 9600 bps - (Automatic baud rate adjustment)
2nd byte - 9600 bps OK: Echo back data (5AH)
Error: Nothing transmitted
13th byte Modified baud rate Checksum 2’s complement for the sum of 9th
through 12th bytes
9th byte Checksum
00H: 00H
01H: FFH
02H: FEH
03H: FDH
14th byte (Wait for the next operation com- Modified baud rate -
mand data)
Note 1: “xxH × 3” indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to " 15.7 Error
Code ".
Note 2: For the details on status code 1, refer to " 15.12 Flash Memory Status Code ".
1. The 1st through 4th bytes of the transmitted and received data contain the same data as in the Flash
memory writing mode.
2. The 5th byte of the received data contains the flash memory status output mode command data
(C3H).
3. When the 5th byte contains the operation command data shown in Table 15-6, the device echoes back
the value which is the same data in the 6th byte position of the received data (in this case, C3H). If the
5th byte does not contain the operation command data, the device enters the halt condition after send-
ing 3 bytes of operation command error code (63H).
4. The 9th through 13th bytes contain the status code. For details on the status code, refer to " 15.12
Flash Memory Status Code ".
5. After sending the status code, the device waits for the next operation command data.
Page 171
15. Serial PROM Mode
15.6 Operation Mode
TMP86FH46ANG
15.6.7 Flash Memory Read Protection Setting Mode (Operation Command: FAH)
Table 15-13 shows Flash memory read protection setting mode process.
1st byte Matching data (5AH) 9600 bps - (Automatic baud rate adjustment)
2nd byte - 9600 bps OK: Echo back data (5AH)
Error: Nothing transmitted
n’+1th byte (Wait for the next operation com- Modified baud rate -
mand data)
Note 1: “xxH × 3” indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to " 15.7 Error
Code ".
Note 2: Refer to " 15.10 Passwords ".
Note 3: If the read protection is enabled for a blank product or a password error occurs for a non-blank product, TMP86FH46ANG
stops UART communication and enters the halt mode. In this case, initialize TMP86FH46ANG by the RESET pin and reac-
tivate the serial PROM mode.
Note 4: If an error occurs during reception of a password address or a password string, TMP86FH46ANG stops UART communi-
cation and enters the halt mode. In this case, initialize TMP86FH46ANG by the RESET pin and reactivate the serial PROM
mode.
1. The 1st through 4th bytes of the transmitted and received data contain the same data as in the Flash
memory writing mode.
2. The 5th byte of the received data contains the command data in the flash memory status output mode
(FAH).
3. When the 5th byte of the received data contains the operation command data shown in Table 1-6, the
device echoes back the value which is the same data in the 6th byte position of the received data (in
Page 172
TMP86FH46ANG
this case, FAH). If the 5th byte does not contain the operation command data, the device enters the
halt condition after transmitting 3 bytes of operation command error code (63H).
4. The 7th through m’th bytes of the transmitted and received data contain the same data as in the flash
memory writing mode.
5. The n'th byte contains the status to be transmitted to the external controller in the case of the success-
ful read protection.
Page 173
15. Serial PROM Mode
15.7 Error Code
TMP86FH46ANG
Note: If a password error occurs, TMP86FH46ANG does not transmit an error code.
B2H
A1H + B2H + C3H + D4H = 02EAH
C3H SUM (HIGH)= 02H
SUM (LOW)= EAH
D4H
The checksum which is transmitted by executing the flash memory write command, RAM loader command,
or flash memory SUM output command is calculated in the manner, as shown above.
Page 174
TMP86FH46ANG
Flash memory writing mode Even when a part of the flash memory is written, the checksum
of the entire flash memory area (C000H to FFFH) is calcu-
Data in the entire area of the flash memory lated.
Flash memory SUM output
The data length, address, record type and checksum in Intel
mode
Hex format are not included in the checksum.
RAM data written in the first received RAM The length of data, address, record type and checksum in Intel
RAM loader mode
address through the last received RAM address Hex format are not included in the checksum.
Product ID Code
9th through 18th bytes of the transferred data For details, refer to " 15.11 Product ID Code ".
Output mode
Flash Memory Status Output mode 9th through 12th bytes of the transferred data For details, refer to " 15.12 Flash Memory Status Code "
Page 175
15. Serial PROM Mode
15.9 Intel Hex Format (Binary)
TMP86FH46ANG
15.10Passwords
The consecutive eight or more-byte data in the flash memory area can be specified to the password.
TMP86FH46ANG compares the data string specified to the password with the password string transmitted from the
external controller. The area in which passwords can be specified is located at addresses C000H to FF9FH. The area
from FFA0H to FFFFH can not be specified as the passwords area.
If addresses from FFE0H through FFFFH are filled with “FFH”, the passwords are not compared because the
product is considered as a blank product. Even in this case, the password count storage addresses and password
comparison start address must be specified. Table 15-16 shows the password setting in the blank product and non-
blank product.
Table 15-16 Password Setting in the Blank Product and Non-Blank Product
PNSA
C000H ≤ PNSA ≤ FF9FH C000H ≤ PNSA ≤ FF9FH
(Password count storage address)
PCSA
C000H ≤ PCSA ≤ FF9FH C000H ≤ PCSA ≤ FFA0 - N
(Password comparison start address)
N
* 8≤N
(Password count)
Note 1: When addresses from FFE0H through FFFFH are filled with “FFH”, the product is recognized as a blank product.
Note 2: The data including the same consecutive data (three or more bytes) can not be used as a password. (This causes a pass-
word error data. TMP86FH46ANG transmits no data and enters the halt condition.)
Note 3: *: Don’t care.
Note 4: When the above condition is not met, a password error occurs. If a password error occurs, the device enters the halt con-
dition without returning the error code.
Note 5: In the flash memory writing mode or RAM loader mode, the blank product receives the Intel Hex format data immediately
after receiving PCSA without receiving password strings. In this case, the subsequent processing is performed correctly
because the blank product ignores the data except the start mark (3AH “:”) as the Intel Hex format data, even if the exter-
nal controller transmits the dummy password string. However, if the dummy password string contains “3AH”, it is detected
as the start mark erroneously. The microcontroller enters the halt mode. If this causes the problem, do not transmit the
dummy password strings.
Note 6: In the flash memory erasing mode, the external controller must not transmit the password string for the blank product.
Page 176
TMP86FH46ANG
UART RXD pin F0H 12H F1H 07H 01H 02H 03H 04H 05H 06H 07H 08H
Flash memory
F012H 08H
"08H" becomes
the umber of
01H passwords Compare
F107H
F108H 02H
F109H 03H
F10AH 04H
05H 8 bytes
F10BH
F10CH 06H
Example
PNSA = F012H F10DH 07H
PCSA = F107H
Password string = 01H,02H,03H,04H,05H 08H
F10EH
06H,07H,08H
15.10.1Password String
The password string transmitted from the external controller is compared with the specified data in the flash
memory. When the password string is not matched to the data in the flash memory, the device enters the halt
condition due to the password error.
Example :Specify PNSA to F000H, and the password string to 8 bytes from address F001H
(PCSA becomes F001H.)
Password Section code abs = 0F000H
Page 177
15. Serial PROM Mode
15.11 Product ID Code
TMP86FH46ANG
15.11Product ID Code
The product ID code is the 13-byte data containing the start address and the end address of ROM. Table 15-17
shows the product ID code format.
2nd The number of transfer data (10 bytes from 3rd to 12th byte) 0AH
In the Case of
Data Description
TMP86FH46ANG
00H to 03H
3rd Status code
(See figure below)
Status Code 1
7 6 5 4 3 2 1 0
Page 178
TMP86FH46ANG
The status from FFE0H 0: All data is FFH in the area from FFE0H to FFFFH.
BLANK
to FFFFH. 1: The value except FFH is included in the area from FFE0H to FFFFH.
Some operation commands are limited by the flash memory status code 1. If the read protection is enabled, flash
memory writing mode command and RAM loader mode command can not be executed. Erase all flash memory
before executing these command.
Flash Memory
Flash memory Product Flash Memory Erasing Mode Read Protec-
Flash Memory RAM Loader
RPENA BLANK SUM ID Code Output Status Output Sec- tion Setting
Writing Mode Mode Chip
Output Mode Mode Mode tor Mode
Erase
Erase
0 0 m m m m m m ×
1 0 × × m m m m × ×
1 1 × × m m m Pass × Pass
Page 179
15. Serial PROM Mode
15.13 Specifying the Erasure Area
TMP86FH46ANG
ERASTA ERAEND
0000: to 0FFFH
0001: to 1FFFH
0010: to 2FFFH
0011: to 3FFFH
0100: to 4FFFH
0101: to 5FFFH
0110: to 6FFFH
The end address of the 0111: to 7FFFH
ERAEND
erasure area 1000: to 8FFFH
1001: to 9FFFH
1010: to AFFFH
1011: to BFFFH
1100: to CFFFH
1101: to DFFFH
1110: to EFFFH
1111: to FFFFH
Note: When the sector erase is executed for the area containing no flash cell, TMP86FH46ANG stops the UART commu-
nication and enters the halt condition.
Page 180
TMP86FH46ANG
SPCR 7 6 5 4 3 2 1 0
(0FEAH) PIN (Initial value: **** ***0)
Port input control in the serial PROM 0 : Invalid port inputs (The input level is fixed with a hardware feature.)
PIN R/W
mode 1 : Valid port inputs
Note 1: The SPCR register can be read or written only in the serial PROM mode. When the write instruction is executed to the
SPCR register in the MCU mode, the port input control can not be performed. When the read instruction is executed for
the SPCR register in the MCU mode, read data of bit7 to 1 are unstable.
Note 2: All I/O ports except P03 and P02 ports are controlled by the SPCR register.
Page 181
15.15 Flowchart
15. Serial PROM Mode
START
Modify the baud rate
based on the receive data
15.15Flowchart
Setup
Receive data = 30H Receive data = 90H Receive data = 60H Receive data = C0H Receive data = FAH Receive data = C3H Receive data = F0H
Receive data = (Flash memory (Flash memory sum (RAM loader (Product ID (Read protection (Flash memory status (Flash memory
5AH No writing mode) output mode) mode) code output mode) setting mode) output mode) erasing mode)
Page 182
OK
Verify the password NG Verify the password NG Verify the password NG
Transmit UART data (Compare the receive (Compare the receive
(Compare the receive
(Echo back the baud rate data and flash data and flash data and flash Receive UART data
modification data) memory data) memory data) memory data)
Infinite loop Infinite loop Infinite loop Upper 4 bits < Lower 4 bits
OK OK OK Receive data
Transmit UART data Transmit UART data Jump to the start address Transmit UART data Transmit UART data
Transmit UART data Transmit UART data Transmit UART data
(Checksum of an entire area) (Checksum of an entire area) (Status of the read protection (Checksum of
of RAM program (Product ID code) (Transmit data = FBH) (Checksum of an entire area)
and blank product) the erased area)
TMP86FH46ANG
TMP86FH46ANG
15.16UART Timing
Table 15-19 UART Timing-1 (VDD = 4.5 to 5.5 V, fc = 2 to 16 MHz, Topr = -10 to 40°C)
Time from matching data reception to the echo back CMeb1 Approx. 930 465 µs 58.1 µs
Time from baud rate modification data reception to the echo back CMeb2 Approx. 980 490 µs 61.3 µs
Time from operation command reception to the echo back CMeb3 Approx. 800 400 µs 50 µs
Erasure time for a sector of a flash memory (in 4-kbyte units) CEsec - 15 ms 15 ms
Table 15-20 UART Timing-2 (VDD = 4.5 to 5.5 V, fc = 2 to 16 MHz, Topr = -10 to 40°C)
Time from the reset release to the acceptance of start bit of RXD pin RXsup 2100 1.05 ms 131.3 ms
Time from the echo back of matching data to the acceptance of baud rate
CMtr2 380 190 µs 23.8 µs
modification data
Time from the echo back of baud rate modification data to the acceptance
CMtr3 650 325 µs 40.6 µs
of an operation command
RESET pin
(5AH) (28H) (30H)
RXD pin
(5AH) (28H) (30H)
TXD pin
TXD pin
CMtr1
Page 183
15. Serial PROM Mode
15.16 UART Timing
TMP86FH46ANG
Page 184
TMP86FH46ANG
Osc. enable fc
XIN XOUT
XTEN
Osc. enable fs
XTIN XTOUT
Hysteresis input
Pull-up resistor
RESET I/O
RIN = 220 kΩ (typ.)
VDD
Note: The TEST pin of the TMP86FH46ANG does not have a pull-down resistor. Fix the TEST pin at low-level.
Page 185
16. Input/Output Circuitry
16.2 Input/Output Ports
TMP86FH46ANG
Tri-state I/O
P1 I/O Hysteresis input
R = 100 Ω (typ.)
Tri-state I/O
P3 I/O
R = 100 Ω (typ.)
Tri-state I/O
P4 I/O High current output (Nch)
R = 100 Ω (typ.)
Page 186
TMP86FH46ANG
(VSS = 0 V)
Page 187
17. Electrical Characteristics
17.1 Absolute Maximum Ratings
TMP86FH46ANG
NORMAL1, 2 modes
fc = 16 MHz 4.5
IDLE0, 1, 2 modes
NORMAL1, 2 modes
Supply voltage fc = 8 MHz
IDLE0, 1, 2 modes 5.5
(Condition 1)
SLOW1, 2 modes 3.0
fs = 32.768 KHz
SLEEP0, 1, 2 modes
VDD V
STOP mode
NORMAL1, 2 modes
fc = 8 MHz
IDLE0, 1, 2 modes
Supply voltage
(Condition 2) SLOW1, 2 modes 2.7 3.0
fs = 32.768 KHz
(Note1) SLEEP0, 1, 2 modes
STOP mode
Note 1: When the supply voltage VDD is less than 3.0 V, the operating temperature Topr must be in a range of -20°C to 85°C.
Page 188
TMP86FH46ANG
Page 189
17. Electrical Characteristics
17.1 Absolute Maximum Ratings
TMP86FH46ANG
17.3 DC Characteristics
IIN1 TEST
VDD = 5.5 V, VIN = 5.5 V/0 V
Input current IIN2 Sink open drain, tri–state port – – ±2 µA
Input resistance RIN2 RESET pull–up VDD = 5.5 V, VIN = 0 V 100 220 450 kΩ
Output high voltage VOH Tri–state port VDD = 4.5 V, IOH = -0.7 mA 4.1 – –
V
Output low voltage VOL Except XOUT, P3, P5 VDD = 4.5 V, IOL = 1.6 mA – – 0.4
When a program
operates on flash – 12.6 18
Supply current in VDD = 5.5 V memory (Note5,6)
NORMAL1, 2 modes VIN = 5.3 V/0.2 V When a program
mA
fc = 16 MHz operates on RAM – 6.5 9
fs = 32.768 kHz (FLSSTB<FSTB>=0)
When a program
operates on flash – 20.0 50.0
memory (Note5,6)
Supply current in
– 5.0 15.0
SLEEP1 mode
Supply current in
– 4.0 13.0
SLEEP0 mode
Page 190
TMP86FH46ANG
MCU current
Page 191
17. Electrical Characteristics
17.1 Absolute Maximum Ratings
TMP86FH46ANG
17.4 AD Characteristics
Note 1: The total error includes all errors except a quanitization error, and is defined as a maximum deviation from the ideal con-
version line.
Note 2: Conversion time is defferent in recommended value by power supply voltage.
Note 3: The voltage to be input on the AIN input pin must not exceed the range between VAREF and VSS. If a voltage outside this
range is input, conversion values will become unstable and conversion values of other channels will also be affected.
Note 4: Analog reference voltage range: ∆VAREF = VAREF - VSS
Note 5: When AD converter is not used, fix the AVDD and VAREF pin on the VDD level.
Page 192
TMP86FH46ANG
Note 6: When the supply voltage VDD is less than 3.0 V, the operating temperature Topr must be in a range of -20°C to 85°C.
Page 193
17. Electrical Characteristics
17.6 Flash Characteristics
TMP86FH46ANG
17.5 AC Characteristics
NORMAL1, 2 modes
0.25 – 4
IDLE0, 1, 2 modes
Machine cycle time tcy µs
SLOW1, 2 modes
117.6 – 133.3
SLEEP0, 1, 2 modes
High-level clock pulse width tWCH For external clock operation (XIN input)
– 31.25 – ns
Low-level clock pulse width tWCL fc = 16 MHz
High-level clock pulse width tWSH For external clock operation (XTIN input)
– 15.26 – µs
Low-level clock pulse width tWSL fs = 32.768 kHz
NORMAL1, 2 modes
0.5 – 4
IDLE0, 1, 2 modes
Machine cycle time tcy µs
SLOW1, 2 modes
117.6 – 133.3
SLEEP0, 1, 2 modes
High-level clock pulse width tWCH For external clock operation (XIN input)
– 62.5 – ns
Low-level clock pulse width tWCL fc = 8 MHz
High-level clock pulse width tWSH For external clock operation (XTIN input)
– 15.26 – µs
Low-level clock pulse width tWSL fs = 32.768 kHz
Note 1: When the supply voltage VDD is less than 3.0 V, the operating temperature Topr must be in a range of -20°C to 85°C.
(VSS = 0 V)
Number of guaranteed writes to flash memory VSS = 0 V, Topr = -10 to 40°C – – 100 Times
Page 194
TMP86FH46ANG
C1 C2 C1 C2
Note 1: To ensure stable oscillation, the resonator position, load capacitance, etc. must be appropriate. Because these factors are
greatly affected by board patterns, please be sure to evaluate operation on the board on which the device will actually be
mounted.
Note 2: When using the device (oscillator) in places exposed to high electric fields such as cathode-ray tubes, we recommend
electrically shielding the package in order to maintain normal operating condition.
Note 3: The product numbers and specifications of the resonators by Murata Manufacturing Co., Ltd. are subject to change. For
up-to-date information, please refer to the following URL:
http://www.murata.com
Page 195
17. Electrical Characteristics
17.8 Handling Precaution
TMP86FH46ANG
Page 196
TMP86FH46ANG
P-SDIP42-600-1.78 Unit: mm
Page 197
18. Package Dimension
TMP86FH46ANG
Page 198
This is a technical document that describes the operating functions and electrical specifications of the 8-bit
microcontroller series TLCS-870/C (LSI).
Toshiba provides a variety of development tools and basic software to enable efficient software
development.
These development tools have specifications that support advances in microcomputer hardware (LSI) and
can be used extensively. Both the hardware and software are supported continuously with version updates.
The recent advances in CMOS LSI production technology have been phenomenal and microcomputer
systems for LSI design are constantly being improved. The products described in this document may also
be revised in the future. Be sure to check the latest specifications before using.
We are prepared to meet the requests for custom packaging for a variety of application areas.
We are confident that our products can satisfy your application needs now and in the future.