Man
Man
Man
DRAFT
UM-2
This document is for information and instruction purposes. Mentor Graphics reserves the right to make changes in specifications and other information contained in this publication without prior notice, and the reader should, in all cases, consult Mentor Graphics to determine whether any changes have been made. The terms and conditions governing the sale and licensing of Mentor Graphics products are set forth in written agreements between Mentor Graphics and its customers. No representation or other affirmation of fact contained in this publication shall be deemed to be a warranty or give rise to any liability of Mentor Graphics whatsoever. MENTOR GRAPHICS MAKES NO WARRANTY OF ANY KIND WITH REGARD TO THIS MATERIAL INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. MENTOR GRAPHICS SHALL NOT BE LIABLE FOR ANY INCIDENTAL, INDIRECT, SPECIAL, OR CONSEQUENTIAL DAMAGES WHATSOEVER (INCLUDING BUT NOT LIMITED TO LOST PROFITS) ARISING OUT OF OR RELATED TO THIS PUBLICATION OR THE INFORMATION CONTAINED IN IT, EVEN IF MENTOR GRAPHICS CORPORATION HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. RESTRICTED RIGHTS LEGEND 03/97 U.S. Government Restricted Rights. The SOFTWARE and documentation have been developed entirely at private expense and are commercial computer software provided with restricted rights. Use, duplication or disclosure by the U.S. Government or a U.S. Government subcontractor is subject to the restrictions set forth in the license agreement provided with the software pursuant to DFARS 227.7202-3(a) or as set forth in subparagraph (c)(1) and (2) of the Commercial Computer Software - Restricted Rights clause at FAR 52.227-19, as applicable. Contractor/manufacturer is: Mentor Graphics Corporation 8005 S.W. Boeckman Road, Wilsonville, Oregon 97070-7777. Telephone: 503.685.7000 Toll-Free Telephone: 800.592.2210 Website: www.mentor.com SupportNet: www.mentor.com/supportnet Contact Your Technical Writer: www.mentor.com/supportnet/documentation/ reply_form.cfm
TRADEMARKS: The trademarks, logos and service marks ("Marks") used herein are the property of Mentor Graphics Corporation or other third parties. No one is permitted to use these Marks without the prior written consent of Mentor Graphics or the respective third-party owner. The use herein of a third-party Mark is not an
UM-3
attempt to indicate Mentor Graphics as a source of a product, but is intended to indicate a product from, or associated with, a particular third party. A current list of Mentor Graphics trademarks may be viewed at: www.mentor.com/ terms_conditions/trademarks.cfm.
UM-4
UM-5
Table of Contents
1 - Introduction (UM-19)
Tool structure and flow . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-20 Simulation task overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-21 Basic steps for simulation . . . . . . . . . . . . . Step 1 - Collecting files and mapping libraries . . . Step 2 - Compiling the design with vlog/vcom/sccom Step 3 - Loading the design for simulation . . . . Step 4 - Simulating the design . . . . . . . . . Step 5- Debugging the design . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-22 . UM-22 . UM-23 . UM-24 . UM-24 . UM-24
Modes of operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-25 Command-line mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-25 Batch mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-26 Standards supported . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-27 Assumptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-27 Sections in this document . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-28 What is an "object" Text conventions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-30 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-30 . . . . . . . . . . . . . . . . . . . . . . . . . UM-30
Where to find our documentation . . . . . . . . . . . . . . . . . . . . . . . . . UM-31 Technical support and updates . . . . . . . . . . . . . . . . . . . . . . . . . . UM-32 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-33
2 - Projects (UM-35)
Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-36 Project conversion between versions . . . . . . . . . . . . . . . . . . . . . . UM-37 Getting started with projects . . . . . . Step 1 Creating a new project . . Step 2 Adding items to the project Step 3 Compiling the files . . . . Step 4 Simulating a design . . . Other basic project operations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-38 . UM-38 . UM-39 . UM-41 . UM-42 . UM-42
The Project tab . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-43 Changing compile order . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-44 Grouping files . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-45 Creating a Simulation Configuration . . . . . . . . . . . . . . . . . . . . . . . . UM-46 Organizing projects with folders . . . . . . . . . . . . . . . . . . . . . . . . . UM-48 Specifying file properties and project settings . . . . . . . . . . . . . . . . . . . . UM-50 Project settings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-51 Accessing projects from the command line . . . . . . . . . . . . . . . . . . . . . UM-52
UM-6
Table of Contents
Specifying the resource libraries . . . . . . . . . . . . Predefined libraries . . . . . . . . . . . . . . . . Alternate IEEE libraries supplied . . . . . . . . . . Rebuilding supplied libraries . . . . . . . . . . . . Regenerating your design libraries . . . . . . . . . . Maintaining 32-bit and 64-bit versions in the same library Referencing source files with location maps Using location mapping . . . . . . Pathname syntax . . . . . . . . . How location mapping works . . . . Mapping with Tcl variables . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Importing FPGA libraries . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-65 Protecting source code using -nodebug . . . . . . . . . . . . . . . . . . . . . . . UM-66
Using the TextIO package . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-79 Syntax for file declaration . . . . . . . . . . . . . . . . . . . . . . . . . . UM-79 Using STD_INPUT and STD_OUTPUT within ModelSim . . . . . . . . . . . . . UM-80 TextIO implementation issues . . . . . . . Reading and writing hexadecimal numbers Dangling pointers . . . . . . . . . . The ENDLINE function . . . . . . . . The ENDFILE function . . . . . . . . Using alternative input/output files . . . Flushing the TEXTIO buffer . . . . . . Providing stimulus . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-81 . UM-82 . UM-82 . UM-82 . UM-82 . UM-83 . UM-83 . UM-83
UM-7
VITAL specification and source code . . . . . . . . . . . . . . . . . . . . . . . UM-84 VITAL packages . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-84 ModelSim VITAL compliance . . . . . . . . . . . . . . . . . . . . . . . . . . UM-84 VITAL compliance checking . . . . . . . . . . . . . . . . . . . . . . . . . UM-85 Compiling and simulating with accelerated VITAL packages . . . . . . . . . . . . . . UM-86 Util package . . . . get_resolution . . init_signal_driver() init_signal_spy() . signal_force() . . signal_release() . to_real() . . . . to_time() . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-87 . UM-87 . UM-88 . UM-88 . UM-88 . UM-88 . UM-89 . UM-90
Modeling memory . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-91 87 and 93 example . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-91 02 example . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-94 Affecting performance by cancelling scheduled events . . . . . . . . . . . . . . . . UM-98 Converting an integer into a bit_vector . . . . . . . . . . . . . . . . . . . . . . . UM-99
Simulating Verilog designs . . . . . . . . . Simulator resolution limit . . . . . . . . Event ordering in Verilog designs . . . . . Debugging event order issues . . . . . . . Negative timing check limits . . . . . . . Verilog-XL compatible simulator arguments .
Cell libraries . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-123 Delay modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-123 System tasks and functions . . . . . . . . . . . IEEE Std 1364 system tasks and functions . . . SystemVerilog system tasks and functions . . . System tasks and functions specific to ModelSim . Verilog-XL compatible system tasks and functions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-125 UM-125 UM-127 UM-128 UM-129
UM-8
Table of Contents
Compiler directives . . . . . . . . . . . IEEE Std 1364 compiler directives . . . Compiler directives specific to ModelSim . Verilog-XL compatible compiler directives
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
Linking the compiled source . . . . . . . . . . . . . . . . . . . . . . . . . . UM-151 sccom -link . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-151 Simulating SystemC designs . . . . . . . . . . . . . Loading the design . . . . . . . . . . . . . . . Running simulation . . . . . . . . . . . . . . SystemC time unit and simulator resolution . . . . . Initialization and cleanup of SystemC state-based code Debugging the design . . . Viewable SystemC objects Waveform compare . . Source-level debug . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-152 UM-152 UM-152 UM-153 UM-154 UM-155 UM-155 UM-156 UM-157 UM-159 UM-159 UM-159 UM-161
SystemC object and type display in ModelSim Support for Globals and Statics . . . . Support for aggregates . . . . . . . Viewing FIFOs . . . . . . . . . .
Differences between ModelSim and the OSCI simulator . . . . . . . . . . . . . . . UM-162 Fixed-point types . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-162 OSCI 2.1 feature implementation details . . . Support for OSCI TLM library . . . . . Phase callback . . . . . . . . . . . Accessing command-line arguments . . . Construction parameters for SystemC types . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-163 UM-163 UM-163 UM-163 UM-164
UM-9
Troubleshooting SystemC errors . . . . . . . . . . . . . . . . . . . . . . . . UM-166 Unexplained behaviors during loading or runtime . . . . . . . . . . . . . . . . UM-166 Errors during loading . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-166
Verilog: instantiating VHDL . . . . . . . . . . VHDL instantiation criteria . . . . . . . . Entity/architecture names and escaped identifiers Named port associations . . . . . . . . . . Generic associations . . . . . . . . . . . SDF annotation . . . . . . . . . . . . .
SystemC: instantiating Verilog . . . . . . . . . . . Verilog instantiation criteria . . . . . . . . . . SystemC foreign module declaration . . . . . . . Parameter support for SystemC instantiating Verilog Example of parameter use . . . . . . . . . . . Verilog: instantiating SystemC . . . . . . . . . . . SystemC instantiation criteria . . . . . . . . . . Exporting SystemC modules . . . . . . . . . . Parameter support for Verilog instantiating SystemC Example of parameter use . . . . . . . . . . . SystemC: instantiating VHDL . . . . . . . . . . VHDL instantiation criteria . . . . . . . . . SystemC foreign module declaration . . . . . . Generic support for SystemC instantiating VHDL Example of generic use . . . . . . . . . . . . . . . .
VHDL: instantiating SystemC . . . . . . . . . . . . . . . . . . . . . . . . . UM-208 SystemC instantiation criteria . . . . . . . . . . . . . . . . . . . . . . . . UM-208 Component declaration . . . . . . . . . . . . . . . . . . . . . . . . . . UM-208
UM-10
Table of Contents
vgencomp component declaration . . . . . . . Exporting SystemC modules . . . . . . . . . sccom -link . . . . . . . . . . . . . . . . Generic support for VHDL instantiating SystemC
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
. . . .
Saving at intervals with Dataset Snapshot . . . . . . . . . . . . . . . . . . . . . UM-220 Collapsing time and delta steps . . . . . . . . . . . . . . . . . . . . . . . . . UM-221 Virtual Objects (User-defined buses, and more) Virtual signals . . . . . . . . . . . . Virtual functions . . . . . . . . . . . Virtual regions . . . . . . . . . . . Virtual types . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-222 UM-222 UM-223 UM-224 UM-224
Measuring time with cursors in the Wave window Working with cursors . . . . . . . . . . Understanding cursor behavior . . . . . . Jumping to a signal transition . . . . . . .
Setting time markers in the List window . . . . . . . . . . . . . . . . . . . . . UM-236 Working with markers . . . . . . . . . . . . . . . . . . . . . . . . . . UM-236 Zooming the Wave window display . . . . . . . . . . . . . . . . . . . . . . . UM-237 Zooming with menu commands . . . . . . . . . . . . . . . . . . . . . . . UM-237 Zooming with toolbar buttons . . . . . . . . . . . . . . . . . . . . . . . UM-237
UM-11
Zooming with the mouse . . . . . . . . . . . . . . . . . . . . . . . . . UM-237 Saving zoom range and scroll position with bookmarks . . . . . . . . . . . . . UM-238 Searching in the Wave and List windows . . . . . . . Finding signal names . . . . . . . . . . . . . Searching for values or transitions . . . . . . . . Using the Expression Builder for expression searches Formatting the Wave window . . . . . . Setting Wave window display properties Formatting objects in the Wave window Dividing the Wave window . . . . . Splitting Wave window panes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-239 UM-239 UM-240 UM-241 UM-243 UM-243 UM-243 UM-244 UM-245
Formatting the List window . . . . . . . . . . . . . . . . . . . . . . . . . . UM-247 Setting List window display properties . . . . . . . . . . . . . . . . . . . . UM-247 Formatting objects in the List window . . . . . . . . . . . . . . . . . . . . UM-247 Saving the window format . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-249 Printing and saving waveforms in the Wave window Saving a .eps file and printing under UNIX . . Printing on Windows platforms . . . . . . . Printer page setup . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-250 UM-250 UM-250 UM-250
Saving List window data to a file . . . . . . . . . . . . . . . . . . . . . . . . UM-251 Combining objects/creating busses . . . . . . . . . . . . . . . . . . . . . . . UM-252 Example . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-252 Configuring new line triggering in the List window . . . . . . . . . . . . . . . . . UM-253 Using gating expressions to control triggering . . . . . . . . . . . . . . . . . UM-254 Sampling signals at a clock change . . . . . . . . . . . . . . . . . . . . . UM-256 Miscellaneous tasks . . . . . . . . . . . . . Examining waveform values . . . . . . . . Displaying drivers of the selected waveform . . Setting signal breakpoints in the Wave window Waveform Compare . . . . . . . . . . . . Mixed-language waveform compare support . Three options for setting up a comparison . . Setting up a comparison with the GUI . . . Starting a waveform comparison . . . . . Adding signals, regions, and clocks . . . . Specifying the comparison method . . . . Setting compare options . . . . . . . . . Viewing differences in the Wave window . . Viewing differences in the List window . . Viewing differences in textual format . . . Saving and reloading comparison results . . Comparing hierarchical and flattened designs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-257 UM-257 UM-257 UM-257 UM-258 UM-258 UM-258 UM-259 UM-260 UM-262 UM-264 UM-266 UM-267 UM-269 UM-270 UM-270 UM-271
UM-12
Table of Contents
Adding objects to the window . . . . . . . . . . . . . . . . . . . . . . . . . UM-275 Links to other windows . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-276 Exploring the connectivity of your design . . . . . . . . . . . . . . . . . . . . . UM-277 Tracking your path through the design . . . . . . . . . . . . . . . . . . . . UM-277 The embedded wave viewer . . . . . . . . . . . . . . . . . . . . . . . . . . UM-278 Zooming and panning . . . . . Zooming with toolbar buttons Zooming with the mouse . . Panning with the mouse . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-279 UM-279 UM-279 UM-279
Tracing events (causality) . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-280 Tracing the source of an unknown (X) . . . . . . . . . . . . . . . . . . . . . . UM-281 Finding objects by name in the Dataflow window . . . . . . . . . . . . . . . . . UM-283 Saving the display . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-284 Saving a .eps file . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-284 Printing on Windows platforms . . . . . . . . . . . . . . . . . . . . . . . UM-285 Configuring page setup . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-286 Symbol mapping . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-287 Configuring window options . . . . . . . . . . . . . . . . . . . . . . . . . . UM-289
Enabling code coverage . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-295 Viewing coverage data in the Main window . . . . . . . . . . . . . . . . . . . . UM-297 Viewing coverage data in the Source window . . . . . . . . . . . . . . . . . . . UM-298 Toggle coverage . . . . . . . . . . . . . . . . . Enabling toggle coverage . . . . . . . . . . . Viewing toggle coverage data in the Objects pane . Toggle coverage reporting . . . . . . . . . . . Port collapsing and toggle coverage . . . . . . . Excluding nodes from toggle coverage . . . . . . Excluding bus bits from toggle coverage . . . . . Excluding VHDL enum signals from toggle statistics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-300 UM-300 UM-301 UM-301 UM-302 UM-302 UM-303 UM-303 UM-305 UM-305 UM-305 UM-306 UM-307 UM-307 UM-308
Setting a coverage threshold . . . . . . . . . . . . . . . . . . . . . . . . . . UM-304 Excluding objects from coverage . . . . . . . . . . . Exclude lines/files via the GUI . . . . . . . . . . Exclude lines/files with pragmas . . . . . . . . . Exclude lines/files with a filter file . . . . . . . . Exclude lines/rows from UDP truth tables . . . . . Exclude lines/rows with the coverage exclude command Exclude nodes from toggle statistics . . . . . . . .
UM-13
Exclude VHDL enum signals from toggle statistics . . . . . . . . . . . . . . . UM-308 Reporting coverage data . . . . . Command example . . . . . . GUI example . . . . . . . . Setting a default coverage mode . XML output . . . . . . . . Sample reports . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-309 UM-309 UM-309 UM-310 UM-310 UM-311
Saving and reloading coverage data . . . . . . . . . . . . . . . . . . . . . . . UM-314 With the vcover utility . . . . . . . . . . . . . . . . . . . . . . . . . . UM-315 Coverage statistics details . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-316 Condition coverage . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-316 Expression coverage . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-317
12 - C Debug (UM-319)
Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-320 Supported platforms and gdb versions . . . . . . . . . . . . . . . . . . . . . . UM-321 Running C Debug on Windows platforms . . . . . . . . . . . . . . . . . . . UM-321 Setting up C Debug . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-322 Running C Debug from a DO file . . . . . . . . . . . . . . . . . . . . . . UM-322 Setting breakpoints . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-323 Stepping in C Debug . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-325 Known problems with stepping in C Debug . . . . . . . . . . . . . . . . . . UM-325 Finding function entry points with Auto find bp . . . . . . . . . . . . . . . . . . UM-326 Identifying all registered function calls . Enabling Auto step mode . . . . Example . . . . . . . . . . . Auto find bp versus Auto step mode Debugging functions during elaboration FLI functions in initialization mode PLI functions in initialization mode VPI functions in initialization mode Completing design load . . . . . C Debug command reference . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-327 UM-327 UM-328 UM-329 UM-330 UM-331 UM-331 UM-333 UM-333
UM-14
Table of Contents
Interpreting profiler data Viewing profiler results . The Ranked View . The Call Tree view . The Structural View
Viewing profile details . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-348 Integration with Source windows . . . . . . . . . . . . . . . . . . . . . . . . UM-350 Analyzing C code performance . . . . . . . . . . . . . . . . . . . . . . . . . UM-351 Reporting profiler results . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-352
VHDL VITAL SDF . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-384 SDF to VHDL generic matching . . . . . . . . . . . . . . . . . . . . . . UM-384 Resolving errors . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-385 Verilog SDF . . . . . . . . . . . The $sdf_annotate system task . . SDF to Verilog construct matching Optional edge specifications . . . Optional conditions . . . . . . Rounded timing values . . . . . Interconnect delays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-386 UM-386 UM-387 UM-390 UM-391 UM-391
UM-15
. . . . . . . . . . . . . . . . . . . . . . . . . . . UM-393
Troubleshooting . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-394 Mistaking a component or module name for an instance label . . . . . . . . . . . UM-395 Forgetting to specify the instance . . . . . . . . . . . . . . . . . . . . . . UM-395
Using extended VCD as stimulus . . . . . . . . . . . . . . . . . . . . . . . . UM-399 Simulating with input values from a VCD file . . . . . . . . . . . . . . . . . UM-399 Replacing instances with output values from a VCD file . . . . . . . . . . . . . UM-400 ModelSim VCD commands and VCD tasks . . . . . . . . . . . . . . . . . . . . UM-402 Compressing files with VCD tasks . . . . . . . . . . . . . . . . . . . . . . UM-403 A VCD file from source to output . . . . . . . . . . . . . . . . . . . . . . . . UM-404 VCD simulator commands . . . . . . . . . . . . . . . . . . . . . . . . . UM-404 VCD output . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-405 Capturing port driver data . . . . . . . . . Driver states . . . . . . . . . . . . Driver strength . . . . . . . . . . . Identifier code . . . . . . . . . . . . Resolving values . . . . . . . . . . . Example VCD output from vcd dumpports . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-408 UM-408 UM-409 UM-409 UM-409 UM-411
List processing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-422 ModelSim Tcl commands . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-422 ModelSim Tcl time commands . . . . . . . . . . . . . . . . . . . . . . . . . UM-423 Conversions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-423 Relations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-423
UM-16
Table of Contents
Arithmetic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-424 Tcl examples . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-425 Macros (DO files) . . . . . . . . . . . . . . . . Using Parameters with DO files . . . . . . . . . Deleting a file from a .do script . . . . . . . . . Making macro parameters optional . . . . . . . Useful commands for handling breakpoints and errors . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-429 UM-429 UM-429 UM-430 UM-431
Variable precedence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-454 Simulator state variables . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-455 Referencing simulator state variables . . . . . . . . . . . . . . . . . . . . . UM-455 Special considerations for the now variable . . . . . . . . . . . . . . . . . . UM-456
Suppressing warning messages . . . . . Suppressing VCOM warning messages Suppressing VLOG warning messages Suppressing VSIM warning messages Miscellaneous messages . . . . . . Compilation of DPI export TFs error Empty port name warning . . . . Lock message . . . . . . . . . Metavalue detected warning . . . Sensitivity list warning . . . . . Tcl Initialization error 2 . . . . . Too few port connections . . . . . . . . . . . .
UM-17
VSIM license lost . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-467 Failed to find libswift entry . . . . . . . . . . . . . . . . . . . . . . . . UM-467 sccom error messages . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-468 Failed to load sc lib error: undefined symbol . . . . . . . . . . . . . . . . . . UM-468 Multiply defined symbols . . . . . . . . . . . . . . . . . . . . . . . . . UM-469 Enforcing strict 1076 compliance with -pedanticerrors . . . . . . . . . . . . . . . . UM-470
PLI example . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-499 VPI example . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-500 DPI example . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-501 The PLI callback reason argument . . . . . . . . . . . . . . . . . . . . . . . UM-502 The sizetf callback function . . . . . . . . . . . . . . . . . . . . . . . . . . UM-504 PLI object handles . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-505 Third party PLI applications . . . . . . . . . . . . . . . . . . . . . . . . . . UM-506 Support for VHDL objects . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-507 IEEE Std 1364 ACC routines IEEE Std 1364 TF routines . . . . . . . . . . . . . . . . . . . . . . . . . UM-508 . . . . . . . . . . . . . . . . . . . . . . . . . . UM-510 . . . . . . . . . . . . . . . . . . . . . . . . UM-512
SystemVerilog DPI access routines . . . . . . . . . . . . . . . . . . . . . . . UM-512 Verilog-XL compatible routines 64-bit support for PLI . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-513 Using 64-bit ModelSim with 32-bit Applications . . . . . . . . . . . . . . . . UM-513 PLI/VPI tracing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-514 Debugging PLI/VPI/DPI application code . . . . . . . . . . . . . . . . . . . . UM-516 HP-UX specific warnings . . . . . . . . . . . . . . . . . . . . . . . . . UM-516
UM-18
Table of Contents
Verilog SmartModel interface . . . . . . . . . . . . . . . . . . . . . . . . . UM-539 Linking the LMTV interface to the simulator . . . . . . . . . . . . . . . . . UM-539
Index
UM-19
1 - Introduction
Chapter contents
Tool structure and flow . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-20 . UM-21 . UM-22 . UM-25 . UM-25 . UM-26 . UM-27 . UM-27 . UM-28 . UM-30 . UM-30 . UM-30 . UM-31 . UM-32 Simulation task overview . Basic steps for simulation . Modes of operation. . . Command-line mode . Batch mode . . . Standards supported Assumptions . . . . . .
Installation directory pathnames . Where to find our documentation . Technical support and updates . .
This documentation was written for ModelSim for UNIX and Microsoft Windows. Not all versions of ModelSim are supported on all platforms. Contact your Mentor Graphics sales representative for details.
UM-20
1 - Introduction
vlib vmap
local work library
Map libraries
Libraries
Vendor
Design files
compiled database
vsim
Interactive Debugging activities i.e. Simulation Output (e.g., vcd)
Simulate
Debug
Post-processing Debug
a. Simulate > Start Simulation b. Click on top design module or optimized design unit name c. Click OK This action loads the design for simulation
Simulate icon:
Common debugging commands: bp (CR-61) describe (CR-123) drivers (CR-126) examine (CR-132) force (CR-141) log (CR-148) show (CR-209)
N/A
N/A
UM-22
1 - Introduction
Library (see "Creating a library" (UM-56)), or you can use the vlib (CR-292) command. For example, the command:
vlib work
creates a library named work. By default, compilation results are stored in the work library.
This command sets the mapping between a logical library name and a directory.
UM-24
1 - Introduction
After the simulator loads the top-level modules, it iteratively loads the instantiated modules and UDPs in the design hierarchy, linking the design together by connecting the ports and resolving hierarchical references.
Using SDF
You can incorporate actual delay values to the simulation by applying SDF backannotation files to the design. For more information on how SDF is used in the design, see "Specifying SDF files for simulation" (UM-382).
Modes of operation
Many users run ModelSim interactivelypushing buttons and/or pulling down menus in a series of windows in the GUI (graphical user interface). But there are really three modes of ModelSim operation, the characteristics of which are outlined in the following table.: ModelSim use mode GUI Characteristics interactive; has graphical windows, push-buttons, menus, and a command line in the transcript. Default mode. interactive command line; no GUI. non-interactive batch script; no windows or interactive command line. How ModelSim is invoked via a desktop icon or from the OS command shell prompt. Example:
OS> vsim
Command-line
Batch
The ModelSim Users Manual focuses primarily on the GUI mode of operation. However, this section provides an introduction to the Command-line and Batch modes.
Command-line mode
In command-line mode ModelSim executes any startup command specified by the Startup (UM-448) variable in the modelsim.ini file. If vsim (CR-305) is invoked with the -do "command_string" option, a DO file (macro) is called. A DO file executed in this manner will override any startup command in the modelsim.ini file. During simulation a transcript file is created containing any messages to stdout. A transcript file created in command-line mode may be used as a DO file if you invoke the transcript on command (CR-223) after the design loads (see the example below). The transcript on command writes all of the commands you invoke to the transcript file. For example, the following series of commands results in a transcript file that can be used for command input if top is re-simulated (remove the quit -f command from the transcript file if you want to remain in the simulator).
vsim -c top
Rename transcript files that you intend to use as DO files. They will be overwritten the next time you run vsim if you dont rename them. Also, simulator messages are already commented out, but any messages generated from your design (and subsequently written to the transcript file) will cause the simulator to pause. A transcript file that contains only valid simulator commands will work fine; comment out anything else with a "#".
UM-26
1 - Introduction
Stand-alone tools pick up project settings in command-line mode if they are invoked in the project's root directory. If invoked outside the project directory, stand-alone tools pick up project settings only if you set the MODELSIM environment variable to the path to the project file (<Project_Root_Dir>/<Project_Name>.mpf).
Batch mode
Batch mode is an operational mode that provides neither an interactive command line nor interactive windows. In a Windows environment, vsim is run from a Windows command prompt and standard input and output are re-directed from and to files. Here is an example of a batch mode simulation using redirection of std input and output:
vsim counter < yourfile > outfile
where "yourfile" is a script containing various ModelSim commands. You can use the CNTL-C keyboard interrupt to break batch simulation in UNIX and Windows environments.
Standards supported
ModelSim VHDL implements the VHDL language as defined by IEEE Standards 1076-1987, 1076-1993, and 1076-2002. ModelSim also supports the 1164-1993 Standard Multivalue Logic System for VHDL Interoperability, and the 1076.2-1996 Standard VHDL Mathematical Packages standards. Any design developed with ModelSim will be compatible with any other VHDL system that is compliant with the 1076 specs. ModelSim Verilog implements the Verilog language as defined by the IEEE Std 1364-1995 and 1364-2005. ModelSim Verilog also supports a partial implementation of SystemVerilog P1800-2005 (see /<install_dir>/modeltech/docs/technotes/sysvlog.note for implementation details). Both PLI (Programming Language Interface) and VCD (Value Change Dump) are supported for ModelSim users. In addition, all products support SDF 1.0 through 4.0 (except the NETDELAY statement), VITAL 2.2b, VITAL95 IEEE 1076.4-1995, and VITAL 2000 IEEE 1076.4-2000. ModelSim implements the SystemC language based on the Open SystemC Initiative (OSCI) SystemC 2.1 reference simulator.
Assumptions
We assume that you are familiar with the use of your operating system and its graphical interface. We also assume that you have a working knowledge of VHDL, Verilog, and/or SystemC. Although ModelSim is an excellent tool to use while learning HDL concepts and practices, this document is not written to support that goal. Finally, we assume that you have worked the appropriate lessons in the ModelSim Tutorial and are familiar with the basic functionality of ModelSim. The ModelSim Tutorial is available from the ModelSim Help menu. The ModelSim Tutorial is also available from the Support page of our web site: www.model.com
UM-28
1 - Introduction
13 - Profiling performance and memory use (UM-337) This chapter describes how the ModelSim Performance Analyzer is used to easily identify areas in your simulation where performance can be improved. 14 - Signal Spy (UM-355) This chapter describes Signal Spy, a set of VHDL procedures and Verilog system tasks that let you monitor, drive, force, or release a design object from anywhere in the hierarchy of a VHDL or mixed design. 15 - Standard Delay Format (SDF) Timing Annotation (UM-381) This chapter discusses ModelSims implementation of SDF (Standard Delay Format) timing annotation. Included are sections on VITAL SDF and Verilog SDF, plus troubleshooting. 16 - Value Change Dump (VCD) Files (UM-397) This chapter explains Model Technologys Verilog VCD implementation for ModelSim. The VCD usage is extended to include VHDL designs. 17 - Tcl and macros (DO files) (UM-413) This chapter provides an overview of Tcl (tool command language) as used with ModelSim. A - Simulator variables (UM-433) This appendix describes environment, system, and preference variables used in ModelSim. B - Error and warning messages (UM-457) This appendix describes ModelSim error and warning messages. C - Verilog PLI / VPI / DPI (UM-473) This appendix describes the ModelSim implementation of the Verilog PLI and VPI. D - ModelSim shortcuts (UM-517) This appendix describes ModelSim keyboard and mouse shortcuts. E - System initialization (UM-525) This appendix describes what happens during ModelSim startup. F - Logic Modeling SmartModels (UM-531) This appendix describes the use of the SmartModel Library and SmartModel Windows with ModelSim.
UM-30
1 - Introduction
What is an "object"
Because ModelSim works with so many languages (SystemC, Verilog, VHDL, SystemVerilog, ), an object refers to any valid design element in those languages. The word "object" is used whenever a specific language reference is not needed. Depending on the context, object can refer to any of the following: VHDL Verilog SystemVerilog block statement, component instantiation, constant, generate statement, generic, package, signal, alias, or variable function, module instantiation, named fork, named begin, net, task, register, or variable In addition to those listed above for Verilog: class, package, program, interface, array, directive, property, or sequence SystemC PSL module, channel, port, variable, or aggregate property, sequence, directive, or endpoint
Text conventions
Text conventions used in this manual include: italic text bold text provides emphasis and sets off filenames, pathnames, and design unit names indicates commands, command options, menu choices, package and library logical names, as well as variables, dialog box selections, and language keywords monospace type is used for program and command examples is used to connect menu choices when traversing menus as in: File > Quit denotes file types used by ModelSim (e.g., DO, WLF, INI, MPF, PDF, etc.)
monospace type
Document ModelSim Installation & Licensing Guide ModelSim Quick Guide (command and feature quick-reference) ModelSim Tutorial ModelSim Users Manual ModelSim Command Reference ModelSim GUI Reference Std_DevelopersKit Users Manual
Format paper PDF paper PDF PDF, HTML PDF, HTML PDF, HTML PDF, HTML PDF
How to get it shipped with ModelSim select Help > Documentation; also available from the support site. shipped with ModelSim select Help > Documentation; also available from the support site. select Help > Documentation; also available from the support site. select Help > Documentation select Help > Documentation select Help > Documentation www.model.com/support/documentation/BOOK/sdk_um.pdf The Standard Developers Kit is for use with Mentor Graphics QuickHDL.
Command Help Error message help Tcl Man Pages (Tcl manual) Technotes
type help
type verror
select Help > Tcl Man Pages, or find contents.htm in \modeltech\docs\tcl_help_html available from the support site.
UM-32
1 - Introduction
Updates
Access to the most current version of ModelSim: www.model.com/downloads/default.asp
UM-33
UM-34
1 - Introduction
UM-35
2 - Projects
Chapter contents
Introduction . . . . . . . What are projects?. . . . . What are the benefits of projects?. Project conversion between versions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-36 UM-36 UM-36 UM-37 UM-38 UM-38 UM-39 UM-39 UM-39 UM-42
Getting started with projects . . . . Step 1 Creating a new project . . Step 2 Adding items to the project. Step 3 Compiling the files . . . Step 4 Simulating a design. . . Other basic project operations. . . The Project tab . . . . . Sorting the list . . . . Changing compile order . . . . . . . . . . . . . . . . . .
. UM-43 . UM-43 . UM-44 . UM-44 . UM-44 . UM-45 . UM-46 . UM-48 . UM-50 . UM-50 . UM-51 . UM-52
Specifying file properties and project settings . File compilation properties . . . . Project settings . . . . . . . Accessing projects from the command line .
This chapter discusses ModelSim projects. Projects simplify the process of compiling and simulating a design and are a great tool for getting started with ModelSim.
UM-36
2 - Projects
Introduction
What are projects?
Projects are collection entities for designs under specification or test. At a minimum, projects have a root directory, a work library, and "metadata" which are stored in a .mpf file located in a project's root directory. The metadata include compiler switch settings, compile order, and file mappings. Projects may also include: Source files or references to source files other files such as READMEs or other project documentation local libraries references to global libraries Simulation Configurations (see "Creating a Simulation Configuration" (UM-46)) Folders (see "Organizing projects with folders" (UM-48)) Important: Project metadata are updated and stored only for actions taken within the project itself. For example, if you have a file in a project, and you compile that file from the command line rather than using the project menu commands, the project will not update to reflect any new compile settings.
Introduction UM-37
UM-38
2 - Projects
See "Create Project dialog" (GR-44) for more details on this dialog.
After selecting OK, you will see a blank Project tab in the Workspace pane of the Main window and the Add Items to the Project dialog.
workspace
The name of the current project is shown at the bottom left corner of the Main window.
UM-40
2 - Projects
Specify a name, file type, and folder location for the new file. See "Create Project File dialog" (GR-50) for additional details on this dialog. When you select OK, the file is listed in the Project tab.
See "Add file to Project dialog" (GR-51) for details on this dialog. When you select OK, the file(s) is added to the Project tab.
Once compilation is finished, click the Library tab, expand library work by clicking the "+", and you will see the compiled design units.
UM-42
2 - Projects
At this point you are ready to run the simulation and analyze your results. You often do this by adding signals to the Wave window and running the simulation for a given period of time. See the ModelSim Tutorial for examples.
Close a project
Select File > Close > Project or right-click in the Project tab and select Close Project. This closes the Project tab but leaves the Library tab open in the workspace. Note that you cannot close a project while a simulation is in progress.
Delete a project
Select File > Delete > Project. You cannot delete a project while it is open.
Name The name of a file or object. Status Identifies whether a source file has been successfully compiled. Applies only to VHDL or Verilog files. A question mark means the file hasnt been compiled or the source file has changed since the last successful compile; an X means the compile failed; a check mark means the compile succeeded; a checkmark with a yellow triangle behind it means the file compiled but there were warnings generated. Type The file type as determined by registered file types on Windows or the type you specify when you add the file to the project. Order The order in which the file will be compiled when you execute a Compile All command. Modified The date and time of the last modification to the file. You can hide or show columns by right-clicking on a column title and selecting or deselecting entries.
UM-44
2 - Projects
2 Drag the files into the correct order or use the up and down arrow buttons. Note that you can select multiple files and drag them simultaneously.
Grouping files
You can group two or more files in the Compile Order dialog so they are sent to the compiler at the same time. For example, you might have one file with a bunch of Verilog define statements and a second file that is a Verilog module. You would want to compile these two files together. To group files, follow these steps: 1 Select the files you want to group.
To ungroup files, select the group and click the Ungroup button.
UM-46
2 - Projects
2 Specify a name in the Simulation Configuration Name field. 3 Specify the folder in which you want to place the configuration (see "Organizing projects with folders" (UM-48)).
4 Select one or more design unit(s). Use the Control and/or Shift keys to select more than one design unit. The design unit names appear in the Simulate field when you select them. 5 Use the other tabs in the dialog to specify any required simulation options. See "Start Simulation dialog" (GR-76) for details on the available options. Click OK and the simulation configuration is added to the Project tab.
UM-48
2 - Projects
Adding a folder
To add a folder to your project, select File > Add to Project > Folder or right-click in the Project tab and select Add to Project > Folder.
Specify the Folder Name, the location for the folder, and click OK. The folder will be displayed in the Project tab.
You use the folders when you add new objects to the project. For example, when you add a file, you can select which folder to place it in.
If you want to move a file into a folder later on, you can do so using the Properties dialog for the file (right-click on the file and select Properties from the context menu).
On Windows platforms, you can also just drag-and-drop a file into a folder.
UM-50
2 - Projects
When setting options on a group of files, keep in mind the following: If two or more files have different settings for the same option, the checkbox in the dialog will be "grayed out." If you change the option, you cannot change it back to a "multi- state setting" without cancelling out of the dialog. Once you click OK, ModelSim will set the option the same for all selected files. If you select a combination of VHDL and Verilog files, the options you set on the VHDL and Verilog tabs apply only to those file types.
Project settings
To modify project settings, right-click anywhere within the Project tab and select Project Settings.
UM-52
2 - Projects
UM-53
3 - Design libraries
Chapter contents
Design library overview . . . . . . Design unit information . . . . . Working library versus resource libraries . Archives . . . . . . . . . Working with design libraries . . . . . Creating a library . . . . . . . Managing library contents . . . . Assigning a logical name to a design library Moving a library . . . . . . . Setting up libraries for group use . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-54 UM-54 UM-54 UM-55 UM-56 UM-56 UM-57 UM-58 UM-59 UM-59 UM-60 UM-60 UM-60 UM-60 UM-61 UM-61 UM-62 UM-62
Specifying the resource libraries . . . . . . . . Verilog resource libraries . . . . . . . . . VHDL resource libraries . . . . . . . . . Predefined libraries . . . . . . . . . . Alternate IEEE libraries supplied . . . . . . . Rebuilding supplied libraries . . . . . . . . Regenerating your design libraries . . . . . . Maintaining 32-bit and 64-bit versions in the same library Referencing source files with location maps . Importing FPGA libraries . . . . . . . . . . . . . . . . . . . .
VHDL designs are associated with libraries, which are objects that contain compiled design units. SystemC, Verilog and System Verilog designs simulated within ModelSim are compiled into libraries as well.
UM-54
3 - Design libraries
Archives
By default, design libraries are stored in a directory structure with a sub-directory for each design unit in the library. Alternatively, you can configure a design library to use archives. In this case each design unit is stored in its own archive file. To create an archive, use the -archive argument to the vlib command (CR-292). Generally you would do this only in the rare case that you hit the reference count limit on I-nodes due to the ".." entries in the lower-level directories (the maximum number of subdirectories on UNIX and Linux is 65533). An example of an error message that is produced when this limit is hit is:
mkdir: cannot create directory `65534': Too many links
Archives may also have limited value to customers seeking disk space savings. Note that GMAKE wont work with these archives on the IBM platform.
UM-56
3 - Design libraries
Creating a library
When you create a project (see "Getting started with projects" (UM-38)), ModelSim automatically creates a working design library. If you dont create a project, you need to create a working design library before you run the compiler. This can be done from either the command line or from the ModelSim graphic interface. From the ModelSim prompt or a UNIX/DOS prompt, use this vlib command (CR-292):
vlib <directory_pathname>
To create a new library with the ModelSim graphic interface, select File > New > Library.
The options in this dialog are described under "Create a New Library dialog" (GR-45). When you click OK, ModelSim creates the specified library directory and writes a specially-formatted file named _info into that directory. The _info file must remain in the directory to distinguish it as a ModelSim library. The new map entry is written to the modelsim.ini file in the [Library] section. See "[Library] library path variables" (UM-439) for more information. Note: Remember that a design library is a special kind of directory; the only way to create a library is to use the ModelSim GUI or the vlib command (CR-292). Do not try to create libraries using UNIX, DOS, or Windows commands.
The Library tab has a context menu with various commands that you access by clicking your right mouse button (Windows2nd button, UNIX3rd button) in the Library tab. The context menu includes the following commands: Simulate Loads the selected design unit and opens structure and Files tabs in the workspace. Related command line command is vsim (CR-305). Simulate with Coverage Loads the selected design unit and collects code coverage data. Related command line command is vsim (CR-305) -coverage. Edit Opens the selected design unit in the Source window, or if a library is selected, opens the Edit Library Mapping dialog (see "Library mappings with the GUI" (UM-58)). Refresh Rebuilds the library image of the selected library without using source code. Related command line command is vcom (CR-246) or vlog (CR-293) with the -refresh argument. Recompile Recompiles the selected design unit. Related command line command is vcom (CR-246) or vlog (CR-293). Update Updates the display of available libraries and design units.
UM-58
3 - Design libraries
The dialog box includes these options: Library Mapping Name The logical name of the library. Library Pathname The pathname to the library.
You may invoke this command from either a UNIX/DOS prompt or from the command line within ModelSim. The vmap (CR-304) command adds the mapping to the library section of the modelsim.ini file. You can also modify modelsim.ini manually by adding a mapping line. To do this, use a text editor and add a line under the [Library] section heading using the syntax:
<logical_name> = <directory_pathname>
More than one logical name can be mapped to a single directory. For example, suppose the modelsim.ini file in the current working directory contains following lines:
[Library] work = /usr/rick/design my_asic = /usr/rick/design
This would allow you to use either the logical name work or my_asic in a library or use clause to refer to the same design library.
The vmap command (CR-304) can also be used to display the mapping of a logical library name to a directory. To do this, enter the shortened form of the command:
vmap <logical_name>
Moving a library
Individual design units in a design library cannot be moved. An entire design library can be moved, however, by using standard operating system commands for moving a directory or an archive.
UM-60
3 - Design libraries
Predefined libraries
Certain resource libraries are predefined in standard VHDL. The library named std contains the packages standard and textio, which should not be modified. The contents of these packages and other aspects of the predefined language environment are documented in the IEEE Standard VHDL Language Reference Manual, Std 1076. See also, "Using the TextIO package" (UM-79). A VHDL use clause can be specified to select particular declarations in a library or package that are to be visible within a design unit during compilation. A use clause references the compiled version of the packagenot the source. By default, every VHDL design unit is assumed to contain the following declarations:
LIBRARY std, work; USE std.standard.all
To specify that all declarations in a library or package can be referenced, add the suffix .all to the library/package name. For example, the use clause above specifies that all declarations in the package standard, in the design library named std, are to be visible to the VHDL design unit immediately following the use clause. Other libraries or packages are not visible unless they are explicitly specified using a library or use clause. Another predefined library is work, the library where a design unit is stored after it is compiled as described earlier. There is no limit to the number of libraries that can be referenced, but only one library is modified during compilation.
Make sure your current directory is the modeltech install directory before you run this file. Note: Because accelerated subprograms require attributes that are available only under the 1993 standard, many of the libraries are built using vcom (CR-246) with the -93 option. Shell scripts are provided for UNIX (rebuild_libs.csh and rebuild_libs.sh). To rebuild the libraries, execute one of the rebuild_libs scripts while in the modeltech directory.
UM-62
3 - Design libraries
An important feature of -refresh is that it rebuilds the library image without using source code. This means that models delivered as compiled libraries without source code can be rebuilt for a specific release of ModelSim. In general, this works for moving forwards or backwards on a release. Moving backwards on a release may not work if the models used compiler switches or directives that do not exist in the older release. Note: You don't need to regenerate the std, ieee, vital22b, and verilog libraries. Also, you cannot use the -refresh option to update libraries that were built before the 4.6 release.
This allows you to use either version without having to do a refresh. Do not compile the design with one version, and then recompile it with the other. If you do this, ModelSim will remove the first module, because it could be "stale."
UM-64
3 - Design libraries
Pathname syntax
The logical pathnames must begin with $ and the physical pathnames must begin with /. The logical pathname is followed by one or more equivalent physical pathnames. Physical pathnames are equivalent if they refer to the same physical directory (they just have different pathnames on different systems).
UM-66
3 - Design libraries
Dont use the =ports option on a design without hierarchy, or on the top level of a hierarchical design. If you do, no ports will be visible for simulation. Rather, compile all lower portions of the design with -nodebug=ports first, then compile the top level with -nodebug alone. Design units or modules compiled with -nodebug can only instantiate design units or modules that are also compiled -nodebug.
UM-67
4 - VHDL simulation
Chapter contents
Introduction . . . Basic VHDL flow . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-69 . UM-69 . . . . . . . . . . . UM-70 UM-70 UM-70 UM-70 UM-71 UM-71 UM-72 UM-75 UM-75 UM-76 UM-77
Compiling VHDL files. . . . . . Creating a design library . . . . Invoking the VHDL compiler . . . Dependency checking . . . . . Range and index checking . . . Subprogram inlining . . . . . Differences between language versions Simulating VHDL designs . . Simulator resolution limit . Default binding . . . Delta delays . . . . . . . . . . . . . . . .
Using the TextIO package . . . . . . . . . . . Syntax for file declaration. . . . . . . . . . Using STD_INPUT and STD_OUTPUT within ModelSim . TextIO implementation issues . . . . . Writing strings and aggregates . . . Reading and writing hexadecimal numbers Dangling pointers . . . . . . . The ENDLINE function . . . . . The ENDFILE function . . . . . Using alternative input/output files . . Providing stimulus . . . . . . VITAL specification and source code . VITAL packages . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
. UM-79 . UM-79 . UM-80 . . . . . . . . UM-81 UM-81 UM-82 UM-82 UM-82 UM-82 UM-83 UM-83
. UM-84 . UM-84 . UM-84 . UM-85 . UM-86 . UM-86 . . . . . . . . UM-87 UM-87 UM-88 UM-88 UM-88 UM-88 UM-89 UM-90
ModelSim VITAL compliance. . . . . . . . . . VITAL compliance checking . . . . . . . . . Compiling and simulating with accelerated VITAL packages Compiling and simulating with accelerated VITAL packages Util package . . . get_resolution . . init_signal_driver() init_signal_spy() . signal_force() . . signal_release() . to_real() . . . to_time() . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
. UM-91 . UM-91
UM-68
4 - VHDL simulation
02 example
. . .
. . .
. . .
. . .
Introduction UM-69
Introduction
This chapter describes how to compile, optimize, and simulate VHDL designs in ModelSim. It also discusses using the TextIO package with ModelSim; ModelSims implementation of the VITAL (VHDL Initiative Towards ASIC Libraries) specification for ASIC modeling; and ModelSims special built-in utilities package. The TextIO package is defined within the VHDL Language Reference Manual, IEEE Std 1076; it allows human-readable text input from a declared source within a VHDL file during simulation.
UM-70
4 - VHDL simulation
This creates a library named work. By default, compilation results are stored in the work library. The work library is actually a subdirectory named work. This subdirectory contains a special file named _info. Do not create libraries using UNIX, MS Windows, or DOS commands always use the vlib command (CR-292). See "Design libraries" (UM-53) for additional information on working with libraries.
ModelSim compiles one or more VHDL design units with a single invocation of vcom (CRthe VHDL compiler. The design units are compiled in the order that they appear on the command line. For VHDL, the order of compilation is important you must compile any entities or configurations before an architecture that references them.
You can simulate a design containing units written with 1076 -1987, 1076 -1993, and 1076-2002 versions of VHDL. To do so you will need to compile units from each VHDL version separately. The vcom (CR-246) command compiles using 1076 -2002 rules by default; use the -87 or -93 argument to vcom (CR-246) to compile units written with version 1076-1987 or 1076 -1993, respectively. You can also change the default by modifying the VHDL93 variable in the modelsim.ini file (see "Control variables located in INI files" (UM438) for more information).
Dependency checking
Dependent design units must be reanalyzed when the design units they depend on are changed in the library. vcom (CR-246) determines whether or not the compilation results have changed. For example, if you keep an entity and its architectures in the same source file and you modify only an architecture and recompile the source file, the entity compilation results will remain unchanged and you will not have to recompile design units that depend on the entity.
Subprogram inlining
ModelSim attempts to inline subprograms at compile time to improve simulation performance. This happens automatically and should be largely transparent. However, you can disable automatic inlining two ways: Invoke vcom (CR-246) with the -O0 or -O1 argument Use the mti_inhibit_inline attribute as described below Single-stepping through a simulation varies slightly depending on whether inlining occurred. When single-stepping to a subprogram call that has not been inlined, the simulator stops first at the line of the call, and then proceeds to the line of the first executable statement in the called subprogram. If the called subprogram has been inlined, the simulator does not first stop at the subprogram call, but stops immediately at the line of the first executable statement.
mti_inhibit_inline attribute
You can disable inlining for individual design units (a package, architecture, or entity) or subprograms with the mti_inhibit_inline attribute. Follow these rules to use the attribute: Declare the attribute within the design unit's scope as follows:
attribute mti_inhibit_inline : boolean;
Assign the value true to the attribute for the appropriate scope. For example, to inhibit inlining for a particular function (e.g., "foo"), add the following attribute assignment:
attribute mti_inhibit_inline of foo : procedure is true;
To inhibit inlining for a particular package (e.g., "pack"), add the following attribute assignment:
attribute mti_inhibit_inline of pack : package is true;
UM-72
4 - VHDL simulation
Purity of NOW In VHDL-93 the function "now" is impure. Consequently, any function that invokes "now" must also be declared to be impure. Such calls to "now" occur in VITAL. A typical error message:
"Cannot call impure function 'now' from inside pure function '<name>'"
Files File syntax and usage changed between VHDL-87 and VHDL-93. In many cases vcom issues a warning and continues:
"Using 1076-1987 syntax for file declaration."
In addition, when files are passed as parameters, the following warning message is produced:
"Subprogram parameter name is declared using VHDL 1987 syntax."
This message often involves calls to endfile(<name>) where <name> is a file parameter.
Files and packages Each package header and body should be compiled with the same language version. Common problems in this area involve files as parameters and the size of type CHARACTER. For example, consider a package header and body with a procedure that has a file parameter:
procedure proc1 ( out_file : out std.textio.text) ...
If you compile the package header with VHDL-87 and the body with VHDL-93 or VHDL-2002, you will get an error message such as:
"** Error: mixed_package_b.vhd(4): Parameter kinds do not conform between declarations in package header and body: 'out_file'."
Direction of concatenation To solve some technical problems, the rules for direction and bounds of concatenation were changed from VHDL-87 to VHDL-93. You won't see any difference in simple variable/signal assignments such as:
v1 := a & b;
But if you (1) have a function that takes an unconstrained array as a parameter, (2) pass a concatenation expression as a formal argument to this parameter, and (3) the body of the function makes assumptions about the direction or bounds of the parameter, then you will get unexpected results. This may be a problem in environments that assume all arrays have "downto" direction. xnor "xnor" is a reserved word in VHDL-93. If you declare an xnor function in VHDL-87 (without quotes) and compile it under VHDL-2002, you will get an error message like the following:
** Error: xnor.vhd(3): near "xnor": expecting: STRING IDENTIFIER
'FOREIGN attribute In VHDL-93 package STANDARD declares an attribute 'FOREIGN. If you declare your own attribute with that name in another package, then ModelSim issues a warning such as the following:
-- Compiling package foopack ** Warning: foreign.vhd(9): (vcom-1140) VHDL-1993 added a definition of the attribute foreign to package std.standard. The attribute is also defined in package 'standard'. Using the definition from package 'standard'.
Size of CHARACTER type In VHDL-87 type CHARACTER has 128 values; in VHDL-93 it has 256 values. Code which depends on this size will behave incorrectly. This situation occurs most commonly in test suites that check VHDL functionality. It's unlikely to occur in practical designs. A typical instance is the replacement of warning message:
"range nul downto del is null"
by
"range nul downto '' is null" -- range is nul downto y(umlaut)
UM-74
4 - VHDL simulation
bit string literals In VHDL-87 bit string literals are of type bit_vector. In VHDL-93 they can also be of type STRING or STD_LOGIC_VECTOR. This implies that some expressions that are unambiguous in VHDL-87 now become ambiguous is VHDL-93. A typical error message is:
** Error: bit_string_literal.vhd(5): Subprogram '=' is ambiguous. Suitable definitions exist in packages 'std_logic_1164' and 'standard'.
In VHDL-87 when using individual subelement association in an association list, associating individual sub-elements with NULL is discouraged. In VHDL-93 such association is forbidden. A typical message is:
"Formal '<name>' must not be associated with OPEN when subelements are associated individually."
vsim (CR-305) is capable of annotating a design using VITAL compliant models with timing data from an SDF file. You can specify the min:typ:max delay by invoking vsim with the -sdfmin, -sdftyp, or -sdfmax option. Using the SDF file f1.sdf in the current work directory, the following invocation of vsim annotates maximum timing values for the design unit my_asic:
vsim -sdfmax /my_asic=f1.sdf my_asic
By default, the timing checks within VITAL models are enabled. They can be disabled with the +notimingchecks option. For example:
vsim +notimingchecks topmod
Clearly you need to be careful when doing this type of operation. If the resolution set by -t is larger than a delay value in your design, the delay values in that design unit are rounded to the closest multiple of the resolution. In the example above, a delay of 4 ps would be rounded to 0 ps.
UM-76
4 - VHDL simulation
will limit the maximum simulation time limit, and it will degrade performance in some cases.
Default binding
305).
By default ModelSim performs default binding when you load the design with vsim (CRThe advantage of performing default binding at load time is that it provides more flexibility for compile order. Namely, entities don't necessarily have to be compiled before other entities/architectures which instantiate them. However, you can force ModelSim to perform default binding at compile time. This may allow you to catch design errors (e.g., entities with incorrect port lists) earlier in the flow. Use one of these two methods to change when default binding occurs: Specify the -bindAtCompile argument to vcom (CR-246) Set the BindAtCompile (UM-441) variable in the modelsim.ini to 1 (true)
Delta delays
Event-based simulators such as ModelSim may process many events at a given simulation time. Multiple signals may need updating, statements that are sensitive to these signals must be executed, and any new events that result from these statements must then be queued and executed as well. The steps taken to evaluate the design without advancing simulation time are referred to as "delta times" or just "deltas." The diagram below represents the process for VHDL designs. This process continues until the end of simulation time.
No
Any transactions to process? Yes Any events to process? Yes Execute concurrent statements that are sensitive to events No
This mechanism in event-based simulators may cause unexpected results. Consider the following code snippet:
clk2 <= clk; process (rst, clk) begin if(rst = '0')then s0 <= '0'; elsif(clk'event and clk='1') then s0 <= inp; end if; end process; process (rst, clk2) begin if(rst = '0')then s1 <= '0'; elsif(clk2'event and clk2='1') then s1 <= s0; end if; end process;
UM-78
4 - VHDL simulation
In this example you have two synchronous processes, one triggered with clk and the other with clk2. To your surprise, the signals change in the clk2 process on the same edge as they are set in the clk process. As a result, the value of inp appears at s1 rather than s0. During simulation an event on clk occurs (from the testbench). From this event ModelSim performs the "clk2 <= clk" assignment and the process which is sensitive to clk. Before advancing the simulation time, ModelSim finds that the process sensitive to clk2 can also be run. Since there are no delays present, the effect is that the value of inp appears at s1 in the same simulation cycle. In order to get the expected results, you must do one of the following: Insert a delay at every output Make certain to use the same clock Insert a delta delay To insert a delta delay, you would modify the code like this:
process (rst, clk) begin if(rst = '0')then s0 <= '0'; elsif(clk'event and clk='1') then s0 <= inp; s0_delayed <= s0; end if; end process; process (rst, clk2) begin if(rst = '0')then s1 <= '0'; elsif(clk2'event and clk2='1') then s1 <= s0_delayed; end if; end process;
The best way to debug delta delay problems is observe your signals in the List window. There you can see how values change at each delta time.
is
[ mode ]
file_logical_name ;
where "file_logical_name" must be a string expression. In newer versions of the 1076 spec, syntax for a file declaration is: file
identifier_list : subtype_indication [ file_open_information ] ;
You can specify a full or relative path as the file_logical_name; for example (VHDL87): file
filename : TEXT
is in
usr\rick\myfile;
Normally if a file is declared within an architecture, process, or package, the file is opened when you start the simulator and is closed when you exit from it. If a file is declared in a subprogram, the file is opened when the subprogram is called and closed when execution RETURNs from the subprogram. Alternatively, the opening of files can be delayed until the first read or write by setting the DelayFileOpen variable in the modelsim.ini file. Also, the number of concurrently open files can be controlled by the ConcurrentFileLimit variable. These variables help you manage a large number of files during simulation. See Appendix A - Simulator variables for more details.
UM-80
4 - VHDL simulation
Updated versions of the TextIO package contain these file declarations: file file
input: TEXT open read_mode is "STD_INPUT"; output: TEXT open write_mode is "STD_OUTPUT";
STD_INPUT is a file_logical_name that refers to characters that are entered interactively from the keyboard, and STD_OUTPUT refers to text that is displayed on the screen. In ModelSim, reading from the STD_INPUT file allows you to enter text into the current buffer from a prompt in the Transcript pane. The lines written to the STD_OUTPUT file appear in the Transcript.
In the TextIO package, the WRITE procedure is overloaded for the types STRING and BIT_VECTOR. These lines are reproduced here:
procedure WRITE(L: inout LINE; VALUE: in BIT_VECTOR; JUSTIFIED: in SIDE:= RIGHT; FIELD: in WIDTH := 0); procedure WRITE(L: inout LINE; VALUE: in STRING; JUSTIFIED: in SIDE:= RIGHT; FIELD: in WIDTH := 0);
The error occurs because the argument "hello" could be interpreted as a string or a bit vector, but the compiler is not allowed to determine the argument type until it knows which function is being called. The following procedure call also generates an error:
WRITE (L, "010101");
This call is even more ambiguous, because the compiler could not determine, even if allowed to, whether the argument "010101" should be interpreted as a string or a bit vector. There are two possible solutions to this problem: Use a qualified expression to specify the type, as in:
WRITE (L, string("hello"));
The WRITE_STRING procedure simply defines the value to be a STRING and calls the WRITE procedure, but it serves as a shell around the WRITE procedure that solves the overloading problem. For further details, refer to the WRITE_STRING procedure in the io_utils package, which is located in the file <install_dir>/modeltech/examples/misc/ io_utils.vhd.
UM-82
4 - VHDL simulation
Dangling pointers
Dangling pointers are easily created when using the TextIO package, because WRITELINE de-allocates the access type (pointer) that is passed to it. Following are examples of good and bad VHDL coding styles: Bad VHDL (because L1 and L2 both point to the same buffer):
READLINE (infile, L1); L2 := L1; WRITELINE (outfile, L1); -- Read and allocate buffer -- Copy pointers -- Deallocate buffer
As you can see, this function is commented out of the standard TextIO package. This is because the ENDFILE function is implicitly declared, so it can be used with files of any type, not just files of type TEXT.
is in
"pathname.dat";
open
read_mode
is
"pathname.dat";
Then include the identifier for this file ("myinput" in this example) in the READLINE or WRITELINE procedure call.
Providing stimulus
You can stimulate and test a design by reading vectors from a file, using them to drive values onto signals, and testing the results. A VHDL test bench has been included with the ModelSim install files as an example. Check for this file: <install_dir>/modeltech/examples/misc/stimulus.vhd
UM-84
4 - VHDL simulation
VITAL packages
VITAL 1995 accelerated packages are pre-compiled into the ieee library in the installation directory. VITAL 2000 accelerated packages are pre-compiled into the vital2000 library. If you need to use the newer library, you either need to change the ieee library mapping or add a use clause to your VHDL code to access the VITAL 2000 packages. To change the ieee library mapping, issue the following command:
vmap ieee <modeltech>/vital2000
Note that if your design uses two libraries -one that depends on vital95 and one that depends on vital2000 - then you will have to change the references in the source code to vital2000. Changing the library mapping will not work.
UM-86
4 - VHDL simulation
To exclude selected VITAL functions, use one or more -novital <fname> options:
vcom -novital VitalTimingCheck -novital VitalAND design.vhd
The -novital switch only affects calls to VITAL functions from the design units currently being compiled. Pre-compiled design units referenced from the current design units will still call the built-in functions unless they too are compiled with the -novital option. ModelSim VITAL built-ins will be updated in step with new releases of the VITAL packages.
Util package
The util package serves as a container for various VHDL utilities. The package is part of the modelsim_lib library which is located in the modeltech tree and is mapped in the default modelsim.ini file. To access the utilities in the package, you would add lines like the following to your VHDL code:
library modelsim_lib; use modelsim_lib.util.all;
get_resolution
get_resolution returns the current simulator resolution as a real number. For example, 1 femtosecond corresponds to 1e-15.
Syntax
resval := get_resolution;
Returns
Name resval
Type real
Arguments
None
Related functions
to_real() (UM-89) to_time() (UM-90)
Example
If the simulator resolution is set to 10ps, and you invoke the command:
resval := get_resolution;
UM-88
4 - VHDL simulation
init_signal_driver()
The init_signal_driver() procedure drives the value of a VHDL signal or Verilog net onto an existing VHDL signal or Verilog net. This allows you to drive signals or nets at any level of the design hierarchy from within a VHDL architecture (e.g., a testbench). See init_signal_driver (UM-359) in Chapter 14 - Signal Spy for complete details.
init_signal_spy()
The init_signal_spy() utility mirrors the value of a VHDL signal or Verilog register/net onto an existing VHDL signal or Verilog register. This allows you to reference signals, registers, or nets at any level of hierarchy from within a VHDL architecture (e.g., a testbench). See init_signal_spy (UM-362) in Chapter 14 - Signal Spy for complete details.
signal_force()
The signal_force() procedure forces the value specified onto an existing VHDL signal or Verilog register or net. This allows you to force signals, registers, or nets at any level of the design hierarchy from within a VHDL architecture (e.g., a testbench). A signal_force works the same as the force command (CR-141) with the exception that you cannot issue a repeating force. See signal_force (UM-365) in Chapter 14 - Signal Spy for complete details.
signal_release()
The signal_release() procedure releases any force that was applied to an existing VHDL signal or Verilog register or net. This allows you to release signals, registers, or nets at any level of the design hierarchy from within a VHDL architecture (e.g., a testbench). A signal_release works the same as the noforce command (CR-164). See signal_release (UM-367) in Chapter 14 - Signal Spy for complete details.
to_real()
to_real() converts the physical type time value into a real value with respect to the current simulator resolution. The precision of the converted value is determined by the simulator resolution. For example, if you were converting 1900 fs to a real and the simulator resolution was ps, then the real value would be 2.0 (i.e., 2 ps).
Syntax
realval := to_real(timeval);
Returns
Name realval
Type real
Description The time value represented as a real with respect to the simulator resolution
Arguments
Name timeval
Type time
Related functions
get_resolution (UM-87) to_time() (UM-90)
Example
If the simulator resolution is set to ps, and you enter the following function:
realval := to_real(12.99 ns);
then the value returned to realval would be 12990.0. If you wanted the returned value to be in units of nanoseconds (ns) instead, you would use the get_resolution (UM-87) function to recalculate the value:
realval := 1e+9 * (to_real(12.99 ns)) * get_resolution();
If you wanted the returned value to be in units of femtoseconds (fs), you would enter the function this way:
realval := 1e+15 * (to_real(12.99 ns)) * get_resolution();
UM-90
4 - VHDL simulation
to_time()
to_time() converts a real value into a time value with respect to the current simulator resolution. The precision of the converted value is determined by the simulator resolution. For example, if you were converting 5.9 to a time and the simulator resolution was ps, then the time value would be 6 ps.
Syntax
timeval := to_time(realval);
Returns
Name timeval
Type time
Description The real value represented as a physical type time with respect to the simulator resolution
Arguments
Name realval
Type real
Related functions
get_resolution (UM-87) to_real() (UM-89)
Example
If the simulator resolution is set to ps, and you enter the following function:
timeval := to_time(72.49);
Modeling memory
As a VHDL user, you might be tempted to model a memory using signals. Two common simulator problems are the likely result: You may get a "memory allocation error" message, which typically means the simulator ran out of memory and failed to allocate enough storage. Or, you may get very long load, elaboration, or run times. These problems are usually explained by the fact that signals consume a substantial amount of memory (many dozens of bytes per bit), all of which needs to be loaded or initialized before your simulation starts. Modeling memory with variables or protected types instead provides some excellent performance benefits: storage required to model the memory can be reduced by 1-2 orders of magnitude startup and run times are reduced associated memory allocation errors are eliminated In the VHDL example below, we illustrate three alternative architectures for entity memory: Architecture bad_style_87 uses a vhdl signal to store the ram data. Architecture style_87 uses variables in the memory process Architecture style_93 uses variables in the architecture. For large memories, architecture bad_style_87 runs many times longer than the other two, and uses much more memory. This style should be avoided. Architectures style_87 and style_93 work with equal efficiently. However, VHDL 1993 offers additional flexibility because the ram storage can be shared between multiple processes. For example, a second process is shown that initializes the memory; you could add other processes to create a multi-ported memory. To implement this model, you will need functions that convert vectors to integers. To use it you will probably need to convert integers to vectors. Example functions are provided below in package "conversions". For completeness sake we also show an example using VHDL 2002 protected types, though in this example, protected types offer no advantage over shared variables.
87 and 93 example
library ieee; use ieee.std_logic_1164.all; use work.conversions.all; entity memory is generic(add_bits : integer := 12; data_bits : integer := 32); port(add_in : in std_ulogic_vector(add_bits-1 downto 0); data_in : in std_ulogic_vector(data_bits-1 downto 0); data_out : out std_ulogic_vector(data_bits-1 downto 0); cs, mwrite : in std_ulogic; do_init : in std_ulogic); subtype word is std_ulogic_vector(data_bits-1 downto 0);
UM-92
4 - VHDL simulation
constant nwords : integer := 2 ** add_bits; type ram_type is array(0 to nwords-1) of word; end; architecture style_93 of memory is -----------------------------shared variable ram : ram_type; -----------------------------begin memory: process (cs) variable address : natural; begin if rising_edge(cs) then address := sulv_to_natural(add_in); if (mwrite = '1') then ram(address) := data_in; end if; data_out <= ram(address); end if; end process memory; -- illustrates a second process using the shared variable initialize: process (do_init) variable address : natural; begin if rising_edge(do_init) then for address in 0 to nwords-1 loop ram(address) := data_in; end loop; end if; end process initialize; end architecture style_93; architecture style_87 of memory is begin memory: process (cs) ----------------------variable ram : ram_type; ----------------------variable address : natural; begin if rising_edge(cs) then address := sulv_to_natural(add_in); if (mwrite = '1') then ram(address) := data_in; end if; data_out <= ram(address); end if; end process; end style_87; architecture bad_style_87 of memory is ---------------------signal ram : ram_type; ---------------------begin memory: process (cs) variable address : natural := 0; begin if rising_edge(cs) then address := sulv_to_natural(add_in);
if (mwrite = '1') then ram(address) <= data_in; data_out <= data_in; else data_out <= ram(address); end if; end if; end process; end bad_style_87; ----------------------------------------------------------------------------------------------------------------------library ieee; use ieee.std_logic_1164.all; package conversions is function sulv_to_natural(x : std_ulogic_vector) return natural; function natural_to_sulv(n, bits : natural) return std_ulogic_vector; end conversions; package body conversions is function sulv_to_natural(x : std_ulogic_vector) return natural is variable n : natural := 0; variable failure : boolean := false; begin assert (x'high - x'low + 1) <= 31 report "Range of sulv_to_natural argument exceeds natural range" severity error; for i in x'range loop n := n * 2; case x(i) is when '1' | 'H' => n := n + 1; when '0' | 'L' => null; when others => failure := true; end case; end loop; assert not failure report "sulv_to_natural cannot convert indefinite std_ulogic_vector" severity error; if failure then return 0; else return n; end if; end sulv_to_natural; function natural_to_sulv(n, bits : natural) return std_ulogic_vector is variable x : std_ulogic_vector(bits-1 downto 0) := (others => '0'); variable tempn : natural := n; begin for i in x'reverse_range loop if (tempn mod 2) = 1 then x(i) := '1'; end if; tempn := tempn / 2;
UM-94
4 - VHDL simulation
02 example
------------------------------------------------------------------------------ Source: sp_syn_ram_protected.vhd -- Component: VHDL synchronous, single-port RAM -- Remarks: Various VHDL examples: random access memory (RAM) ----------------------------------------------------------------------------LIBRARY ieee; USE ieee.std_logic_1164.ALL; USE ieee.numeric_std.ALL; ENTITY sp_syn_ram_protected IS GENERIC ( data_width : positive := 8; addr_width : positive := 3 ); PORT ( inclk : IN std_logic; outclk : IN std_logic; we : IN std_logic; addr : IN unsigned(addr_width-1 DOWNTO 0); data_in : IN std_logic_vector(data_width-1 DOWNTO 0); data_out : OUT std_logic_vector(data_width-1 DOWNTO 0) ); END sp_syn_ram_protected;
ARCHITECTURE intarch OF sp_syn_ram_protected IS TYPE mem_type IS PROTECTED PROCEDURE write ( data : IN std_logic_vector(data_width-1 downto 0); addr : IN unsigned(addr_width-1 DOWNTO 0)); IMPURE FUNCTION read ( addr : IN unsigned(addr_width-1 DOWNTO 0)) RETURN std_logic_vector; END PROTECTED mem_type; TYPE mem_type IS PROTECTED BODY TYPE mem_array IS ARRAY (0 TO 2**addr_width-1) OF std_logic_vector(data_width-1 DOWNTO 0); VARIABLE mem : mem_array; PROCEDURE write ( data : IN std_logic_vector(data_width-1 downto 0); addr : IN unsigned(addr_width-1 DOWNTO 0)) IS BEGIN mem(to_integer(addr)) := data; END; IMPURE FUNCTION read ( addr : IN unsigned(addr_width-1 DOWNTO 0)) RETURN std_logic_vector IS BEGIN
return mem(to_integer(addr)); END; END PROTECTED BODY mem_type; SHARED VARIABLE memory : mem_type; BEGIN ASSERT data_width <= 32 REPORT "### Illegal data width detected" SEVERITY failure; control_proc : PROCESS (inclk, outclk) BEGIN IF (inclk'event AND inclk = '1') THEN IF (we = '1') THEN memory.write(data_in, addr); END IF; END IF; IF (outclk'event AND outclk = '1') THEN data_out <= memory.read(addr); END IF; END PROCESS; END intarch; ------------------------------------------------------------------------------ Source: ram_tb.vhd -- Component: VHDL testbench for RAM memory example -- Remarks: Simple VHDL example: random access memory (RAM) ----------------------------------------------------------------------------LIBRARY ieee; USE ieee.std_logic_1164.ALL; USE ieee.numeric_std.ALL; ENTITY ram_tb IS END ram_tb; ARCHITECTURE testbench OF ram_tb IS -------------------------------------------- Component declaration single-port RAM ------------------------------------------COMPONENT sp_syn_ram_protected GENERIC ( data_width : positive := 8; addr_width : positive := 3 ); PORT ( inclk : IN std_logic; outclk : IN std_logic; we : IN std_logic; addr : IN unsigned(addr_width-1 DOWNTO 0); data_in : IN std_logic_vector(data_width-1 DOWNTO 0); data_out : OUT std_logic_vector(data_width-1 DOWNTO 0) );
UM-96
4 - VHDL simulation
END COMPONENT; -------------------------------------------- Intermediate signals and constants ------------------------------------------SIGNAL addr : unsigned(19 DOWNTO 0); SIGNAL inaddr : unsigned(3 DOWNTO 0); SIGNAL outaddr : unsigned(3 DOWNTO 0); SIGNAL data_in : unsigned(31 DOWNTO 0); SIGNAL data_in1 : std_logic_vector(7 DOWNTO 0); SIGNAL data_sp1 : std_logic_vector(7 DOWNTO 0); SIGNAL we : std_logic; SIGNAL clk : std_logic; CONSTANT clk_pd : time := 100 ns;
BEGIN ---------------------------------------------------- instantiations of single-port RAM architectures. -- All architectures behave equivalently, but they -- have different implementations. The signal-based -- architecture (rtl) is not a recommended style. --------------------------------------------------spram1 : entity work.sp_syn_ram_protected GENERIC MAP ( data_width => 8, addr_width => 12) PORT MAP ( inclk => clk, outclk => clk, we => we, addr => addr(11 downto 0), data_in => data_in1, data_out => data_sp1); -------------------------------------------- clock generator ------------------------------------------clock_driver : PROCESS BEGIN clk <= '0'; WAIT FOR clk_pd / 2; LOOP clk <= '1', '0' AFTER clk_pd / 2; WAIT FOR clk_pd; END LOOP; END PROCESS; -------------------------------------------- data-in process ------------------------------------------datain_drivers : PROCESS(data_in) BEGIN data_in1 <= std_logic_vector(data_in(7 downto 0)); END PROCESS; -------------------------------------------- simulation control process ------------------------------------------ctrl_sim : PROCESS
BEGIN FOR i IN 0 TO 1023 LOOP we <= '1'; data_in <= to_unsigned(9000 + i, data_in'length); addr <= to_unsigned(i, addr'length); inaddr <= to_unsigned(i, inaddr'length); outaddr <= to_unsigned(i, outaddr'length); WAIT UNTIL clk'EVENT AND clk = '0'; WAIT UNTIL clk'EVENT AND clk = '0'; data_in <= to_unsigned(7 + i, addr <= to_unsigned(1 + i, inaddr <= to_unsigned(1 + i, WAIT UNTIL clk'EVENT AND clk = WAIT UNTIL clk'EVENT AND clk = data_in'length); addr'length); inaddr'length); '0'; '0';
data_in <= to_unsigned(3, data_in'length); addr <= to_unsigned(2 + i, addr'length); inaddr <= to_unsigned(2 + i, inaddr'length); WAIT UNTIL clk'EVENT AND clk = '0'; WAIT UNTIL clk'EVENT AND clk = '0'; data_in <= to_unsigned(30330, addr <= to_unsigned(3 + i, inaddr <= to_unsigned(3 + i, WAIT UNTIL clk'EVENT AND clk = WAIT UNTIL clk'EVENT AND clk = data_in'length); addr'length); inaddr'length); '0'; '0';
we <= '0'; addr <= to_unsigned(i, addr'length); outaddr <= to_unsigned(i, outaddr'length); WAIT UNTIL clk'EVENT AND clk = '0'; WAIT UNTIL clk'EVENT AND clk = '0'; addr <= to_unsigned(1 + i, outaddr <= to_unsigned(1 + i, WAIT UNTIL clk'EVENT AND clk = WAIT UNTIL clk'EVENT AND clk = addr <= to_unsigned(2 + i, outaddr <= to_unsigned(2 + i, WAIT UNTIL clk'EVENT AND clk = WAIT UNTIL clk'EVENT AND clk = addr <= to_unsigned(3 + i, outaddr <= to_unsigned(3 + i, WAIT UNTIL clk'EVENT AND clk = WAIT UNTIL clk'EVENT AND clk = END LOOP; ASSERT false REPORT "### End of Simulation!" SEVERITY failure; END PROCESS; END testbench; addr'length); outaddr'length); '0'; '0'; addr'length); outaddr'length); '0'; '0'; addr'length); outaddr'length); '0'; '0';
UM-98
4 - VHDL simulation
At time 0, process p makes an event for time 10ms. When synch goes to 1 at 10 ns, the event at 10 ms is marked as cancelled but not deleted, and a new event is scheduled at 10ms + 10ns. The cancelled events are not reclaimed until time 10ms is reached and the cancelled event is processed. As a result there will be 500000 (10ms/20ns) cancelled but un-deleted events. Once 10ms is reached, memory will no longer increase because the simulator will be reclaiming events as fast as they are added. For projected waveforms the following would behave the same way:
signals synch : bit := '0'; ... p: process(synch) begin output <= '0', '1' after 10ms; end process; synch <= not synch after 10 ns;
UM-101
Compiling Verilog files . . . . . . Incremental compilation . . . . . Library usage . . . . . . . . Verilog-XL compatible compiler arguments Verilog-XL `uselib compiler directive . Verilog configurations . . . . . Verilog generate statements . . . .
Simulating Verilog designs . . . . . . Simulator resolution limit . . . . . . Event ordering in Verilog designs . . . Negative timing check limits . . . . . Verilog-XL compatible simulator arguments . Cell libraries . . . . SDF timing annotation Delay modes . . . . . . . . . . . . . . . . . . . . .
System tasks and functions . . . . . . . SystemVerilog system tasks and functions . . System tasks and functions specific to ModelSim Verilog-XL compatible system tasks and functions Compiler directives . . . . . . . IEEE Std 1364 compiler directives . . Compiler directives specific to ModelSim Verilog-XL compatible compiler directives Verilog PLI/VPI and SystemVerilog DPI . . . . . . . . . . . .
Introduction
This chapter describes how to compile, optimize, and simulate Verilog and SystemVerilog designs with ModelSim. ModelSim implements the Verilog language as defined by the IEEE Standards 1364-1995 and 1364-2005. We recommend that you obtain these specifications for reference. The following functionality is partially implemented in ModelSim: Verilog Procedural Interface (VPI) (see /<install_dir>/modeltech/docs/technotes/ Verilog_VPI.note for details) IEEE Std P1800-2005 SystemVerilog (see /<install_dir>/modeltech/docs/technotes/ sysvlog.note for implementation details)
Terminology
This chapter uses the term Verilog to represent both Verilog and SystemVerilog, unless otherwise noted.
This creates a library named work. By default compilation results are stored in the work library. The work library is actually a subdirectory named work. This subdirectory contains a special file named _info. Do not create libraries using UNIX commands always use the vlib command (CR-292). See "Design libraries" (UM-53) for additional information on working with libraries.
Example
Here is a sample invocation of vlog:
vlog top.v +libext+.v+.u -y vlog_lib
After compiling top.v, vlog will scan the vlog_lib library for files with modules with the same name as primitives referenced, but undefined in top.v. The use of +libext+.v+.u implies filenames with a .v or .u suffix (any combination of suffixes may be used). Only referenced definitions will be compiled.
the Use System Verilog option is selected in the Verilog tab of the Compiler Options dialog. Access this dialog by selecting Compile > Compile Options from the Main window menu bar.
Here are two examples of the vlog command that will enable SystemVerilog features and keywords in ModelSim:
vlog testbench.sv top.v memory.v cache.v vlog -sv testbench.v proc.v
In the first example, the .sv extension for testbench automatically instructs ModelSim to parse SystemVerilog keywords. The -sv option used in the second example enables SystemVerilog features and keywords. Though a primary goal of the SystemVerilog standardization efforts has been to ensure full backward compatibility with the IEEE 1364-2005 Verilog standard, there is an issue with keywords. SystemVerilog adds several new keywords to the Verilog language. If your design uses one of these keywords as a regular identifier for a variable, module, task, function, etc., your design will not compile in ModelSim.
Incremental compilation
ModelSim Verilog supports incremental compilation of designs. Unlike other Verilog simulators, there is no requirement that you compile the entire design in one invocation of the compiler. You are not required to compile your design in any particular order (unless you are using SystemVerilog packages; see note below) because all module and UDP instantiations and external hierarchical references are resolved when the design is loaded by the simulator. Note: Compilation order may matter when using SystemVerilog packages. As stated in the IEEE std p1800-2005 LRM, section entitled Referencing data in packages, which states: "Packages must exist in order for the items they define to be recognized by the scopes in which they are imported. Incremental compilation is made possible by deferring these bindings, and as a result some errors cannot be detected during compilation. Commonly, these errors include: modules that were referenced but not compiled, incorrect port connections, and incorrect hierarchical references.
Example
Contents of testbench.sv
module testbench; timeunit 1ns; timeprecision 10ps; bit d=1, clk = 0; wire q; initial for (int cycles=0; cycles < 100; cycles++) #100 clk = !clk; design dut(q, d, clk); endmodule
Contents of design.v:
module design(output bit q, input bit d, clk); timeunit 1ns; timeprecision 10ps; always @(posedge clk) q = d; endmodule
Note that the compiler lists each module as a top-level module, although, ultimately, only testbench is a top-level module. If a module is not referenced by another module compiled in the same invocation of the compiler, then it is listed as a top-level module. This is just an informative message and can be ignored during incremental compilation. The message is more useful when you compile an entire design in one invocation of the compiler and need to know the top-level module names for the simulator. For example,
% vlog top.v -- Compiling -- Compiling -- Compiling and2.v module module module or2.v top and2 or2
Now, suppose that you modify the functionality of the or2 module:
% vlog -incr top.v and2.v or2.v -- Skipping module top -- Skipping module and2 -- Compiling module or2 Top level modules: top
The compiler informs you that it skipped the modules top and and2, and compiled or2. Automatic incremental compilation is intelligent about when to compile a module. For example, changing a comment in your source code does not result in a recompile; however, changing the compiler command line arguments results in a recompile of all modules. Note: Changes to your source code that do not change functionality but that do affect source code line numbers (such as adding a comment line) will cause all affected modules to be recompiled. This happens because debug information must be kept current so that ModelSim can trace back to the correct areas of the source code.
Library usage
All modules and UDPs in a Verilog design must be compiled into one or more libraries. One library is usually sufficient for a simple design, but you may want to organize your modules into various libraries for a complex design. If your design uses different modules having the same name, then you are required to put those modules in different libraries because design unit names must be unique within a library. The following is an example of how you may organize your ASIC cells into one library and the rest of your design into another:
% vlib work % vlib asiclib % vlog -work asiclib and2.v or2.v -- Compiling module and2 -- Compiling module or2 Top level modules: and2 or2 % vlog top.v -- Compiling module top Top level modules: top
Note that the first compilation uses the -work asiclib argument to instruct the compiler to place the results in the asiclib library rather than the default work library.
The normal library search rules will fail in this situation. For example, if you load the design as follows:
vsim -L lib1 -L lib2 top
both instantiations of cellX resolve to the lib1 version of cellX. On the other hand, if you specify -L lib2 -L lib1, both instantiations of cellX resolve to the lib2 version of cellX. To handle this situation, ModelSim implements a special interpretation of the expression -L work. When you specify -L work first in the search library arguments you are directing vsim to search for the instantiated module or UDP in the library that contains the module that does the instantiation. In the example above you would invoke vsim as follows:
vsim -L work -L lib1 -L lib2 top
Since the `uselib directives are embedded in the Verilog source code, there is more flexibility in defining the source libraries for the instantiations in the design. The appearance of a `uselib directive in the source code explicitly defines how instantiations that follow it are resolved, completely overriding any previous `uselib directives.
-compile_uselibs argument
Use the -compile_uselibs argument to vlog (CR-293) to reference `uselib directives. The argument finds the source files referenced in the directive, compiles them into automatically created object libraries, and updates the modelsim.ini file with the logical mappings to the libraries. When using -compile_uselibs, ModelSim determines into which directory to compile the object libraries by choosing, in order, from the following three values: The directory name specified by the -compile_uselibs argument. For example,
-compile_uselibs=./mydir
The directory specified by the MTI_USELIB_DIR environment variable (see "Environment variables" (UM-434)) A directory named mti_uselibs that is created in the current working directory
The following code fragment and compiler invocation show how two different modules that have the same name can be instantiated within the same design:
module top; `uselib dir=/h/vendorA libext=.v NAND2 u1(n1, n2, n3); `uselib dir=/h/vendorB libext=.v NAND2 u2(n4, n5, n6); endmodule vlog -compile_uselibs top
This allows the NAND2 module to have different definitions in the vendorA and vendorB libraries.
`uselib is persistent
As mentioned above, the appearance of a `uselib directive in the source code explicitly defines how instantiations that follow it are resolved. This may result in unexpected consequences. For example, consider the following compile command:
vlog -compile_uselibs dut.v srtr.v
Assume that dut.v contains a `uselib directive. Since srtr.v is compiled after dut.v, the `uselib directive is still in effect. When srtr is loaded it is using the `uselib directive from dut.v to decide where to locate modules. If this is not what you intend, then you need to put an empty `uselib at the end of dut.v to "close" the previous `uselib statement.
Verilog configurations
The Verilog 2001 specification added configurations. Configurations specify how a design is "assembled" during the elaboration phase of simulation. Configurations actually consist of two pieces: the library mapping and the configuration itself. The library mapping is used at compile time to determine into which libraries the source files are to be compiled. Here is an example of a simple library map file:
library library library library work rtlLib gateLib aLib ../top.v; lrm_ex_top.v; lrm_ex_adder.vg; lrm_ex_adder.v;
The name of the library map file is arbitrary. You specify the library map file using the -libmap argument to the vlog command (CR-293). Alternatively, you can specify the file name as the first item on the vlog command line, and the compiler will read it as a library map file. The library map file must be compiled along with the Verilog source files. Multiple map files are allowed but each must be preceded by the -libmap argument. The library map file and the configuration can exist in the same or different files. If they are separate, only the map file needs the -libmap argument. The configuration is treated as any other Verilog source file.
This code sample is legal under 2001 rules. However, it is illegal under the proposed 2005 rules and will cause an error in ModelSim. Under the new rules, you cannot hierarchically reference a name in an anonymous scope from outside that scope. In the example above, x does not propagate its visibility upwards, and each condition alternative is considered to be an anonymous scope. To fix the code such that it will simulate properly in ModelSim, write it like this instead:
module m; parameter p = 1; if (p) begin:s integer x = 1; end else begin:s real x = 2.0; end initial $display(s.x); endmodule
Since the scope is named in this example, normal hierarchical resolution rules apply and the code is fine. Note too that the keywords generate - endgenerate are optional under the new rules and are excluded in the second example.
After the simulator loads the top-level modules, it iteratively loads the instantiated modules and UDPs in the design hierarchy, linking the design together by connecting the ports and resolving hierarchical references. By default all modules and UDPs are loaded from the library named work. Modules and UDPs from other libraries can be specified using the -L or -Lf arguments to vsim (see "Library usage" (UM-107) for details). On successful loading of the design, the simulation time is set to zero, and you must enter a run command to begin simulation. Commonly, you enter run -all to run until there are no more simulation events or until $finish is executed in the Verilog code. You can also run for specific time periods (e.g., run 100 ns). Enter the quit command to exit the simulator.
The first number is the time units and the second number is the time precision. The directive above causes time values to be read as ns and to be rounded to the nearest 100 ps. Time units and precision can also be specified with SystemVerilog keywords as follows:
timeunit 1 ns timeprecision 100 ps
Module 2
module mod2 (set); output set; reg set; parameter d = 1.55; initial begin set = 1'bz; #d set = 1'b0; #d set = 1'b1; end endmodule
If you invoke vsim as vsim mod2 mod1 then Module 1 sets the simulator resolution to 10 ps. Module 2 has no timescale directive, so the time units default to the simulator resolution, in this case 10 ps. If you watched /mod1/set and /mod2/set in the Wave window, youd see that in Module 1 it transitions every 1.55 ns as expected (because of the 1 ns time unit in the timescale directive). However, in Module 2, set transitions every 20 ps. Thats because the delay of 1.55 in Module 2 is read as 15.5 ps and is rounded up to 20 ps. In such cases ModelSim will issue the following warning message during elaboration:
** Warning: (vsim-3010) [TSCALE] - Module 'mod1' has a `timescale directive in effect, but previous modules do not.
If you invoke vsim as vsim mod1 mod2, the simulation results would be the same but ModelSim would produce a different warning message:
** Warning: (vsim-3009) [TSCALE] - Module 'mod2' does not have a `timescale directive in effect, but previous modules do.
These warnings should ALWAYS be investigated. If the design contains no `timescale directives, then the resolution limit and time units default to the value specified by the Resolution (UM-447) variable in the modelsim.ini file. (The variable is set to 1 ns by default.)
-timescale option
The -timescale option can be used with the vlog and vopt to specifies the default timescale for modules not having an explicit `timescale directive in effect during compilation. The format of the -timescale argument is the same as that of the `timescale directive
-timescale <time_units>/<time_precision>
The format for <time_units> and <time_precision> is <n><units>. The value of <n> must be 1, 10, or 100. The value of <units> must be fs, ps, ns, us, ms, or s. In addition, the <time_units> must be greater than or equal to the <time_precision>. For example:
-timescale "1ns / 1ps"
The list below shows three possibilities for -t and how the delays in the module would be handled in each case: -t not set The delay will be rounded to 12.5 as directed by the modules timescale directive. -t is set to 1 fs The delay will be rounded to 12.5. Again, the modules precision is determined by the timescale directive. ModelSim does not override the modules precision. -t is set to 1 ns The delay will be rounded to 12. The modules precision is determined by the -t setting. ModelSim has no choice but to round the modules time values because the entire simulation is operating at 1 ns.
Event queues
Section 5 of the IEEE Std 1364-1995 LRM defines several event queues that determine the order in which events are evaluated. At the current simulation time, the simulator has the following pending events: active events inactive events non-blocking assignment update events monitor events future events - inactive events - non-blocking assignment update events The LRM dictates that events are processed as follows 1) all active events are processed; 2) the inactive events are moved to the active event queue and then processed; 3) the non-blocking events are moved to the active event queue and then processed; 4) the monitor events are moved to the active queue and then processed; 5) simulation advances to the next time where there is an inactive event or a non-blocking assignment update event. Within the active event queue, the events can be processed in any order, and new active events can be added to the queue in any order. In other words, you cannot control event order within the active queue. The example below illustrates potential ramifications of this situation. Say you have these four statements: 1 always@(q) p = q; 2 always @(q) p2 = not q; 3 always @(p or p2) clk = p and p2; 4 always @(posedge clk) and current values as follows: q = 0, p = 0, p2=1
The tables below show two of the many valid evaluations of these statements. Evaluation events are denoted by a number where the number is the statement to be evaluated. Update events are denoted <name>(old->new) where <name> indicates the reg being updated and new is the updated value.
Table 1: Evaluation 1
Event being processed Active event queue q(0 1) q(0 1) 1 p(0 1) 3 clk(0 1) 4 2 p2(1 0) 3 clk(1 0) 1, 2 p(0 1), 2 3, 2 clk(0 1), 2 4, 2 2 p2(1 0) 3 clk(1 0) <empty>
Table 2: Evaluation 2
Event being processed Active event queue q(0 1) q(0 1) 1 2 p(0 1) p2(1 0) 3 1, 2 p(0 1), 2 p2(1 0), p(0 1) 3, p2(1 0) 3 <empty> (clk doesnt change)
Again, both evaluations are valid. However, in Evaluation 1, clk has a glitch on it; in Evaluation 2, clk doesnt. This indicates that the design has a zero-delay race condition on clk.
If written this way, a value on d1 always takes two clock cycles to get from d1 to q2. If you change clk1 = master and clk2 = clk1 to non-blocking assignments or q2 <= q1 and q1 <= d1 to blocking assignments, then d1 may get to q2 is less than two clock cycles.
ModelSim helps you track down event order dependencies with the following compiler arguments: -compat, -hazards, and -keep_delta. See the vlog command (CR-293) for descriptions of -compat and -keep_delta.
Hazard detection
The -hazard argument to vsim (CR-305) detects event order hazards involving simultaneous reading and writing of the same register in concurrently executing processes. vsim detects the following kinds of hazards: WRITE/WRITE: Two processes writing to the same variable at the same time. READ/WRITE: One process reading a variable at the same time it is being written to by another process. ModelSim calls this a READ/WRITE hazard if it executed the read first. WRITE/READ: Same as a READ/WRITE hazard except that ModelSim executed the write first. vsim issues an error message when it detects a hazard. The message pinpoints the variable and the two processes involved. You can have the simulator break on the statement where the hazard is detected by setting the break on assertion level to Error. To enable hazard detection you must invoke vlog (CR-293) with the -hazards argument when you compile your source code and you must also invoke vsim with the -hazards argument when you simulate. Important: Enabling -hazards implicitly enables the -compat argument. As a result, using this argument may affect your simulation results.
Example
$setuphold(posedge clk, negedge d, 5, -3, Notifier,,, clk_dly, d_dly);
3 0
ModelSim calculates the delay for signal d_dly as 4 time units instead of 3. It does this to prevent d_dly and clk_dly from occurring simultaneously when a violation isnt reported. ModelSim accepts negative limit checks by default, unlike current versions of Verilog-XL. To match Verilog-XL default behavior (i.e., zeroing all negative timing check limits), use the +no_neg_tcheck argument to vsim (CR-305).
+pulse_e_style_onevent +pulse_int_e/<percent> +pulse_int_r/<percent> +pulse_r/<percent> +sdf_nocheck_celltype +sdf_verbose +show_cancelled_e +transport_int_delays +transport_path_delays +typdelays
Cell libraries
Model Technology passed the ASIC Councils Verilog test suite and achieved the "Library Tested and Approved" designation from Si2 Labs. This test suite is designed to ensure Verilog timing accuracy and functionality and is the first significant hurdle to complete on the way to achieving full ASIC vendor support. As a consequence, many ASIC and FPGA vendors Verilog cell libraries are compatible with ModelSim Verilog. The cell models generally contain Verilog "specify blocks" that describe the path delays and timing constraints for the cells. See section 13 in the IEEE Std 1364-1995 for details on specify blocks, and section 14.5 for details on timing constraints. ModelSim Verilog fully implements specify blocks and timing constraints as defined in IEEE Std 1364 along with some Verilog-XL compatible extensions.
Delay modes
Verilog models may contain both distributed delays and path delays. The delays on primitives, UDPs, and continuous assignments are the distributed delays, whereas the portto-port delays specified in specify blocks are the path delays. These delays interact to determine the actual delay observed. Most Verilog cells use path delays exclusively, with the distributed delays set to zero. For example,
module and2(y, a, b); input a, b; output y; and(y, a, b); specify (a => y) = 5; (b => y) = 5; endspecify endmodule
In the above two-input "and" gate cell, the distributed delay for the "and" primitive is zero, and the actual delays observed on the module ports are taken from the path delays. This is typical for most cells, but a complex cell may require non-zero distributed delays to work properly. Even so, these delays are usually small enough that the path delays take priority over the distributed delays. The rule is that if a module contains both path delays and distributed delays, then the larger of the two delays for each path shall be used (as defined by the IEEE Std 1364). This is the default behavior, but you can specify alternate delay modes with compiler directives and arguments. These arguments and directives are compatible with Verilog-XL. Compiler delay mode arguments take precedence over delay mode directives in the source code.
Probabilistic distribution functions $dist_chi_square $dist_erlang $dist_exponential $dist_normal $dist_poisson $dist_t $dist_uniform $random
Timing check tasks $hold $nochange $period $recovery $setup $setuphold $skew $widtha $removal $recrem
a.Verilog-XL ignores the threshold argument even though it is part of the Verilog spec. ModelSim does not ignore this argument. Be careful that you dont set the threshold argument greater-than-or-equal to the limit argument as that essentially disables the $width check. Note too that you cannot override the threshold argument via SDF annotation. Display tasks $display $displayb $displayh $displayo $monitor $monitorb $monitorh $monitoro $monitoroff $monitoron $strobe $strobeb $strobeh $strobeo $write $writeb $writeh $writeo PLA modeling tasks $async$and$array $async$nand$array $async$or$array $async$nor$array $async$and$plane $async$nand$plane $async$or$plane $async$nor$plane $sync$and$array $sync$nand$array $sync$or$array $sync$nor$array $sync$and$plane $sync$nand$plane $sync$or$plane $sync$nor$plane Value change dump (VCD) file tasks $dumpall $dumpfile $dumpflush $dumplimit $dumpoff $dumpon $dumpvars
File I/O tasks $fclose $fdisplay $fdisplayb $fdisplayh $fdisplayo $feof $ferror $fflush $fgetc $fgets $fmonitor $fmonitorb $fmonitorh $fmonitoro $fopen $fread $fscanf $fseek $fstrobe $fstrobeb $fstrobeh $fstrobeo $ftell $fwrite $fwriteb $fwriteh $fwriteo $readmemb $readmemh $rewind $sdf_annotate $sformat $sscanf $swrite $swriteb $swriteh $swriteo $ungetc
Shortreal conversions
The $coverage_save() system function saves Code Coverage information to a file during a batch run that typically would terminate via the $finish call. It also returns a 1 to indicate that the coverage information was saved successfully or a 0 to indicate an error (unable to open file, instance name not found, etc.) If you dont specify <instancepath>, ModelSim saves all coverage data in the current design to the specified file. If you do specify <instancepath>, ModelSim saves data on that instance, and all instances below it (recursively), to the specified file. If set to 1, the [<xml_output>] argument specifies that the output be saved in XML format. See Chapter 11 - Measuring code coverage for more information on Code Coverage.
$init_signal_driver
The $init_signal_driver() system task drives the value of a VHDL signal or Verilog net onto an existing VHDL signal or Verilog net. This allows you to drive signals or nets at any level of the design hierarchy from within a Verilog module (e.g., a testbench). See $init_signal_driver (UM-371) in Chapter 14 - Signal Spy for complete details.
$init_signal_spy
The $init_signal_spy() system task mirrors the value of a VHDL signal or Verilog register/net onto an existing Verilog register or VHDL signal. This system task allows you to reference signals, registers, or nets at any level of hierarchy from within a Verilog module (e.g., a testbench). See $init_signal_spy (UM-374) in Chapter 14 - Signal Spy for complete details.
$signal_force
The $signal_force() system task forces the value specified onto an existing VHDL signal or Verilog register or net. This allows you to force signals, registers, or nets at any level of the design hierarchy from within a Verilog module (e.g., a testbench). A $signal_force
works the same as the force command (CR-141) with the exception that you cannot issue a repeating force. See $signal_force (UM-377) in Chapter 14 - Signal Spy for complete details.
$signal_release
The $signal_release() system task releases a value that had previously been forced onto an existing VHDL signal or Verilog register or net. A $signal_release works the same as the noforce command (CR-164). See $signal_release (UM-379) in Chapter 14 - Signal Spy.
$sdf_done
This task is a "cleanup" function that removes internal buffers, called MIPDs, that have a delay value of zero. These MIPDs are inserted in response to the -v2k_int_delay argument to the vsim command (CR-305). In general the simulator will automatically remove all zero delay MIPDs. However, if you have $sdf_annotate() calls in your design that are not getting executed, the zero-delay MIPDs are not removed. Adding the $sdf_done task after your last $sdf_annotate() will remove any zero-delay MIPDs that have been created.
This system task sets a Verilog register or net to the specified value. variable is the register or net to be changed; value is the new value for the register or net. The value remains until there is a subsequent driver transaction or another $deposit task for the same register or net. This system task operates identically to the ModelSim force -deposit command.
$disable_warnings(<keyword>[,<module_instance>...]);
This system task instructs ModelSim to disable warnings about timing check violations or triregs that acquire a value of X due to charge decay. <keyword> may be decay or timing. You can specify one or more module instance names. If you dont specify a module instance, ModelSim disables warnings for the entire simulation.
$enable_warnings(<keyword>[,<module_instance>...]);
This system task enables warnings about timing check violations or triregs that acquire a value of X due to charge decay. <keyword> may be decay or timing. You can specify one or more module instance names. If you dont specify a module_instance, ModelSim enables warnings for the entire simulation.
The $recovery system task normally takes a recovery_limit as the third argument and an optional notifier as the fourth argument. By specifying a limit for both the third and fourth arguments, the $recovery timing check is transformed into a combination removal and recovery timing check similar to the $recrem timing check. The only difference is that the removal_limit and recovery_limit are swapped.
$setuphold(clk_event, data_event, setup_limit, hold_limit, [notifier], [tstamp_cond], [tcheck_cond], [delayed_clk], [delayed_data])
The tstamp_cond argument conditions the data_event for the setup check and the clk_event for the hold check. This alternate method of conditioning precludes specifying conditions in the clk_event and data_event arguments. The tcheck_cond argument conditions the data_event for the hold check and the clk_event for the setup check. This alternate method of conditioning precludes specifying conditions in the clk_event and data_event arguments. The delayed_clk argument is a net that is continuously assigned the value of the net specified in the clk_event. The delay is non-zero if the setup_limit is negative, zero otherwise. The delayed_data argument is a net that is continuously assigned the value of the net specified in the data_event. The delay is non-zero if the hold_limit is negative, zero otherwise. The delayed_clk and delayed_data arguments are provided to ease the modeling of devices that may have negative timing constraints. The model's logic should reference the delayed_clk and delayed_data nets in place of the normal clk and data nets. This ensures that the correct data is latched in the presence of negative constraints. The simulator automatically calculates the delays for delayed_clk and delayed_data such that the correct data is latched as long as a timing constraint has not been violated. See "Negative timing check limits" (UM-121) for more details.
This system task reads commands from the specified filename. The equivalent simulator command is do <filename>.
$list[(hierarchical_name)]
This system task lists the source code for the specified scope. The equivalent functionality is provided by selecting a module in the structure pane of the Workspace. The corresponding source code is displayed in a Source window.
$reset
This system task resets the simulation back to its time 0 state. The equivalent simulator command is restart.
$restart("filename")
This system task sets the simulation to the state specified by filename, saved in a previous call to $save. The equivalent simulator command is restore <filename>.
$save("filename")
This system task saves the current simulation state to the file specified by filename. The equivalent simulator command is checkpoint <filename>.
$scope(hierarchical_name)
This system task sets the interactive scope to the scope specified by hierarchical_name. The equivalent simulator command is environment <pathname>.
$showscopes
This system task displays a list of scopes defined in the current interactive scope. The equivalent simulator command is show.
$showvars
This system task displays a list of registers and nets defined in the current interactive scope. The equivalent simulator command is show.
Compiler directives
ModelSim Verilog supports all of the compiler directives defined in the IEEE Std 1364, some Verilog-XL compiler directives, and some that are proprietary. The SystemVerilog IEEE Std P1800-2005 version of the define and include compiler directives are not currently supported. Many of the compiler directives (such as `timescale) take effect at the point they are defined in the source code and stay in effect until the directive is redefined or until it is reset to its default by a `resetall directive. The effect of compiler directives spans source files, so the order of source files on the compilation command line could be significant. For example, if you have a file that defines some common macros for the entire design, then you might need to place it first in the list of files to be compiled. The `resetall directive affects only the following directives by resetting them back to their default settings (this information is not provided in the IEEE Std 1364):
`celldefine default_decay_time `default_nettype `delay_mode_distributed `delay_mode_path `delay_mode_unit `delay_mode_zero `protected `timescale `unconnected_drive `uselib
This directive pair allows you to encrypt selected regions of your source code. The code in `protect regions has all debug information stripped out. This behaves exactly as if using the -nodebug argument except that it applies to selected regions of code rather than the whole file. This enables usage scenarios such as making module ports, parameters, and specify blocks publicly visible while keeping the implementation private. The `protect directive is ignored by default unless you use the +protect argument to vlog (CR-293). Once compiled, the original source file is copied to a new file in the current work directory. The name of the new file is the same as the original file with a "p" appended to the suffix. For example, "top.v" is copied to "top.vp". This new file can be delivered and used as a replacement for the original source file. A usage scenario might be that a vendor will use the `protect / `end protect directives on a module or a portion of a module in a file named filename.v. They will compile it with vlog +protect filename.v to produce a new file named filename.vp. You can compile filename.vp just like any other verilog file. The protection is not compatible between tools, so the vendor mush ship you a different filename.vp than they ship to some who uses a different simulator. The +protect argument is not required when compiling .vp files because the `protect directives are converted to `protected directives which are processed even if +protect is omitted. `protect and `protected directives cannot be nested. If any `include directives occur within a protected region, the compiler generates a copy of the include file with a ".vp" suffix and protects the entire contents of the include file. If errors are detected in a protected region, the error message always reports the first line of the protected block. Though other simulators have a `protect directive, the algorithm ModelSim uses to encrypt source files is different. Hence, even though an uncompiled source file with `protect is compatible with another simulator, once the source is compiled in ModelSim, you could not simulate it elsewhere.
This directive specifies the default decay time to be used in trireg net declarations that do not explicitly declare a decay time. The decay time can be expressed as a real or integer number, or as "infinite" to specify that the charge never decays.
`delay_mode_distributed 123)
This directive disables path delays in favor of distributed delays. See "Delay modes" (UMfor details. This directive sets distributed delays to zero in favor of path delays. See "Delay modes" (UM-123) for details.
`delay_mode_path
`delay_mode_unit
This directive sets path delays to zero and non-zero distributed delays to one time unit. See "Delay modes" (UM-123) for details.
`delay_mode_zero
This directive sets path delays and distributed delays to zero. See "Delay modes" (UM123) for details.
`uselib
This directive is an alternative to the -v, -y, and +libext source library compiler arguments. See "Verilog-XL `uselib compiler directive" (UM-110) for details. The following Verilog-XL compiler directives are silently ignored by ModelSim Verilog. Many of these directives are irrelevant to ModelSim Verilog, but may appear in code being ported from Verilog-XL.
`accelerate `autoexpand_vectornets `disable_portfaults `enable_portfaults `expand_vectornets `noaccelerate `noexpand_vectornets `noremove_gatenames `noremove_netnames `nosuppress_faults `remove_gatenames `remove_netnames `suppress_faults
The following Verilog-XL compiler directives produce warning messages in ModelSim Verilog. These are not implemented in ModelSim Verilog, and any code containing these directives may behave differently in ModelSim Verilog than in Verilog-XL.
`default_trireg_strength `signed `unsigned
UM-137
6 - SystemC simulation
Chapter contents
Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-139 UM-140 UM-140 UM-141 UM-142 UM-143 UM-143 UM-143 UM-146 UM-146 UM-147 UM-147 UM-149 UM-143 UM-151 UM-152 UM-152 UM-152 UM-153 UM-154 UM-155 UM-155 UM-157 UM-155 UM-159 UM-159 UM-161 UM-162 UM-162 UM-163 UM-163 UM-163 UM-163 UM-164 UM-166 UM-166 UM-166 Supported platforms and compiler versions . . . Building gcc with custom configuration options . HP Limitations for SystemC . . . . . . Usage flow for SystemC-only designs . . . . .
Compiling SystemC files . . . . . . . . . Creating a design library . . . . . . . . Modifying SystemC source code . . . . . . Invoking the SystemC compiler . . . . . . Compiling optimized and/or debug code . . . . Specifying an alternate g++ installation . . . . Maintaining portability between OSCI and ModelSim Using sccom vs. raw C++ compiler . . . . . Linking the compiled source . sccom -link . . . . Loading the design . . . . . . . . . . . . . . . . . . . . . . .
Simulating SystemC designs . . . . . . . . Running simulation . . . . . . . . . SystemC time unit and simulator resolution . . . Initialization and cleanup of SystemC state-based code Debugging the design . . . Viewable SystemC objects Source-level debug . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
SystemC object and type display in ModelSim Support for Globals and Statics . . . Support for aggregates . . . . . Viewing FIFOs . . . . . . .
Differences between ModelSim and the OSCI simulator . Fixed-point types . . . . . . . . . . OSCI 2.1 feature implementation details . . Support for OSCI TLM library . . . Phase callback . . . . . . . . Accessing command-line arguments . . Construction parameters for SystemC types . . . . . . . . . . . . . . . . . .
Troubleshooting SystemC errors . . . . . . Unexplained behaviors during loading or runtime Errors during loading . . . . . . . .
Note: The functionality described in this chapter requires a systemc license feature in your ModelSim license file. Please contact your Mentor Graphics sales representative if you currently do not have such a feature.
Introduction UM-139
Introduction
This chapter describes how to compile and simulate SystemC designs with ModelSim. ModelSim implements the SystemC language based on the Open SystemC Initiative (OSCI) SystemC 2.1 reference simulator. It is recommended that you obtain the OSCI functional specification, or the latest version of the SystemC Language Reference Manual as a reference manual. Visit http://www.systemc.org for details. In addition to the functionality described in the OSCI specification, ModelSim for SystemC includes the following features: Single common Graphic Interface for SystemC and HDL languages. Extensive support for mixing SystemC, VHDL, and Verilog in the same design (SDF annotation for HDL only). For detailed information on mixing SystemC with HDL see Chapter 7 - Mixed-language simulation.
Important: ModelSim SystemC has been tested with the gcc versions available from the install tree. Customized versions of gcc may cause problems. We strongly encourage you to use the supplied gcc versions.
If you don't have a GNU binutils2.14 assembler and linker handy, you can use the as and ld programs distributed with ModelSim. They are located inside the built-in gcc in directory <install_dir>/modeltech/gcc-3.2-<mtiplatform>/lib/gcc-lib/<gnuplatform>/3.2. By default ModelSim also uses the following options when configuring built-in gcc. --disable-nls --enable-languages=c,c++ These are not mandatory, but they do reduce the size of the gcc installation.
This creates a library named work. By default, compilation results are stored in the work library. The work library is actually a subdirectory named work. This subdirectory contains a special file named _info. Do not create libraries using UNIX commands always use the vlib command (CR-292). See "Design libraries" (UM-53) for additional information on working with libraries.
Replacing the sc_start() function with the run command and options
ModelSim uses the run command and its options in place of the sc_start() function. If sc_main() has multiple sc_start() calls mixed in with the testbench code, then use an SC_THREAD() with wait statements to emulate the same behavior. An example of this is shown below.
SC_NS)
statement is:
Example 2
This next example is slightly more complex, illustrating the use of sc_main() and signal assignments, and how you would get the same behavior using ModelSim. Original OSCI code #2 (partial)
int sc_main(int, char**) { sc_signal<bool> reset; counter_top top("top"); sc_clock CLK("CLK", 10, SC_NS, 0.5, 0.0, SC_NS, false); top.reset(reset); reset.write(1); sc_start(5, SC_NS); reset.write(0); sc_start(100, SC_NS); reset.write(1); sc_start(5, SC_NS); reset.write(0); sc_start(100, SC_NS); } void new_top::sc_main_body() { reset.write(1); wait(5, SC_NS); reset.write(0); wait(100, SC_NS); reset.write(1); wait(5, SC_NS); reset.write(0); wait(100, SC_NS); } SC_MODULE_EXPORT(new_top); SC_CTOR(new_top) : reset("reset"), top("top") CLK("CLK", 10, SC_NS, 0.5, 0.0, SC_NS, false) { top.reset(reset); SC_THREAD(sc_main_body); } };
Example 3
One last example illustrates the correct way to modify a design using an SCV transaction database. ModelSim requires that the transaction database be created before calling the constructors on the design subelements. The example is as follows: Original OSCI code # 3 (partial)
int sc_main(int argc, char* argv[]) { scv_startup(); scv_tr_text_init(); scv_tr_db db("my_db"); scv_tr_db db::set_default_db(&db); sc_clock clk ("clk",20,0.5,0,true); sc_signal<bool> rw; test t("t"); t.clk(clk);; t.rw(rw); sc_start(100); } }; SC_MODULE_EXPORT(new_top); }
Take care to preserve the order of functions called in sc_main() of the original code. Sub-elements cannot be placed in the initializer list, since the constructor body must be executed prior to their construction. Therefore, the sub-elements must be made pointer types, created with "new" in the SC_CTOR() module.
You can type verror 3197 at the vsim command prompt and get details about what caused the error and how to fix it.
You can specialize the module by setting T = int, thereby removing the template, as follows:
class top : public sc_module { sc_signal<int> sig 1; . . . };
Or, alternatively, you could write a wrapper to be used over the template module:
class modelsim_top : public sc_module { top<int> actual_top; . . . }; SC_MODULE_EXPORT(modelsim_top);
sccom -link
The sccom -link command collects the object files created in the different design libraries, and uses them to build a shared library (.so) in the current work library or the library specified by the -work option. If you have changed your SystemC source code and recompiled it using sccom, then you must relink the design by running sccom -link before invoking vsim. Otherwise, your changes to the code are not recognized by the simulator. Remember that any dependent .a or .o files should be listed on the sccom -link command line before the .a or .o on which it depends. For more details on dependencies and other syntax issues, see sccom (CR-199).
When the GUI comes up, you can expand the hierarchy of the design to view the SystemC modules. SystemC objects are denoted by green icons (see "Design object icons and their meaning" (GR-14) for more information).
To simulate from a command shell, without the GUI, invoke vsim with the -c option:
vsim -c <top_level_module>
Running simulation
Run the simulation using the run (CR-197) command or select one of the Simulate > Run options from the menu bar.
1ns
-t argument to vsim (CR-305) (This overrides all other resolution settings.) or sc_set_time_resolution() function or GUI: Simulate > Start Simulation > Resolution
Available settings for both time unit and resolution are: 1x, 10x, or 100x of fs, ps, ns, us, ms, or sec. You can view the current simulator resolution by invoking the report command (CR-192) with the simulator state option.
a simulator resolution of 10ps would be fine. No rounding off of the ones digits in the time units would occur. However, a specification of:
sc_wait(9, SC_PS);
would require you to set the resolution limit to 1ps in order to avoid inaccuracies caused by rounding.
Usage of callbacks
The start_of_simulation() callback is used to initialize any state-based code. The corresponding cleanup code should be placed in the end_of_simulation() callback. These callbacks are only called during simulation by vsim and thus, are safe.
Types (<type>) of the objects which may be viewed for debugging are the following: Types bool, sc_bit sc_logic sc_bv<width> sc_lv<width> sc_int<width> sc_uint<width> sc_fix sc_fix_fast sc_fixed<W,I,Q,O,N> sc_fixed_fast<W,I,Q,O,N> sc_ufix sc_ufix_fast sc_ufixed sc_ufixed_fast sc_signed sc_unsigned char, unsigned char int, unsigned int short, unsigned short long, unsigned long sc_bigint<width> sc_biguint<width> sc_ufixed<W,I,Q,O,N> short, unsigned short long long, unsigned long long float double enum pointer class struct union
Waveform compare
Waveform compare supports the viewing of SystemC signals and variables. You can compare SystemC objects to SystemC, Verilog or VHDL objects. For pure SystemC compares, you can compare any two signals that match type and size exactly; for C/C++ types and some SystemC types, sign is ignored for compares. Thus, you can compare char to unsigned char or sc_signed to sc_unsigned. All SystemC fixed-point types may be mixed as long as the total number of bits and the number of integer bits match.
Mixed-language compares are supported as listed in the following table: C/C++ types bool, char, unsigned char short, unsigned short int, unsigned int long, unsigned long sc_bit, sc_bv, sc_logic, sc_lv sc_int, sc_uint sc_bigint, sc_biguint sc_signed, sc_unsigned net, reg bit, bit_vector, boolean, std_logic, std_logic_vector
SystemC types
The number of elements must match for vectors; specific indexes are ignored.
Source-level debug
In order to debug your SystemC source code, you must compile the design for debug using the -g C++ compiler option. You can add this option directly to the sccom (CR-199) command line on a per run basis, with a command such as:
sccom mytop -g
Or, if you plan to use it every time you run the compiler, you can specify it in the modelsim.ini file with the SccomCppOptions variable. See "[sccom] SystemC compiler control variables" (UM-442) for more information. The source code debugger, C Debug (UM-319), is automatically invoked when the design is compiled for debug in this way. You can set breakpoints in a Source window, and single-step through your SystemC/C++ source code. .
The gdb debugger has a known bug that makes it impossible to set breakpoints reliably in constructors or destructors. Try to avoid setting breakpoints in constructors of SystemC objects; it may crash the debugger. You can view and expand SystemC objects in the Objects pane and processes in the Active Processes pane.
Naming requirement
In order to make a global viewable for debugging purposes, the name given must match the declared signal name. An example:
sc_signal<bool> clock("clock");
For statics to be viewable, the name given must be fully qualified, with the module name and declared name, as follows:
<module_name>::<declared_name>
For example, the static data member "count" is viewable in the following code excerpt:
SC_MODULE(top) { static sc_signal<floag> count; //static data member .... } sc_signal<float> top::count("top::count"); //static named in quotes
is equivalent to:
sc_signal <sc_lv<3>> a;
for debug purposes. ModelSim shows one signal - object "a" - in both cases.
Viewing FIFOs
In ModelSim, the values contained in an sc_fifo appear in a definite order. The top-most or left-most value is always the next to be read from the FIFO. Elements of the FIFO that are not in use are not displayed. Example of a signal where the FIFO has five elements:
# examine f_char # {} VSIM 4> # run 10 VSIM 6> # examine f_char # A VSIM 8> # run 10 VSIM 10> # examine f_char # {A B} VSIM 12> # run 10 VSIM 14> # examine f_char # {A B C} VSIM 16> # run 10 VSIM 18> # examine f_char # {A B C D} VSIM 20> # run 10 VSIM 22> # examine f_char # {A B C D E} VSIM 24> # run 10 VSIM 26> # examine f_char # {B C D E} VSIM 28> # run 10 VSIM 30> # examine f_char # {C D E} VSIM 32> # run 10 VSIM 34> # examine f_char # {D E}
Fixed-point types
Contrary to OSCI, ModelSim compiles the SystemC kernel with support for fixed-point types. If you want to compile your own SystemC code to enable that support, youll need to define the compile time macro SC_INCLUDE_FX. You can do this in one of two ways: enter the g++/aCC argument -DSC_INCLUDE_FX on the sccom (CR-199) command line, such as:
sccom -DSC_INCLUDE_FX top.cpp
add a define statement to the C++ source code before the inclusion of the systemc.h, as shown below:
#define SC_INCLUDE_FX #include "systemc.h"
Phase callback
The following functions are supported for phase callbacks: before_end_of_elaboration() start_of_simulation() end_of_simulation() For more information regarding the use of these functions, see "Initialization and cleanup of SystemC state-based code" (UM-154).
The number of arguments (argc) is now 4. argv[0] is "vsim" argv[1] is "-a" argv[2] is "-b -c" argv[3] is "-d"
For a single setting like using five-bit vectors, your module and its constructor would be something like:
SC_MODULE(dut) { sc_length_param l; sc_length_context c; sc_signal<sc_signed> s1; sc_signal<sc_signed> s2; SC_CTOR(dut) : l(5), c(l), s1("s1"), s2("s2") { } }
Notice that the constructor initialization list sets up the length parameter first, assigns the length parameter to the context object, and then constructs the two signals. You DO pass the name to the signal constructor, but the name is passed to the signal object, not to the underlying type. There is no way to reach the underlying type directly. Instead, the default constructors for sc_signed and sc_unsigned reach out to the global area and get the currently defined length parameter, the one you just set. If you need to have signals or ports with different vector sizes, you need to include a pair of parameter and context objects for each different size:
SC_MODULE(dut) { sc_length_param l1;
sc_length_param l2; sc_length_context c2; sc_signal<sc_signed> u1; sc_signal<sc_signed> u2; SC_CTOR(dut) : l1(5), c1(l1), s1("s1"), s2("s2"), l2(8), c2(l2), u1("u1"), u2("u2") { } }
With simple variables of this type, you reuse the context object. However, you must have the extra parameter and context objects when you are using them in a constructorinitialization list because the compiler does not allow repeated an item in that list. The four fixed-point types that use construction parameters work exactly the same way, except that they use the objects sc_fxnum_context and sc_fxnum_params to do the work. Also, their are more parameters you can set for fixed-point numbers. Assuming we just want to set the length of the number and the number of fractional bits, heres the example above modified for fixed point numbers:
SC_MODULE(dut) { sc_fxnum_params p1; sc_fxnum_contxt c1; sc_signal<sc_fix> s1; sc_signal<sc_fix> s2; sc_fxnum_params p2; sc_fxnum_contxt c2; sc_signal<sc_ufix> u1; sc_signal<sc_ufix> u2; SC_CTOR(dut) : p1(5,0), c1(p1), s1("s1"), s2("s2"), p2(8,5), c2(p2), u1("u1"), u2("u2") { } }
Missing definition
If the undefined symbol is a C function in your code or a library you are linking with, be sure that you declared it as an extern "C" function:
extern "C" void myFunc();
This should appear in any header files include in your C++ sources compiled by sccom. It tells the compiler to expect a regular C function; otherwise the compiler decorates the name for C++ and then the symbol can't be found. Also, be sure that you actually linked with an object file that fully defines the symbol. You can use the "nm" utility on Unix platforms to test your SystemC object files and any libraries you link with your SystemC sources. For example, assume you ran the following commands:
sccom test.cpp sccom -link libSupport.a
If there is an unresolved symbol and it is not defined in your sources, it should be correctly defined in any linked libraries:
nm libSupport.a | grep "mySymbol"
Missing type
When you get errors during design elaboration, be sure that all the items in your SystemC design hierarchy, including parent elements, are declared in the declarative region of a module. If not, sccom ignores them. For example, we have a design containing SystemC over VHDL. The following declaration of a child module "test" inside the constructor module of the code is not allowed and will produce an error:
SC_MODULE(Export) { SC_CTOR(Export) { test *testInst; testInst = new test("test"); } };
The error results from the fact that the SystemC parse operation will not see any of the children of "test". Nor will any debug information be attached to it. Thus, the signal has no type information and can not be bound to the VHDL port. The solution is to move the element declaration into the declarative region of the module.
To resolve the error, recompile the design using sccom (CR-199). Make sure any include paths read by sccom do not point to a SystemC 2.1 installation. By default, sccom automatically picks up the ModelSim SystemC header files.
and
sccom liblocal.a -link
The first command ensures that your SystemC object files are seen by the linker before the library "liblocal.a" and the second command ensures that "liblocal.a" is seen first. Some linkers can look for undefined symbols in libraries that follow the undefined reference while others can look both ways. For more information on command syntax and dependencies, see sccom (CR-199).
This error arises when the same global symbol is present in more than one .o file. There are two common causes of this problem: A stale .o file in the working directory with conflicting symbol names. In this first case, just remove the stale files with the following command:
vdel -lib <lib_path> -allsystemc
Incorrect definition of symbols in header files. In the second case, if you have an out-of-line function (one that isnt preceded by the "inline" keyword) or a variable defined (i.e. not just referenced or prototyped, but truly defined) in a .h file, you can't include that .h file in more than one .cpp file. Text in .h files is included into .cpp files by the C++ preprocessor. By the time the compiler sees the text, it's just as if you had typed the entire text from the .h file into the .cpp file. So a .h file included into two .cpp files results in lots of duplicate text being processed by the C++ compiler when it starts up. Include guards are a common technique to avoid duplicate text problems. If an .h file has an out-of-line function defined, and that .h file is included into two .c files, then the out-of-line function symbol will be defined in the two corresponding. o files. This leads to a multiple symbol definition error during sccom -link. To solve this problem, add the "inline" keyword to give the function "internal linkage". This makes the function internal to the .o file, and prevents the function's symbol from colliding with a symbol in another .o file. For free functions or variables, you could modify the function definition by adding the "static" keyword instead of "inline", although "inline" is better for efficiency.
Sometimes compilers do not honor the "inline" keyword. In such cases, you should move your function(s) from a header file into an out-of-line implementation in a .cpp file.
UM-171
7 - Mixed-language simulation
Chapter contents
Introduction . . . . . Basic mixed-language flow . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-172 UM-172 UM-173 UM-173 UM-174 UM-174 UM-175 UM-176 UM-176 UM-178 UM-179 UM-184 UM-188 UM-188 UM-188 UM-189 UM-191 UM-192 UM-192 UM-193 UM-194 UM-194 UM-194 UM-196 UM-197 UM-199 UM-199 UM-199 UM-199 UM-199 UM-202 UM-202 UM-202 UM-204 UM-204 UM-208 UM-208 UM-208 UM-208 UM-209 UM-209 UM-209
Separate compilers, common design libraries . . . . . Access limitations in mixed-language designs . . . Simulator resolution limit . . . . . . . . . Runtime modeling semantics . . . . . . . . Hierarchical references in mixed HDL/SystemC designs. Mapping data types . . . . . . . . . . Verilog to VHDL mappings . . . . . . . VHDL to Verilog mappings . . . . . . . Verilog and SystemC signal interaction and mappings VHDL and SystemC signal interaction and mappings VHDL: instantiating Verilog . . . Verilog instantiation criteria . . Component declaration . . . vgencomp component declaration Modules with unnamed ports . . Verilog: instantiating VHDL . . VHDL instantiation criteria . SDF annotation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
SystemC: instantiating Verilog . . . . . . . Verilog instantiation criteria . . . . . . . SystemC foreign module declaration . . . . . Parameter support for SystemC instantiating Verilog Example of parameter use. . . . . . . . Verilog: instantiating SystemC . . . . . . . SystemC instantiation criteria . . . . . . . Exporting SystemC modules . . . . . . . Parameter support for Verilog instantiating SystemC Example of parameter use. . . . . . . . SystemC: instantiating VHDL . . . . . . . VHDL instantiation criteria . . . . . . SystemC foreign module declaration . . . . Generic support for SystemC instantiating VHDL Example of generic use . . . . . . . VHDL: instantiating SystemC . . . . . . . SystemC instantiation criteria . . . . . . Component declaration . . . . . . . vgencomp component declaration . . . . Exporting SystemC modules . . . . . . sccom -link . . . . . . . . . . Generic support for VHDL instantiating SystemC . . . . . . . . . . . .
Introduction
ModelSim single-kernel simulation allows you to simulate designs that are written in VHDL, Verilog, SystemVerilog, and SystemC (not all ModelSim versions support all languages). The boundaries between languages are enforced at the level of a design unit. This means that although a design unit itself must be entirely of one language type, it may instantiate design units from another language. Any instance in the design hierarchy may be a design unit from another language without restriction. Note: Mixed-language simulation is not supported in all versions of ModelSim. Contact your Mentor Graphics sales representative for more information.
In this case, the VHDL resolution is chosen. All resolutions specified in the source files are ignored if vsim is invoked with the -t option. When set, this overrides all other resolutions.
The argument (const char* name) is a full hierarchical path to an HDL signal or port. The return value is "true" if the HDL signal is found and its type is compatible with the SystemC signal type. See tables for Verilog "Data type mapping" (UM-180) and VHDL "Data type mapping" (UM-184) to view a list of types supported at the mixed language boundary. If it is a supported boundary type, it is supported for hierarchical references. If the function is called during elaboration time, when the HDL signal has not yet elaborated, the function always returns "true"; however, an error is issued before simulation starts.
Control
When a SystemC signal calls control_foreign_signal() on an HDL signal, the HDL signal is considered a fanout of the SystemC signal. This means that every value change of the SystemC signal is propagated to the HDL signal. If there is a pre-existing driver on the HDL signal which has been controlled, the value is changed to reflect the SystemC signals value. This value remains in effect until a subsequent driver transaction occurs on the HDL signal, following the semantics of the force -deposit command.
Observe
When a SystemC signal calls observe_foreign_signal() on an HDL signal, the SystemC signal is considered a fanout of the HDL signal. This means that every value change of the HDL signal is propagated to the SystemC signal. If there is a pre-existing driver on the SystemC signal which has been observed, the value is changed to reflect the HDL signals value. This value remains in effect until a subsequent driver transaction occurs on the SystemC signal, following the semantics of the force -deposit command. Once a SystemC signal executes a control or observe on an HDL signal, the effect stays throughout the whole simulation. Any subsequent control/observe on that signal will be an error. Example:
SC_MODULE(test_ringbuf) { sc_signal<bool> observe_sig; sc_signal<sc_lv<4> > control_sig; // HDL module instance ringbuf* ring_INST; SC_CTOR(test_ringbuf) { ring_INST = new ringbuf("ring_INST", "ringbuf"); ..... observe_sig.observe_foreign_signal("/test_ringbuf/ring_INST/ block1_INST/buffers(0)"); control_sig.control_foreign_signal("/test_ringbuf/ring_INST/ block1_INST/sig"); } };
Verilog ports
The allowed VHDL types for ports connected to Verilog nets and for signals connected to Verilog ports are: Allowed VHDL types bit bit_vector std_logic std_logic_vector vl_logic vl_logic_vector The vl_logic type is an enumeration that defines the full state set for Verilog nets, including ambiguous strengths. The bit and std_logic types are convenient for most applications, but the vl_logic type is provided in case you need access to the full Verilog state set. For
example, you may wish to convert between vl_logic and your own user-defined type. The vl_logic type is defined in the vl_types package in the pre-compiled verilog library. This library is provided in the installation directory along with the other pre-compiled libraries (std and ieee). The source code for the vl_types package can be found in the files installed with ModelSim. (See <install_dir>/modeltech/vhdl_src/verilog/vltypes.vhd.)
Verilog states
Verilog states are mapped to std_logic and bit as follows: Verilog HiZ Sm0 Sm1 SmX Me0 Me1 MeX We0 We1 WeX La0 La1 LaX Pu0 Pu1 PuX St0 St1 StX Su0 Su1 SuX std_logic 'Z' 'L' 'H' 'W' 'L' 'H' 'W' 'L' 'H' 'W' 'L' 'H' 'W' 'L' 'H' 'W' '0' '1' 'X' '0' '1' 'X' bit '0' '0' '1' '0' '0' '1' '0' '0' '1' '0' '0' '1' '0' '0' '1' '0' '0' '1' '0' '0' '1' '0'
For Verilog states with ambiguous strength: bit receives '0' std_logic receives 'X' if either the 0 or 1 strength component is greater than or equal to strong strength std_logic receives 'W' if both the 0 and 1 strength components are less than strong strength
When a scalar type receives a real value, the real is converted to an integer by truncating the decimal portion. Type time is treated specially: the Verilog number is converted to a time value according to the timescale directive of the module. Physical and enumeration types receive a value that corresponds to the position number indicated by the Verilog number. In VHDL this is equivalent to T'VAL(P), where T is the type, VAL is the predefined function attribute that returns a value given a position number, and P is the position number. VHDL type bit is mapped to Verilog states as follows: bit '0' '1' Verilog St0 St1
VHDL type std_logic is mapped to Verilog states as follows: std_logic 'U' 'X' '0' Verilog StX StX St0
sc_signal_rv<W>
sc_signal_resolved
wire [W-1:0]
sc_clock
wire
Not supported on language boundary Not supported on language boundary Not supported on language boundary
Verilog mapping Not supported on language boundary Not supported on language boundary
Verilog wire wire wire [W-1:0] wire [W-1:0] wire [W-1:0] wire [W-1:0] wire [W-1:0] wire [W-1:0] wire [WL-1:0] wire [WL-1:0] wire[WL-1:0] wire [7:0] wire [15:0] wire [31:0] wire [31:0] wire [63:0] wire [31:0] wire [63:0]
sc_fix, sc_ufix
1sc_fix_fast, 1sc_ufix_fast b 2
sc_signed, sc_unsigned
char, unsigned char short, unsigned short int, unsigned int long, unsigned long long long, unsigned long long float double
Verilog Not supported on language boundary Not supported on language boundary Not supported on language boundary Not supported on language boundary Not supported on language boundary Not supported on language boundary
a. WL (word length) is the total number of bits used in the type. It is specified during runtime. To make a port of type sc_fix, sc_ufix, sc_fix_fast, or sc_ufix_fast of word length other than the default(32), you must use sc_fxtype_params and sc_fxtype_context to set the word length. For more information, see "Construction parameters for SystemC types" (UM-164). b. To make a port of type sc_signed or sc_unsigned of word length other than the default (32), you must use sc_length_param and sc_length_context to set the word length. For more information, see "Construction parameters for SystemC types" (UM-164).
Port direction
Verilog port directions are mapped to SystemC as follows: Verilog input output inout SystemC sc_in<T>, sc_in_resolved, sc_in_rv<W> sc_out<T>, sc_out_resolved, sc_out_rv<W> sc_inout<T>, sc_inout_resolved, sc_inout_rv<W>
Verilog SuX
sc_logic 'X'
sc_bit '0'
bool false
For Verilog states with ambiguous strength: sc_bit receives '1' if the value component is 1, else it receives 0 bool receives true if the value component is 1, else it receives false sc_logic receives 'X' if the value component is X, H, or L sc_logic receives '0' if the value component is 0 sc_logic receives 1 if the value component is 1
SystemC type sc_bit is mapped to Verilog states as follows: sc_bit '0' '1' Verilog St0 St1
SystemC type sc_logic is mapped to Verilog states as follows: sc_logic '0' '1' 'Z' 'X' Verilog St0 St1 HiZ StX
sc_signal_rv<W>
sc_signal_resolved
std_logic
sc_clock
bit/std_logic/boolean
Not supported on language boundary Not supported on language boundary Not supported on language boundary Not supported on language boundary Not supported on language boundary
SystemC sc_bv<32>, sc_lv<32> sc_bv<64>, sc_lv<64> sc_int<W>, sc_uint<W> sc_bigint<W>, sc_biguint<W> sc_fixed<W,I,Q,O,N>, sc_ufixed<W,I,Q,O,N> sc_fixed_fast<W,I,Q,O,N>, sc_ufixed_fast<W,I,Q,O,N>
asc_fix, 1sc_ufix 1 1 b 2
VHDL integer real bit_vector(W-1 downto 0) std_logic_vector(W -1 downto 0) bit_vector(W-1 downto 0) std_logic_vector(W-1 downto 0) bit_vector(W-1 downto 0) std_logic_vector(W-1 downto 0) bit_vector(W-1 downto 0) std_logic_vector(W-1 downto 0) bit_vector(WL-1 downto 0) std_logic_vector(WL- 1 downto 0) bit_vector(WL-1 downto 0) std_logic_vector(WL- 1 downto 0) bit_vector(WL-1 downto 0) std_logic_vector(WL- 1 downto 0) bit_vector(7 downto 0) std_logic_vector(7 downto 0) bit_vector(15 downto 0) std_logic_vector(15 downto 0) bit_vector(31 downto 0) std_logic_vector(7 downto 0) bit_vector(31 downto 0) std_logic_vector(31 downto 0) bit_vector(63 downto 0) std_logic_vector(63 downto 0) bit_vector(31 downto 0) std_logic_vector(31 downto 0) bit_vector(63 downto 0) std_logic_vector(63 downto 0) Not supported on language boundary Not supported on language boundary Not supported on language boundary Not supported on language boundary
char, unsigned char short, unsigned short int, unsigned int long, unsigned long long long, unsigned long long float double enum pointers class structure
a. WL (word length) is the total number of bits used in the type. It is specified during runtime. To make a port of type sc_fix, sc_ufix, sc_fix_fast, or sc_ufix_fast of word length other than the default(32), you must use sc_fxtype_params and sc_fxtype_context to set the word length. For more information, see "Construction parameters for SystemC types" (UM-164). b. To make a port of type sc_signed or sc_unsigned of word length other than the default (32), you must use sc_length_param and sc_length_context to set the word length. For more information, see "Construction parameters for SystemC types" (UM-164).
SystemC type sc_bit is mapped to VHDL bit as follows: sc_bit '0' '1' VHDL '0' '1'
SystemC type sc_logic is mapped to VHDL std_logic states as follows: sc_logic '0' '1' 'Z' 'X' std_logic '0' '1' 'Z' 'X'
Component declaration
A Verilog module that is compiled into a library can be referenced from a VHDL design as though the module is a VHDL entity. Likewise, a Verilog configuration can be referenced as though it were a VHDL configuration. The interface to the module can be extracted from the library in the form of a component declaration by running vgencomp (CR-266). Given a library and module name, vgencomp (CR-266) writes a component declaration to standard output. The default component port types are: std_logic std_logic_vector Optionally, you can choose: bit and bit_vector vl_logic and vl_logic_vector
The Verilog identifier is not unique when case is ignored. For example, if you have TopMod and topmod in the same module, ModelSim will convert the former to \TopMod\).
Generic clause
A generic clause is generated if the module has parameters. A corresponding generic is defined for each parameter that has an initial value that does not depend on any other parameters. The generic type is determined by the parameter's initial value as follows: Parameter value integer real string literal Generic type integer real string
The default value of the generic is the same as the parameter's initial value. Examples Verilog parameter parameter p1 = 1 - 3; parameter p2 = 3.0; parameter p3 = "Hello"; VHDL generic p1 : integer := -2; p2 : real := 3.000000; p3 : string := "Hello";
Port clause
A port clause is generated if the module has ports. A corresponding VHDL port is defined for each named Verilog port. You can set the VHDL port type to bit, std_logic, or vl_logic. If the Verilog port has a range, then the VHDL port type is bit_vector, std_logic_vector, or vl_logic_vector. If the range does not depend on parameters, then the vector type will be constrained accordingly, otherwise it will be unconstrained. Examples Verilog port input p1; output [7:0] p2; VHDL port p1 : in std_logic; p2 : out std_logic_vector(7 downto 0);
Configuration declarations are allowed to reference Verilog modules in the entity aspects of component configurations. However, the configuration declaration cannot extend into a Verilog instance to configure the instantiations within the Verilog module.
Note that a[3:0] is considered to be unnamed even though it is a full part-select. A common mistake is to include the vector bounds in the port list, which has the undesired side effect of making the ports unnamed (which prevents the user from connecting by name even in an all-Verilog design). Most modules having unnamed ports can be easily rewritten to explicitly name the ports, thus allowing the module to be instantiated from VHDL. Consider the following example:
module m(y[1], y[0], a[1], a[0]); output [1:0] y; input [1:0] a; endmodule
Here is the same module rewritten with explicit port names added:
module m(.y1(y[1]), .y0(y[0]), .a1(a[1]), .a0(a[0])); output [1:0] y; input [1:0] a; endmodule
"Empty" ports
Verilog modules may have "empty" ports, which are also unnamed, but they are treated differently from other unnamed ports. If the only unnamed ports are "empty", then the other ports may still be connected to by name, as in the following example:
module m(a, , b); input a, b; endmodule
Although this module has an empty port between ports "a" and "b", the named ports in the module can still be connected to from VHDL.
If the escaped identifier takes the form of one of the above and is not the name of a design unit in the work library, then the instantiation is broken down as follows: library = mylib design unit = entity architecture = arch
Generic associations
Generic associations are provided via the module instance parameter value list. List the values in the same order that the generics appear in the entity. Parameter assignment to generics is not case sensitive. The defparam statement is not allowed for setting generic values.
SDF annotation
A mixed VHDL/Verilog design can also be annotated with SDF. See "SDF for mixed VHDL and Verilog designs" (UM-392) for more information.
Using scgenmod
After you have analyzed the design, you can generate a foreign module declaration with an scgenmod command (CR-203) similar to the following:
scgenmod mod1
where mod1 is a Verilog module. A foreign module declaration for the specified module is written to stdout.
Example #1
A sample Verilog module to be instantiated in a SystemC design is:
module vcounter (clock, topcount, count); input clock; input topcount; output count; reg count; ... endmodule
The SystemC foreign module declaration for the above Verilog module is:
class counter : public sc_foreign_module { public: sc_in<bool> clock; sc_in<sc_logic> topcount; sc_out<sc_logic> count; counter(sc_module_name nm) : sc_foreign_module(nm, "lib.vcounter"), clock("clock"), topcount("topcount"), count("count") {} };
where the constructor argument (dut) is the instance name of the Verilog module.
Example #2
Another variation of the SystemC foreign module declaration for the same Verilog module might be:
class counter : public sc_foreign_module { public: ... ... ... counter(sc_module_name nm, char* hdl_name) : sc_foreign_module(nm, hdl_name), clock("clock"), ... ... ... {} };
If you use scgenmod to create the foreign module declaration, the parameter information is detected in the HDL child and is incorporated automatically.
Example
Following the example shown above (UM-196), lets see the parameter information that would be passed to the SystemC foreign module declaration:
class counter : public sc_foreign_module { public: sc_in<bool> clk; ... counter(sc_midule_name nm, char* hdl_name int num_generics, const char* generic_list) : sc_foreign_module(nm, hdl_name, num_generics, generic_list), {} };
// Connect ports chip->clock(iclock); ... ... } ~test_ringbuf() { delete chip; } }; #endif ------------------------------------------------------------------------------// test_ringbuf.cpp #include "test_ringbuf.h" SC_MODULE_EXPORT(test_ringbuf); -------------------------------------------------------------------// ringbuf.v `timescale 1ns / 1ns module ringbuf (clock, reset, txda, rxda, txc, outstrobe); // Design parameter parameter parameter Parameters Control Complete Design int_param = 0; real_param = 2.9; str_param = "Error";
// Define the I/O names input clock, txda, reset ; ... initial begin $display("int_param=%0d", int_param); $display("real_param=%g", real_param); $display("str_param=%s", str_param); end endmodule ---------------------------------------------------------------------------
The first argument to sc_get_param defines the parameter name, the second defines the parameter value. For retrieving string values, ModelSim also provides a third optional argument, format_char. It is used to specify the format for displaying the retrieved string. The format can be ASCII ("a" or "A"), binary ("b" or "b"), decimal ("d" or "d"), octal ("o" or "O"), or hexadecimal ("h" or "H"). ASCII is the default. Alternatively, you can use the following forms of the above functions in the constructor initializer list:
int sc_get_int_param(const char* param_name); double sc_get_real_param(const char* param_name); sc_string sc_get_string_param(const char* param_name, char format_char = 'a');
<< sc_get_int_param("int_param") << endl; cout << "real_param=" << sc_get_real_param("real_param") << endl; cout << "str_param=" << (const char*)sc_get_string_param("str_param", 'a') << endl; cout << "reg_param=" << (const char*)sc_get_string_param("reg_param", 'b') << endl; } ~ringbuf() {} }; #endif --------------------------------------------------------------------------// ringbuf.cpp #include "ringbuf.h" SC_MODULE_EXPORT(ringbuf);
Using scgenmod
After you have analyzed the design, you can generate a foreign module declaration with an scgenmod command similar to the following:
scgenmod mod1
Where mod1 is a VHDL entity. A foreign module declaration for the specified entity is written to stdout.
must pass a secondary constructor argument denoting the modules HDL name to the sc_foreign_module base class constructor. For VHDL, the HDL name can be in the format [<lib>.]<primary>[(<secondary>)] or [<lib>.]<conf>. generics are supported for VHDL instantiations in SystemC designs. See "Generic support for SystemC instantiating VHDL" (UM-204) for more information.
Example
A sample VHDL design unit to be instantiated in a SystemC design is:
entity counter is port (count : buffer bit_vector(8 downto 1); clk : in bit; reset : in bit); end; architecture only of counter is ... ... end only;
The SystemC foreign module declaration for the above VHDL module is:
class counter : public sc_foreign_module { public: sc_in<bool> clk; sc_in<bool> reset; sc_out<sc_logic> count; counter(sc_module_name nm) : sc_foreign_module(nm, "work.counter(only)"), clk("clk"), reset("reset"), count("count") {} };
If you create your foreign module manually (see "Guidelines for manual creation" (UMmust also pass the generic information to the sc_foreign_module constructor. If you use scgenmod to create the foreign module declaration, the generic information is detected in the HDL child and is incorporated automatically.
Example
Following the example shown above (UM-204), lets see the generic information that would be passed to the SystemC foreign module declaration. The generic parameters passed to the constructor are shown in magenta color:
class counter : public sc_foreign_module { public: sc_in<bool> clk; ... counter(sc_midule_name nm, char* hdl_name int num_generics, const char* generic_list) : sc_foreign_module(nm, hdl_name, num_generics, generic_list), {} };
--------------------------------------------------------------------------// test_ringbuf.h #ifndef INCLUDED_TEST_RINGBUF #define INCLUDED_TEST_RINGBUF #include "ringbuf.h" SC_MODULE(test_ringbuf) { sc_signal<T> iclock; ... ...
// VHDL module instance ringbuf* chip; SC_CTOR(test_ringbuf) : iclock("iclock"), ... ... { const char* generic_list[9]; generic_list[0] generic_list[1] generic_list[2] generic_list[3] generic_list[4] generic_list[5] generic_list[6] generic_list[7] generic_list[8] = = = = = = = = = strdup("int_param=4"); strdup("real_param=2.6"); strdup("str_param=\"Hello\""); strdup("bool_param=false"); strdup("char_param=Y"); strdup("bit_param=0"); strdup("bv_param=010"); strdup("logic_param=Z"); strdup("lv_param=01XZ");
// Cleanup the memory allocated for the generic list for (int = 0; i < 9; i++;) free((char*)generic_list[i]); // Create VHDL module instance. chip = new ringbuf("chip", "ringbuf", 9, generic_list); }; #endif ---------------------------------------------------------------------------- test_ringbuf.cpp #include "test_ringbuf.h" SC_MODULE_EXPORT(test_ringbuf); ---------------------------------------------------------------------------- ringbuf.vhd LIBRARY ieee; USE ieee.std_logic_1164.all; USE std.textio.all; ENTITY ringbuf IS generic ( int_param : integer; real_param : real; str_param : string; bool_param : boolean; char_param : character; bit_param : bit; bv_param : bit_vector(0 to 2); logic_param : std_logic; lv_param : std_logic_vector(3 downto 0)); PORT ( clock : IN std_logic; .. ...
); END ringbuf;
ARCHITECTURE RTL OF ringbuf IS BEGIN print_param: PROCESS variable line_out: Line; BEGIN write(line_out, string'("int_param="), left); write(line_out, int_param); writeline(OUTPUT, line_out); write(line_out, string'("real_param="), left); write(line_out, real_param); writeline(OUTPUT, line_out); write(line_out, string'("str_param="), left); write(line_out, str_param); writeline(OUTPUT, line_out); write(line_out, string'("bool_param="), left); write(line_out, bool_param); writeline(OUTPUT, line_out); write(line_out, string'("char_param="), left); write(line_out, char_param); writeline(OUTPUT, line_out); write(line_out, string'("bit_param="), left); write(line_out, bit_param); writeline(OUTPUT, line_out); write(line_out, string'("bv_param="), left); write(line_out, bv_param); writeline(OUTPUT, line_out); WAIT FOR 20 NS; END PROCESS; END RTL;
Component declaration
A SystemC design unit can be referenced from a VHDL design as though it is a VHDL entity. The interface to the design unit can be extracted from the library in the form of a component declaration by running vgencomp. Given a library and a SystemC module name, vgencomp writes a component declaration to standard output. The default component port types are: std_logic std_logic_vector Optionally, you can choose: bit and bit_vector
Port clause
A port clause is generated if the module has ports. A corresponding VHDL port is defined for each named SystemC port. You can set the VHDL port type to bit or std_logic. If the SystemC port has a range, then the VHDL port type is bit_vector or std_logic_vector.
Examples SystemC port sc_in<sc_logic>p1; sc_out<sc_lv<8>>p2; sc_inout<sc_lv<8>>p3; VHDL port p1 : in std_logic; p2 : out std_logic_vector(7 downto 0); p3 : inout std_logic_vector(7 downto 0)
Configuration declarations are allowed to reference SystemC modules in the entity aspects of component configurations. However, the configuration declaration cannot extend into a SystemC instance to configure the instantiations within the SystemC module.
sccom -link
The sccom -link command collects the object files created in the work library, and uses them to build a shared library (.so) in the current work library. If you have changed your SystemC source code and recompiled it using sccom, then you must run sccom -link before invoking vsim. Otherwise your changes to the code are not recognized by the simulator.
UM-211
Managing multiple datasets . . . GUI . . . . . . . . Command line . . . . . Restricting the dataset prefix display Saving at intervals with Dataset Snapshot Collapsing time and delta steps . .
Virtual Objects (User-defined buses, and more) Virtual signals . . . . . . . Virtual functions . . . . . . . Virtual regions . . . . . . . Virtual types . . . . . . . .
A ModelSim simulation can be saved to a wave log format (WLF) file for future viewing or comparison to a current simulation. We use the term "dataset" to refer to a WLF file that has been reopened for viewing. You can open more than one WLF file for simultaneous viewing. You can also create virtual signals that are simple logical combinations of, or logical functions of, signals from different datasets.
Introduction
Wave Log Format (WLF) files are recordings of simulation runs. The WLF file is written as an archive file in binary format and is used to drive the debug windows at a later time. The files contain data from logged objects (e.g., signals and variables) and the design hierarchy in which the logged objects are found. You can record the entire design or choose specific objects. The WLF file provides you with precise in-simulation and post-simulation debugging capability. Any number of WLF files can be reloaded for viewing or comparing to the active simulation. A dataset is a previously recorded simulation that has been loaded into ModelSim. Each dataset has a logical name to let you indicate the dataset to which any command applies. This logical name is displayed as a prefix. The current, active simulation is prefixed by "sim:", while any other datasets are prefixed by the name of the WLF file by default. Two datasets are displayed in the Wave window below. The current simulation is shown in the top pane and is indicated by the "sim" prefix. A dataset from a previous simulation is shown in the bottom pane and is indicated by the "gold" prefix.
The simulator resolution (see "Simulator resolution limit" (UM-114) or (UM-75)) must be the same for all datasets you are comparing, including the current simulation. If you have a WLF file that is in a different resolution, you can use the wlfman command (CR-336) to change it.
a.These parameters can also be set using the dataset config command (CR-114). WLF Filename Specify the name of the WLF file. WLF Size Limit Limit the size of a WLF file to <n> megabytes by truncating from the front of the file as necessary.
WLF Time Limit Limit the size of a WLF file to <t> time by truncating from the front of the file as necessary. WLF Compression Compress the data in the WLF file. WLF Optimization Write additional data to the WLF file to improve draw performance at large zoom ranges. Optimization results in approximately 15% larger WLF files. Disabling WLF optimization also prevents ModelSim from reading a previously generated WLF file that contains optimized data. WLF Delete on Quit Delete the WLF file automatically when the simulation exits. Valid for current simulation dataset (vsim.wlf) only. WLF Cache Size Specify the size in megabytes of the WLF reader cache. WLF reader caching caches blocks of the WLF file to reduce redundant file I/O. If the cache is made smaller or disabled, least recently used data will be freed to reduce the cache to the specified size. WLF Collapse Mode WLF event collapsing has three settings: disabled, delta, time: - When disabled, all events and event order are preserved. - Delta mode records an object's value at the end of a simulation delta (iteration) only. Default. - Time mode records an object's value at the end of a simulation time step only.
Opening datasets
To open a dataset, do one of the following: Select File > Open and choose Log Files or use the dataset open command (CR-117).
The Open Dataset dialog includes the following options: Dataset Pathname Identifies the path and filename of the WLF file you want to open. Logical Name for Dataset This is the name by which the dataset will be referred. By default this is the name of the WLF file.
If you have too many tabs to display in the available space, you can scroll the tabs left or right by clicking the arrow icons at the bottom right-hand corner of the window.
Aside from the three columns listed above, there are numerous columns related to code coverage that can be displayed in structure tabs. You can hide or show columns by rightclicking a column name and selecting the name on the list.
Command line
You can open multiple datasets when the simulator is invoked by specifying more than one vsim -view <filename> option. By default the dataset prefix will be the filename of the WLF file. You can specify a different dataset name as an optional qualifier to the vsim -view switch on the command line using the following syntax:
-view <dataset>=<filename>
For example: vsim -view foo=vsim.wlf ModelSim designates one of the datasets to be the "active" dataset, and refers all names without dataset prefixes to that dataset. The active dataset is displayed in the context path at the bottom of the Main window. When you select a design unit in a datasets structure tab, that dataset becomes active automatically. Alternatively, you can use the Dataset Browser or the environment command (CR-131) to change the active dataset. Design regions and signal names can be fully specified over multiple WLF files by using the dataset name as a prefix in the path. For example:
sim:/top/alu/out view:/top/alu/out golden:.top.alu.out
Dataset prefixes are not required unless more than one dataset is open, and you want to refer to something outside the active dataset. When more than one dataset is open, ModelSim will automatically prefix names in the Wave and List windows with the dataset name. You can change this default by selecting Tools > Window Preferences (Wave and List windows). ModelSim also remembers a "current context" within each open dataset. You can toggle between the current context of each dataset using the environment command (CR-131), specifying the dataset without a path. For example:
env foo:
sets the active dataset to foo and the current context to the context last specified for foo. The context is then applied to any unlocked windows. The current context of the current dataset (usually referred to as just "current context") is used for finding objects specified without a path. The Objects pane can be locked to a specific context of a dataset. Being locked to a dataset means that the pane will update only when the content of that dataset changes. If locked to both a dataset and a context (e.g., test: /top/foo), the pane will update only when that specific context changes. You specify the dataset to which the pane is locked by selecting File > Environment.
-wlfdeltacollapse
WLFCollapseMode = 1
-wlftimecollapse
WLFCollapseMode = 2
When a run completes that includes single stepping or hitting a breakpoint, all events are flushed to the WLF file regardless of the time collapse mode. Its possible that single stepping through part of a simulation may yield a slightly different WLF file than just running over that piece of code. If particular detail is required in debugging, you should disable time collapsing.
Virtual signals
Virtual signals are aliases for combinations or subelements of signals written to the WLF file by the simulation kernel. They can be displayed in the Objects, List, and Wave windows, accessed by the examine command, and set using the force command. You can create virtual signals using the Tools > Combine Signals (Wave and List windows) menu selections or by using the virtual signal command (CR-287). Once created, virtual signals can be dragged and dropped from the Objects pane to the Wave and List windows. Virtual signals are automatically attached to the design region in the hierarchy that corresponds to the nearest common ancestor of all the elements of the virtual signal. The virtual signal command has an -install <region> option to specify where the virtual signal should be installed. This can be used to install the virtual signal in a user-defined region in
order to reconstruct the original RTL hierarchy when simulating and driving a post-synthesis, gate-level implementation. A virtual signal can be used to reconstruct RTL-level design buses that were broken down during synthesis. The virtual hide command (CR-278) can be used to hide the display of the broken-down bits if you don't want them cluttering up the Objects pane. If the virtual signal has elements from more than one WLF file, it will be automatically installed in the virtual region virtuals:/Signals. Virtual signals are not hierarchical if two virtual signals are concatenated to become a third virtual signal, the resulting virtual signal will be a concatenation of all the scalar elements of the first two virtual signals. The definitions of virtuals can be saved to a macro file using the virtual save command
(CR-285). By default, when quitting, ModelSim will append any newly-created virtuals (that
have not been saved) to the virtuals.do file in the local directory. If you have virtual signals displayed in the Wave or List window when you save the Wave or List format, you will need to execute the virtuals.do file (or some other equivalent) to restore the virtual signal definitions before you re-load the Wave or List format during a later run. There is one exception: "implicit virtuals" are automatically saved with the Wave or List format.
Virtual functions
Virtual functions behave in the GUI like signals but are not aliases of combinations or elements of signals logged by the kernel. They consist of logical operations on logged signals and can be dependent on simulation time. They can be displayed in the Objects, Wave, and List windows and accessed by the examine command (CR-132), but cannot be set by the force command (CR-141). Examples of virtual functions include the following: a function defined as the inverse of a given signal a function defined as the exclusive-OR of two signals a function defined as a repetitive clock a function defined as "the rising edge of CLK delayed by 1.34 ns" Virtual functions can also be used to convert signal types and map signal values. The result type of a virtual function can be any of the types supported in the GUI expression syntax: integer, real, boolean, std_logic, std_logic_vector, and arrays and records of these types. Verilog types are converted to VHDL 9-state std_logic equivalents and Verilog net strengths are ignored.
Virtual functions can be created using the virtual function command (CR-275). Virtual functions are also implicitly created by ModelSim when referencing bit-selects or part-selects of Verilog registers in the GUI, or when expanding Verilog registers in the Objects, Wave, or List window. This is necessary because referencing Verilog register elements requires an intermediate step of shifting and masking of the Verilog "vreg" data structure.
Virtual regions
User-defined design hierarchy regions can be defined and attached to any existing design region or to the virtuals context tree. They can be used to reconstruct the RTL hierarchy in a gate-level design and to locate virtual signals. Thus, virtual signals and virtual regions can be used in a gate-level design to allow you to use the RTL test bench. Virtual regions are created and attached using the virtual region command (CR-284).
Virtual types
User-defined enumerated types can be defined in order to display signal bit sequences as meaningful alphanumeric names. The virtual type is then used in a type conversion expression to convert a signal to values of the new type. When the converted signal is displayed in any of the windows, the value will be displayed as the enumeration string corresponding to the value of the original signal. Virtual types are created using the virtual type command (CR-290).
UM-225
9 - Waveform analysis
Chapter contents
Introduction . . . . Objects you can view . Wave window overview List window overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-227 UM-227 UM-228 UM-228 UM-232 UM-233 UM-233 UM-234 UM-235 UM-236 UM-236 UM-237 UM-238 UM-239 UM-239 UM-240 UM-241 UM-243 UM-243 UM-243 UM-247 UM-244 UM-245 UM-247 UM-247 UM-247 UM-249 UM-250 UM-250 UM-250 UM-250 UM-251 UM-252 UM-252 UM-253 UM-254 UM-256
Measuring time with cursors in the Wave window Working with cursors . . . . . . . Understanding cursor behavior . . . . Jumping to a signal transition . . . . . Setting time markers in the List window . Working with markers . . . . . . . .
Zooming the Wave window display . . . . . . . Saving zoom range and scroll position with bookmarks . Searching in the Wave and List windows . . . . . Finding signal names . . . . . . . . . Searching for values or transitions . . . . . Using the Expression Builder for expression searches Formatting the Wave window . . . . . Setting Wave window display properties . Formatting objects in the Wave window . Changing radix (base) . . . . . . Dividing the Wave window . . . . Splitting Wave window panes. . . . Formatting the List window . . . . Setting List window display properties Formatting objects in the List window Saving the window format . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Printing and saving waveforms in the Wave window Saving a .eps file and printing under UNIX . Printing on Windows platforms . . . . Printer page setup . . . . . . . . Saving List window data to a file . Combining objects/creating busses Example . . . . . . . . . . . . . . . . . .
Configuring new line triggering in the List window . Using gating expressions to control triggering . Sampling signals at a clock change . . . .
Miscellaneous tasks . . . . . . . . Examining waveform values . . . . . Displaying drivers of the selected waveform . Setting signal breakpoints in the Wave window Examining waveform values . . . . . Waveform Compare . . . . . . . . Three options for setting up a comparison . Setting up a comparison with the GUI . . Starting a waveform comparison . . . . Adding signals, regions, and clocks . . . Specifying the comparison method . . . Setting compare options . . . . . . Viewing differences in the Wave window . Viewing differences in the List window . . Viewing differences in textual format . . Saving and reloading comparison results . . Comparing hierarchical and flattened designs
. . . . . . . . . . . . . . . . .
. . . . . . . . . . . . . . . . .
. . . . . . . . . . . . . . . . .
. . . . . . . . . . . . . . . . .
. . . . . . . . . . . . . . . . .
UM-257 UM-257 UM-257 UM-257 UM-257 UM-257 UM-258 UM-259 UM-260 UM-262 UM-264 UM-266 UM-267 UM-269 UM-270 UM-270 UM-271
Introduction UM-227
Introduction
When your simulation finishes, you will often want to analyze waveforms to assess and debug your design. Designers typically use the Wave window for waveform analysis. However, you can also look at waveform data in a textual format in the List window. To analyze waveforms in ModelSim, follow these steps: 1 Compile your files. 2 Load your design. 3 Add objects to the Wave or List window.
add wave <object_name> add list <object_name>
VHDL objects
(indicated by dark blue diamond in the Wave window) signals, aliases, process variables, and shared variables
Verilog objects
(indicated by light blue diamond in the Wave window) nets, registers, variables, and named events
SystemC objects
(indicated by a green diamond in the Wave window) primitive channels and ports
Virtual objects
(indicated by an orange diamond in the Wave window) virtual signals, buses, and functions, see; "Virtual Objects (User-defined buses, and more)" (UM-222) for more information
Comparisons
(indicated by a yellow triangle) comparison regions and comparison signals; see Waveform Compare (UM-258) for more information
Here is an example of a Wave window that is undocked from the MDI frame. All menus and icons associated with Wave window functions now appear in the menu and toolbar areas of the Wave window.
Dock button
Undock button
If the Wave window is docked into the Main window MDI frame, all menus and icons that were in the standalone version of the Wave window move into the Main window menu bar and toolbar. See "Main window menu bar" (GR-23) for more information.
The Wave window is divided into a number of window panes. All window panes in the Wave window can be resized by clicking and dragging the bar between any two panes.
pathnames values waveforms
cursors
Adds all the objects in the current region to the List window.
VSIM> add wave -r /*
interval measurement
Toolbar button
Edit > Edit Cursor Edit > Edit Cursor View > Cursors
NA NA NA
Also note the following about zooming with the mouse: The zoom amount is displayed at the mouse cursor. A zoom operation must be more than 10 pixels to activate. You can enter zoom mode temporarily by holding the <Ctrl> key down while in select mode. With the mouse in the Select Mode, the middle mouse button will perform the above zoom operations.
Managing bookmarks
The table below summarizes actions you can take with bookmarks. Action Add bookmark View bookmark Delete bookmark Menu Edit > Insert Bookmark View > Bookmark > <name> Tools > Bookmarks Command bookmark add wave (CR-57) bookmark goto wave (CR-59) bookmark delete wave (CR-58)
Adding bookmarks
To add a bookmark, follow these steps: 1 Zoom the wave window as you see fit using one of the techniques discussed in "Zooming the Wave window display" (UM-237). 2 Select Edit > Insert Bookmark.
Editing Bookmarks
Once a bookmark exists, you can change its properties by selecting Tools > Bookmarks. See "Modify Breakpoints dialog" (GR-231) for more details.
The Find dialog gives various options that are discussed further under "Find in .wave dialog" (GR-215). One option of note is the "Exact" checkbox. Check Exact if you only want to find objects that match your search exactly. For example, searching for "clk" without Exact will find /top/clk and clk1. There are two differences between the Wave and List windows as it relates to the Find feature: In the Wave window you can specify a value to search for in the values pane. The find operation works only within the active pane in the Wave window.
The Search dialog gives various options that are discussed further under "Wave Signal Search dialog" (GR-216). One option of note is Search for Expression. The expression can involve more than one signal but is limited to signals currently in the window. Expressions can include constants, variables, and DO files. See "Expression syntax" (CR-24) for more information.
The Expression Builder dialog box provides an array of buttons that help you build a GUI expression. For instance, rather than typing in a signal name, you can select the signal in the associated Wave or List window and press Insert Selected Signal. All Expression Builder buttons correspond to the "Expression syntax" (CR-24).
Put $foo in the Expression: entry box for the Search for Expression selection. Issue a searchlog command using foo:
searchlog -expr $foo 0
Operators
Other buttons will add operators of various kinds (see "Expression syntax" (CR-24)), or you can type them in.
The default radix is symbolic, which means that for an enumerated type, the value pane lists the actual values of the enumerated type of that object. For the other radixes - binary, octal,
decimal, unsigned, hexadecimal, or ASCII - the object value is converted to an appropriate representation in that radix. Aside from the Wave Signal Properties dialog, there are three other ways to change the radix: Change the default radix for the current simulation using Simulate > Runtime Options (Main window) Change the default radix for the current simulation using the radix command (CR-190). Change the default radix permanently by editing the DefaultRadix (UM-446) variable in the modelsim.ini file.
To insert a divider, follow these steps: 1 Select the signal above which you want to place the divider. 2 If the Wave pane is docked in MDI frame of the Main window, select Add > Divider from the Main window menu bar. If the Wave window stands alone, undocked from the Main window, select Insert > Divider from the Wave window menu bar.
3 Specify the divider name in the Wave Divider Properties dialog. The default name is New Divider. Unnamed dividers are permitted. Simply delete "New Divider" in the Divider Name field to create an unnamed divider. 4 Specify the divider height (default height is 17 pixels) and then click OK. You can also insert dividers with the -divider argument to the add wave command (CR-49).
In the illustration below, the top split shows the current active simulation with the prefix "sim," and the bottom split shows a second dataset with the prefix "gold".
The default radix is symbolic, which means that for an enumerated type, the window lists the actual values of the enumerated type of that object. For the other radixes - binary, octal, decimal, unsigned, hexadecimal, or ASCII - the object value is converted to an appropriate representation in that radix.
Changing the radix can make it easier to view information in the List window. Compare the image below (with decimal values) with the image on page UM-231 (with symbolic values).
Aside from the List Signal Properties dialog, there are three other ways to change the radix: Change the default radix for the current simulation using Simulate > Runtime Options (Main window) Change the default radix for the current simulation using the radix command (CR-190). Change the default radix permanently by editing the DefaultRadix (UM-446) variable in the modelsim.ini file.
Select File > Load. Note: Window format files are design-specific. Use them only with the design you were simulating when they were created.
TSSI writes a file in standard TSSI format; see also, the write tssi command (CR-348)
0 00000000000000010????????? 2 00000000000000010???????1? 3 00000000000000010??????010 4 00000000000000010000000010 100 00000001000000010000000010
You can also save List window output using the write list command (CR-343).
Example
In the illustration below, three signals have been combined to form a new bus called "bus". Note that the component signals are listed in the order in which they were selected in the Wave window. Also note that the value of the bus is made up of the values of its component signals, arranged in a specific order.
The dialog gives various options that are discussed further under "Modify Display Properties dialog" (GR-145). The following table summaries the options: Option Deltas Description Choose between displaying all deltas (Expand Deltas), displaying the value at the final delta (Collapse Delta), or hiding the delta column all together (No Delta)
Description Specify an interval at which you want to trigger data display Use a gating expression to control triggering; see "Using gating expressions to control triggering" (UM-254) for more details
2 Check the Use Gating Expression check box and click Use Expression Builder.
3 Select the signal in the List window that you want to be the enable signal by clicking on its name in the header area of the List window. 4 Click Insert Selected Signal and then 'rising in the Expression Builder. 5 Click OK to close the Expression Builder. You should see the name of the signal plus "'rising" added to the Expression entry box of the Modify Display Properties dialog box. 6 Click OK to close the dialog. If you already have simulation data in the List window, the display should immediately switch to showing only those cycles for which the gating signal is rising. If that isn't quite what you want, you can go back to the expression builder and play with it until you get it the way you want it. If you want the enable signal to work like a "One-Shot" that would display all values for the next, say 10 ns, after the rising edge of enable, then set the On Duration value to 10 ns.
When you run the simulation, List window entries for clk, a, b, and c appear only when clk changes. If you want to display on rising edges only, you have two options: 1 Turn off the List window triggering on the clock signal, and then define a repeating strobe for the List window. 2 Define a "gating expression" for the List window that requires the clock to be in a specified state. See above.
Miscellaneous tasks
Examining waveform values
You can use your mouse to display a dialog that shows the value of a waveform at a particular time. You can do this two ways: Rest your mouse pointer on a waveform. After a short delay, a dialog will pop-up that displays the value for the time at which your mouse pointer is positioned. If youd prefer that this popup not display, it can be toggled off in the display properties. See "Setting Wave window display properties" (UM-243). Right-click a waveform and select Examine. A dialog displays the value for the time at which you clicked your mouse. This method works in the List window as well.
Waveform Compare
The ModelSim Waveform Compare feature allows you to compare simulation runs. Differences encountered in the comparison are summarized and listed in the Main window transcript. Differences are also shown in the Wave and List windows, and you can write a list of the differences to a file using the compare info command (CR-81). Note: The Waveform Compare feature is available as an add-on to the PELE version. Contact Model Technology sales for more information. The basic steps for running a comparison are as follows: 1 Run one simulation and save the dataset. For more information on saving datasets, see "Saving a simulation to a WLF file" (UM-213). 2 Run a second simulation. 3 Setup and run a comparison. 4 Analyze the differences in the Wave or List window.
SystemC types
The number of elements must match for vectors; specific indexes are ignored.
Comparison Wizard
The simplest method for setting up a comparison is using the Wizard. The wizard is a series of dialogs that walks you through the process. To start the Wizard, select Tools > Waveform Compare > Comparison Wizard from either the Wave or Main window. The graphic below shows the first dialog in the Wizard. As you can see from this example, the dialogs include instructions on the left-hand side.
Comparison commands
There are numerous commands that give you complete control over a comparison. These commands can be entered in the Main window transcript or run via a DO file. The commands are detailed in the ModelSim Command Reference, but the following example shows the basic sequence:
compare start gold.wlf vsim.wlf compare add /* compare run
2 Add objects to the comparison. See "Adding signals, regions, and clocks" (UM-262) for details. 3 Specify the comparison method. See "Specifying the comparison method" (UM-264) for details. 4 Configure comparison options. See "Setting compare options" (UM-266) for details. 5 Run the comparison by selecting Tools > Waveform Compare > Run Comparison. 6 View the results. See "Viewing differences in the Wave window" (UM-267), "Viewing differences in the List window" (UM-269), and "Viewing differences in textual format" (UM-270)for details. Waveform Compare is initiated from either the Main or Wave window by selecting Tools >Waveform Compare > Start Comparison.
Reference Dataset
The Reference Dataset is the .wlf file to which the test dataset will be compared. It can be a saved dataset, the current simulation dataset, or any part of the current simulation dataset.
Test Dataset
The Test Dataset is the .wlf file that will be compared against the Reference Dataset. Like the Reference Dataset, it can be a saved dataset, the current simulation dataset, or any part of the current simulation dataset. Once you click OK in the Start Comparison dialog box, ModelSim adds a Compare tab to the Main window.
After adding the signals, regions, and/or clocks you want to use in the comparison (see "Adding signals, regions, and clocks" (UM-262)), you will be able to drag compare objects from this tab into the Wave and List windows.
Adding signals
Clicking Tools > Waveform Compare > Add > Compare by Signal in the Wave window opens the structure_browser window, where you can specify signals to be used in the comparison.
Adding regions
Rather than comparing individual signals, you can also compare entire regions of your design. Select Tools > Waveform Compare > Add > Compare by Region to open the Add Comparison by Region dialog. The dialog has several options which are detailed in the GUI reference appendix.
Adding clocks
You add clocks when you want to perform a clocked comparison. See "Specifying the comparison method" (UM-264) for details.
Continuous comparison
Continuous comparisons are the default. You have the option of specifying leading and trailing tolerances and a when expression that must evaluate to "true" or 1 at the signal edge for the comparison to become effective. See "Add Signal Options dialog" (GR-226) for more details on this dialog.
Clocked comparison
To specify a clocked comparison you must define a clock in the Add Clock dialog. You can access this dialog via the Clocks button in the Comparison Method tab or by selecting Tools > Waveform Compare > Add > Clocks.
Options in this dialog include setting the maximum number of differences allowed before the comparison terminates, specifying signal value matching rules, and saving or resetting the defaults. See "Comparison Options dialog" (GR-229) for more details.
If you compare two signals from different regions, the signal names include the uncommon part of the path. In comparisons of signals with multiple bits, you can display them in "buswise" or "bitwise" format. Buswise format lists the busses under the compare object whereas bitwise format lists each individual bit under the compare object. To select one format or the other, click your right mouse button on the plus sign (+) next to a compare object. Timing differences are also indicated by red bars in the vertical and horizontal scroll bars of the waveform display, and by red difference markers on the waveforms themselves. Rectangular difference markers denote continuous differences. Diamond difference markers denote clocked differences. Placing your mouse cursor over any difference marker
will initiate a popup display that provides timing details for that difference. You can toggle this popup on and off in the "Window Preferences dialog" (GR-237).
Pathnames
Values
Waveform display
difference details
difference markers
The values column of the Wave window displays the words "match" or "diff" for every test signal, depending on the location of the selected cursor. "Match" indicates that the value of the test signal matches the value of the reference signal at the time of the selected cursor. "Diff" indicates a difference between the test and reference signal values at the selected cursor.
Annotating differences
You can tag differences with textual notes that are included in the difference details popup and comparison reports. Click a difference with the right mouse button, and select Annotate Diff. Or, use the compare annotate (CR-73) command.
Compare icons
The Wave window includes six comparison icons that let you quickly jump between differences. From left to right, the icons do the following: find first difference, find previous annotated difference, find previous difference, find next difference, find next annotated difference, find last difference. Use these icons to move the selected cursor. These buttons cycle through differences on all signals. To view differences for just the selected signal, press <tab> and <shift - tab> on your keyboard. Note: If you have differences on individual bits of a bus, the compare icons will stop on those differences but <tab> and <shift - tab> will not. The compare icons cycle through comparison objects in all open Wave windows. If you have two Wave windows displayed, each containing different comparison objects, the compare icons will cycle through the differences displayed in both windows.
Right-clicking on a yellow-highlighted difference gives you three options: Diff Info, Annotate Diff, and Ignore/Noignore diff. With these options you can elect to display difference information, you can ignore selected differences or turn off ignore, and you can annotate individual differences.
UM-273
Exploring the connectivity of your design . Tracking your path through the design The embedded wave viewer . . . . . . . . . . . . . . .
Zooming and panning . . . . Zooming with toolbar buttons. Zooming with the mouse . . Panning with the mouse . . Tracing events (causality) . . .
Finding objects by name in the Dataflow window. Saving the display . . . . . . Saving a .eps file . . . . . Printing on Windows platforms . Configuring page setup Symbol mapping . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
This chapter discusses how to use the Dataflow window for tracing signal values and browsing the physical connectivity of your design.
Active Processes pane (GR-107) Objects pane (GR-167) Wave window (GR-194)
As you expand the view, note that the "layout" of the design may adjust to best show the connectivity. For example, the location of an input signal may shift from the bottom to the top of a process.
You can clear this highlighting using the Edit > Erase highlight command.
Another scenario is to select a process in the Dataflow pane, which automatically adds to the wave viewer pane all signals attached to the process. See "Tracing events (causality)" (UM-280) for another example of using the embedded wave viewer.
The zoom amount is displayed at the mouse cursor. A zoom operation must be more than 10 pixels to activate.
5 Select Trace > Trace next event. A second cursor is added at the most recent input event. 6 Keep selecting Trace > Trace next event until you've reached an input event of interest. Note that the signals with the events are selected in the wave pane.
7 Now select Trace > Trace event set. The Dataflow display "jumps" to the source of the selected input event(s). The operation follows all signals selected in the wave viewer pane. You can change which signals are followed by changing the selection. 8 To continue tracing, go back to step 5 and repeat. If you want to start over at the originally selected output, select Trace > Trace event reset.
The procedure for tracing an unknown is as follows: 1 Load your design. 2 Log all signals in the design or any signals that may possibly contribute to the unknown value (log -r /* will log all signals in the design). 3 Add signals to the Wave window or wave viewer pane, and run your design the desired length of time. 4 Put a cursor on the time at which the signal value is unknown. 5 Add the signal of interest to the Dataflow window, making sure the signal is selected. 6 Select Trace > TraceX, Trace > TraceX Delay, Trace > ChaseX, or Trace > ChaseX Delay.
These commands behave as follows: TraceX / TraceX Delay Step back to the last driver of an X value. TraceX Delay works similarly but it steps back in time to the last driver of an X value. TraceX should be used for RTL designs; TraceX Delay should be used for gate-level netlists with back annotated delays. ChaseX / ChaseX Delay "Jumps" through a design from output to input, following X values. ChaseX Delay acts the same as ChaseX but also moves backwards in time to the point where the output value transitions to X. ChaseX should be used for RTL designs; ChaseX Delay should be used for gate-level netlists with back annotated delays.
Symbol mapping
The Dataflow window has built-in mappings for all Verilog primitive gates (i.e., AND, OR, etc.). For components other than Verilog primitives, you can define a mapping between processes and built-in symbols. This is done through a file containing name pairs, one per line, where the first name is the concatenation of the design unit and process names, (DUname.Processname), and the second name is the name of a built-in symbol. For example:
xorg(only).p1 XOR org(only).p1 OR andg(only).p1 AND
Note that for primitive gate symbols, pin mapping is automatic. The Dataflow window looks in the current working directory and inside each library referenced by the design for the file dataflow.bsm (.bsm stands for "Built-in Symbol Map"). It will read all files found.
User-defined symbols
You can also define your own symbols using an ASCII symbol library file format for defining symbol shapes. This capability is delivered via Concept Engineerings NlviewTM widget Symlib format. For more specific details on this widget, see www.model.com/ support/documentation/BOOK/nlviewSymlib.pdf. The Dataflow window will search the current working directory, and inside each library referenced by the design, for the file dataflow.sym. Any and all files found will be given to the Nlview widget to use for symbol lookups. Again, as with the built-in symbols, the DU name and optional process name is used for the symbol lookup. Here's an example of a symbol for a full adder:
symbol adder(structural) * DEF \ port a in -loc -12 -15 0 -15 \ pinattrdsp @name -cl 2 -15 8 \ port b in -loc -12 15 0 15 \ pinattrdsp @name -cl 2 15 8 \ port cin in -loc 20 -40 20 -28 \ pinattrdsp @name -uc 19 -26 8 \ port cout out -loc 20 40 20 28 \ pinattrdsp @name -lc 19 26 8 \ port sum out -loc 63 0 51 0 \ pinattrdsp @name -cr 49 0 8 \ path 10 0 0 7 \ path 0 7 0 35 \ path 0 35 51 17 \ path 51 17 51 -17 \ path 51 -17 0 -35 \ path 0 -35 0 -7 \
path 0 -7 10 0
Port mapping is done by name for these symbols, so the port names in the symbol definition must match the port names of the Entity|Module|Process (in the case of the process, its the signal names that the process reads/writes). Important: When you create or modify a symlib file, you must generate a file index. This index is how the Nlview widget finds and extracts symbols from the file. To generate the index, select Tools > Create symlib index (Dataflow window) and specify the symlib file. The file will be rewritten with a correct, up-to-date index.
UM-291
Viewing coverage data in the Main window . Viewing coverage data in the Source window .
Toggle coverage . . . . . . . . . . Enabling toggle coverage . . . . . . . Excluding nodes from toggle coverage . . . Viewing toggle coverage data in the Objects pane Toggle coverage reporting . . . . . . Setting a coverage threshold . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Excluding objects from coverage . . . . Exclude lines/files via the GUI . . . Exclude lines/files with pragmas . . . Exclude lines/files with a filter file . . Exclude lines/rows from UDP truth tables Exclude nodes from toggle statistics . . Reporting coverage data XML output . . Sample reports. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Saving and reloading coverage data From the command line . . From the graphic interface . With the vcover utility . . Coverage statistics details . Condition coverage . Expression coverage . . . . . . .
Note: The functionality described in this chapter requires a coverage license feature in your ModelSim license file. Please contact your Mentor Graphics sales representative if you currently do not have such a feature.
Introduction
ModelSim code coverage gives you graphical and report file feedback on which statements, branches, conditions, and expressions in your source code have been executed. It also measures bits of logic that have been toggled during execution. With coverage enabled, ModelSim counts how many times each executable statement, branch, condition, expression, and logic node in each instance is executed during simulation. Statement coverage counts the execution of each statement on a line individually, even if there are multiple statements in a line. Branch coverage counts the execution of each conditional "if/then/else" and "case" statement and indicates when a true or false condition has not executed. Condition coverage analyzes the decision made in "if" and ternary statements and is an extension to branch coverage. Expression coverage analyzes the expressions on the right hand side of assignment statements, and is similar to condition coverage. Toggle coverage counts each time a logic node transitions from one state to another. Coverage statistics are displayed in the Main, Objects, and Source windows and also can be output in different text reports (see "Reporting coverage data" (UM-309)). Raw coverage data can be saved and recalled, or merged with coverage data from the current simulation (see "Saving and reloading coverage data" (UM-314)). ModelSim code coverage offers these benefits: It is totally non-intrusive because its integrated into the ModelSim engine it doesnt require instrumented HDL code as do third-party coverage products. It has very little impact on simulation performance (typically 10 to 20 percent). It allows you to merge sets of coverage data without requiring elaboration of the design or a simulation license.
Introduction UM-293
Supported types
ModelSim code coverage supports the following data types.
VHDL
Supported types for toggle coverage are boolean, bit, std_logic, enum, integer and arrays of these types. Counts are recorded for each enumeration value and a signal is considered toggled if all the enumerations have non-zero counts. For VHDL integers, a record is kept of each value the integer assumes and an associated count. The maximum number of values recorded is determined by a limit variable that can be changed on a per-signal basis. The default is 100 values. The limit variable can be turned off completely with the toggleNoIntegers option for the vsim command (CR-305). The limit variable can be increased by setting the vsim command line option -toggleMaxIntValues, setting ToggleMaxIntValues in the modelsim.ini file, or setting the Tcl variable ToggleMaxIntValues. Condition and expression coverage supports bit and boolean types. Arbitrary types are supported when they involve a relational operator with a boolean result. These types of subexpressions are treated as an external expression that is first evaluated and then used as a boolean input to the full condition. The subexpression can look like:
(var <relop> const)
or:
(var1 <relop> var2)
where var, var1 and var2 may be of any type; <relop> is a relational operator (e.g.,==,<,>,>=); and const is a constant of the appropriate type. Logical operators (e.g.,and,or,xor) are supported for std_logic/std_ulogic, bit and boolean variable types.
Verilog
Supported types for toggle coverage are net, register, bit, enum and integer (which includes shortint, int, longint, byte, integer and time). For condition and expression coverage, as in VHDL, arbitrary types are supported when they involve a relational operator with a boolean result. Logical operator (e.g.,&&,||,^) are supported for one-bit net, logic and reg types.
SystemC
Code coverage does not work on SystemC design units.
Package bodies are not instance-specific: ModelSim sums the counts for all invocations no matter who the caller is. Also, all standard and accelerated packages are ignored for coverage statistics calculation. Design units compiled with -nodebug are ignored, as if they were excluded. When condition coverage is enabled, expression short circuiting in VHDL is disabled. This can result in simulation errors. For example:
if ( (i /= 0) AND (10/i > 1) ) then
will never produce a divide-by-0 error in normal VHDL because the test (i/=0) will be FALSE if i is 0 and 10/i will never be done. With condition coverage enabled both expressions (i /= 0) and (10/i > 1) will always be evaluated and if i is 0, there will be a divide-by-zero error reported. Coverage data is not collected for generate blocks. You may find that design units or instances excluded from code coverage will appear in toggle coverage statistics reports. This happens when ports of the design unit or instance are connected to nets that have toggle coverage turned on elsewhere in the design.
Each character after the -cover argument identifies a type of coverage statistic: "b" indicates branch, "c" indicates condition, "e" indicates expression, "s" indicates statement, "t" indicates 2-transition toggle, and "x" indicates extended 6-transition toggle coverage (t and x are mutually exclusive). See "Enabling toggle coverage" (UM-300) for details on two other methods for enabling toggle coverage. You can use graphic interface to perform the same task. Select Compile > Compile Options and select the Coverage tab. Alternatively, if you are using a project, right-click on a selected design object (or objects) and select Properties.
If you check Ignore VHDL Subprograms, code coverage collection is disabled for VHDL subprograms.
2 Use the -coverage argument to vsim when you simulate your design. For example:
vsim -coverage work.top
Or, use the graphic interface. Select Simulate > Start Simulation and select the design unit to be simulated in the Design tab. Then select the Others tab and check Enable code coverage box as shown below.
Workspace
Missed Coverage
Current Exclusions
Instance Coverage
Details
The table below summarizes the Main window coverage panes. For further details, see "Code coverage panes" (GR-109). Coverage pane Workspace Missed Coverage Current exclusionsa Instance coverage Details Description displays coverage data and graphs for each design object or file displays missed coverage for the selected design object or file lists all files and lines that are excluded from the current analysis displays coverage statistics for each instance in a flat format displays details of missed coverage and toggle coverage
a.The Current Exclusions pane does not display by default. Select View > Code Coverage > Current Exclusions to display the pane.
When you hover the cursor over a line of code (see line 58 in the illustration above), the number of statement and branch executions, or "hits," will be displayed in place of the check marks and Xs. If you prefer, you can display only numbers by selecting Tools > Code Coverage > Show Coverage Numbers. Also, when you click in either the Hits or BC column, the Details pane in the Main window updates to display information on that line. You can skip to "missed lines" three ways: select Edit > Previous Coverage Miss and Edit > Next Coverage Miss from the menu bar; click the Previous zero hits and Next zero hits icons on the toolbar; or press <Shift> - <Tab> (previous miss) or Tab (next miss).
Toggle coverage
Toggle coverage is the ability to count and collect changes of state on specified nodes, including Verilog nets and registers and the following VHDL signal types: bit, bit_vector, std_logic, and std_logic_vector. Toggle coverage is integrated as a metric into the coverage tool so that the use model and reporting are the same as the other coverage metrics. There are two modes of toggle coverage operation - standard and extended. Standard toggle coverage only counts Low or 0 <--> High or 1 transitions. Extended toggle coverage counts these transitions plus the following: Z <--> 1 or H Z <--> 0 or L Extended coverage allows a more detailed view of testbench effectiveness and is especially useful for examining coverage of tri-state signals. It helps to ensure, for example, that a bus has toggled from high 'Z' to a '1' or '0', and a '1' or '0' back to a high 'Z'. Toggle coverage ignores zero-delay glitches.
You can produce this same information using the coverage report command (CR-106).
Verilog syntax
// coverage toggle_ignore <simple_signal_name> "<list>"
VHDL syntax
-- coverage toggle_ignore <simple_signal_name> "<list>"
The following rules apply to using these pragmas: <list> is a space-separated list of bit indices or ranges, where a range is two integers separated by ':' or '-'. If using a range, the range must be in the same ascending or descending order as the signal declaration. Quotes are required around the list. The pragma must be placed within the declarative region of the module or architecture in which <simple_signal_name> is declared.
See "Filter instance list dialog" (GR-93) for details on this dialog.
Bracket the line or lines you want to exclude with these pragmas. Here are some points to keep in mind about using these pragmas: Pragmas are enforced at the design unit level only. For example, if you put "-- coverage off" before an architecture declaration, all statements in that architecture will be excluded from coverage; however, statements in all following design units will be included in statement coverage (until the next "--coverage off").
Pragmas cannot be used to exclude specific subconditions or subexpressions within lines, although they can be used for individual case statement alternatives.
Syntax
# Comment <filename>... [[<range> ...] [<line#> ...]] | all
or
begin instance <instance_name>... <inst_filename>... [[<range> ...] [<line#> ...]] | all end instance
Arguments
#
Comment character.
<filename>
The name of the file you want to exclude. Required if you are not specifying an instance. The filter file may include an unlimited number of filename entries, each on its own line. You may use environment variables in the pathname.
begin instance <instance_name>
The name of an instance for which you want to exclude lines. Required if you dont specify <filename>. The filter file may include an unlimited number of instances.
<inst_filename>
The name of the file(s) that compose the instance from which you are excluding lines. Required, unless all is specified.
<range> ...
A range of line numbers you want to exclude. Optional. Enter the range in "#-#" format. For example, 32-35. You can specify multiple ranges separated by spaces.
<line#> ...
A line number that you want to exclude. Optional. You can specify multiple line numbers separated by spaces.
all
When used with <filename>, specifies that all lines in the file should be excluded. When used with <instance_name>, specifies that all lines in the instance and all instances contained within the specified instance should be excluded. Required if a range or line number is not specified.
Example
control.vhd 72-76 84 93 testring.vhd all begin instance /test_delta/chip/bid01_inst src/delta/buffers.vhd 45-46 end instance
Syntax
-c | -e {<ln> <rn|rn1-rn2>...}
Arguments
-c | -e
Determines whether to exclude condition (-c) or expression (-e) UDP truth table rows.
<ln> ...
The line number containing the condition or expression. The line number and list of row numbers are surrounded by curly braces.
<rn | rn1 - rn2>
A space separated list of row numbers or ranges of row numbers referring to the UDP truth table rows that you want excluded.
Example
control.vhd 72-76 -c {78 1 3-6}
In this example, lines 72 through 76 will be excluded from code coverage in control.vhd file. Rows 1 and 3 through 6 in the condition truth table on line 78 will also be excluded.
Command example
Here is a sample command sequence that outputs a code coverage report and saves the coverage data:
vlog vlog vlog vlog -cover -cover -cover -cover bcesx bcesx bcesx bcesx ../rtl/host/top.v ../rtl/host/a.v ../rtl/host/b.v ../rtl/host/c.v
vsim -c -coverage top run 1 ms coverage report -file d:\\sample\\coverage_rep coverage save d:\\sample\\coverage
GUI example
To access the Coverage Report dialog, right-click any object in the Files tab of the Workspace pane and select Code Coverage > Code Coverage Reports; or, select Tools > Code Coverage > Reports.
XML output
You can output coverage reports in XML format by checking Write XML Format in the Coverage Report dialog or by using the -xml argument to the coverage report command (CR-106). The following example is an abbreviated "By Instance" report that includes line details:
<?xml version="1.0"?> <report lines="1" byInstance="1"> <instance path="/test_delta/chip/control_126k_inst" du="mode_two_control"> <source_table files="1"> <file fn="0" path="C:/modelsim_examples/coverage/Modetwo.v"></file> </source_table> <statements active="30" hits="17" percent="56.7"> </statements> <statement_data> <stmt fn="0" ln="39" st="1" hits="82"> </stmt> <stmt fn="0" ln="42" st="1" hits="82"> </stmt> <stmt fn="0" ln="44" st="1" hits="82"> </stmt>
"fn" stands for filename, "ln" stands for line number, and "st" stands for statement. There is also an XSL stylesheet named covreport.xsl located in <install_dir>/modeltech/ examples/misc. Use it as a foundation for building your own customized report translators.
Sample reports
Below are abbreviated coverage reports with descriptions of select fields.
The "%" field shows the percentage of statements in the file that had zero coverage.
The "Stmt" field identifies the number of statements with zero coverage on that line.
Branch report
If an IF Branch ends in an "else" clause, the "else" count will be shown. Otherwise, an "All False" count will be given, which indicates how many times none of the conditions evaluated "true." If "INF" appears in the Count column, it indicates that the coverage count has exceeded ~4 billion (232 -1). ***0*** indicates a zero count for that branch.
The "Save on exit" field causes coverage data to be saved automatically when the simulator exits.
To reload previously saved coverage data, select Tools > Coverage > Load.
See "Load Coverage Data dialog" (GR-89) for details on this dialog.
Condition coverage
Condition coverage analyzes the decision made in "if" and ternary statements and is an extension to branch coverage. A truth table is constructed for the condition expression and counts are kept for each row of the truth table that occurs. For example, the following IF statement:
Line 180: IF (a or b) THEN x := 0; else x := 1; endif;
reflects this truth table. Truth table for line 180 counts Row 1 Row 2 Row 3 unknown 5 0 8 0 a 1 0 b 1 0 (a or b) 1 1 0
Row 1 indicates that (a or b) is true if a is true, no matter what b is. The "counts" column indicates that this combination has executed 5 times. The '-' character means "don't care." Likewise, row 2 indicates that the result is true if b is true no matter what a is, and this combination has executed zero times. Finally, row 3 indicates that the result is always zero when a is zero and b is zero, and that this combination has executed 8 times. The unknown row indicates how many times the line was executed when one of the variables had an unknown state. If more than one row matches the input, each matching row will be counted. If that is not the behavior you want and you would prefer no counts to be incremented on multiple matches, set "CoverCountAll=0" in your modelsim.ini file. Values that are vectors are treated as subexpressions external to the table until they resolve to a boolean result. For example, take the IF statement:
Line 38:IF ((e = '1') AND (bus = "0111")) ...
A truth table will be generated in which bus = "0111" is evaluated as a subexpression and the result, which is boolean, becomes an input to the truth table. The truth table looks as follows: Truth table for line 38 counts Row 1 Row 2 Row 3 unknown 0 10 1 0 e 0 1 (bus="0111") 0 1 (e=1) AND ( bus = "0111") 0 0 1
Index expressions also serve as inputs to the table. Conditions containing function calls cannot be handled and will be ignored for condition coverage. If a line contains a condition that is uncovered - some part of its truth table was not encountered - that line will appear in the Missed Coverage pane under the Conditions tab. When that line is selected, the condition truth table will appear in the Details pane and the line will be highlighted in the Source window. Condition coverage truth tables are printed in coverage reports when the Condition Coverage type is selected in the Coverage Reports dialog (see "Reporting coverage data" (UM-309)), or when the -lines argument is specified in the coverage report command (CR106) and one or more of the rows has a zero hit count. To force the table to be printed even when it is 100% covered, use the -dump argument to the coverage report command.
Expression coverage
Expression coverage analyzes the expressions on the right hand side of assignment statements and counts when these expressions are executed. For expressions that involve logical operators, a truth table is constructed and counts are tabulated for conditions matching rows in the truth table. For example, take the statement:
Line 236: x <= a xor (not b(0));
This statement results in the following truth table, with associated counts. Truth table for line 236 counts Row 1 Row 2 Row 3 Row 4 unknown 1 0 2 0 0 a 0 0 1 1 b(0) 0 1 0 1 (a xor (not b(0))) 1 0 0 1
If a line contains an expression that is uncovered (some part of its truth table was not encountered) that line will appear in the Missed Coverage pane under the Expressions tab. When that line is selected, the expression truth table will appear in the Details pane and the line will be highlighted in the Source window. As with condition coverage, expression coverage truth tables are printed in coverage reports when the Expression Coverage type is selected in the Coverage Reports dialog (see "Reporting coverage data" (UM-309)) or when the -lines argument is specified in the coverage report command (CR-106) and one or more of the rows has a zero hit count. To force the table to be printed even when it is 100% covered, use the -dump argument for the coverage report command (CR-106).
UM-319
12 - C Debug
Chapter contents
Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-320 UM-321 UM-321 UM-322 UM-322 UM-323 UM-325 UM-325 UM-326 UM-327 UM-327 UM-328 UM-329 UM-330 UM-331 UM-331 UM-333 UM-333 UM-334 UM-335 Supported platforms and gdb versions . . . Running C Debug on Windows platforms Setting up C Debug . . . . . Running C Debug from a DO file . Setting breakpoints. . . . . . . . . . . .
Stepping in C Debug . . . . . . . . Known problems with stepping in C Debug . Finding function entry points with Auto find bp . Identifying all registered function calls Enabling Auto step mode . . . Example . . . . . . . Auto find bp versus Auto step mode Debugging functions during elaboration FLI functions in initialization mode PLI functions in initialization mode VPI functions in initialization mode Completing design load . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Note: The functionality described in this chapter requires a cdebug license feature in your ModelSim license file. Please contact your Mentor Graphics sales representative if you currently do not have such a feature.
UM-320 12 - C Debug
Introduction
C Debug allows you to interactively debug FLI/PLI/VPI/SystemC C/C++ source code with the open-source gdb debugger. Even though C Debug doesnt provide access to all gdb features, you may wish to read gdb documentation for additional information. Please be aware of the following caveats before using C Debug: C Debug is an interface to the open-source gdb debugger. We have not customized gdb source code, and C Debug doesnt remove any of the limitations or bugs of gdb. We assume that you are competent with C or C++ coding and C debugging in general. Recommended usage is that you invoke C Debug once for a given simulation and then quit both C Debug and ModelSim. Starting and stopping C Debug more than once during a single simulation session may cause problems for gdb. The gdb debugger has a known bug that makes it impossible to set breakpoints reliably in constructors or destructors. Be careful while stepping through code which may end up calling constructors of SystemC objects; it may crash the debugger. Generally you should not have an existing .gdbinit file. If you do, make certain you havent done any of the following: defined your own commands or renamed existing commands; used 'set annotate...', 'set height...', 'set width...', or 'set print...'; set breakpoints or watchpoints. To use C Debug on Windows platforms, you must compile your source code with gcc/ g++. See "Running C Debug on Windows platforms" (UM-321) below.
a.You must install kernel patch PHKL_22568 (or a later patch that supersedes PHKL_22568) on HP-UX 11.0. If you do not, you will see the following error message when trying to enable C Debug:
# Unable to find dynamic library list. # error from C debugger
b.You must install B.11.11.0306 Gold Base Patches for HP-UX 11i, June 2003. To invoke C Debug, you must have the following: A cdebug license feature; contact Model Technology sales for more information. The correct gdb debugger version for your platform.
UM-322 12 - C Debug
Setting up C Debug
Before viewing your SystemC/C/C++ source code, you must set up the C Debug path and options. To set up C Debug, follow these steps: 1 Compile and link your C code with the -g switch (to create debug symbols) and without -O (or any other optimization switches you normally use). See Chapter 6 - SystemC simulation for information on compiling and linking SystemC code. See the FLI Reference Manual or Appendix C - Verilog PLI / VPI / DPI for information on compiling and linking C code. 2 Specify the path to the gdb debugger by selecting Tools > C Debug > C Debug Setup.
Select "default" to point at the Model Technology supplied version of gdb or "custom" to point at a separate installation. 3 Start the debugger by selecting Tools > C Debug > Start C Debug. ModelSim will start the debugger automatically if you set a breakpoint in a SystemC file. 4 If you are not using gcc, or otherwise havent specified a source directory, specify a source directory for your C code with the following command:
ModelSim> gdb dir <srcdirpath1>[:<srcdirpath2>[...]]
In your DO file, add the command cdbg_wait_for_starting to alleviate this problem. For example:
cdbg enable_auto_step on cdbg set_debugger /modelsim/5.8c_32/common/linux cdbg debug_on cdbg_wait_for_starting run 10us
Setting breakpoints
Breakpoints in C Debug work much like normal HDL breakpoints. You can create and edit them with ModelSim commands (bp (CR-61), bd (CR-56), enablebp (CR-130), disablebp (CR-124)) or via a Source window in the ModelSim GUI (see "File-line breakpoints" (GR240)). Some differences do exist: The Breakpoints dialog in the ModelSim GUI doesnt list C breakpoints. C breakpoint id numbers require a "c." prefix when referenced in a command. When using the bp command (CR-61) to set a breakpoint in a C file, you must use the -c argument. Here are some example commands:
bp -c *0x400188d4
Sets a C breakpoint at the hex address 400188d4. Note the * prefix for the hex address.
bp -c or_checktf
Enables C breakpoint number 1. The graphic below shows a C file with one enabled breakpoint (on line 44) and one disabled breakpoint (on line 48).
UM-324 12 - C Debug
Clicking the red diamonds with your right (third) mouse button pops up a menu with commands for removing or enabling/disabling the breakpoints
Note: The gdb debugger has a known bug that makes it impossible to set breakpoints reliably in constructors or destructors. Do not set breakpoints in constructors of SystemC objects; it may crash the debugger.
Stepping in C Debug
Stepping in C Debug works much like you would expect. You use the same buttons and commands that you use when working with an HDL-only design. Button Step steps the current simulation to the next statement; if the next statement is a call to a C function that was compiled with debug info, ModelSim will step into the function Step Over statements are executed but treated as simple statements instead of entered and traced line-by-line; C functions are not stepped into unless you have an enabled breakpoint in the C file Continue Run continue the current simulation run until the end of the specified run length or until it hits a breakpoint or specified break event Menu equivalent Tools > C Debug > Run > Step Other equivalents use the step command at the CDBG> prompt see: step (CR-213) command
use the step -over command at the CDBG> prompt see: step (CR-213) command
use the run -continue command at the CDBG> prompt see: run (CR-197)
UM-326 12 - C Debug
UM-328 12 - C Debug
Example
The graphic below shows a simulation that has stopped at a user-set breakpoint on a PLI system task.
Because Auto step mode is enabled, ModelSim automatically sets a breakpoint in the underlying xor_gate.c file. If you click the step button at this point, ModelSim will step into that file.
UM-330 12 - C Debug
or
bp -c and_gate_init
ModelSim in turn reports that it has set a breakpoint at line 37 of the and_gate.c file. As you continue through the design load using run -continue, ModelSim hits that breakpoint and displays the file and associated line in a Source window.
You can set a breakpoint on the function using either the function name (i.e., bp -c in_params) or the function pointer (i.e., bp -c *0x4001a950). Note, however, that foreign functions arent called during initialization. You would hit the breakpoint only during runtime and then only if you enabled the breakpoint after initialization was complete or had specified Keep user init bps in the C debug setup dialog.
UM-332 12 - C Debug
ModelSim produces a Transcript message like the following when it encounters a veriusertfs array during initialization:
# vsim -pli ./veriuser.sl mux_tb # Loading ./veriuser.sl # Shared object file './veriuser.sl' # veriusertfs array - registering calltf # Function ptr '0x40019518'. $or_c. # C breakpoint c.1 # 0x0814fc96 in mti_cdbg_shared_objects_loaded cont # Shared object file './veriuser.sl' # veriusertfs array - registering checktf # Function ptr '0x40019570'. $or_c. # C breakpoint c.1 # 0x0814fc96 in mti_cdbg_shared_objects_loaded cont # Shared object file './veriuser.sl' # veriusertfs array - registering sizetf # Function ptr '0x0'. $or_c. # C breakpoint c.1 # 0x0814fc96 in mti_cdbg_shared_objects_loaded cont # Shared object file './veriuser.sl' # veriusertfs array - registering misctf # Function ptr '0x0'. $or_c. # C breakpoint c.1 # 0x0814fc96 in mti_cdbg_shared_objects_loaded
()
()
()
()
You can set breakpoints on non-null callbacks using the function pointer (e.g., bp -c *0x40019570). You cannot set breakpoints on null functions. The sizetf and misctf entries in the example above are null (the function pointer is '0x0'). ModelSim reports the entries in multiples of four with at least one entry each for calltf, checktf, sizetf, and misctf. Checktf and sizetf functions are called during initialization but calltf and misctf are not called until runtime. The second registration method uses init_usertfs functions for each usertfs entry. ModelSim produces a Transcript message like the following when it encounters an init_usertfs function during initialization:
# Shared object file './veriuser.sl' # Function name 'init_usertfs' # Function ptr '0x40019bec'. Before first call of init_usertfs. # C breakpoint c.1 # 0x0814fc96 in mti_cdbg_shared_objects_loaded ()
You can set a breakpoint on the function using either the function name (i.e., bp -c init_usertfs) or the function pointer (i.e., bp -c *0x40019bec). ModelSim will hit this breakpoint as you continue through initialization.
You can set a breakpoint on the function using the function pointer (i.e., bp -c *0x4001d310). ModelSim will hit this breakpoint as you continue through initialization.
UM-334 12 - C Debug
With this mode enabled, if you have set a breakpoint in a quit callback function, C Debug will stop at the breakpoint after you issue the quit command in ModelSim. This allows you to step and examine the code in the quit callback function. Invoke run -continue when you are done looking at the C code. Note that whether or not a C breakpoint was hit, when you return to the VSIM> prompt, youll need to quit C Debug by selecting Tools > C Debug > Quit C Debug before finally quitting the simulation.
gdb dir (CR-144) pop (CR-174) push (CR-186) run (CR-197) -continue run (CR-197) -finish show (CR-209)
sets the source directory search path for the C debugger moves the specified number of call frames up the C callstack moves the specified number of call frames down the C callstack continues running the simulation after stopping continues running the simulation until control returns to the calling function displays the names and types of the local variables and arguments of the current C function single step in the C debugger to the next executable line of C code; step goes into function calls, whereas step -over does not displays a stack trace of the C call stack
step (CR-213)
click the step or step -over button on the Main or Source window toolbar
tb (CR-215)
UM-336 12 - C Debug
UM-337
Getting started . . . . . . . . . . . . . Enabling the memory allocation profiler . . . . . Enabling the statistical sampling profiler . . . . . Collecting memory allocation and performance data . . Running the profiler on Windows with FLI/PLI/VPI code Interpreting profiler data . Interpreting profiler data The Ranked View . The Call Tree view The Structural View Viewing profile details . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
The ModelSim profiler combines a statistical sampling profiler with a memory allocation profiler to provide instance specific execution and memory allocation data. It allows you to quickly determine how your memory is being allocated and easily identify areas in your simulation where performance can be improved. The profiler can be used at all levels of design simulation Functional, RTL, and Gate Level and has the potential to save hours of regression test time. In addition, ASIC and FPGA design flows benefit from the use of this tool. Note: The functionality described in this chapter requires a profiler license feature in your ModelSim license file. Please contact your Mentor Graphics sales representative if you currently do not have such a feature.
Platform information
Profiling is not supported on Opteron / Athlon 64 platforms.
Getting started
Memory allocation profiling and statistical sampling are enabled separately.
Note that profile-data collection for the call tree is off by default. See "The Call Tree view" (UM-345) for additional information on collecting call-stack data. You can use the graphic user interface as follows to perform the same task. 1 Select Simulate > Start Simulation or the Simulate icon, to open the Start Simulation dialog box. 2 Select the Others tab. 3 Click the Enable memory profiling checkbox to select it.
If memory allocation during elaboration is not a concern, the memory allocation profiler can be enabled at any time after the design is loaded by doing any one of the following: select Tools > Profile > Memory use the -m argument with the profile on command (CR-180)
profile on -m
These switches add symbols to the .dll file that the profiler can use in its report.
In the Call Tree and Structural views, you can expand and collapse the various levels to hide data that is not useful to the current analysis and/or is cluttering the display. Click on the '+' box next to an object name to expand the hierarchy and show supporting functions and/or instances beneath it. Click the '-' box to collapse all levels beneath the entry.
(UM-345)
Note that profile-data collection for the call tree is off by default. See "The Call Tree view" for additional information on collecting call-stack data. You can also right click any function or instance in the Call Tree and Structural views to obtain popup menu selections for rooting the display to the currently selected item, to ascend the displayed root one level, or to expand and collapse the hierarchy. See Profiler popup menu commands (GR-178).
View Source
When View Source is selected the Source window opens to the location of the selected function in the source code.
Function Usage
When Function Usage is selected, the Profile Details pane opens and displays all instances using the selected function. In the Profile Details pane shown below, all the instances using function Tcl_Close are displayed. The statistical performance and memory allocation data shows how much simulation time and memory is used by Tcl_Close in each instance.
Instance Usage
When Instance Usage is selected all instances with the same definition as the selected instance will be displayed in the Profile Details pane.
View Instantiation
When View Instantiation is selected the Source window opens to the point in the source code where the selected instance is instantiated.
Display in Structural
When Display in Structural is selected the Structural view of the Profile window expands to display all occurrences of the selected function and puts the selected function into a search buffer so you can easily cycle across all occurrences of that function.
You can perform the same task by right-clicking any function or instance in any one of the three Profile views and selecting View Source from the popup menu that opens. When you right-click an instance in the Structural profile view, the View Instantiation selection will become active in the popup menu. Selecting this option opens the instantiation in a Source window and highlights it. The right-click popup menu also allows you to change the root instance of the display, ascend to the next highest root instance, or reset the root instance to the top level instance. The selection of a context in the structure tab of the Workspace pane will cause the root display to be set in the Structural view.
will produce a Call Tree profile report in a text file called calltree.rpt, as shown here.
See the profile report command (CR-183) in the Command Reference for complete details on profiler reporting options.
Select Tools > Profile > Profile Report to open the Profile Report dialog. From the dialog below, a Structural profile report will be created from the root instance pathname, /test_sm/ sm_seq0. The report will include function call hierarchy and three structure levels. Both performance and memory data will be displayed with a cutoff of 3% - meaning, the report will not contain any functions or instances that do not use 3% or more of simulation time or memory. The report will be written to a file called profile.out and, since the "View file" box is selected, it will be generated and displayed in Notepad when the OK button is clicked.
UM-355
14 - Signal Spy
Chapter contents
Introduction . . . . . Designed for testbenches . disable_signal_spy . enable_signal_spy . init_signal_driver . init_signal_spy . signal_force . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-356 UM-356 UM-357 UM-358 UM-359 UM-362 UM-365 UM-367 UM-369 UM-370 UM-371 UM-374 UM-377 UM-379
signal_release .
This chapter describes the Signal SpyTM procedures and system tasks. These allow you to monitor, drive, force, and release hierarchical objects in VHDL or mixed designs.
Introduction
The Verilog language allows access to any signal from any other hierarchical block without having to route it via the interface. This means you can use hierarchical notation to either assign or determine the value of a signal in the design hierarchy from a testbench. This capability fails when a Verilog testbench attempts to reference a signal in a VHDL block or reference a signal in a Verilog block through a VHDL level of hierarchy. This limitation exists because VHDL does not allow hierarchical notation. In order to reference internal hierarchical signals, you have to resort to defining signals in a global package and then utilize those signals in the hierarchical blocks in question. But, this requires that you keep making changes depending on the signals that you want to reference. The Signal Spy procedures and system tasks overcome the aforementioned limitations. They allow you to monitor (spy), drive, force, or release hierarchical objects in a VHDL or mixed design. The VHDL procedures are provided via the "Util package" (UM-87) within the modelsim_lib library. To access the procedures you would add lines like the following to your VHDL code:
library modelsim_lib; use modelsim_lib.util.all;
The Verilog tasks are available as built-in "System tasks and functions" (UM-125). The table below shows the VHDL procedures and their corresponding Verilog system tasks. VHDL procedures disable_signal_spy (UM-357) enable_signal_spy (UM-358) init_signal_driver (UM-359) init_signal_spy (UM-362) signal_force (UM-365) signal_release (UM-367) Verilog system tasks $disable_signal_spy (UM-369) $enable_signal_spy (UM-370) $init_signal_driver (UM-371) $init_signal_spy (UM-374) $signal_force (UM-377) $signal_release (UM-379)
disable_signal_spy UM-357
disable_signal_spy
The disable_signal_spy() procedure disables the associated init_signal_spy. The association between the disable_signal_spy call and the init_signal_spy call is based on specifying the same src_object and dest_object arguments to both functions. The disable_signal_spy call can only affect init_signal_spy calls that had their control_state argument set to "0" or "1".
Syntax
disable_signal_spy(src_object, dest_object, verbose)
Returns
Nothing
Arguments
Name src_object
Type string
Description Required. A full hierarchical path (or relative path with reference to the calling block) to a VHDL signal or Verilog register/net. This path should match the path that was specified in the init_signal_spy call that you wish to disable. Required. A full hierarchical path (or relative path with reference to the calling block) to a VHDL signal or Verilog register/net. This path should match the path that was specified in the init_signal_spy call that you wish to disable. Optional. Possible values are 0 or 1. Specifies whether you want a message reported in the transcript stating that a disable occurred and the simulation time that it occurred. Default is 0, no message
dest_object
string
verbose
integer
Related procedures
init_signal_spy (UM-362), enable_signal_spy (UM-358)
Example
See init_signal_spy Example (UM-364)
enable_signal_spy
The enable_signal_spy() procedure enables the associated init_signal_spy. The association between the enable_signal_spy call and the init_signal_spy call is based on specifying the same src_object and dest_object arguments to both functions. The enable_signal_spy call can only affect init_signal_spy calls that had their control_state argument set to "0" or "1".
Syntax
enable_signal_spy(src_object, dest_object, verbose)
Returns
Nothing
Arguments
Name src_object
Type string
Description Required. A full hierarchical path (or relative path with reference to the calling block) to a VHDL signal or Verilog register/net. This path should match the path that was specified in the init_signal_spy call that you wish to enable. Required. A full hierarchical path (or relative path with reference to the calling block) to a VHDL signal or Verilog register/net. This path should match the path that was specified in the init_signal_spy call that you wish to enable. Optional. Possible values are 0 or 1. Specifies whether you want a message reported in the transcript stating that an enable occurred and the simulation time that it occurred. Default is 0, no message
dest_object
string
verbose
integer
Related procedures
init_signal_spy (UM-362), disable_signal_spy (UM-357)
Example
See init_signal_spy Example (UM-364)
init_signal_driver UM-359
init_signal_driver
The init_signal_driver() procedure drives the value of a VHDL signal or Verilog net (called the src_object) onto an existing VHDL signal or Verilog net (called the dest_object). This allows you to drive signals or nets at any level of the design hierarchy from within a VHDL architecture (e.g., a testbench). The init_signal_driver procedure drives the value onto the destination signal just as if the signals were directly connected in the HDL code. Any existing or subsequent drive or force of the destination signal, by some other means, will be considered with the init_signal_driver value in the resolution of the signal.
Syntax
init_signal_driver(src_object, dest_object, delay, delay_type, verbose)
Returns
Nothing
Arguments
Name src_object
Type string
Description Required. A full hierarchical path (or relative path with reference to the calling block) to a VHDL signal or Verilog net. Use the path separator to which your simulation is set (i.e., "/" or "."). A full hierarchical path must begin with a "/" or ".". The path must be contained within double quotes. Required. A full hierarchical path (or relative path with reference to the calling block) to an existing VHDL signal or Verilog net. Use the path separator to which your simulation is set (i.e., "/" or "."). A full hierarchical path must begin with a "/" or ".". The path must be contained within double quotes. Optional. Specifies a delay relative to the time at which the src_object changes. The delay can be an inertial or transport delay. If no delay is specified, then a delay of zero is assumed. Optional. Specifies the type of delay that will be applied. The value must be either mti_inertial or mti_transport. The default is mti_inertial. Optional. Possible values are 0 or 1. Specifies whether you want a message reported in the Transcript stating that the src_object is driving the dest_object. Default is 0, no message.
dest_object
string
delay
time
delay_type
del_mode
verbose
integer
Related procedures
init_signal_spy (UM-362), signal_force (UM-365), signal_release (UM-367)
Limitations
When driving a Verilog net, the only delay_type allowed is inertial. If you set the delay type to mti_transport, the setting will be ignored and the delay type will be mti_inertial. Any delays that are set to a value less than the simulator resolution will be rounded to the nearest resolution unit; no special warning will be issued.
init_signal_driver UM-361
Example
library IEEE, modelsim_lib; use IEEE.std_logic_1164.all; use modelsim_lib.util.all; entity testbench is end; architecture only of testbench is signal clk0 : std_logic; begin gen_clk0 : process begin clk0 <= '1' after 0 ps, '0' after 20 ps; wait for 40 ps; end process gen_clk0; drive_sig_process : process begin init_signal_driver("clk0", "/testbench/uut/blk1/clk", open, open, 1); init_signal_driver("clk0", "/testbench/uut/blk2/clk", 100 ps, mti_transport); wait; end process drive_sig_process; ... end;
The above example creates a local clock (clk0) and connects it to two clocks within the design hierarchy. The .../blk1/clk will match local clk0 and a message will be displayed. The open entries allow the default delay and delay_type while setting the verbose parameter to a 1. The .../blk2/clk will match the local clk0 but be delayed by 100 ps.
init_signal_spy
The init_signal_spy() procedure mirrors the value of a VHDL signal or Verilog register/net (called the src_object) onto an existing VHDL signal or Verilog register (called the dest_object). This allows you to reference signals, registers, or nets at any level of hierarchy from within a VHDL architecture (e.g., a testbench). The init_signal_spy procedure only sets the value onto the destination signal and does not drive or force the value. Any existing or subsequent drive or force of the destination signal, by some other means, will override the value that was set by init_signal_spy.
Syntax
init_signal_spy(src_object, dest_object, verbose, control_state)
Returns
Nothing
init_signal_spy UM-363
Arguments
Name src_object
Type string
Description Required. A full hierarchical path (or relative path with reference to the calling block) to a VHDL signal or Verilog register/net. Use the path separator to which your simulation is set (i.e., "/" or "."). A full hierarchical path must begin with a "/" or ".". The path must be contained within double quotes. Required. A full hierarchical path (or relative path with reference to the calling block) to an existing VHDL signal or Verilog register. Use the path separator to which your simulation is set (i.e., "/" or "."). A full hierarchical path must begin with a "/" or ".". The path must be contained within double quotes. Optional. Possible values are 0 or 1. Specifies whether you want a message reported in the Transcript stating that the src_objects value is mirrored onto the dest_object. Default is 0, no message. Optional. Possible values are -1, 0, or 1. Specifies whether or not you want the ability to enable/disable mirroring of values and, if so, specifies the initial state. The default is -1, no ability to enable/disable and mirroring is enabled. "0" turns on the ability to enable/ disable and initially disables mirroring. "1" turns on the ability to enable/disable and initially enables mirroring.
dest_object
string
verbose
integer
control_state
integer
Related procedures
init_signal_driver (UM-359), signal_force (UM-365), signal_release (UM-367), enable_signal_spy (UM-358), disable_signal_spy (UM-357)
Limitations
When mirroring the value of a Verilog register/net onto a VHDL signal, the VHDL signal must be of type bit, bit_vector, std_logic, or std_logic_vector. Verilog memories (arrays of registers) are not supported.
Example
library ieee; library modelsim_lib; use ieee.std_logic_1164.all; use modelsim_lib.util.all; entity top is end; architecture only of top is signal top_sig1 : std_logic; begin ... spy_process : process begin init_signal_spy("/top/uut/inst1/sig1","/top/top_sig1",1,1); wait; end process spy_process; ... spy_enable_disable : process(enable_sig) begin if (enable_sig = '1') then enable_signal_spy("/top/uut/inst1/sig1","/top/top_sig1",0); elseif (enable_sig = '0') disable_signal_spy("/top/uut/inst1/sig1","/top/top_sig1",0); end if; end process spy_enable_disable; ... end;
In this example, the value of /top/uut/inst1/sig1 is mirrored onto /top/top_sig1. A message is issued to the transcript. The ability to control the mirroring of values is turned on and the init_signal_spy is initially enabled. The mirroring of values will be disabled when enable_sig transitions to a 0 and enable when enable_sig transitions to a 1.
signal_force UM-365
signal_force
The signal_force() procedure forces the value specified onto an existing VHDL signal or Verilog register or net (called the dest_object). This allows you to force signals, registers, or nets at any level of the design hierarchy from within a VHDL architecture (e.g., a testbench). A signal_force works the same as the force command (CR-141) with the exception that you cannot issue a repeating force. The force will remain on the signal until a signal_release, a force or release command, or a subsequent signal_force is issued. Signal_force can be called concurrently or sequentially in a process.
Syntax
signal_force( dest_object, value, rel_time, force_type, cancel_period, verbose )
Returns
Nothing
Arguments
Name dest_object
Type string
Description Required. A full hierarchical path (or relative path with reference to the calling block) to an existing VHDL signal or Verilog register/net. Use the path separator to which your simulation is set (i.e., "/" or "."). A full hierarchical path must begin with a "/" or ".". The path must be contained within double quotes. Required. Specifies the value to which the dest_object is to be forced. The specified value must be appropriate for the type. Optional. Specifies a time relative to the current simulation time for the force to occur. The default is 0. Optional. Specifies the type of force that will be applied. The value must be one of the following; default, deposit, drive, or freeze. The default is "default" (which is "freeze" for unresolved objects or "drive" for resolved objects). See the force command (CR-141) for further details on force type.
value
string
rel_time
time
force_type
forcetype
Name cancel_period
Type time
Description Optional. Cancels the signal_force command after the specified period of time units. Cancellation occurs at the last simulation delta cycle of a time unit. A value of zero cancels the force at the end of the current time period. Default is -1 ms. A negative value means that the force will not be cancelled. Optional. Possible values are 0 or 1. Specifies whether you want a message reported in the Transcript stating that the value is being forced on the dest_object at the specified time. Default is 0, no message.
verbose
integer
Related procedures
init_signal_driver (UM-359), init_signal_spy (UM-362), signal_release (UM-367)
Limitations
You cannot force bits or slices of a register; you can force only the entire register.
Example
library IEEE, modelsim_lib; use IEEE.std_logic_1164.all; use modelsim_lib.util.all; entity testbench is end; architecture only of testbench is begin force_process : process begin signal_force("/testbench/uut/blk1/reset", "1", 0 ns, freeze, open, 1); signal_force("/testbench/uut/blk1/reset", "0", 40 ns, freeze, 2 ms, 1); wait; end process force_process; ... end;
The above example forces reset to a "1" from time 0 ns to 40 ns. At 40 ns, reset is forced to a "0", 2 ms after the second signal_force call was executed. If you want to skip parameters so that you can specify subsequent parameters, you need to use the keyword "open" as a placeholder for the skipped parameter(s). The first signal_force procedure illustrates this, where an "open" for the cancel_period parameter means that the default value of -1 ms is used.
signal_release UM-367
signal_release
The signal_release() procedure releases any force that was applied to an existing VHDL signal or Verilog register/net (called the dest_object). This allows you to release signals, registers or nets at any level of the design hierarchy from within a VHDL architecture (e.g., a testbench). A signal_release works the same as the noforce command (CR-164). Signal_release can be called concurrently or sequentially in a process.
Syntax
signal_release( dest_object, verbose )
Returns
Nothing
Arguments
Name dest_object
Type string
Description Required. A full hierarchical path (or relative path with reference to the calling block) to an existing VHDL signal or Verilog register/net. Use the path separator to which your simulation is set (i.e., "/" or "."). A full hierarchical path must begin with a "/" or ".". The path must be contained within double quotes. Optional. Possible values are 0 or 1. Specifies whether you want a message reported in the Transcript stating that the signal is being released and the time of the release. Default is 0, no message.
verbose
integer
Related procedures
init_signal_driver (UM-359), init_signal_spy (UM-362), signal_force (UM-365)
Limitations
You cannot release a bit or slice of a register; you can release only the entire register.
Example
library IEEE, modelsim_lib; use IEEE.std_logic_1164.all; use modelsim_lib.util.all; entity testbench is end; architecture only of testbench is signal release_flag : std_logic; begin stim_design : process begin ... wait until release_flag = '1'; signal_release("/testbench/dut/blk1/data", 1); signal_release("/testbench/dut/blk1/clk", 1); ... end process stim_design; ... end;
The above example releases any forces on the signals data and clk when the signal release_flag is a "1". Both calls will send a message to the transcript stating which signal was released and when.
$disable_signal_spy UM-369
$disable_signal_spy
The $disable_signal_spy() system task disables the associated $init_signal_spy task. The association between the $disable_signal_spy task and the $init_signal_spy task is based on specifying the same src_object and dest_object arguments to both tasks. The $disable_signal_spy task can only affect $init_signal_spy tasks that had their control_state argument set to "0" or "1".
Syntax
$disable_signal_spy(src_object, dest_object, verbose)
Returns
Nothing
Arguments
Name src_object
Type string
Description Required. A full hierarchical path (or relative path with reference to the calling block) to a VHDL signal or Verilog register/net. This path should match the path that was specified in the init_signal_spy call that you wish to disable. Required. A full hierarchical path (or relative path with reference to the calling block) to a VHDL signal or Verilog register/net. This path should match the path that was specified in the init_signal_spy call that you wish to disable. Optional. Possible values are 0 or 1. Specifies whether you want a message reported in the transcript stating that a disable occurred and the simulation time that it occurred. Default is 0, no message
dest_object
string
verbose
integer
Related tasks
$init_signal_spy (UM-374), $enable_signal_spy (UM-370)
Example
See $init_signal_spy Example (UM-375)
$enable_signal_spy
The $enable_signal_spy() system task enables the associated $init_signal_spy task. The association between the $enable_signal_spy task and the $init_signal_spy task is based on specifying the same src_object and dest_object arguments to both tasks. The $enable_signal_spy task can only affect $init_signal_spys tasks that had their control_state argument set to "0" or "1".
Syntax
$enable_signal_spy(src_object, dest_object, verbose)
Returns
Nothing
Arguments
Name src_object
Type string
Description Required. A full hierarchical path (or relative path with reference to the calling block) to a VHDL signal or Verilog register/net. This path should match the path that was specified in the init_signal_spy call that you wish to enable. Required. A full hierarchical path (or relative path with reference to the calling block) to a VHDL signal or Verilog register/net. This path should match the path that was specified in the init_signal_spy call that you wish to enable. Optional. Possible values are 0 or 1. Specifies whether you want a message reported in the transcript stating that an enable occurred and the simulation time that it occurred. Default is 0, no message
dest_object
string
verbose
integer
Related tasks
$init_signal_spy (UM-374), $disable_signal_spy (UM-369)
Example
See $init_signal_spy Example (UM-375)
$init_signal_driver UM-371
$init_signal_driver
The $init_signal_driver() system task drives the value of a VHDL signal or Verilog net (called the src_object) onto an existing VHDL signal or Verilog register/net (called the dest_object). This allows you to drive signals or nets at any level of the design hierarchy from within a Verilog module (e.g., a testbench). The $init_signal_driver system task drives the value onto the destination signal just as if the signals were directly connected in the HDL code. Any existing or subsequent drive or force of the destination signal, by some other means, will be considered with the $init_signal_driver value in the resolution of the signal.
Syntax
$init_signal_driver(src_object, dest_object, delay, delay_type, verbose)
Returns
Nothing
Arguments
Name src_object
Type string
Description Required. A full hierarchical path (or relative path with reference to the calling block) to a VHDL signal or Verilog net. Use the path separator to which your simulation is set (i.e., "/" or "."). A full hierarchical path must begin with a "/" or ".". The path must be contained within double quotes. Required. A full hierarchical path (or relative path with reference to the calling block) to an existing VHDL signal or Verilog net. Use the path separator to which your simulation is set (i.e., "/" or "."). A full hierarchical path must begin with a "/" or ".". The path must be contained within double quotes.
dest_object
string
Name delay
Description Optional. Specifies a delay relative to the time at which the src_object changes. The delay can be an inertial or transport delay. If no delay is specified, then a delay of zero is assumed. Optional. Specifies the type of delay that will be applied. The value must be either 0 (inertial) or 1 (transport). The default is 0. Optional. Possible values are 0 or 1. Specifies whether you want a message reported in the Transcript stating that the src_object is driving the dest_object. Default is 0, no message.
delay_type
integer
verbose
integer
Related tasks
$init_signal_spy (UM-374), $signal_force (UM-377), $signal_release (UM-379)
Limitations
When driving a Verilog net, the only delay_type allowed is inertial. If you set the delay type to 1 (transport), the setting will be ignored, and the delay type will be inertial. Any delays that are set to a value less than the simulator resolution will be rounded to the nearest resolution unit; no special warning will be issued. Verilog memories (arrays of registers) are not supported.
$init_signal_driver UM-373
Example
`timescale 1 ps / 1 ps module testbench; reg clk0; initial begin clk0 = 1; forever begin #20 clk0 = ~clk0; end end initial begin $init_signal_driver("clk0", "/testbench/uut/blk1/clk", , , 1); $init_signal_driver("clk0", "/testbench/uut/blk2/clk", 100, 1); end ... endmodule
The above example creates a local clock (clk0) and connects it to two clocks within the design hierarchy. The .../blk1/clk will match local clk0 and a message will be displayed. The .../blk2/clk will match the local clk0 but be delayed by 100 ps. For the second call to work, the .../blk2/clk must be a VHDL based signal, because if it were a Verilog net a 100 ps inertial delay would consume the 40 ps clock period. Verilog nets are limited to only inertial delays and thus the setting of 1 (transport delay) would be ignored.
$init_signal_spy
The $init_signal_spy() system task mirrors the value of a VHDL signal or Verilog register/ net (called the src_object) onto an existing VHDL signal or Verilog register (called the dest_object). This allows you to reference signals, registers, or nets at any level of hierarchy from within a Verilog module (e.g., a testbench). The $init_signal_spy system task only sets the value onto the destination signal and does not drive or force the value. Any existing or subsequent drive or force of the destination signal, by some other means, will override the value set by $init_signal_spy.
Syntax
$init_signal_spy(src_object, dest_object, verbose, control_state)
Returns
Nothing
Arguments
Name src_object
Type string
Description Required. A full hierarchical path (or relative path with reference to the calling block) to a VHDL signal or Verilog register/net. Use the path separator to which your simulation is set (i.e., "/" or "."). A full hierarchical path must begin with a "/" or ".". The path must be contained within double quotes. Required. A full hierarchical path (or relative path with reference to the calling block) to a Verilog register or VHDL signal. Use the path separator to which your simulation is set (i.e., "/" or "."). A full hierarchical path must begin with a "/" or ".". The path must be contained within double quotes.
dest_object
string
$init_signal_spy UM-375
Name verbose
Type integer
Description Optional. Possible values are 0 or 1. Specifies whether you want a message reported in the Transcript stating that the src_objects value is mirrored onto the dest_object. Default is 0, no message. Optional. Possible values are -1, 0, or 1. Specifies whether or not you want the ability to enable/disable mirroring of values and, if so, specifies the initial state. The default is -1, no ability to enable/disable and mirroring is enabled. "0" turns on the ability to enable/ disable and initially disables mirroring. "1" turns on the ability to enable/disable and initially enables mirroring.
control_state
integer
Related tasks
$init_signal_driver (UM-371), $signal_force (UM-377), $signal_release (UM-379), $disable_signal_spy (UM-369)
Limitations
When mirroring the value of a VHDL signal onto a Verilog register, the VHDL signal must be of type bit, bit_vector, std_logic, or std_logic_vector. Verilog memories (arrays of registers) are not supported.
Example
module top; ... reg top_sig1; reg enable_reg; ... initial begin $init_signal_spy(".top.uut.inst1.sig1",".top.top_sig1",1,1); end always @ (posedge enable_reg) begin $enable_signal_spy(".top.uut.inst1.sig1",".top.top_sig1",0); end always @ (negedge enable_reg) begin $disable_signal_spy(".top.uut.inst1.sig1",".top.top_sig1",0); end ... endmodule
In this example, the value of .top.uut.inst1.sig1 is mirrored onto .top.top_sig1. A message is issued to the transcript. The ability to control the mirroring of values is turned on and the init_signal_spy is initially enabled. The mirroring of values will be disabled when enable_reg transitions to a 0 and enabled when enable_reg transitions to a 1.
$signal_force UM-377
$signal_force
The $signal_force() system task forces the value specified onto an existing VHDL signal or Verilog register/net (called the dest_object). This allows you to force signals, registers, or nets at any level of the design hierarchy from within a Verilog module (e.g., a testbench). A $signal_force works the same as the force command (CR-141) with the exception that you cannot issue a repeating force. The force will remain on the signal until a $signal_release, a force or release command, or a subsequent $signal_force is issued. $signal_force can be called concurrently or sequentially in a process.
Syntax
$signal_force( dest_object, value, rel_time, force_type, cancel_period, verbose )
Returns
Nothing
Arguments
Name dest_object
Type string
Description Required. A full hierarchical path (or relative path with reference to the calling block) to an existing VHDL signal or Verilog register/net. Use the path separator to which your simulation is set (i.e., "/" or "."). A full hierarchical path must begin with a "/" or ".". The path must be contained within double quotes. Required. Specifies the value to which the dest_object is to be forced. The specified value must be appropriate for the type. Optional. Specifies a time relative to the current simulation time for the force to occur. The default is 0. Optional. Specifies the type of force that will be applied. The value must be one of the following; 0 (default), 1 (deposit), 2 (drive), or 3 (freeze). The default is "default" (which is "freeze" for unresolved objects or "drive" for resolved objects). See the force command (CR-141) for further details on force type.
value
string
rel_time
force_type
Name cancel_period
Description Optional. Cancels the $signal_force command after the specified period of time units. Cancellation occurs at the last simulation delta cycle of a time unit. A value of zero cancels the force at the end of the current time period. Default is -1. A negative value means that the force will not be cancelled. Optional. Possible values are 0 or 1. Specifies whether you want a message reported in the Transcript stating that the value is being forced on the dest_object at the specified time. Default is 0, no message.
verbose
integer
Related tasks
$init_signal_driver (UM-371), $init_signal_spy (UM-374), $signal_release (UM-379)
Limitations
You cannot force bits or slices of a register; you can force only the entire register. Verilog memories (arrays of registers) are not supported.
Example
`timescale 1 ns / 1 ns module testbench; initial begin $signal_force("/testbench/uut/blk1/reset", "1", 0, 3, , 1); $signal_force("/testbench/uut/blk1/reset", "0", 40, 3, 200000, 1); end ... endmodule
The above example forces reset to a "1" from time 0 ns to 40 ns. At 40 ns, reset is forced to a "0", 200000 ns after the second $signal_force call was executed.
$signal_release UM-379
$signal_release
The $signal_release() system task releases any force that was applied to an existing VHDL signal or Verilog register/net (called the dest_object). This allows you to release signals, registers, or nets at any level of the design hierarchy from within a Verilog module (e.g., a testbench). A $signal_release works the same as the noforce command (CR-164). $signal_release can be called concurrently or sequentially in a process.
Syntax
$signal_release( dest_object, verbose )
Returns
Nothing
Arguments
Name dest_object
Type string
Description Required. A full hierarchical path (or relative path with reference to the calling block) to an existing VHDL signal or Verilog register/net. Use the path separator to which your simulation is set (i.e., "/" or "."). A full hierarchical path must begin with a "/" or ".". The path must be contained within double quotes. Optional. Possible values are 0 or 1. Specifies whether you want a message reported in the Transcript stating that the signal is being released and the time of the release. Default is 0, no message.
verbose
integer
Related tasks
$init_signal_driver (UM-371), $init_signal_spy (UM-374), $signal_force (UM-377)
Limitations
You cannot release a bit or slice of a register; you can release only the entire register.
Example
module testbench; reg release_flag; always @(posedge release_flag) begin $signal_release("/testbench/dut/blk1/data", 1); $signal_release("/testbench/dut/blk1/clk", 1); end ... endmodule
The above example releases any forces on the signals data and clk when the register release_flag transitions to a "1". Both calls will send a message to the transcript stating which signal was released and when.
UM-381
VHDL VITAL SDF . . . . . SDF to VHDL generic matching . Resolving errors . . . . . Verilog SDF . . . . . . . The $sdf_annotate system task . SDF to Verilog construct matching Optional edge specifications . . Optional conditions . . . . Rounded timing values . . .
Troubleshooting . . . . . . . . . . . . . Specifying the wrong instance . . . . . . . . Mistaking a component or module name for an instance label Forgetting to specify the instance . . . . . . . .
This chapter discusses ModelSims implementation of SDF (Standard Delay Format) timing annotation. Included are sections on VITAL SDF and Verilog SDF, plus troubleshooting. Verilog and VHDL VITAL timing data can be annotated from SDF files by using the simulators built-in SDF annotator. ASIC and FPGA vendors usually provide tools that create SDF files for use with their cell libraries. Refer to your vendors documentation for details on creating SDF files for your library. Many vendors also provide instructions on using their SDF files and libraries with ModelSim. The SDF specification was originally created for Verilog designs, but it has also been adopted for VHDL VITAL designs. In general, the designer does not need to be familiar with the details of the SDF specification because the cell library provider has already supplied tools that create SDF files that match their libraries. Note: ModelSim will read SDF files that were compressed using gzip. Other compression formats (e.g., Unix zip) are not supported.
Any number of SDF files can be applied to any instance in the design by specifying one of the above options for each file. Use -sdfmin to select minimum, -sdftyp to select typical, and -sdfmax to select maximum timing values from the SDF file.
Instance specification
The instance paths in the SDF file are relative to the instance to which the SDF is applied. Usually, this instance is an ASIC or FPGA model instantiated under a testbench. For example, to annotate maximum timing values from the SDF file myasic.sdf to an instance u1 under a top-level named testbench, invoke the simulator as follows:
vsim -sdfmax /testbench/u1=myasic.sdf testbench
If the instance name is omitted then the SDF file is applied to the top-level. This is usually incorrect because in most cases the model is instantiated under a testbench or within a larger system level simulation. In fact, the design can have several models, each having its own SDF file. In this case, specify an SDF file for each instance. For example,
vsim -sdfmax /system/u1=asic1.sdf -sdfmax /system/u2=asic2.sdf system
You can access this dialog by invoking the simulator without any arguments or by selecting Simulate > Start Simulation. See the GUI chapter for a description of this dialog. For Verilog designs, you can also specify SDF files by using the $sdf_annotate system task. See "The $sdf_annotate system task" (UM-386) for more details.
Resolving errors
If the simulator finds the cell instance but not the generic then an error message is issued. For example,
** Error (vsim-SDF-3240) myasic.sdf(18): Instance /testbench/dut/u1 does not have a generic named tpd_a_y
In this case, make sure that the design is using the appropriate VITAL library cells. If it is, then there is probably a mismatch between the SDF and the VITAL cells. You need to find the cell instance and compare its generic names to those expected by the annotator. Look in the VHDL source files provided by the cell library vendor. If none of the generic names look like VITAL timing generic names, then perhaps the VITAL library cells are not being used. If the generic names do look like VITAL timing generic names but dont match the names expected by the annotator, then there are several possibilities: The vendors tools are not conforming to the VITAL specification. The SDF file was accidentally applied to the wrong instance. In this case, the simulator also issues other error messages indicating that cell instances in the SDF could not be located in the design. The vendors library and SDF were developed for the older VITAL 2.2b specification. This version uses different name mapping rules. In this case, invoke vsim (CR-305) with the -vital2.2b option:
vsim -vital2.2b -sdfmax /testbench/u1=myasic.sdf testbench
Verilog SDF
Verilog designs can be annotated using either the simulator command-line options or the $sdf_annotate system task (also commonly used in other Verilog simulators). The command-line options annotate the design immediately after it is loaded, but before any simulation events take place. The $sdf_annotate task annotates the design at the time it is called in the Verilog source code. This provides more flexibility than the command-line options.
Syntax
$sdf_annotate (["<sdffile>"], [<instance>], ["<config_file>"], ["<log_file>"], ["<mtm_spec>"], ["<scale_factor>"], ["<scale_type>"]);
Arguments
"<sdffile>"
Hierarchical name of the instance to be annotated. Optional. Defaults to the instance where the $sdf_annotate call is made.
"<config_file>"
String that specifies the configuration file. Optional. Currently not supported, this argument is ignored.
"<log_file>"
String that specifies the logfile. Optional. Currently not supported, this argument is ignored.
"<mtm_spec>"
String that specifies the delay selection. Optional. The allowed strings are "minimum", "typical", "maximum", and "tool_control". Case is ignored and the default is "tool_control". The "tool_control" argument means to use the delay specified on the command line by +mindelays, +typdelays, or +maxdelays (defaults to +typdelays).
"<scale_factor>"
String that specifies delay scaling factors. Optional. The format is "<min_mult>:<typ_mult>:<max_mult>". Each multiplier is a real number that is used to scale the corresponding delay in the SDF file.
"<scale_type>"
String that overrides the <mtm_spec> delay selection. Optional. The <mtm_spec> delay selection is always used to select the delay scaling factor, but if a <scale_type> is specified, then it will determine the min/typ/max selection from the SDF file. The allowed strings are "from_min", "from_minimum", "from_typ", "from_typical", "from_max", "from_maximum", and "from_mtm". Case is ignored, and the default is "from_mtm", which means to use the <mtm_spec> value.
Examples
Optional arguments can be omitted by using commas or by leaving them out if they are at the end of the argument list. For example, to specify only the SDF file and the instance to which it applies:
$sdf_annotate("myasic.sdf", testbench.u1);
The IOPATH construct usually annotates path delays. If ModelSim cant locate a corresponding specify path delay, it returns an error unless you use the +sdf_iopath_to_prim_ok argument to vsim (CR-305). If you specify that argument and the module contains no path delays, then all primitives that drive the specified output port are annotated. INTERCONNECT and PORT are matched to input ports: SDF (INTERCONNECT u1.y u2.a (5)) (PORT u2.a (5)) Verilog input a; inout a;
Both of these constructs identify a module input or inout port and create an internal net that is a delayed version of the port. This is called a Module Input Port Delay (MIPD). All primitives, specify path delays, and specify timing checks connected to the original port are reconnected to the new MIPD net. PATHPULSE and GLOBALPATHPULSE are matched to specify path delays: SDF (PATHPULSE a y (5) (10)) (GLOBALPATHPULSE a y (30) (60)) Verilog (a => y) = 0; (a => y) = 0;
If the input and output ports are omitted in the SDF, then all path delays are matched in the cell. DEVICE is matched to primitives or specify path delays: SDF (DEVICE y (5)) (DEVICE y (5)) Verilog and u1(y, a, b); (a => y) = 0; (b => y) = 0;
If the SDF cell instance is a primitive instance, then that primitives delay is annotated. If it is a module instance, then all specify path delays are annotated that drive the output port specified in the DEVICE construct (all path delays are annotated if the output port is omitted). If the module contains no path delays, then all primitives that drive the specified output port are annotated (or all primitives that drive any output port if the output port is omitted). SETUP is matched to $setup and $setuphold: SDF (SETUP d (posedge clk) (5)) (SETUP d (posedge clk) (5)) Verilog $setup(d, posedge clk, 0); $setuphold(posedge clk, d, 0, 0);
HOLD is matched to $hold and $setuphold: SDF (HOLD d (posedge clk) (5)) (HOLD d (posedge clk) (5)) Verilog $hold(posedge clk, d, 0); $setuphold(posedge clk, d, 0, 0);
SETUPHOLD is matched to $setup, $hold, and $setuphold: SDF (SETUPHOLD d (posedge clk) (5) (5)) (SETUPHOLD d (posedge clk) (5) (5)) (SETUPHOLD d (posedge clk) (5) (5)) RECOVERY is matched to $recovery: SDF (RECOVERY (negedge reset) (posedge clk) (5)) Verilog $recovery(negedge reset, posedge clk, 0); Verilog $setup(d, posedge clk, 0); $hold(posedge clk, d, 0); $setuphold(posedge clk, d, 0, 0);
REMOVAL is matched to $removal: SDF (REMOVAL (negedge reset) (posedge clk) (5)) Verilog $removal(negedge reset, posedge clk, 0);
RECREM is matched to $recovery, $removal, and $recrem: SDF (RECREM (negedge reset) (posedge clk) (5) (5)) (RECREM (negedge reset) (posedge clk) (5) (5)) (RECREM (negedge reset) (posedge clk) (5) (5)) SKEW is matched to $skew: SDF (SKEW (posedge clk1) (posedge clk2) (5)) WIDTH is matched to $width: SDF (WIDTH (posedge clk) (5)) PERIOD is matched to $period: SDF (PERIOD (posedge clk) (5)) NOCHANGE is matched to $nochange: SDF (NOCHANGE (negedge write) addr (5) (5)) Verilog $nochange(negedge write, addr, 0, 0); Verilog $period(posedge clk, 0); Verilog $width(posedge clk, 0); Verilog $skew(posedge clk1, posedge clk2, 0); Verilog $recovery(negedge reset, posedge clk, 0); $removal(negedge reset, posedge clk, 0); $recrem(negedge reset, posedge clk, 0);
In this case, the cell accommodates more accurate data than can be supplied by the tool that created the SDF file, and both timing checks correctly receive the same value. Likewise, the SDF file may contain more accurate data than the model can accommodate. SDF (SETUP (posedge data) (posedge clock) (4)) (SETUP (negedge data) (posedge clock) (6)) Verilog $setup(data, posedge clk, 0); $setup(data, posedge clk, 0);
In this case, both SDF constructs are matched and the timing check receives the value from the last one encountered. Timing check edge specifiers can also use explicit edge transitions instead of posedge and negedge. However, the SDF file is limited to posedge and negedge. For example, SDF (SETUP data (posedge clock) (5)) Verilog $setup(data, edge[01, 0x] clk, 0);
The explicit edge specifiers are 01, 0x, 10, 1x, x0, and x1. The set of [01, 0x, x1] is equivalent to posedge, while the set of [10, 1x, x0] is equivalent to negedge. A match occurs if any of the explicit edges in the specify port match any of the explicit edges implied by the SDF port.
Optional conditions
Timing check ports and path delays can have optional conditions. The annotator uses the following rules to match conditions: A match occurs if the SDF does not have a condition. A match occurs for a timing check if the SDF port condition is semantically equivalent to the specify port condition. A match occurs for a path delay if the SDF condition is lexically identical to the specify condition. Timing check conditions are limited to very simple conditions, therefore the annotator can match the expressions based on semantics. For example, SDF (SETUP data (COND (reset!=1) (posedge clock)) (5)) Verilog $setup(data, posedge clk &&& (reset==0), 0);
The conditions are semantically equivalent and a match occurs. In contrast, path delay conditions may be complicated and semantically equivalent conditions may not match. For example, SDF (COND (r1 || r2) (IOPATH clk q (5))) (COND (r1 || r2) (IOPATH clk q (5))) Verilog if (r1 || r2) (clk => q) = 5; // matches if (r2 || r1) (clk => q) = 5; // does not match
The annotator does not match the second condition above because the order of r1 and r2 are reversed.
Interconnect delays
An interconnect delay represents the delay from the output of one device to the input of another. ModelSim can model single interconnect delays or multisource interconnect delays for Verilog, VHDL/VITAL, or mixed designs. See the vsim command for more information on the relevant command-line arguments. Timing checks are performed on the interconnect delayed versions of input ports. This may result in misleading timing constraint violations, because the ports may satisfy the constraint while the delayed versions may not. If the simulator seems to report incorrect violations, be sure to account for the effect of interconnect delays.
Troubleshooting
Specifying the wrong instance
By far, the most common mistake in SDF annotation is to specify the wrong instance to the simulators SDF options. The most common case is to leave off the instance altogether, which is the same as selecting the top-level design unit. This is generally wrong because the instance paths in the SDF are relative to the ASIC or FPGA model, which is usually instantiated under a top-level testbench. See "Instance specification" (UM-382) for an example. A common example for both VHDL and Verilog testbenches is provided below. For simplicity, the test benches do nothing more than instantiate a model that has no ports.
VHDL testbench
entity testbench is end; architecture only of testbench is component myasic end component; begin dut : myasic; end;
Verilog testbench
module testbench; myasic dut(); endmodule
The name of the model is myasic and the instance label is dut. For either testbench, an appropriate simulator invocation might be:
vsim -sdfmax /testbench/dut=myasic.sdf testbench
The important thing is to select the instance for which the SDF is intended. If the model is deep within the design hierarchy, an easy way to find the instance name is to first invoke the simulator without SDF options, view the structure pane, navigate to the model instance, select it, and enter the environment command (CR-131). This command displays the instance name that should be used in the SDF command-line option.
Troubleshooting UM-395
Results in:
** Error (vsim-SDF-3250) myasic.sdf(0): Failed to find INSTANCE /testbench/u1 ** Error (vsim-SDF-3250) myasic.sdf(0): Failed to find INSTANCE /testbench/u2 ** Error (vsim-SDF-3250) myasic.sdf(0): Failed to find INSTANCE /testbench/u3 ** Error (vsim-SDF-3250) myasic.sdf(0): Failed to find INSTANCE /testbench/u4 ** Error (vsim-SDF-3250) myasic.sdf(0): Failed to find INSTANCE /testbench/u5 ** Warning (vsim-SDF-3432) myasic.sdf: This file is probably applied to the wrong instance. ** Warning (vsim-SDF-3432) myasic.sdf: Ignoring subsequent missing instances from this file.
After annotation is done, the simulator issues a summary of how many instances were not found and possibly a suggestion for a qualifying instance:
** Warning (vsim-SDF-3440) myasic.sdf: Failed to find any of the 358 instances from this file. ** Warning (vsim-SDF-3442) myasic.sdf: Try instance /testbench/dut. It contains all instance paths from this file.
The simulator recommends an instance only if the file was applied to the top-level and a qualifying instance is found one level down. Also see "Resolving errors" (UM-385) for specific VHDL VITAL SDF troubleshooting.
UM-397
Using extended VCD as stimulus . . . . . . . . Simulating with input values from a VCD file . . . Replacing instances with output values from a VCD file . ModelSim VCD commands and VCD tasks . Compressing files with VCD tasks . . A VCD file from source to output . VHDL source code . . . VCD simulator commands . VCD output . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Capturing port driver data . . . . . . Driver states . . . . . . . . Driver strength . . . . . . . Identifier code . . . . . . . . Resolving values . . . . . . . Example VCD output from vcd dumpports
This chapter describes how to use VCD files in ModelSim. The VCD file format is specified in the IEEE 1364 standard. It is an ASCII file containing header information, variable definitions, and variable value changes. VCD is in common use for Verilog designs, and is controlled by VCD system task calls in the Verilog source code. ModelSim provides command equivalents for these system tasks and extends VCD support to VHDL designs. The ModelSim commands can be used on VHDL, Verilog, or mixed designs. If you need vendor-specific ASIC design-flow documentation that incorporates VCD, please contact your ASIC vendor.
Next, with the design loaded, specify the VCD file name with the vcd file command (CR237) and add objects to the file with the vcd add command (CR-227):
VSIM VSIM VSIM VSIM 1> 2> 3> 4> vcd file myvcdfile.vcd vcd add /test_counter/dut/* run quit -f
Next, with the design loaded, specify the VCD file name and objects to add with the vcd dumpports command (CR-230):
VSIM 1> vcd dumpports -file myvcdfile.vcd /test_counter/dut/* VSIM 3> run VSIM 4> quit -f
Case sensitivity
VHDL is not case sensitive so ModelSim converts all signal names to lower case when it produces a VCD file. Conversely, Verilog designs are case sensitive so ModelSim maintains case when it produces a VCD file.
Next, rerun the counter without the testbench, using the -vcdstim argument:
% vsim -vcdstim counter.vcd counter VSIM 1> add wave /* VSIM 2> run 200
Next, rerun the adder without the testbench, using the -vcdstim argument:
% vsim -vcdstim addern.vcd addern -gn=8 -do "add wave /*; run 1000"
Next, rerun each module separately, using the captured VCD stimulus:
% vsim -vcdstim proc.vcd proc -do "add wave /*; run 1000" VSIM 1> quit -f % vsim -vcdstim cache.vcd cache -do "add wave /*; run 1000" VSIM 1> quit -f % vsim -vcdstim memory.vcd memory -do "add wave /*; run 1000" VSIM 1> quit -f
Example
In the following example, the three instances /top/p, /top/c, and /top/m are replaced in simulation by the output values found in the corresponding VCD files. First, create VCD files for all instances you want to replace:
vcd vcd vcd run dumpports -vcdstim -file proc.vcd /top/p/* dumpports -vcdstim -file cache.vcd /top/c/* dumpports -vcdstim -file memory.vcd /top/m/* 1000
Next, simulate your design and map the instances to the VCD files you created:
vsim top -vcdstim /top/p=proc.vcd -vcdstim /top/c=cache.vcd -vcdstim /top/m=memory.vcd
The order of the ports in the module line (clk, addr, data, ...) does not match the order of those ports in the input, output, and inout lines (clk, rdy, addr, ...). In this case the -vcdstim argument to the vcd dumpports command needs to be used. In cases where the order is the same, you do not need to use the -vcdstim argument to vcd dumpports. Also, module declarations of the form:
module proc(input clk, output addr, inout data, ...)
ModelSim also supports extended VCD (dumpports system tasks). The table below maps the VCD dumpports commands to their associated tasks. VCD dumpports commands vcd dumpports (CR-230) vcd dumpportsall (CR-232) vcd dumpportsflush (CR-233) vcd dumpportslimit (CR-234) vcd dumpportsoff (CR-235) vcd dumpportson (CR-236) VCD system tasks $dumpports $dumpportsall $dumpportsflush $dumpportslimit $dumpportsoff $dumpportson
ModelSim supports multiple VCD files. This functionality is an extension of the IEEE Std 1364 specification. The tasks behave the same as the IEEE equivalent tasks such as $dumpfile, $dumpvar, etc. The difference is that $fdumpfile can be called multiple times to create more than one VCD file, and the remaining tasks require a filename argument to associate their actions with a specific file. VCD commands vcd add (CR-227)
-file <filename>
vcd checkpoint (CR-228) <filename> vcd files (CR-239) <filename> vcd flush (CR-241) <filename>
VCD commands vcd limit (CR-242) <filename> vcd off (CR-243) <filename> vcd on (CR-244) <filename>
VCD output
The VCD file created as a result of the preceding scenario would be called output.vcd. The following pages show how it would look.
VCD output
$date Thu Sep 18 11:07:43 2003 $end $version ModelSim Version 6.1 $end $timescale 1ns $end $scope module shifter_mod $end $var wire 1 ! clk $end $var wire 1 " reset $end $var wire 1 # data_in $end $var wire 1 $ q [8] $end $var wire 1 % q [7] $end $var wire 1 & q [6] $end $var wire 1 ' q [5] $end $var wire 1 ( q [4] $end $var wire 1 ) q [3] $end $var wire 1 * q [2] $end $var wire 1 + q [1] $end $var wire 1 , q [0] $end $upscope $end $enddefinitions $end #0 $dumpvars 0! 1" 0# 0$ 0% 0& 0' 0( 0) 0* 0+ 0, $end #100 1! #150 0! #200 1! $dumpoff x! x" x# x$ x% x& x' x(
x) x* x+ x, $end #300 $dumpon 1! 0" 1# 0$ 0% 0& 0' 0( 0) 0* 0+ 1, $end #350 0! #400 1! 1+ #450 0! #500 1! 1* #550 0! #600 1! 1) #650 0! #700 1! 1( #750 0! #800 1! 1' #850 0! #900 1! 1& #950 0! #1000 1! 1% #1050 0! #1100 1! 1$ #1150
Driver states
The driver states are recorded as TSSI states if the direction is known, as detailed in this table: Input (testfixture) D low U high N unknown Z tri-state d low (two or more drivers active) u high (two or more drivers active) Output (dut) L low H high X unknown T tri-state l low (two or more drivers active) h high (two or more drivers active)
If the direction is unknown, the state will be recorded as one of the following: Unknown direction 0 low (both input and output are driving low) 1 high (both input and output are driving high) ? unknown (both input and output are driving unknown) F three-state (input and output unconnected) A unknown (input driving low and output driving high) a unknown (input driving low and output driving unknown) B unknown (input driving high and output driving low) b unknown (input driving high and output driving unknown) C unknown (input driving unknown and output driving low) c unknown (input driving unknown and output driving high)
Driver strength
The recorded 0 and 1 strength values are based on Verilog strengths: Strength 0 highz 1 small 2 medium 3 weak 4 large 5 pull 6 strong 7 supply W,H,L U,X,0,1,- VHDL std_logic mappings Z
Identifier code
The <identifier_code> is an integer preceded by < that starts at zero and is incremented for each port in the order the ports are specified. Also, the variable type recorded in the VCD header is "port".
Resolving values
The resolved values written to the VCD file depend on which options you specify when creating the file.
Default behavior
By default ModelSim generates output according to IEEE 1364-2005. The standard states that the values 0 (both input and output are active with value 0) and 1 (both input and output are active with value 1) are conflict states. The standard then defines two strength ranges: Strong: strengths 7, 6, and 5 Weak: strengths 4, 3, 2, 1 The rules for resolving values are as follows: If the input and output are driving the same value with the same range of strength, the resolved value is 0 or 1, and the strength is the stronger of the two. If the input is driving a strong strength and the output is driving a weak strength, the resolved value is D, d, U or u, and the strength is the strength of the input. If the input is driving a weak strength and the output is driving a strong strength, the resolved value is L, l, H or h, and the strength is the strength of the output.
The nc_sim_index argument is required yet ignored by ModelSim. It is required only to be compatible with NCSims argument list. The file_format argument accepts the following values or an ORed combination thereof (see examples below): File_format value 0 2 4 8 Here are some examples:
// ignore strength range $dumpports(top, "filename", 0, 0) // compress and ignore strength range $dumpports(top, "filename", 0, 4) // print direction and ignore strength range $dumpports(top, "filename", 0, 8) // compress, print direction, and ignore strength range $dumpports(top, "filename", 0, 12)
Meaning Ignore strength range Use strength ranges; produces IEEE 1364-compliant behavior Compress the EVCD output Include port direction information in the EVCD file header; same as using -direction argument to vcd dumpports
UM-413
Tcl command syntax . . . . . if command syntax . . . . Command substitution . . . Command separator . . . . Multiple-line commands . . . Evaluation order . . . . . Tcl relational expression evaluation Variable substitution . . . . System commands. . . . . List processing . . . . . . . . . . . . . .
Macros (DO files) . . . . . . . . . . . Creating DO files . . . . . . . . . . Using Parameters with DO files . . . . . . Deleting a file from a .do script . . . . . . Making macro parameters optional . . . . . Useful commands for handling breakpoints and errors Error action in DO files . . . . . . . .
Introduction
This chapter provides an overview of Tcl (tool command language) as used with ModelSim. Macros in ModelSim are simply Tcl scripts that contain ModelSim and, optionally, Tcl commands. Tcl is a scripting language for controlling and extending ModelSim. Within ModelSim you can develop implementations from Tcl scripts without the use of C code. Because Tcl is interpreted, development is rapid; you can generate and execute Tcl scripts on the fly without stopping to recompile or restart ModelSim. In addition, if ModelSim does not provide the command you need, you can use Tcl to create your own commands.
Tcl References
Two books about Tcl are Tcl and the Tk Toolkit by John K. Ousterhout, published by Addison-Wesley Publishing Company, Inc., and Practical Programming in Tcl and Tk by Brent Welch published by Prentice Hall. You can also consult the following online references: Select Help > Tcl Man Pages.
Tcl commands
For complete information on Tcl commands, select Help > Tcl Man Pages. Also see "Simulator GUI preferences" (GR-251) for information on Tcl preference variables. ModelSim command names that conflict with Tcl commands have been renamed or have been replaced by Tcl commands. See the list below:
Previous ModelSim command continue format list | wave if list nolist | nowave set source wave
Command changed to (or replaced by) run (CR-197) with the -continue option write format (CR-341) with either list or wave specified
418)
replaced by the Tcl if command, see "if command syntax" (UMfor more information
add list (CR-44) delete (CR-122) with either list or wave specified replaced by the Tcl set command vsource (CR-323) add wave (CR-49)
7 If a word contains a dollar-sign ("$") then Tcl performs variable substitution: the dollarsign and the following characters are replaced in the word by the value of a variable. Variable substitution may take any of the following forms:
$name
Name is the name of a scalar variable; the name is terminated by any character that isn't a letter, digit, or underscore.
$name(index)
Name gives the name of an array variable and index gives the name of an element within that array. Name must contain only letters, digits, and underscores. Command substitutions, variable substitutions, and backslash substitutions are performed on the characters of index.
${name}
Name is the name of a scalar variable. It may contain any characters whatsoever except for close braces. There may be any number of variable substitutions in a single word. Variable substitution is not performed on words enclosed in braces. 8 If a backslash ("\") appears within a word then backslash substitution occurs. In all cases but those described below the backslash is dropped and the following character is treated as an ordinary character and included in the word. This allows characters such as double quotes, close brackets, and dollar signs to be included in words without triggering special processing. The following table lists the backslash sequences that are handled specially, along with the value that replaces each sequence.
\a \b \f \n \r \t \v \<newline>whiteSpace
Audible alert (bell) (0x7). Backspace (0x8). Form feed (0xc). Newline (0xa). Carriage-return (0xd). Tab (0x9). Vertical tab (0xb). A single space character replaces the backslash, newline, and all spaces and tabs after the newline. This backslash sequence is unique in that it is replaced in a separate pre-pass before the command is actually parsed. This means that it will be replaced even when it occurs between braces, and the resulting space will be treated as a word separator if it isn't in braces or quotes. Backslash ("\"). The digits ooo (one, two, or three of them) give the octal value of the character.
\\ \ooo
\xhh
The hexadecimal digits hh give the hexadecimal value of the character. Any number of digits may be present.
Backslash substitution is not performed on words enclosed in braces, except for backslash-newline as described above. 9 If a hash character ("#") appears at a point where Tcl is expecting the first character of the first word of a command, then the hash character and the characters that follow it, up through the next newline, are treated as a comment and ignored. The comment character only has significance when it appears at the beginning of a command. 10 Each character is processed exactly once by the Tcl interpreter as part of creating the words of a command. For example, if variable substitution occurs then no further substitutions are performed on the value of the variable; the value is inserted into the word verbatim. If command substitution occurs then the nested command is processed entirely by the recursive call to the Tcl interpreter; no substitutions are performed before making the recursive call and no additional substitutions are performed on the result of the nested script. 11 Substitutions do not affect the word boundaries of a command. For example, during variable substitution the entire value of the variable becomes part of a single word, even if the variable's value contains spaces.
if command syntax
The Tcl if command executes scripts conditionally. Note that in the syntax below the "?" indicates an optional argument.
Syntax
if expr1 ?then? body1 elseif expr2 ?then? body2 elseif ... ?else? ?bodyN?
Description
The if command evaluates expr1 as an expression. The value of the expression must be a boolean (a numeric value, where 0 is false and anything else is true, or a string value such as true or yes for true and false or no for false); if it is true then body1 is executed by passing it to the Tcl interpreter. Otherwise expr2 is evaluated as an expression and if it is true then body2 is executed, and so on. If none of the expressions evaluates to true then bodyN is executed. The then and else arguments are optional "noise words" to make the command easier to read. There may be any number of elseif clauses, including zero. BodyN may also be omitted as long as else is omitted too. The return value from the command is the result of the body script that was executed, or an empty string if none of the expressions was non-zero and there was no bodyN.
Command substitution
Placing a command in square brackets [ ] will cause that command to be evaluated first and its results returned in place of the command. An example is:
set a 25 set b 11 set c 3 echo "the result is [expr ($a + $b)/$c]"
will output:
"the result is 12"
This feature allows VHDL variables and signals, and Verilog nets and registers to be accessed using:
[examine -<radix> name]
The %name substitution is no longer supported. Everywhere %name could be used, you now can use [examine -value -<radix> name] which allows the flexibility of specifying command options. The radix specification is optional.
Command separator
A semicolon character (;) works as a separator for multiple commands on the same line. It is not required at the end of a line in a command sequence.
Multiple-line commands
With Tcl, multiple-line commands can be used within macros and on the command line. The command line prompt will change (as in a C shell) until the multiple-line command is complete. In the example below, note the way the opening brace { is at the end of the if and else lines. This is important because otherwise the Tcl scanner won't know that there is more coming in the command and will try to execute what it has up to that point, which won't be what you intend.
if { [exa sig_a] == "0011ZZ"} { echo "Signal value matches" do macro_1.do } else { echo "Signal value fails" do macro_2.do }
Evaluation order
An important thing to remember when using Tcl is that anything put in curly brackets {} is not evaluated immediately. This is important for if-then-else statements, procedures, loops, and so forth.
However, if a literal cannot be represented as a number, you must quote it, or Tcl will give you an error. For instance:
if {[exa var_2] == 001Z}...
For the equal operator, you must use the C operator "==". For not-equal, you must use the C operator "!=".
Variable substitution
When a $<var_name> is encountered, the Tcl parser will look for variables that have been defined either by ModelSim or by you, and substitute the value of the variable. Note: Tcl is case sensitive for variable names.
See "Simulator state variables" (UM-455) for more information about ModelSim-defined variables.
System commands
To pass commands to the UNIX shell or DOS window, use the Tcl exec command:
echo The date is [exec date]
List processing
In Tcl a "list" is a set of strings in curly braces separated by spaces. Several Tcl commands are available for creating lists, indexing into lists, appending to lists, getting the length of lists and shifting lists. These commands are: Command syntax lappend var_name val1 val2 ... lindex list_name index linsert list_name index val1 val2 ... list val1, val2 ... llength list_name lrange list_name first last lreplace list_name first last val1, val2, ... Description appends val1, val2, etc. to list var_name returns the index-th element of list_name; the first element is 0 inserts val1, val2, etc. just before the index-th element of list_name returns a Tcl list consisting of val1, val2, etc. returns the number of elements in list_name returns a sublist of list_name, from index first to index last; first or last may be "end", which refers to the last element in the list replaces elements first through last with val1, val2, etc.
Two other commands, lsearch and lsort, are also available for list manipulation. See the Tcl man pages (Help > Tcl Man Pages) for more information on these commands.
Conversions
Description converts two 32-bit pieces (high and low order) into a 64-bit quantity (Time in ModelSim is a 64-bit integer) converts a <real> number to a 64-bit integer in the current Time Scale returns the value of <time> multiplied by the <scaleFactor> integer
Relations
Command eqTime <time> <time> neqTime <time> <time> gtTime <time> <time> gteTime <time> <time> ltTime <time> <time> lteTime <time> <time>
Description evaluates for equal evaluates for not equal evaluates for greater than evaluates for greater than or equal evaluates for less than evaluates for less than or equal
All relation operations return 1 or 0 for true or false respectively and are suitable return values for TCL conditional expressions. For example,
if {[eqTime $Now 1750ns]} { ... }
Arithmetic
Command addTime <time> <time> divTime <time> <time> mulTime <time> <time> subTime <time> <time> Description add time 64-bit integer divide 64-bit integer multiply subtract time
Tcl examples
This is an example of using the Tcl while loop to copy a list from variable a to variable b, reversing the order of the elements along the way:
set b [list] set i [expr {[llength $a] - 1}] while {$i >= 0} { lappend b [lindex $a $i] incr i -1 }
This example uses the Tcl for command to copy a list from variable a to variable b, reversing the order of the elements along the way:
set b [list] for {set i [expr {[llength $a] - 1}]} {$i >= 0} {incr i -1} { lappend b [lindex $a $i] }
This example uses the Tcl foreach command to copy a list from variable a to variable b, reversing the order of the elements along the way (the foreach command iterates over all of the elements of a list):
set b [list] foreach i $a { set b [linsert $b 0 $i] }
This example shows a list reversal as above, this time aborting on a particular element using the Tcl break command:
set b [list] foreach i $a { if {$i = "ZZZ"} break set b [linsert $b 0 $i] }
This example is a list reversal that skips a particular element by using the Tcl continue command:
set b [list] foreach i $a { if {$i = "ZZZ"} continue set b [linsert $b 0 $i] }
The next example works in UNIX only. In a Windows environment, the Tcl exec command will execute compiled files only, not system commands.) The example shows how you can access system information and transfer it into VHDL variables or signals and Verilog nets or registers. When a particular HDL source breakpoint occurs, a Tcl function is called that gets the date and time and deposits it into a VHDL signal of type STRING. If a particular environment variable (DO_ECHO) is set, the function also echoes the new date and time to the transcript file by examining the VHDL variable. (in VHDL source):
signal datime : string(1 to 28) := " ";# 28 spaces
This next example shows a complete Tcl script that restores multiple Wave windows to their state in a previous simulation, including signals listed, geometry, and screen position. It also adds buttons to the Main window toolbar to ease management of the wave files.
## ## ## ## ## ## ## ## ## ## ## ## ## ## ## ## ## ## ## This file contains procedures to manage multiple wave files. Source this file from the command line or as a startup script. source <path>/wave_mgr.tcl add_wave_buttons Add wave management buttons to the main toolbar (new, save and load) new_wave Dialog box creates a new wave window with the user provided name named_wave <name> Creates a new wave window with the specified title save_wave <file-root> Saves name, window location and contents for all open windows wave windows Creates <file-root><n>.do file for each window where <n> is 1 to the number of windows. Default file-root is "wave". Also creates windowSet.do file that contains title and geometry info. load_wave Opens where Also <file-root> and loads wave windows for all files matching <file-root><n>.do <n> are the numbers from 1-9. Default <file-root> is "wave". runs windowSet.do file if it exists.
## Add wave management buttons to the main toolbar proc add_wave_buttons {} { _add_menu main controls right SystemMenu SystemWindowFrame {Load Waves} \ load_wave _add_menu main controls right SystemMenu SystemWindowFrame {Save Waves} \ save_wave _add_menu main controls right SystemMenu SystemWindowFrame {New Wave} \ new_wave } ## Simple Dialog requests name of new wave window. Defaults to Wave<n> proc new_wave {} { global vsimPriv set defaultName "Wave[llength $vsimPriv(WaveWindows)]" set windowName [GetValue . "Create Named Wave Window:" $defaultName ]
if {$windowName == ""} { # Dialog canceled # abort operation return } ## Debug puts "Window name: $windowName\n" if {$windowName == "{}"} { set windowName "" } if {$windowName != ""} { named_wave $windowName } else { named_wave $defaultName } } ## Creates a new wave window with the provided name (defaults to "Wave") proc named_wave {{name "Wave"}} { set newWave [view -new wave] if {[string length $name] > 0} { wm title $newWave $name } } ## Writes out format of all wave windows, stores geometry and title info in ## windowSet.do file. Removes any extra files with the same fileroot. ## Default file name is wave<n> starting from 1. proc save_wave {{fileroot "wave"}} { global vsimPriv set n 1 if {[catch {open windowSet_$fileroot.do w 755} fileId]} { error "Open failure for $fileroot ($fileId)" } foreach w $vsimPriv(WaveWindows) { echo "Saving: [wm title $w]" set filename $fileroot$n.do if {[file exists $filename]} { # Use different file set n2 0 while {[file exists ${fileroot}${n}${n2}.do]} { incr n2 } set filename ${fileroot}${n}${n2}.do } write format wave -window $w $filename puts $fileId "wm title $w \"[wm title $w]\"" puts $fileId "wm geometry $w [wm geometry $w]" puts $fileId "mtiGrid_colconfig $w.grid name -width \ [mtiGrid_colcget $w.grid name -width]" puts $fileId "mtiGrid_colconfig $w.grid value -width \ [mtiGrid_colcget $w.grid value -width]" flush $fileId incr n } foreach f [lsort [glob -nocomplain $fileroot\[$n-9\].do]] { echo "Removing: $f" exec rm $f
} } } ## Provide file root argument and load_wave restores all saved windows. ## Default file root is "wave". proc load_wave {{fileroot "wave"}} { foreach f [lsort [glob -nocomplain $fileroot\[1-9\].do]] { echo "Loading: $f" view -new wave do $f } if {[file exists windowSet_$fileroot.do]} { do windowSet_$fileroot.do } } ...
This next example specifies the compiler arguments and lets you compile any number of files.
set Files [list] set nbrArgs $argc for {set x 1} {$x <= $nbrArgs} {incr x} { set lappend Files $1 shift } eval vcom -93 -explicit -noaccel $Files
This example is an enhanced version of the last one. The additional code determines whether the files are VHDL or Verilog and uses the appropriate compiler and arguments depending on the file type. Note that the macro assumes your VHDL files have a .vhd file extension.
set set set for vhdFiles [list] vFiles [list] nbrArgs $argc {set x 1} {$x <= $nbrArgs} {incr x} { if {[string match *.vhd $1]} { lappend vhdFiles $1 } else { lappend vFiles $1 } shift
} if {[llength $vhdFiles] > 0} { eval vcom -93 -explicit -noaccel $vhdFiles } if {[llength $vFiles] > 0} { eval vlog $vFiles }
Creating DO files
You can create DO files, like any other Tcl script, by typing the required commands in any editor and saving the file. Alternatively, you can save the transcript as a DO file (see "Saving the transcript file" (GR-19)). All "event watching" commands (e.g. onbreak (CR-170), onerror (CR-172), etc.) must be placed before run (CR-197) commands within the macros in order to take effect. The following is a simple DO file that was saved from the transcript. It is used in the dataset exercise in the ModelSim Tutorial. This DO file adds several signals to the Wave window, provides stimulus to those signals, and then advances the simulation.
add wave ld add wave rst add wave clk add wave d add wave q force -freeze clk 0 0, 1 {50 ns} -r 100 force rst 1 force rst 0 10 force ld 0 force d 1010 onerror {cont} run 1700 force ld 1 run 100 force ld 0 run 400 force rst 1 run 200 force rst 0 10 run 1500
There is no limit on the number of parameters that can be passed to macros, but only nine values are visible at one time. You can use the shift command (CR-208) to see the other parameters.
This will delete the file "myfile.log." You can also use the transcript file command to perform a deletion:
transcript file () transcript file my file.log
The first line will close the current log file. The second will open a new log file. If it has the same name as an existing file, it will replace the previous one.
Example 1
This macro specifies the files to compile and handles 0-2 compiler arguments as parameters. If you supply more arguments, ModelSim generates a message.
switch $argc { 0 {vcom file1.vhd file2.vhd file3.vhd } 1 {vcom $1 file1.vhd file2.vhd file3.vhd } 2 {vcom $1 $2 file1.vhd file2.vhd file3.vhd } default {echo Too many arguments. The macro accepts 0-2 args. }
Example 2
This macro specifies the compiler arguments and lets you compile any number of files.
variable Files "" set nbrArgs $argc for {set x 1} {$x <= $nbrArgs} {incr x} { set Files [concat $Files $1] shift } eval vcom -93 -explicit -noaccel $Files
Example 3
This macro is an enhanced version of the one shown in example 2. The additional code determines whether the files are VHDL or Verilog and uses the appropriate compiler and arguments depending on the file type. Note that the macro assumes your VHDL files have a .vhd file extension.
variable vhdFiles "" variable vFiles "" set nbrArgs $argc set vhdFilesExist 0 set vFilesExist 0 for {set x 1} {$x <= $nbrArgs} {incr x} { if {[string match *.vhd $1]} { set vhdFiles [concat $vhdFiles $1] set vhdFilesExist 1 } else { set vFiles [concat $vFiles $1]
set vFilesExist 1 } shift } if {$vhdFilesExist == 1} { eval vcom -93 -explicit -noaccel $vhdFiles } if {$vFilesExist == 1} { eval vlog $vFiles }
You can also set the OnErrorDefaultAction Tcl variable to determine what action ModelSim takes when an error occurs. To set the variable on a permanent basis, you must define the variable in a modelsim.tcl file (see "The modelsim.tcl file" (GR-253) for details).
UM-433
A - Simulator variables
Appendix contents
Variable settings report . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-434 UM-434 UM-435 UM-436 UM-437 UM-438 UM-439 UM-439 UM-441 UM-442 UM-444 UM-449 UM-451 UM-454 UM-455 UM-455 UM-456 Environment variables . . . . . . . . . . Creating environment variables in Windows . . . Referencing environment variables within ModelSim Removing temp files (VSOUT) . . . . . . Control variables located in INI files . . . . [Library] library path variables . . . . [vlog] Verilog compiler control variables. . [vcom] VHDL compiler control variables . [sccom] SystemC compiler control variables . [vsim] simulator control variables . . . [msg_system] message system variables . . Commonly used INI variables . . . . Variable precedence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Simulator state variables . . . . . . . Referencing simulator state variables . . . Special considerations for the now variable .
This appendix documents the following types of variables: environment variables Variables referenced and set according to operating system conventions. Environment variables prepare the ModelSim environment prior to simulation. simulator control variables Variables used to control compiler, simulator , and various other functions. simulator state variables Variables that provide feedback on the state of the current simulation.
Environment variables
Before compiling or simulating, several environment variables may be set to provide the functions described in the table below. The variables are in the autoexec.bat file on Windows 98/Me machines, and set through the System control panel on NT/2000/XP machines. For UNIX, the variables are typically found in the .login script. The LM_LICENSE_FILE variable is required; all others are optional. Environment variable DOPATH Description used by ModelSim to search for DO files (macros); consists of a colon-separated (semi-colon for Windows) list of paths to directories; this environment variable can be overridden by the DOPATH Tcl preference variable The DOPATH environment variable isnt accessible when you invoke vsim from a Unix shell or from a Windows command prompt. It is accessible once ModelSim or vsim is invoked. If you need to invoke from a shell or command line and use the DOPATH environment variable, use the following syntax:
vsim -do "do <dofile_name>" <design_unit>
specifies the editor to invoke with the edit command (CR-129) used by ModelSim to look for an optional graphical preference file and optional location map file; see: "Control variables located in INI files" (UM-438) identifies the location of the 0-In executables directory; see 0-In documentation for more information used by the ModelSim license file manager to find the location of the license file; may be a colon-separated (semi-colon for Windows) set of paths, including paths to other vendor license files; REQUIRED set by all ModelSim tools to the directory in which the binary executable resides; DO NOT SET THIS VARIABLE! used by ModelSim to find Tcl libraries for Tcl/Tk 8.3 and vsim; may also be used to specify a startup DO file; defaults to /modeltech/../tcl; may be set to an alternate path used by ModelSim tools to find source files based on easily reallocated "soft" paths; optional
MODEL_TECH MODEL_TECH_TCL
MGC_LOCATION_MAP
Description used by all ModelSim tools to find the modelsim.ini file; consists of a path including the file name. An alternative use of this variable is to set it to the path of a project file (<Project_Root_Dir>/<Project_Name>.mpf). This allows you to use project settings with command line tools. However, if you do this, the .mpf file will replace modelsim.ini as the initialization file for all ModelSim tools. specifies the location where user interface preferences will be stored. Setting this variable with the path of a file will cause ModelSim to use this file instead of the default location (the users HOME directory in UNIX, and in the registry in Windows). The file does not need to exist beforehand, ModelSim will initialize it. Also, if this file is read-only, ModelSim will not update or otherwise modify the file. This variable may contain a relative pathname in which case the file will be relative to the working directory at the time the tool is started. used by ModelSim to look for an optional graphical preference file; can be a colon-separated (UNIX) or semi-colon separated (Windows) list of file paths creates an mti_trace_cosim file containing debugging information about FLI/PLI/ VPI function calls; set to any value before invoking the simulator. limits the size of the VSOUT temp file (generated by the ModelSim kernel); the value of the variable is the size of k-bytes; TMPDIR (below) controls the location of this file, STDOUT controls the name; default = 10, 0 = no limit; does not control the size of the transcript file specifies the directory into which object libraries are compiled when using the -compile_uselibs argument to the vlog command (CR-293) if set to 1, disables memory mapping in ModelSim; this should be used only when running on Linux 7.1; it will decrease the speed with which ModelSim reads files used by ModelSim to search for PLI object files for loading; consists of a space-separated list of file or path names the VSOUT temp file (generated by the simulator kernel) is deleted when the simulator exits; the file is not deleted if you specify a filename for VSOUT with STDOUT; specifying a name and location (use TMPDIR) for the VSOUT file will also help you locate and delete the file in event of a crash (an unnamed VSOUT file is not deleted after a crash either) specifies the path to a tempnam() generated file (VSOUT) containing all stdout from the simulation kernel
MODELSIM_PREFERE NCES
set MY_PATH=\temp\work
If you used DOS vmap, this line will be added to the modelsim.ini:
MY_VITAL = c:\temp\work
If vmap is used from the ModelSim/VSIM prompt, the modelsim.ini file will be modified with this line:
MY_VITAL = $MY_PATH
You can easily add additional hierarchy to the path. For example,
vmap MORE_VITAL %MY_PATH%\more_path\and_more_path vmap MORE_VITAL \$MY_PATH\more_path\and_more_path
The "$" character in the examples above is Tcl syntax that precedes a variable. The "\" character is an escape character that keeps the variable from being evaluated during the execution of vmap.
Environment variables may also be referenced from the ModelSim command line or in macros using the Tcl env array mechanism:
echo "$env(ENV_VAR_NAME)"
Note: Environment variable expansion does not occur in files that are referenced via the -f argument to vcom, vlog, or vsim.
Comments within the file are preceded with a semicolon ( ; ). The following tables list the variables by section, and in order of their appearance within the INI file: INI file sections [Library] library path variables (UM-439) [vlog] Verilog compiler control variables (UM-439) [vcom] VHDL compiler control variables (UM-441) [sccom] SystemC compiler control variables (UM-442) [vsim] simulator control variables (UM-444) [msg_system] message system variables (UM-449)
modelsim_lib
std std_developerskit
synopsys
verilog
vital2000 others
GenerateRecursionDepthMax
200
Value range 0, 1 0, 1
Purpose if 1, turns on incremental compilation of modules if 1, treats all files within the compilation command line as a single compilation unit; default behavior in versions prior to 6.1was to treat all files as separate compilation units if 1, turns off inclusion of debugging info within design units if 1, enables `protect directive processing; see "Compiler directives specific to ModelSim" (UM-133) for details if 1, turns off "loading..." messages if 1, generates a warning whenever an unknown plus argument is encountered if 1, displays lint warning messages if 1, displays warning when the simulator encounters constructs which code coverage cant handle if 1, displays warning messages about non-LRM compliance in order to match Cadence behavior if 1, shows source line containing error if 1, disables SystemVerilog and Verilog 2001 support and makes compiler compatible with IEEE Std 1364-1995
NoDebug Protect
0, 1 0, 1
0, 1 0, 1 0, 1 0,1 0, 1 0, 1 0, 1
off (0) off (0) off (0) on (1) on (1) off (0) off (0)
CheckSynthesis
0, 1
off (0)
DisableOpt Explicit
0, 1 0, 1
IgnoreVitalErrors NoCaseStaticError NoDebug NoIndexCheck NoOthersStaticError NoRangeCheck NoVital NoVitalCheck Optimize_1164 PedanticErrors Quiet RequireConfigForAllDefault Binding Show_Lint Show_source Show_VitalChecksOpt
0, 1 0, 1 0, 1 0, 1 0, 1 0, 1 0, 1 0, 1 0, 1 0, 1 0, 1 0, 1 0, 1 0, 1 0, 1
off (0) off (0) off (0) off (0) off (0) off (0) off (0) off (0) on (1) off(0) off (0) off (0) off (0) off (0) on (1)
Value range 0, 1 0, 1
Purpose if 0, turns off VITAL compliance-check warnings if 0, turns off warnings when the simulator encounters constructs which code coverage cant handle if 0, turns off unbound-component warnings if 0, turns off process-without-a-wait-statement warnings if 0, turns off null-range warnings if 0, turns off no-space-in-time-literal warnings if 0, turns off multiple-drivers-on-unresolved-signal warnings if 0, turns off warnings about signal value dependency at elaboration if 0, turns off warnings about VHDL-1993 constructs in VHDL-1987 code if 0, turns off warnings about locally static errors deferred until run time if 0, enables support for VHDL-1987; if 1, enables support for VHDL-1993; if 2, enables support for VHDL-2002
0, 1 0, 1 0, 1 0, 1 0, 1 0, 1 0, 1 0, 1 0, 1, 2
CppPath
If used, variables should point directly to the location of the g++ executable, such as:
% CppPath /usr/bin/g++
none
This variable is not required when running SystemC designs. By default, you should install and use the built-in g++ compiler that comes with ModelSim SccomLogfile SccomVerbose 0, 1 0, 1 if 1, creates a logfile for sccom if 1, turns on verbose messages from sccom (CR-199): see "-verbose" (CR-201) for details off (0) off (0)
Value range 0, 1
Purpose if 1, turns on use of SCV include files and library; see"-scv" (CR-201) for details
AssertionFormatBreak
"** %S: %R\n Time: %T Iteration: %D %K: %i File: %F\n" "** %S: %R\n Time: %T Iteration: %D %K: %i File: %F\n" "** %S: %R\n Time: %T Iteration: %D %K: %i File: %F\n"
AssertionFormatError
defines format of messages for VHDL Error assertions; see AssertionFormat for options; if undefined, AssertionFormat is used unless assertion causes a breakpoint in which case AssertionFormatBreak is used defines format of messages for VHDL Fail assertions; see AssertionFormat for options; if undefined, AssertionFormat is used unless assertion causes a breakpoint in which case AssertionFormatBreak is used
AssertionFormatFail
Purpose defines format of messages for VHDL Fatal assertions; see AssertionFormat for options; if undefined, AssertionFormat is used unless assertion causes a breakpoint in which case AssertionFormatBreak is used defines format of messages for VHDL Note assertions; see AssertionFormat for options; if undefined, AssertionFormat is used unless assertion causes a breakpoint in which case AssertionFormatBreak is used defines format of messages for VHDL Warning assertions; see AssertionFormat for options; if undefined, AssertionFormat is used unless assertion causes a breakpoint in which case AssertionFormatBreak is used defines severity of VHDL assertions that cause a simulation break (0 = note, 1 = warning, 2 = error, 3 = failure, 4 = fatal) if 0, vsim ignores unrecognized plusargs; if 1, vsim produces warnings for unrecognized plusargs, but will simulate ignoring the unrecognized plusargs; if 2, vsim produces errors for unrecognized plusargs and exits if 1, checkpoint files are written in compressed format sets the name of a file in which to store the Main window command history controls the number of VHDL files open concurrently; this number should be less than the current limit setting for max file descriptors; 0 = unlimited the dataset separator for fully-rooted contexts, for example sim:/top; must not be the same character as PathSeparator
Default "** %S: %R\n Time: %T Iteration: %D %K: %i File: %F\n" "** %S: %R\n Time: %T Iteration: %D%I\n" "** %S: %R\n Time: %T Iteration: %D%I\n" 3
AssertionFormatNote
AssertionFormatWarning
BreakOnAssertion
0-4
CheckPlusargs
0, 1, 2
off (0)
DatasetSeparator
Purpose defines the kind of force used when not otherwise specified
Default drive for resolved signals; freeze for unresolved signals symbolic
DefaultRadix
symbolic, binary, octal, decimal, unsigned, hexadecimal, ascii one or more of: -force, -noassertions, -nobreakpoint, -nofcovers, -nolist, -nolog, -nowave 0, 1 Any non-quoted string containing at a minimum a %s followed by a %d comma seperated list of filenames 0,1 0,1 0,1 0,1 positive integer
a numeric radix may be specified as a name or number (i.e., binary can be specified as binary or 2; octal as octal or 8; etc.)
DefaultRestartOptions
DelayFileOpen GenerateFormat
if 1, open VHDL87 files on first read or write, else open files when elaborated controls the format of a generate statement label (don't quote it)
loads the specified PLI/FLI shared objects with global symbol visibility if 1, ignore VHDL assertion errors if 1, ignore VHDL assertion failures if 1, ignore VHDL assertion notes if 1, ignore VHDL assertion warnings limit on simulation kernel iterations allowed without advancing time
commented out (;) off (0) off (0) off (0) off (0) 5000
Value range one ore more <license_option> described in the next column; separate by spaces if using multiple entries
Purpose if set, controls ModelSim license file search; license options include: lnlonly - only use msimhdlsim and hdlsim mixedonly - exclude single language licenses nomgc - exclude MGC licenses nolnl - exclude language neutral licenses nomix - exclude msimhdlmix and hdlmix nomti - exclude MTI licenses noqueue - do not wait in license queue if no licenses are available noslvhdl - exclude qhsimvh and vsim noslvlog - exclude qhsimvl and vsimvlog plus - only use PLUS license vlog - only use VLOG license vhdl - only use VHDL license viewsim - accepts a simulation license rather than being queued for a viewer license see also the vsim command (CR-305) <license_option>
NumericStdNoWarnings
0, 1
if 1, warnings generated within the accelerated numeric_std and numeric_bit packages are suppressed used for hierarchical pathnames; must not be the same character as DatasetSeparator; you must specify either a slash (/) or a period (.) when creating a virtual bus simulator resolution; no space between value and units (i.e., 10fs, not 10 fs); overridden by the -t argument to vsim (CR305); if your delays get truncated, set the resolution smaller; this value must be less than or equal to the UserTimeUnit (described below) default simulation length in units specified by the UserTimeUnit variable sets the default time unit for SystemC simulations
off (0)
PathSeparator
any character except those with special meaning (i.e., \, {, }, etc.) fs, ps, ns, us, ms, or sec with optional prefix of 1, 10, or 100
Resolution
ns
RunLength ScTimeUnit
positive integer fs, ps, ns, us, ms, or sec with optional prefix of 1, 10, or 100 0, 1
100 1 ns
ShowUnassociatedScNameWa rning
off (1)
Purpose if 1, displays undebuggable SystemC type warnings specifies the ModelSim startup macro; see the do command (CR-125)
StdArithNoWarnings
if 1, warnings generated within the accelerated Synopsys std_arith packages are suppressed sets the maximum number of VHDL integer values to record with toggle coverage file for saving command transcript; environment variables may be included in the pathname controls VHDL and Verilog files open for write; 0 = Buffered, 1 = Unbuffered instructs vsim to use /usr/lib/libCsup_v2.sl for shared object loading; for use only on HP-UX 11.00 when you have compiled FLI/PLI/VPI C++ code with aCC's -AA option specifies scaling for the Wave window and the default time units to use for commands such as force (CR-141) and run (CR-197); should generally be set to default, in which case it takes the value of the Resolution variable list of dynamically loadable objects for Verilog PLI/VPI applications; see Appendix C - Verilog PLI / VPI / DPI controls whether a warning is issued when the change command changes the value of a VHDL constant or generic controls the number of visible hierarchical regions of a signal name shown in the "Wave window" (GR-194); the default value of zero displays the full name, a setting of one or above displays the corresponding level(s) of hierarchy
off (0)
ToggleMaxIntValues
positive integer
100
TranscriptFile
transcript
UnbufferedOutput UseCsupV2
0 off (0)
UserTimeUnit
default
Veriuser
WarnConstantChange
WaveSignalNameWidth
0, positive integer
Purpose sets the number of megabytes for the WLF reader cache; WLF reader caching caches blocks of the WLF file to reduce redundant file I/O if 0, WLF file records values at every change of the logged objects; if 1, WLF file records values only at the end of each delta step; if 2, WLF file records values only at the end of a simulator time step turns WLF file compression on (1) or off (0) specifies whether a WLF file should be deleted when the simulation ends; if set to 0, the file is not deleted; if set to 1, the file is deleted specifies the default WLF file name specifies whether the viewing of waveforms is optimized; default is enabled specifies whether to save all design hierarchy in the WLF file (1) or only regions containing logged signals (0) WLF file size limit; limits WLF file by size (as closely as possible) to the specified number of megabytes; if both size and time limits are specified the most restrictive is used; setting to 0 results in no limit WLF file time limit; limits WLF file by time (as closely as possible) to the specified amount of time. If both time and size limits are specified the most restrictive is used; setting to 0 results in no limit
Default 0
WLFCollapseMode
0, 1, 2
WLFCompress WLFDeleteOnQuit
0, 1 0, 1
1 0
0, 1 0, 1 0, 1
vsim.wlf 1 0
WLFSizeLimit
0 - positive integer of MB
WLFTimeLimit
Value range list of message numbers list of message numbers list of message numbers
Purpose changes the severity of the listed message numbers to "note"; see "Changing message severity level" (UM458) for more information suppresses the listed message numbers; see "Changing message severity level" (UM-458) for more information changes the severity of the listed message numbers to "warning"; see "Changing message severity level" (UM-458) for more information
Default none
suppress
none
warning
none
Environment variables
You can use environment variables in your initialization files. Use a dollar sign ($) before the environment variable name. For example:
[Library] work = $HOME/work_lib test_lib = ./$TESTNUM/work ... [vsim] IgnoreNote = $IGNORE_ASSERTS IgnoreWarning = $IGNORE_ASSERTS IgnoreError = 0 IgnoreFailure = 0
There is one environment variable, MODEL_TECH, that you cannot and should not set. MODEL_TECH is a special variable set by Model Technology software. Its value is the name of the directory from which the VCOM or VLOG compilers or VSIM simulator was invoked. MODEL_TECH is used by the other Model Technology tools to find the libraries.
Since the file referred to by the "others" clause may itself contain an "others" clause, you can use this feature to chain a set of hierarchical INI files for library mappings.
You can disable the creation of the transcript file by using the following ModelSim command immediately after ModelSim starts:
transcript file ""
The line shown above instructs ModelSim to execute the commands in the macro file named mystartup.do.
; VSIM Startup command Startup = run -all
The line shown above instructs VSIM to run until there are no events scheduled. See the do command (CR-125) for additional information on creating do files.
where <options> can be one or more of -force, -nobreakpoint, -nofcovers, -nolist, -nolog, and -nowave. Example:
DefaultRestartOptions = -nolog -force
VHDL standard
You can specify which version of the 1076 Std ModelSim follows by default using the VHDL93 variable:
[vcom] ; VHDL93 variable selects language version as the default. ; Default is VHDL-2002. ; Value of 0 or 1987 for VHDL-1987. ; Value of 1 or 1993 for VHDL-1993. ; Default or value of 2 or 2002 for VHDL-2002. VHDL93 = 2002
Variable precedence
Note that some variables can be set in a .modelsim file (Registry in Windows) or a .ini file. A variable set in the .modelsim file takes precedence over the same variable set in a .ini file. For example, assume you have the following line in your modelsim.ini file:
TranscriptFile = transcript
And assume you have the following line in your .modelsim file:
set PrefMain(file) {}
In this case the setting in the .modelsim file overrides that in the modelsim.ini file, and a transcript file will not be produced.
resolution
Depending on the current simulator state, this command could result in:
The time is 12390 ps 10ps.
If you do not want the dollar sign to denote a simulator variable, precede it with a "\". For example, \$now will not be interpreted as the current simulator time.
See "ModelSim Tcl time commands" (UM-423) for details on 64-bit time operators.
UM-457
Suppressing warning messages . . . Suppressing VCOM warning messages Suppressing VLOG warning messages Suppressing VSIM warning messages Exit codes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Miscellaneous messages . . Empty port name warning. Lock message . . . . Metavalue detected warning Sensitivity list warning . Tcl Initialization error 2 . Too few port connections . VSIM license lost . . .
sccom error messages . . . . . . . . Failed to load sc lib error: undefined symbol . Multiply defined symbols . . . . . .
This appendix documents various status and warning messages that are produced by ModelSim.
Message system
The ModelSim message system helps you identify and troubleshoot problems while using the application. The messages display in a standard format in the Transcript pane. Accordingly, you can also access them from a saved transcript file (see "Saving the transcript file" (GR-19) for more details).
Message format
The format for the messages is:
** <SEVERITY LEVEL>: ([<Tool>[-<Group>]]-<MsgNum>) <Message>
SEVERITY LEVEL may be one of the following: severity level Note Warning Error Fatal INTERNAL ERROR meaning This is an informational message. There may be a problem that will affect the accuracy of your results. The tool cannot complete the operation. The tool cannot complete execution. This is an unexpected error that should be reported to your support representative.
Tool indicates which ModelSim tool was being executed when the message was generated. For example tool could be vcom, vdel, vsim, etc. Group indicates the topic to which the problem is related. For example group could be FLI, PLI, VCD, etc.
Example
# ** Error: (vsim-PLI-3071) ./src/19/testfile(77): $fdumplimit : Too few arguments.
There are two ways to modify the severity of or suppress notes, warnings, and errors: Use the -error, -note, -suppress, and -warning arguments to sccom (CR-199), vcom (CR246), vlog (CR-293), or vsim (CR-305). See the command descriptions in the ModelSim Command Reference for details on those arguments. Set a permanent default in the [msg_system] section of the modelsim.ini file. See "Control variables located in INI files" (UM-438) for more information.
Suppresses unbound component warning messages. Alternatively, warnings may be disabled for all compiles via the modelsim.ini file (see "[vcom] VHDL compiler control variables" (UM-441)). The warning message numbers are:
1 = unbound component 2 = process without a wait statement 3 = null range 4 = no space in time literal 5 = multiple drivers on unresolved signal 6 = compliance checks 7 = optimization messages 8 = lint checks 9 = signal value dependency at elaboration 10 = VHDL93 constructs in VHDL87 code 14 = locally static error deferred until simulation run
These numbers are category-of-warning message numbers. They are unrelated to vcom arguments that are specified by numbers, such as vcom -87 which disables support for VHDL-1993 and 2002.
Exit codes
The table below describes exit codes used by ModelSim tools. Exit code 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 19 22 42 43 44 45 90 99 100 Description Normal (non-error) return Incorrect invocation of tool Previous errors prevent continuing Cannot create a system process (execv, fork, spawn, etc.) Licensing problem Cannot create/open/find/read/write a design library Cannot create/open/find/read/write a design unit Cannot open/read/write/dup a file (open, lseek, write, mmap, munmap, fopen, fdopen, fread, dup2, etc.) File is corrupted or incorrect type, version, or format of file Memory allocation error General language semantics error General language syntax error Problem during load or elaboration Problem during restore Problem during refresh Communication problem (Cannot create/read/write/close pipe/socket) Version incompatibility License manager not found/unreadable/unexecutable (vlm/mgvlm) SystemC link error Lost license License read/write failure Modeltech daemon license checkout failure #44 Modeltech daemon license checkout failure #45 Assertion failure (SEVERITY_QUIT) Unexpected error in tool GUI Tcl initialization failure
Exit code 101 102 111 202 204 205 206 208 210 211 213 214 215 216 217 218 230 231
Description GUI Tk initialization failure GUI IncrTk initialization failure X11 display error Interrupt (SIGINT) Illegal instruction (SIGILL) Trace trap (SIGTRAP) Abort (SIGABRT) Floating point exception (SIGFPE) Bus error (SIGBUS) Segmentation violation (SIGSEGV) Write on a pipe with no reader (SIGPIPE) Alarm clock (SIGALRM) Software termination signal from kill (SIGTERM) User-defined signal 1 (SIGUSR1) User-defined signal 2 (SIGUSR2) Child status change (SIGCHLD) Exceeded CPU limit (SIGXCPU) Exceeded file size limit (SIGXFSZ)
Miscellaneous messages
This section describes miscellaneous messages which may be associated with ModelSim.
Meaning
ModelSim was unable to locate a C compiler to compile the DPI exported tasks or functions in your design.
Suggested action
Make sure that a C compiler is visible from where you are running the simulation.
Meaning
ModelSim reports these warnings if you use the -lint argument to vlog (CR-293). It reports the warning for any NULL module ports.
Suggested action
If you wish to ignore this warning, do not use the -lint argument.
Lock message
Message text
waiting for lock by user@user. Lockfile is <library_path>/_lock
Meaning
The _lock file is created in a library when you begin a compilation into that library, and it is removed when the compilation completes. This prevents simultaneous updates to the library. If a previous compile did not terminate properly, ModelSim may fail to remove the _lock file.
Suggested action
Manually remove the _lock file after making sure that no one else is actually using that library.
Meaning
This warning is an assertion being issued by the IEEE numeric_std package. It indicates that there is an 'X' in the comparison.
Suggested action
The message does not indicate which comparison is reporting the problem since the assertion is coming from a standard package. To track the problem, note the time the warning occurs, restart the simulation, and run to one time unit before the noted time. At this point, start stepping the simulator until the warning appears. The location of the blue arrow in a Source window will be pointing at the line following the line with the comparison. These messages can be turned off by setting the NumericStdNoWarnings variable to 1 from the command line or in the modelsim.ini file.
Meaning
ModelSim outputs this message when you use the -check_synthesis argument to vcom (CR-246). It reports the warning for any signal that is read by the process but is not in the sensitivity list.
Suggested action
There are cases where you may purposely omit signals from the sensitivity list even though they are read by the process. For example, in a strictly sequential process, you may prefer to include only the clock and reset in the sensitivity list because it would be a design error if any other signal triggered the process. In such cases, your only option is to not use the -check_synthesis argument.
Meaning
This message typically occurs when the base file was not included in a Unix installation. When you install ModelSim, you need to download and install 3 files from the ftp site. These files are:
modeltech-base.tar.gz modeltech-docs.tar.gz modeltech-<platform>.exe.gz If you install only the <platform> file, you will not get the Tcl files that are located in the base file. This message could also occur if the file or directory was deleted or corrupted.
Suggested action
Reinstall ModelSim with all three files.
Meaning
This warning occurs when an instantiation has fewer port connections than the corresponding module definition. The warning doesnt necessarily mean anything is wrong; it is legal in Verilog to have an instantiation that doesnt connect all of the pins. However, someone that expects all pins to be connected would like to see such a warning. Here are some examples of legal instantiations that will and will not cause the warning message. Module definition:
module foo (a, b, c, d);
Instantiation that does not connect all pins but will not produce the warning:
foo inst1(e, f, g, );
Instantiation that does not connect all pins but will produce the warning:
foo inst1(e, f, g);
Any instantiation above will leave pin d unconnected but the first example has a placeholder for the connection. Heres another example:
foo inst1(e, , g, h); foo inst1(.a(e), .b(), .c(g), .d(h));
Suggested actions
Check that there is not an extra comma at the end of the port list. (e.g., model(a,b,) ). The extra comma is legal Verilog and implies that there is a third port connection that is unnamed. If you are purposefully leaving pins unconnected, you can disable these messages using the +nowarnTFMPC argument to vsim.
Meaning
ModelSim queries the license server for a license at regular intervals. Usually these "License Lost" error messages indicate that network traffic is high, and communication with the license server times out.
Suggested action
Anything you can do to improve network communication with the license server will probably solve or decrease the frequency of this problem.
Meaning
ModelSim could not locate the libswift entry and therefore could not link to the Logic Modeling library.
Suggested action
Uncomment the appropriate libswift entry in the [lmc] section of the modelsim.ini or project .mpf file. See "VHDL SmartModel interface" (UM-532) for more information.
Meaning
The causes for such an error could be: missing symbol definition bad link order specified in sccom -link multiply defined symbols (see "Multiple symbol definitions" (UM-168)
Suggested action
If the undefined symbol is a C function in your code or a library you are linking with, be sure that you declared it as an extern "C" function:
extern "C" void myFunc();
The order in which you place the -link option within the sccom -link command is critical. Make sure you have used it appropriately. See sccom (CR-199) for syntax and usage information. See "Misplaced "-link" option" (UM-168) for further explanation of error and correction.
Meaning
The most common type of error found during sccom -link operation is the multiple symbol definition error. This typically arises when the same global symbol is present in more than one .o file. Several causes are likely: A common cause of multiple symbol definitions involves incorrect definition of symbols in header files. If you have an out-of-line function (one that isnt preceded by the "inline" keyword) or a variable defined (i.e., not just referenced or prototyped, but truly defined) in a .h file, you can't include that .h file in more than one .cpp file. Another cause of errors is due to ModelSims name association feature. The name association feature automatically generates .cpp files in the work library. These files "include" your header files. Thus, while it might appear as though you have included your header file in only one .cpp file, from the linkers point of view, it is included in multiple .cpp files.
Suggested action
Make sure you dont have any out-of-line functions. Use the "inline" keyword. See "Multiple symbol definitions" (UM-168).
When the actual part of an association element is in the form of a conversion function call [or a type conversion], and the formal is of an unconstrained array type, the return type of the conversion function [type mark of the type conversion] must be of a constrained array subtype. We relax this (with a warning) unless -pedanticerrors is present when it becomes an error. OTHERS choice in a record aggregate must refer to at least one record element. In an array aggregate of an array type whose element subtype is itself an array, all expressions in the array aggregate must have the same index constraint, which is the element's index constraint. No warning is issued; the presence of -pedanticerrors will produce an error. Non-static choice in an array aggregate must be the only choice in the only element association of the aggregate. The range constraint of a scalar subtype indication must have bounds both of the same type as the type mark of the subtype indication. The index constraint of an array subtype indication must have index ranges each of whose both bounds must be of the same type as the corresponding index subtype. When compiling VHDL 1987, various VHDL 1993 and 2002 syntax is allowed. Use -pedanticerrors to force strict compliance. Warnings are all level 10.
UM-473
Compiling and linking C applications for PLI/VPI/DPI . Compiling and linking C++ applications for PLI/VPI/DPI Specifying application files to load . . . . . . PLI/VPI file loading . . . . . . . . . DPI file loading . . . . . . . . . . Loading shared objects with global symbol visibility PLI example VPI example DPI example . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
The PLI callback reason argument. The sizetf callback function PLI object handles . . . . . . . . . . .
64-bit support for PLI . . . . . . . . . Using 64-bit ModelSim with 32-bit Applications. PLI/VPI tracing . . . . The purpose of tracing files Invoking a trace . . . Syntax . . . . . . Examples . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
UM-516
Introduction UM-475
Introduction
This appendix describes the ModelSim implementation of the Verilog PLI (Programming Language Interface), VPI (Verilog Procedural Interface) and SystemVerilog DPI (Direct Programming Interface). These three interfaces provide a mechanism for defining tasks and functions that communicate with the simulator through a C procedural interface. There are many third party applications available that interface to Verilog simulators through the PLI (see "Third party PLI applications" (UM-506)). In addition, you may write your own PLI/ VPI/DPI applications. ModelSim Verilog implements the PLI as defined in the IEEE Std 1364, with the exception of the acc_handle_datapath() routine. We did not implement the acc_handle_datapath() routine because the information it returns is more appropriate for a static timing analysis tool. The VPI is partially implemented as defined in the IEEE Std 1364-2005. The list of currently supported functionality can be found in the following file:
<install_dir>/modeltech/docs/technotes/Verilog_VPI.note
ModelSim SystemVerilog implements DPI as defined in IEEE Std P1800-2005. The IEEE Std 1364 is the reference that defines the usage of the PLI/VPI routines, and the IEEE Std P1800-2005 Language Reference Manual (LRM) defines the usage of DPI routines. This manual describes only the details of using the PLI/VPI/DPI with ModelSim Verilog and SystemVerilog.
The various callback functions (checktf, sizetf, calltf, and misctf) are described in detail in the IEEE Std 1364. The simulator calls these functions for various reasons. All callback functions are optional, but most applications contain at least the calltf function, which is called when the system task or function is executed in the Verilog code. The first argument to the callback functions is the value supplied in the data field (many PLI applications don't use this field). The type field defines the entry as either a system task (USERTASK) or a system function that returns either a register (USERFUNCTION) or a real (USERREALFUNCTION). The tfname field is the system task or function name (it must begin with $). The remaining fields are not used by ModelSim Verilog. On loading of a PLI application, the simulator first looks for an init_usertfs function, and then a veriusertfs array. If init_usertfs is found, the simulator calls that function so that it can call mti_RegisterUserTF() for each system task or function defined. The mti_RegisterUserTF() function is declared in veriuser.h as follows:
void mti_RegisterUserTF(p_tfcell usertf);
The storage for each usertf entry passed to the simulator must persist throughout the simulation because the simulator de-references the usertf pointer to call the callback functions. We recommend that you define your entries in an array, with the last entry set to 0. If the array is named veriusertfs (as is the case for linking to Verilog-XL), then you don't have to provide an init_usertfs function, and the simulator will automatically register the entries directly from the array (the last entry must be 0). For example,
s_tfcell veriusertfs[] = { {usertask, 0, 0, 0, abc_calltf, 0, "$abc"}, {usertask, 0, 0, 0, xyz_calltf, 0, "$xyz"}, {0} /* last entry must be 0 */ };
Alternatively, you can add an init_usertfs function to explicitly register each entry from the array:
void init_usertfs() { p_tfcell usertf = veriusertfs; while (usertf->type) mti_RegisterUserTF(usertf++); }
It is an error if a PLI shared library does not contain a veriusertfs array or an init_usertfs function. Since PLI applications are dynamically loaded by the simulator, you must specify which applications to load (each application must be a dynamically loadable library, see "Compiling and linking C applications for PLI/VPI/DPI" (UM-484)). The PLI applications are specified as follows (note that on a Windows platform the file extension would be .dll): As a list in the Veriuser entry in the modelsim.ini file:
Veriuser = pliapp1.so pliapp2.so pliappn.so
The various methods of specifying PLI applications can be used simultaneously. The libraries are loaded in the order listed above. Environment variable references can be used in the paths to the libraries in all cases.
Example
PLI_INT32 MyFuncCalltf( PLI_BYTE8 *user_data ) { ... } PLI_INT32 MyFuncCompiletf( PLI_BYTE8 *user_data ) { ... } PLI_INT32 MyFuncSizetf( PLI_BYTE8 *user_data ) { ... } PLI_INT32 MyEndOfCompCB( p_cb_data cb_data_p ) { ... } PLI_INT32 MyStartOfSimCB( p_cb_data cb_data_p ) { ... } void RegisterMySystfs( void ) { vpiHandle tmpH; s_cb_data callback; s_vpi_systf_data systf_data; systf_data.type = vpiSysFunc; systf_data.sysfunctype = vpiSizedFunc; systf_data.tfname = "$myfunc"; systf_data.calltf = MyFuncCalltf; systf_data.compiletf = MyFuncCompiletf; systf_data.sizetf = MyFuncSizetf; systf_data.user_data = 0; tmpH = vpi_register_systf( &systf_data ); vpi_free_object(tmpH); callback.reason = cbEndOfCompile; callback.cb_rtn = MyEndOfCompCB; callback.user_data = 0; tmpH = vpi_register_cb( &callback ); vpi_free_object(tmpH); callback.reason = cbStartOfSimulation; callback.cb_rtn = MyStartOfSimCB; callback.user_data = 0; tmpH = vpi_register_cb( &callback ); vpi_free_object(tmpH); } void (*vlog_startup_routines[ ] ) () = { RegisterMySystfs, 0 /* last entry must be 0 */ };
Loading VPI applications into the simulator is the same as described in "Registering DPI applications" (UM-480).
Your code must provide imported functions or tasks, compiled with an external compiler. An imported task must return an int value, "1" indicating that it is returning due to a disable, or "0" indicating otherwise. These imported functions or objects may then be loaded as a shared library into the simulator with either the command line option -sv_lib <lib> or -sv_liblist <bootstrap_file>. For example,
vlog dut.v gcc -shared -o imports.so imports.c vsim -sv_lib imports top -do <do_file>
The -sv_lib option specifies the shared library name, without an extension. A file extension is added by the tool, as appropriate to your platform. For a list of file extensions accepted by platform, see "DPI file loading" (UM-497). You can also use the command line options -sv_root and -sv_liblist to control the process for loading imported functions and tasks. These options are defined in the IEEE std P18002005 LRM.
vlog
dpiheader.h
vsim
.c
gcc
<exportobj> C compiler
mtipli.lib
.o
compiled user code
ld/link
loader/linker
<test>.so
shared object
vsim
Step 4 Simulate
vsim -sv_lib <test>
Steps in flow
1 Run vlog (CR-293) to generate a dpiheader.h file. This file defines the interface between C and ModelSim for exported and imported tasks and functions. Though the dpiheader.h is a user convenience file rather than requirement, including dpiheader.h in your C code can immediately solve problems caused by an improperly defined interface. An example command for creating the header file would be:
vlog -dpiheader <dpiheader>.h
Required for Windows only; Run a preliminary invocation of vsim (CR-305) with the -dpiexportobj argument. Because of limitations with the linker/loader provided on Windows, this additional step is required. You must create the exported task/function compiled object file (exportobj) by running a preliminary vsim command, such as:
vsim -dpiexportobj exportobj
2 Include the dpiheader.h file in your C code. ModelSim recommends that any user DPI C code that accesses exported tasks/functions, or defines imported tasks/functions, will include the dpiheader.h file. This allows the C compiler to verify the interface between C and ModelSim. 3 Compile the C code into a shared object. Compile your code, providing any .a or other .o files required. For Windows users: In this step, the object file is bound into the .dll that you created using the -dpiexportobj argument. 4 Simulate the design. When simulating, specify the name of the imported DPI C shared object (according to the SystemVerilog LRM).
gcc -shared -o test.so test.c vsim -c -dpiexportobj work/_dpi/exportwrapper top chmod -R a-w work
The library is now ready for simulation by multiple simultaneous users, as follows:
vsim top -sv_lib test
The work/_dpi/exportwrapper argument provides a basename for the shared object. At runtime, vsim automatically checks to see if the file work/_dpi/exportwrapper.so is upto-date with respect to its C source code. If it is out of date, an error message is issued and elaboration stops.
The following instructions assume that the PLI, VPI, or DPI application is in a single source file. For multiple source files, compile each file as specified in the instructions and link all of the resulting object files together with the specified link instructions. Although compilation and simulation switches are platform-specific, loading shared libraries is the same for all platforms. For information on loading libraries for PLI/VPI see "PLI/VPI file loading" (UM-497). For DPI loading instructions, see "DPI file loading" (UM497).
app.so
If app.so is not in your current directory, you must tell the OS where to search for the shared object. You can do this one of two ways: Add a path before app.so in the command line option or control variable (The path may include environment variables.) Put the path in a UNIX shell environment variable: LD_LIBRARY_PATH= <library path without filename> (for Solaris/Linux) or SHLIB_PATH= <library path without filename> (for HP-UX)
Windows platforms
Microsoft Visual C 4.1 or later
cl -c -I<install_dir>\modeltech\include app.c link -dll -export:<init_function> app.obj \ <install_dir>\modeltech\win32\mtipli.lib -out:app.dll
For the Verilog PLI, the <init_function> should be "init_usertfs". Alternatively, if there is no init_usertfs function, the <init_function> specified on the command line should be "veriusertfs". For the Verilog VPI, the <init_function> should be "vlog_startup_routines".
These requirements ensure that the appropriate symbol is exported, and thus ModelSim can find the symbol when it dynamically loads the DLL. When executing cl commands in a DO file, use the /NOLOGO switch to prevent the Microsoft C compiler from writing the logo banner to stderr. Writing the logo causes Tcl to think an error occurred. If you need to run the profiler (see Chapter 13 - Profiling performance and memory use) on a design that contains PLI/VPI code, add these two switches to the link commands shown above:
/DEBUG /DEBUGTYPE:COFF
These switches add symbols to the .dll that the profiler can use in its report.
ModelSim requires the use of MinGW gcc compiler rather than the Cygwin gcc compiler. MinGW gcc is available on the ModelSim FTP site. Remember to add the path to your gcc executable in the Windows environment variables.
The -dpiexportobj generates an object file <objname>.obj that contains "glue" code for exported tasks and functions. You must add that object file to the link line for your .dll, listed after the other object files. For example, a link line for MinGW would be:
gcc -shared -o app.dll app.obj <objname>.obj -L<install_dir>\modeltech\win32 -lmtipli
If your PLI/VPI/DPI application uses anything from a system library, you will need to specify that library when you link your PLI/VPI/DPI application. For example, to use the standard C library, specify -lc to the ld command.
gcc compiler
gcc -c -I/<install_dir>/modeltech/include app.c ld -shared -E -Bsymbolic -o app.so app.o -lc
When using -Bsymbolic with ld, all symbols are first resolved within the shared library at link time. This will result in a list of undefined symbols. This is only a warning for shared libraries and can be ignored. If you are using ModelSim RedHat version 6.0 through 7.1, you also need to add the -noinhibit-exec switch when you specify -Bsymbolic. The compiler switch -freg-struct-return must be used when compiling any FLI application code that contains foreign functions that return real or time values.
If your PLI/VPI/DPI application requires a user or vendor-supplied C library, or an additional system library, you will need to specify that library when you link your PLI/VPI/ DPI application. For example, to use the system math library libm, specify -lm to the ld command:
gcc -c -fPIC -I/<install_dir>/modeltech/include math_app.c ld -shared -Bsymbolic -E --allow-shlib-undefined -o math_app.so math_app.o -lm
To compile for 32-bit operation, specify the -m32 argument on the gcc command line. If your PLI/VPI/DPI application requires a user or vendor-supplied C library, or an additional system library, you will need to specify that library when you link your PLI/VPI/ DPI application. For example, to use the system math library libm, specify -lm to the ld command:
gcc -c -fPIC -I/<install_dir>/modeltech/include math_app.c ld -shared -Bsymbolic -E --allow-shlib-undefined \ -o math_app.so math_app.o -lm
gcc compiler
gcc -c -I/<install_dir>/modeltech/include app.c ld -G -Bsymbolic -o app.so app.o -lc
cc compiler
cc -c -I/<install_dir>/modeltech/include app.c ld -G -Bsymbolic -o app.so app.o -lc
When using -Bsymbolic with ld, all symbols are first resolved within the shared library at link time. This will result in a list of undefined symbols. This is only a warning for shared libraries and can be ignored.
This was tested with gcc 3.2.2. You may need to add the location of libgcc_s.so.1 to the LD_LIBRARY_PATH environment variable.
cc compiler
cc -v -xarch=v9 -O -I<install_dir>/modeltech/include -c app.c ld -G -Bsymbolic app.o -o app.so
When using -Bsymbolic with ld, all symbols are first resolved within the shared library at link time. This will result in a list of undefined symbols. This is only a warning for shared libraries and can be ignored.
gcc compiler
gcc -c -fPIC -I/<install_dir>/modeltech/include app.c ld -b -o app.sl app.o -lc
cc compiler
cc -c +z +DD32 -I/<install_dir>/modeltech/include app.c
Note that -fPIC may not work with all versions of gcc.
64-bit HP platform
cc compiler
cc -v +DD64 -O -I<install_dir>/modeltech/include -c app.c ld -b -o app.sl app.o -lc
If your PLI/VPI/DPI application requires a user or vendor-supplied C library, or an additional system library, you will need to specify that library when you link your PLI/VPI/ DPI application. For example, to use the system math library, specify '-lm' to the 'ld' command:
cc -c +DD64 -I/<install_dir>/modeltech/include math_app.c ld -b -o math_app.sl math_app.o -lm
gcc compiler
gcc -c -I/<install_dir>/modeltech/include app.c ld -o app.sl app.o -bE:app.exp \ -bI:/<install_dir>/modeltech/rs6000/mti_exports -bM:SRE -bnoentry -lc
cc compiler
cc -c -I/<install_dir>/modeltech/include app.c ld -o app.sl app.o -bE:app.exp \ -bI:/<install_dir>/modeltech/rs6000/mti_exports -bM:SRE -bnoentry -lc
The app.exp file must export the PLI/VPI initialization function or table. For the PLI, the exported symbol should be "init_usertfs". Alternatively, if there is no init_usertfs function, then the exported symbol should be "veriusertfs". For the VPI, the exported symbol should be "vlog_startup_routines". These requirements ensure that the appropriate symbol is exported, and thus ModelSim can find the symbol when it dynamically loads the shared object.
When using AIX 4.3 in 32-bit mode, you must add the -DUSE_INTTYPES switch to the compile command lines. This switch prevents a name conflict that occurs between inttypes.h and mti.h.
The -dpiexportobj generates the object file <objname>.o that contains "glue" code for exported tasks and functions. You must add that object file to the link line, listed after the other object files. For example, a link line would be:
ld -o app.so app.o <objname>.o -bE:<isymfile> -bI:/<install_dir>/modeltech/rs6000/mti_exports -bM:SRE -bnoentry -lc
VisualAge cc compiler
cc -c -q64 -I/<install_dir>/modeltech/include app.c ld -o app.s1 app.o -b64 -bE:app.exports \ -bI:/<install_dir>/modeltech/rs64/mti_exports -bM:SRE -bnoentry -lc
The -dpiexportobj generates the object file <objname>.o that contains "glue" code for exported tasks and functions. You must add that object file to the link line, listed after the other object files. For example, a link line would be:
ld -o app.dll app.o <objname>.o -bE:<isymfile> -bI:/<install_dir>/modeltech/rs6000/mti_exports -bM:SRE -bnoentry -lc
The header files veriuser.h, acc_user.h, and vpi_user.h, svdpi.h already include this type of extern. You must also put the PLI/VPI/DPI shared library entry point (veriusertfs, init_usertfs, or vlog_startup_routines) inside of this type of extern. The following platform-specific instructions show you how to compile and link your PLI/VPI/DPI C++ applications so that they can be loaded by ModelSim. Although compilation and simulation switches are platform-specific, loading shared libraries is the same for all platforms. For information on loading libraries, see "DPI file loading" (UM-497).
Windows platforms
Microsoft Visual C++ 4.1 or later
cl -c [-GX] -I<install_dir>\modeltech\include app.cxx link -dll -export:<init_function> app.obj \ <install_dir>\modeltech\win32\mtipli.lib /out:app.dll
The -GX argument enables exception handling. For the Verilog PLI, the <init_function> should be "init_usertfs". Alternatively, if there is no init_usertfs function, the <init_function> specified on the command line should be "veriusertfs". For the Verilog VPI, the <init_function> should be "vlog_startup_routines". These requirements ensure that the appropriate symbol is exported, and thus ModelSim can find the symbol when it dynamically loads the DLL. When executing cl commands in a DO file, use the /NOLOGO switch to prevent the Microsoft C compiler from writing the logo banner to stderr. Writing the logo causes Tcl to think an error occurred.
If you need to run the profiler (see Chapter 13 - Profiling performance and memory use) on a design that contains PLI/VPI code, add these two switches to the link command shown above:
/DEBUG /DEBUGTYPE:COFF
These switches add symbols to the .dll that the profiler can use in its report.
ModelSim requires the use of MinGW gcc compiler rather than the Cygwin gcc compiler. MinGW gcc is available on the ModelSim FTP site.
The -dpiexportobj generates the object file <objname>.obj that contains "glue" code for exported tasks and functions. You must add that object file to the link line, listed after the other object files. For example, if the object name was dpi1, the link line for MinGW would be:
g++ -shared -o app.dll app.obj <objname>.obj -L<install_dir>\modeltech\win32 -lmtipli
If your PLI/VPI application requires a user or vendor-supplied C library, or an additional system library, you will need to specify that library when you link your PLI/VPI application. For example, to use the system math library libm, specify '-lm' to the 'ld' command:
g++ -c -fPIC -I/<install_dir>/modeltech/include math_app.cpp ld -shared -Bsymbolic -E --allow-shlib-undefined -o math_app.so math_app.o -lm
To compile for 32-bit operation, specify the -m32 argument on the gcc command line. If your PLI/VPI/DPI application requires a user or vendor-supplied C library, or an additional system library, you will need to specify that library when you link your PLI/VPI/ DPI application. For example, to use the system math library libm, specify -lm to the ld command:
g++ -c -fPIC -I/<install_dir>/modeltech/include math_app.cpp ld -shared -Bsymbolic -E --allow-shlib-undefined -o math_app.so math_app.o -lm
When using -Bsymbolic with ld, all symbols are first resolved within the shared library at link time. This will result in a list of undefined symbols. This is only a warning for shared libraries and can be ignored.
This was tested with gcc 3.2.2. You may need to add the location of libgcc_s.so.1 to the LD_LIBRARY_PATH environment variable.
cc compiler
cc -v -xarch=v9 -O -I<install_dir>/modeltech/include -c app.cpp ld -G -Bsymbolic app.o -o app.so
When using -Bsymbolic with ld, all symbols are first resolved within the shared library at link time. This will result in a list of undefined symbols. This is only a warning for shared libraries and can be ignored.
cc compiler
cc -c +z +DD32 -I/<install_dir>/modeltech/include app.cpp ld -b -o app.sl app.o -lc
Note that -fPIC may not work with all versions of gcc.
64-bit HP platform
cc compiler
cc -v +DD64 -O -I<install_dir>/modeltech/include -c app.cpp ld -b -o app.sl app.o -lc
If your PLI/VPI application requires a user or vendor-supplied C library, or an additional system library, you will need to specify that library when you link your PLI/VPI application. For example, to use the system math library, specify '-lm' to the 'ld' command:
cc -c +DD64 -I/<install_dir>/modeltech/include math_app.c ld -b -o math_app.sl math_app.o -lm
specify -lc to the ld command. The resulting object must be marked as shared reentrant using these gcc or cc compiler commands for AIX 4.x:
The app.exp file must export the PLI/VPI initialization function or table. For the PLI, the exported symbol should be "init_usertfs". Alternatively, if there is no init_usertfs function, then the exported symbol should be "veriusertfs". For the VPI, the exported symbol should be "vlog_startup_routines". These requirements ensure that the appropriate symbol is exported, and thus ModelSim can find the symbol when it dynamically loads the shared object. When using AIX 4.3 in 32-bit mode, you must add the -DUSE_INTTYPES switch to the compile command lines. This switch prevents a name conflict that occurs between inttypes.h and mti.h.
The -dpiexportobj generates the object file <objname>.o that contains "glue" code for exported tasks and functions. You must add that object file to the link line, listed after the other object files. For example, a link line would be:
ld -o app.dll app.o <objname>.o -bE:<isymfile> -bI:/<install_dir>/modeltech/rs6000/mti_exports -bM:SRE -bnoentry -lc
The -dpiexportobj generates the object file <objname>.o that contains "glue" code for exported tasks and functions. You must add that object file to the link line, listed after the other object files. For example, a link line would be:
ld -o app.so app.o <objname>.o -bE:<isymfile> -bI:/<install_dir>/modeltech/rs6000/mti_exports -bM:SRE -bnoentry -lc
Note: On Windows platforms, the file names shown above should end with .dll rather than .so. The various methods of specifying PLI/VPI applications can be used simultaneously. The libraries are loaded in the order listed above. Environment variable references can be used in the paths to the libraries in all cases. See also Appendix A - Simulator variables for more information on the modelsim.ini file.
When the simulator finds an imported task or function, it searches for the symbol in the collection of shared objects specified using these arguments. For example, you can specify the DPI application as follows:
vsim -sv_lib dpiapp1 -sv_lib dpiapp2 -sv_lib dpiappn
It is a mistake to specify DPI import tasks and functions (tf) inside PLI/VPI shared objects. However, a DPI import tf can make calls to PLI/VPI C code, providing that vsim -gblso was used to mark the PLI/VPI shared object with global symbol visibility. See "Loading shared objects with global symbol visibility" (UM-498).
The -gblso argument works in conjunction with the GlobalSharedObjectList variable in the modelsim.ini file. This variable allows user C code in other shared objects to refer to symbols in a shared object that has been marked as global. All shared objects marked as global are loaded by the simulator earlier than any non-global shared objects.
PLI example
The following example is a trivial, but complete PLI application.
hello.c: #include "veriuser.h" static PLI_INT32 hello() { io_printf("Hi there\n"); return 0; } s_tfcell veriusertfs[] = { {usertask, 0, 0, 0, hello, 0, "$hello"}, {0} /* last entry must be 0 */ }; hello.v: module hello; initial $hello; endmodule Compile the PLI code for the Solaris operating system: % cc -c -I<install_dir>/modeltech/include hello.c % ld -G -o hello.sl hello.o Compile the Verilog code: % vlib work % vlog hello.v Simulate the design: % vsim -c -pli hello.sl hello # Loading work.hello # Loading ./hello.sl VSIM 1> run -all # Hi there VSIM 2> quit
VPI example
The following example is a trivial, but complete VPI application. A general VPI example can be found in <install_dir>/modeltech/examples/verilog/vpi.
hello.c: #include "vpi_user.h" static PLI_INT32 hello(PLI_BYTE8 * param) { vpi_printf( "Hello world!\n" ); return 0; } void RegisterMyTfs( void ) { s_vpi_systf_data systf_data; vpiHandle systf_handle; systf_data.type = vpiSysTask; systf_data.sysfunctype = vpiSysTask; systf_data.tfname = "$hello"; systf_data.calltf = hello; systf_data.compiletf = 0; systf_data.sizetf = 0; systf_data.user_data = 0; systf_handle = vpi_register_systf( &systf_data ); vpi_free_object( systf_handle ); } void (*vlog_startup_routines[])() = { RegisterMyTfs, 0 }; hello.v: module hello; initial $hello; endmodule Compile the VPI code for the Solaris operating system: % gcc -c -I<install_dir>/include hello.c % ld -G -o hello.sl hello.o Compile the Verilog code: % vlib work % vlog hello.v Simulate the design: % vsim -c -pli hello.sl hello # Loading work.hello # Loading ./hello.sl VSIM 1> run -all # Hello world! VSIM 2> quit
DPI example
The following example is a trivial but complete DPI application. For win32 and RS6000 platforms, an additional step is required. For additional examples, see the <install_dir>/ modeltech/examples/systemverilog/dpi directory.
hello_c.c: #include "svdpi.h" #include "dpiheader.h" int c_task(int i, int *o) { printf("Hello from c_task()\n"); verilog_task(i, o); /* Call back into Verilog */ *o = i; return(0); /* Return success (required by tasks) */
}
hello.v: module hello_top; int ret; export "DPI-C" task verilog_task; task verilog_task(input int i, output int o); #10; $display("Hello from verilog_task()"); endtask import "DPI-C" context task c_task(input int i, output int o); initial begin c_task(1, ret); end endmodule
Compile the Verilog code: % vlib work % vlog -sv -dpiheader dpiheader.h hello.v Compile the DPI code for the Solaris operating system: % gcc -c -g -I<install_dir>/modeltech/include hello_c.c % ld -G -o hello_c.so hello_c.o Simulate the design: % vsim -c -sv_lib hello_c hello_top # Loading work.hello_c # Loading ./hello_c.so VSIM 1> run -all # Hello from c_task() # Hello from verilog_task() VSIM 2> quit
For the execution of the $finish system task or the quit command.
reason_startofsave
For the start of execution of the checkpoint command, but before any of the simulation state has been saved. This allows the PLI application to prepare for the save, but it shouldn't save its data with calls to tf_write_save() until it is called with reason_save.
reason_save
For the execution of the checkpoint command. This is when the PLI application must save its state with calls to tf_write_save().
reason_startofrestart
For the start of execution of the restore command, but before any of the simulation state has been restored. This allows the PLI application to prepare for the restore, but it shouldn't restore its state with calls to tf_read_restart() until it is called with reason_restart. The reason_startofrestart value is passed only for a restore command, and not in the case that the simulator is invoked with -restore.
reason_restart
For the execution of the restore command. This is when the PLI application must restore its state with calls to tf_read_restart().
reason_reset
For the execution of the restart command. This is when the PLI application should free its memory and reset its state. We recommend that all PLI applications reset their internal state during a restart as the shared library containing the PLI code might not be reloaded. (See the -keeploaded and -keeploadedrestart arguments to vsim for related information.)
reason_endofreset
For the completion of the restart command, after the simulation state has been reset but before the design has been reloaded.
reason_interactive
For the execution of the $stop system task or any other time the simulation is interrupted and waiting for user input.
reason_scope
For the execution of the environment command or selecting a scope in the structure window. Also for the call to acc_set_interactive_scope() if the callback_flag argument is non-zero.
reason_paramvc
reason_synch
If your PLI application uses these types of objects, then it is important to call acc_close() to free the memory allocated for these objects when the application is done using them. If your PLI application places value change callbacks on accRegBit or accTerminal objects, do not call acc_close() while these callbacks are in effect.
The PLI application is now ready to be run with ModelSim Verilog. All that's left is to specify the resulting object file to the simulator for loading using the Veriuser entry in the modesim.ini file, the -pli simulator argument, or the PLIOBJS environment variable (see "Registering DPI applications" (UM-480)). Note: On the HP700 platform, the object files must be compiled as position-independent code by using the +z compiler argument. Since, the object files supplied for Verilog-XL may be compiled for static linking, you may not be able to use the object files to create a dynamically loadable object for ModelSim Verilog. In this case, you must get the third party application vendor to supply the object files compiled as position-independent code.
accArchitecture
accForeignArchMixed
The type and fulltype constants for VHDL objects are defined in the acc_vhdl.h include file. All of these objects (except signals) are scope objects that define levels of hierarchy in the structure window. Currently, the PLI ACC interface has no provision for obtaining handles to generics, types, constants, variables, attributes, subprograms, and processes.
acc_handle_tfinst acc_initialize acc_next acc_next_bit acc_next_cell acc_next_cell_load acc_next_child acc_next_driver acc_next_hiconn acc_next_input acc_next_load acc_next_loconn acc_next_modpath
acc_next_net acc_next_output acc_next_parameter acc_next_port acc_next_portout acc_next_primitive acc_next_scope acc_next_specparam acc_next_tchk acc_next_terminal acc_next_topmod acc_object_in_typelist acc_object_of_type
acc_product_type acc_product_version acc_release_object acc_replace_delays acc_replace_pulsere acc_reset_buffer acc_set_interactive_scope acc_set_pulsere acc_set_scope acc_set_value acc_vcl_add acc_vcl_delete acc_version
acc_fetch_paramval() cannot be used on 64-bit platforms to fetch a string value of a parameter. Because of this, the function acc_fetch_paramval_str() has been added to the PLI for this use. acc_fetch_paramval_str() is declared in acc_user.h. It functions in a manner similar to acc_fetch_paramval() except that it returns a char *. acc_fetch_paramval_str() can be used on all platforms.
tf_scale_longdelay tf_scale_realdelay tf_setdelay tf_isetdelay tf_setlongdelay tf_isetlongdelay tf_setrealdelay tf_isetrealdelay tf_setworkarea tf_isetworkarea tf_sizep tf_isizep
tf_spname tf_ispname tf_strdelputp tf_istrdelputp tf_strgetp tf_istrgetp tf_strgettime tf_strlongdelputp tf_istrlongdelputp tf_strrealdelputp tf_istrrealdelputp tf_subtract_long
tf_synchronize tf_isynchronize tf_testpvc_flag tf_itestpvc_flag tf_text tf_typep tf_itypep tf_unscale_longdelay tf_unscale_realdelay tf_warning tf_write_save
This routine provides similar functionality to the Verilog-XL acc_decompile_expr routine. The condition argument must be a handle obtained from the acc_handle_condition routine. The value returned by acc_decompile_exp is the string representation of the condition expression.
char *tf_dumpfilename(void)
A call to this routine flushes the VCD file buffer (same effect as calling $dumpflush in the Verilog code).
int tf_getlongsimtime(int *aof_hightime)
This routine gets the current simulation time as a 64-bit integer. The low-order bits are returned by the routine, while the high-order bits are stored in the aof_hightime argument.
PLI/VPI tracing
The foreign interface tracing feature is available for tracing PLI and VPI function calls. Foreign interface tracing creates two kinds of traces: a human-readable log of what functions were called, the value of the arguments, and the results returned; and a set of C-language files that can be used to replay what the foreign interface code did.
Invoking a trace
To invoke the trace, call vsim (CR-305) with the -trace_foreign argument:
Syntax
vsim -trace_foreign <action> [-tag <name>]
Arguments
<action>
Value 1 2
Result writes a local file called "mti_trace_<tag>" writes local files called "mti_data_<tag>.c", "mti_init_<tag>.c", "mti_replay_<tag>.c" and "mti_top_<tag>.c"
3
-tag <name>
Examples
vsim -trace_foreign 1 mydesign
Creates a logfile.
vsim -trace_foreign 3 mydesign
Creates a logfile with a tag of "2". The tracing operations will provide tracing during all user foreign code-calls, including PLI/VPI user tasks and functions (calltf, checktf, sizetf and misctf routines), and Verilog VCL callbacks.
UM-517
D - ModelSim shortcuts
Appendix contents
Command shortcuts . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . UM-517 UM-517 UM-519 UM-522 UM-523 Command history shortcuts
Main and Source window mouse and keyboard shortcuts . List window keyboard shortcuts . . . . . . . . . .
This appendix is a collection of the keyboard and command shortcuts available in the ModelSim GUI.
Command shortcuts
You may abbreviate command syntax, but theres a catch the minimum number of characters required to execute a command are those that make it unique. Remember, as we add new commands some of the old shortcuts may not work. For this reason ModelSim does not allow command name abbreviations in macro files. This minimizes your need to update macro files as new commands are added. Multiple commands may be entered on one line if they are separated by semi-colons (;). For example:
ModelSim> vlog -nodebug=ports level3.v level2.v ; vlog -nodebug top.v
The return value of the last function executed is the only one printed to the transcript. This may cause some unexpected behavior in certain circumstances. Consider this example:
vsim -c -do "run 20 ; simstats ; quit -f" top
You probably expect the simstats results to display in the Transcript window, but they will not, because the last command is quit -f. To see the return values of intermediate commands, you must explicitly print the results. For example:
vsim -do "run 20 ; echo [simstats]; quit -f" -c top
Description repeats the last command repeats command number n; n is the VSIM prompt number (e.g., for this prompt: VSIM 12>, n =12)
Shortcut
!abc ^xyz^ab^
Description repeats the most recent command starting with "abc" replaces "xyz" in the last command with "ab" scrolls through the command history with the keyboard arrows left-click once on a previous ModelSim or VSIM prompt in the transcript to copy the command typed at that prompt to the active cursor shows the last few commands (up to 50 are kept)
his or history
Keystrokes - UNIX < left | right arrow > < control > < left | right arrow >
Keystrokes - Windows
Result move cursor left | right one character move cursor left | right one word extend selection of text extend selection of text by word scroll through command history (in Source window, moves cursor one line up | down) moves cursor up | down one paragraph move cursor to the beginning of the text move cursor to the end of the text
< shift > < left | right | up | down arrow > < control > < shift > < left | right arrow > < up | down arrow > < control > < up | down > < control > < home > < control > < end > < backspace >, < control-h > < delete >, < control-d > none < backspace > < delete > esc
Keystrokes - UNIX < alt > < alt > < F4 > < control - a >, < home > < control - b > < control - d > < control - e >, < end > < control - f > < control - k > < control - n > < control - o > < control - p > < control - s > < F3 > < control - t > < control - u > < control - v >, PageDn < control - w > < control - x >, < control - s> < control - y >, F18 none < control - \ > < control - ->, < control - / > < meta - "<" > < meta - ">" > < meta - v >, PageUp < Meta - w>
Keystrokes - Windows
move cursor to the beginning of the line move cursor left delete character to the right
move cursor to the end of the line move cursor right one character delete to the end of line move cursor one line down (Source window only under Windows)
none
insert a new line character at the cursor move cursor one line up (Source window only under Windows)
find find next reverse the order of the two characters on either side of the cursor delete line
PageDn < control - x > < control - s > < control - v > < control - a >
move cursor down one screen cut the selection save paste the selection select the entire contents of the widget clear any selection in the widget
undoes previous edits in the Source window move cursor to the beginning of the file move cursor to the end of the file move cursor up one screen copy selection
Keystrokes - Windows
Result search for the most recent command that matches the characters typed (Main window only) run simulation continue simulation
< F9> < F10 > < F11 > < F12>
single-step step-over
The Main window allows insertions or pastes only after the prompt; therefore, you dont need to set the cursor when copying strings to the command line.
Key <left arrow> <right arrow> <up arrow> <down arrow> <page up> <control-up arrow> <page down> <control-down arrow> <tab> <shift-tab> <shift-left arrow> <shift-right arrow> <control-f> Windows <control-s> UNIX
Action scroll listing left (selects and highlights the item to the left of the currently selected item) scroll listing right (selects and highlights the item to the right of the currently selected item) scroll listing up scroll listing down scroll listing up by page scroll listing down by page
searches forward (down) to the next transition on the selected signal searches backward (up) to the previous transition on the selected signal (does not function on HP workstations) extends selection left/right opens the Find dialog box to find the specified item label within the list display
Mouse action < control - left-button - drag down and right>a < control - left-button - drag up and right> < control - left-button - drag up and left> <left-button - drag> (Select mode) < middle-button - drag> (Zoom mode) < control - left-button - click on a scroll arrow >
Result zoom area (in) zoom out zoom fit moves closest cursor scrolls window to very top or bottom (vertical scroll) or far left or right (horizontal scroll) scrolls window to position of click
a. If you enter zoom mode by selecting View > Mouse Mode > Zoom Mode, you do not need to hold down the <Ctrl> key.
Action bring into view and center the currently active cursor zoom in (mouse pointer must be over the cursor or waveform panes) zoom out (mouse pointer must be over the cursor or waveform panes) zoom full (mouse pointer must be over the cursor or waveform panes) zoom last (mouse pointer must be over the cursor or waveform panes) zoom range (mouse pointer must be over the cursor or waveform panes) with mouse over waveform pane, scrolls entire window up/ down one line; with mouse over pathname or values pane, scrolls highlight up/down one line scroll pathname, values, or waveform pane left scroll pathname, values, or waveform pane right
Keystroke <page up> <page down> <tab> <shift-tab> <control-f> Windows <control-s> UNIX <control-left arrow> <control-right arrow>
Action scroll waveform pane up by a page scroll waveform pane down by a page search forward (right) to the next transition on the selected signal - finds the next edge search backward (left) to the previous transition on the selected signal - finds the previous edge open the find dialog box; searches within the specified field in the pathname pane for text strings scroll pathname, values, or waveform pane left by a page scroll pathname, values, or waveform pane right by a page
UM-525
E - System initialization
Appendix contents
Files accessed during startup . . . . . . . . . . . . . . . . . . . . . . . UM-526 UM-527 UM-529 Environment variables accessed during startup Initialization sequence . . . . . . .
ModelSim goes through numerous steps as it initializes the system during startup. It accesses various files and environment variables to determine library mappings, configure the GUI, check licensing, and so forth.
File modelsim.ini location map file pref.tcl .modelsim (UNIX) or Windows registry modelsim.tcl
Purpose contains initial tool settings; see "Control variables located in INI files" (UM-438) for specific details on the modelsim.ini file used by ModelSim tools to find source files based on easily reallocated "soft" paths; default file name is mgc_location_map contains defaults for fonts, colors, prompts, window positions, and other simulator window characteristics contains last working directory, project file, printer defaults, and other user-customized GUI characteristics contains user-customized settings for fonts, colors, prompts, other GUI characteristics; maintained for backwards compatibility with older versions (see "The modelsim.tcl file" (GR-253)) if available, loads last project file which is specified in the registry (Windows) or $(HOME)/.modelsim (UNIX); see "What are projects?" (UM-36) for details on project settings
<project_name>.mpf
TK_LIBRARY
ITCL_LIBRARY
ITK_LIBRARY
VSIM_LIBRARY
Purpose identifies the pathname to a user preference file (e.g., C:\modeltech\modelsim.tcl); can be a list of file pathnames, separated by semicolons (Windows) or colons (UNIX); note that user preferences are now stored in the .modelsim file (Unix) or registry (Windows); ModelSim will still read this environment variable but it will then save all the settings to the .modelsim file when you exit the tool
Initialization sequence
The following list describes in detail ModelSims initialization sequence. The sequence includes a number of conditional structures, the results of which are determined by the existence of certain files and the current settings of environment variables. In the steps below, names in uppercase denote environment variables (except MTI_LIB_DIR which is a Tcl variable). Instances of $(NAME) denote paths that are determined by an environment variable (except $(MTI_LIB_DIR) which is determined by a Tcl variable). 1 Determines the path to the executable directory (../modeltech/<platform>). Sets MODEL_TECH to this path, unless MODEL_TECH_OVERRIDE exists, in which case MODEL_TECH is set to the same value as MODEL_TECH_OVERRIDE. 2 Finds the modelsim.ini file by evaluating the following conditions: use MODELSIM if it exists; else use $(MGC_WD)/modelsim.ini; else use ./modelsim.ini; else use $(MODEL_TECH)/modelsim.ini; else use $(MODEL_TECH)/../modelsim.ini; else use $(MGC_HOME)/lib/modelsim.ini; else set path to ./modelsim.ini even though the file doesnt exist 3 Finds the location map file by evaluating the following conditions: use MGC_LOCATION_MAP if it exists (if this variable is set to "no_map", ModelSim skips initialization of the location map); else use mgc_location_map if it exists; else use $(HOME)/mgc/mgc_location_map; else use $(HOME)/mgc_location_map; else use $(MGC_HOME)/etc/mgc_location_map; else use $(MGC_HOME)/shared/etc/mgc_location_map; else use $(MODEL_TECH)/mgc_location_map; else use $(MODEL_TECH)/../mgc_location_map; else use no map 4 Reads various variables from the [vsim] section of the modelsim.ini file. See "[vsim] simulator control variables" (UM-444) for more details. 5 Parses any command line arguments that were included when you started ModelSim and reports any problems. 6 Defines the following environment variables: use MODEL_TECH_TCL if it exists; else
set MODEL_TECH_TCL=$(MODEL_TECH)/../tcl set TCL_LIBRARY=$(MODEL_TECH_TCL)/tcl8.3 set TK_LIBRARY=$(MODEL_TECH_TCL)/tk8.3 set ITCL_LIBRARY=$(MODEL_TECH_TCL)/itcl3.0 set ITK_LIBRARY=$(MODEL_TECH_TCL)/itk3.0 set VSIM_LIBRARY=$(MODEL_TECH_TCL)/vsim 7 Initializes the simulators Tcl interpreter. 8 Checks for a valid license (a license is not checked out unless specified by a modelsim.ini setting or command line option). The next four steps relate to initializing the graphical user interface. 9 Sets Tcl variable MTI_LIB_DIR=$(MODEL_TECH_TCL) 10 Loads $(MTI_LIB_DIR)/vsim/pref.tcl. 11 Loads gui preferences, project file, etc. from the registry (Windows) or $(HOME)/ .modelsim (UNIX). 12 Searches for the modelsim.tcl file by evaluating the following conditions: use MODELSIM_TCL environment variable if it exists (if MODELSIM_TCL is a list of files, each file is loaded in the order that it appears in the list); else use ./modelsim.tcl; else use $(HOME)/modelsim.tcl if it exists That completes the initialization sequence. Also note the following about the modelsim.ini file: When you change the working directory within ModelSim, the tool reads the [library], [vcom], and [vlog] sections of the local modelsim.ini file. When you make changes in the compiler or simulator options dialog or use the vmap command, the tool updates the appropriate sections of the file. The pref.tcl file references the default .ini file via the [GetPrivateProfileString] Tcl command. The .ini file that is read will be the default file defined at the time pref.tcl is loaded.
UM-531
The Logic Modeling SWIFT-based SmartModel library can be used with ModelSim VHDL and Verilog. The SmartModel library is a collection of behavioral models supplied in binary form with a procedural interface that is accessed by the simulator. This appendix describes how to use the SmartModel library with ModelSim. The SmartModel library must be obtained from Logic Modeling along with the documentation that describes how to use it. This appendix only describes the specifics of using the library with ModelSim. A 32-bit SmartModel will not run with a 64-bit version of SE. When trying to load the operating system specific 32-bit library into the 64-bit executable, the pointer sizes will be incorrect. Note: The VHDL SmartModel interface is available as an add-on to the PE and Designer versions. Contact your Mentor Graphics sales representative for more information.
The libsm entry points to the ModelSim dynamic link library that interfaces the foreign architecture to the SmartModel software. The libswift entry points to the Logic Modeling dynamic link library software that accesses the SmartModels. The simulator automatically loads both the libsm and libswift libraries when it elaborates a SmartModel foreign architecture. By default, the libsm entry points to the libsm.sl supplied in the ModelSim installation directory indicated by the MODEL_TECH environment variable. ModelSim automatically sets the MODEL_TECH environment variable to the appropriate directory containing the executables and binaries for the current operating system.
Arguments
-
Name of a SmartModel (see the SmartModel library documentation for details on SmartModel names). By default, the sm_entity tool writes an entity and foreign architecture to stdout for each SmartModel name listed on the command line. Optionally, you can include the component declaration (-c), exclude the entity (-xe), and exclude the architecture (-xa). The simplest way to prepare SmartModels for use with ModelSim VHDL is to generate the entities and foreign architectures for all installed SmartModels, and compile them into a library named lmc. This is easily accomplished with the following commands:
% sm_entity -all > sml.vhd % vlib lmc % vcom -work lmc sml.vhd
To instantiate the SmartModels in your VHDL design, you also need to generate component declarations for the SmartModels. Add these component declarations to a package named sml (for example), and compile the package into the lmc library:
% sm_entity -all -c -xe -xa > smlcomp.vhd
Edit the resulting smlcomp.vhd file to turn it into a package of SmartModel component declarations as follows:
library ieee; use ieee.std_logic_1164.all; package sml is <component declarations go here> end sml;
The SmartModels can now be referenced in your design by adding the following library and use clauses to your code:
library lmc; use lmc.sml.all;
The following is an example of an entity and foreign architecture created by sm_entity for the cy7c285 SmartModel.
library ieee; use ieee.std_logic_1164.all; entity cy7c285 is generic (TimingVersion : STRING := "CY7C285-65"; DelayRange : STRING := "Max"; MemoryFile : STRING := "memory" ); port ( A0 : in std_logic; A1 : in std_logic; A2 : in std_logic; A3 : in std_logic; A4 : in std_logic; A5 : in std_logic; A6 : in std_logic; A7 : in std_logic; A8 : in std_logic; A9 : in std_logic; A10 : in std_logic; A11 : in std_logic; A12 : in std_logic; A13 : in std_logic; A14 : in std_logic; A15 : in std_logic; CS : in std_logic; O0 : out std_logic; O1 : out std_logic; O2 : out std_logic; O3 : out std_logic; O4 : out std_logic; O5 : out std_logic; O6 : out std_logic; O7 : out std_logic; WAIT_PORT : inout std_logic ); end; architecture SmartModel of cy7c285 is attribute FOREIGN : STRING; attribute FOREIGN of SmartModel : architecture is "sm_init $MODEL_TECH/libsm.sl ; cy7c285"; begin end SmartModel;
Entity details
The entity name is the SmartModel name (you can manually change this name if you like). The port names are the same as the SmartModel port names (these names must not be changed). If the SmartModel port name is not a valid VHDL identifier, then sm_entity automatically converts it to a valid name. If sm_entity is invoked with the -93 option, then the identifier is converted to an extended identifier, and the resulting entity must also be compiled with the -93 option. If the -93 option had been specified in the example above, then WAIT would have been converted to \WAIT\. Note that in this example the port WAIT was converted to WAIT_PORT because wait is a VHDL reserved word. The port types are std_logic. This data type supports the full range of SmartModel logic states. The DelayRange, TimingVersion, and MemoryFile generics represent the SmartModel attributes of the same name. Consult your SmartModel library documentation for a description of these attributes (and others). Sm_entity creates a generic for each attribute of the particular SmartModel. The default generic value is the default attribute value that the SmartModel has supplied to sm_entity.
Architecture details
The first part of the foreign attribute string (sm_init) is the same for all SmartModels. The second part ($MODEL_TECH/libsm.sl) is taken from the libsm entry in the initialization file, modelsim.ini. The third part (cy7c285) is the SmartModel name. This name correlates the architecture with the SmartModel at elaboration.
Vector ports
The entities generated by sm_entity only contain single-bit ports, never vectored ports. This is necessary because ModelSim correlates entity ports with the SmartModel SWIFT interface by name. However, for ease of use in component instantiations, you may want to create a custom component declaration and component specification that groups ports into vectors. You can also rename and reorder the ports in the component declaration. You can also reorder the ports in the entity declaration, but you can't rename them! The following is an example component declaration and specification that groups the address and data ports of the CY7C285 SmartModel:
component cy7c285 generic ( TimingVersion : STRING := "CY7C285-65"; DelayRange : STRING := "Max"; MemoryFile : STRING := "memory" ); port ( A : in std_logic_vector (15 downto 0); CS : in std_logic; O : out std_logic_vector (7 downto 0); WAIT_PORT : inout std_logic ); end component;
for all: cy7c285 use entity work.cy7c285 port map (A0 => A(0), A1 => A(1),
A2 => A(2), A3 => A(3), A4 => A(4), A5 => A(5), A6 => A(6), A7 => A(7), A8 => A(8), A9 => A(9), A10 => A(10), A11 => A(11), A12 => A(12), A13 => A(13), A14 => A(14), A15 => A(15), CS => CS, O0 => O(0), O1 => O(1), O2 => O(2), O3 => O(3), O4 => O(4), O5 => O(5), O6 => O(6), O7 => O(7), WAIT_PORT => WAIT_PORT );
Command channel
The command channel is a SmartModel feature that lets you invoke SmartModel specific commands. These commands are documented in the SmartModel library documentation from Synopsys. ModelSim provides access to the Command Channel from the command line. The form of a SmartModel command is:
lmc <instance_name>|-all "<SmartModel command>"
The instance_name argument is either a full hierarchical name or a relative name of a SmartModel instance. A relative name is relative to the current environment setting (see environment command (CR-131)). For example, to turn timing checks off for SmartModel /top/u1:
lmc /top/u1 "SetConstraints Off"
Use -all to apply the command to all SmartModel instances. For example, to turn timing checks off for all SmartModel instances:
lmc -all "SetConstraints Off"
There are also some SmartModel commands that apply globally to the current simulation session rather than to models. The form of a SmartModel session command is:
lmcsession "<SmartModel session command>"
SmartModel Windows
Some models in the SmartModel library provide access to internal registers with a feature called SmartModel Windows. Refer to Logic Modelings SmartModel library documentation (available on Synopsys web site) for details on this feature. The simulator interface to this feature is described below. Window names that are not valid VHDL or Verilog identifiers are converted to VHDL extended identifiers. For example, with a window named z1I10.GSR.OR, ModelSim will treat the name as \z1I10.GSR.OR\ (for all commands including lmcwin, add wave, and examine). You must then use that name in all commands. For example,
add wave /top/swift_model/\z1I10.GSR.OR\
ReportStatus
The ReportStatus command displays model information, including the names of window registers. For example,
lmc /top/u1 ReportStatus
This model contains window registers named wa, wb, and wc. These names can be used in subsequent window (lmcwin) commands.
lmcwin read
The lmcwin read command displays the current value of a window. The optional radix argument is -binary, -decimal, or -hexadecimal (these names can be abbreviated). The default is to display the value using the std_logic characters. For example, the following command displays the 64-bit window wc in hexadecimal:
lmcwin read /top/u1/wc -h
lmcwin write
The lmcwin write command writes a value into a window. The format of the value argument is the same as used in other simulator commands that take value arguments. For example, to write 1 to window wb, and all 1s to window wc:
lmcwin write /top/u1/wb 1 lmcwin write /top/u1/wc X"FFFFFFFFFFFFFFFF"
lmcwin enable
The lmcwin enable command enables continuous monitoring of a window. The specified window is added to the model instance as a signal (with the same name as the window) of type std_logic or std_logic_vector. This signal's values can then be referenced in simulator commands that read signal values, such as the add list command (CR-44) shown below. The window signal is continuously updated to reflect the value in the model. For example, to list window wa:
lmcwin enable /top/u1/wa add list /top/u1/wa
lmcwin disable
The lmcwin disable command disables continuous monitoring of a window. The window signal is not deleted, but it no longer is updated when the models window register changes value. For example, to disable continuous monitoring of window wa:
lmcwin disable /top/u1/wa
lmcwin release
Some windows are actually nets, and the lmcwin write command behaves more like a continuous force on the net. The lmcwin release command disables the effect of a previous lmcwin write command on a window net.
Memory arrays
A memory model usually makes the entire register array available as a window. In this case, the window commands operate only on a single element at a time. The element is selected as an array reference in the window instance specification. For example, to read element 5 from the window memory mem:
lmcwin read /top/u2/mem(5)
Omitting the element specification defaults to element 0. Also, continuous monitoring is limited to a single array element. The associated window signal is updated with the most recently enabled element for continuous monitoring.
UM-541
License Agreement
2.
3.
UM-542
License Agreement
Graphics. This grant and your use of the Beta Code shall not be construed as marketing or offering to sell a license to the Beta Code, which Mentor Graphics may choose not to release commercially in any form. If Mentor Graphics authorizes you to use the Beta Code, you agree to evaluate and test the Beta Code under normal conditions as directed by Mentor Graphics. You will contact Mentor Graphics periodically during your use of the Beta Code to discuss any malfunctions or suggested improvements. Upon completion of your evaluation and testing, you will send to Mentor Graphics a written evaluation of the Beta Code, including its strengths, weaknesses and recommended improvements. You agree that any written evaluations and all inventions, product improvements, modifications or developments that Mentor Graphics conceived or made during or subsequent to this Agreement, including those based partly or wholly on your feedback, will be the exclusive property of Mentor Graphics. Mentor Graphics will have exclusive rights, title and interest in all such property. The provisions of this subsection shall survive termination or expiration of this Agreement. 4. RESTRICTIONS ON USE. You may copy Software only as reasonably necessary to support the authorized use. Each copy must include all notices and legends embedded in Software and affixed to its medium and container as received from Mentor Graphics. All copies shall remain the property of Mentor Graphics or its licensors. You shall maintain a record of the number and primary location of all copies of Software, including copies merged with other software, and shall make those records available to Mentor Graphics upon request. You shall not make Software available in any form to any person other than employees and contractors, excluding Mentor Graphics' competitors, whose job performance requires access. You shall take appropriate action to protect the confidentiality of Software and ensure that any person permitted access to Software does not disclose it or use it except as permitted by this Agreement. Except as otherwise permitted for purposes of interoperability as specified by applicable and mandatory local law, you shall not reverse-assemble, reverse-compile, reverse-engineer or in any way derive from Software any source code. You may not sublicense, assign or otherwise transfer Software, this Agreement or the rights under it, whether by operation of law or otherwise (attempted transfer), without Mentor Graphics prior written consent and payment of Mentor Graphics then-current applicable transfer charges. Any attempted transfer without Mentor Graphics' prior written consent shall be a material breach of this Agreement and may, at Mentor Graphics' option, result in the immediate termination of the Agreement and licenses granted under this Agreement. The terms of this Agreement, including without limitation, the licensing and assignment provisions shall be binding upon your heirs, successors in interest and assigns. The provisions of this section 4 shall survive the termination or expiration of this Agreement. 5. LIMITED WARRANTY. 5.1. Mentor Graphics warrants that during the warranty period Software, when properly installed, will substantially conform to the functional specifications set forth in the applicable user manual. Mentor Graphics does not warrant that Software will meet your requirements or that operation of Software will be uninterrupted or error free. The warranty period is 90 days starting on the 15th day after delivery or upon installation, whichever first occurs. You must notify Mentor Graphics in writing of any nonconformity within the warranty period. This warranty shall not be valid if Software has been subject to misuse, unauthorized modification or installation. MENTOR GRAPHICS' ENTIRE LIABILITY AND YOUR EXCLUSIVE REMEDY SHALL BE, AT MENTOR GRAPHICS' OPTION, EITHER (A) REFUND OF THE PRICE PAID UPON RETURN OF SOFTWARE TO MENTOR GRAPHICS OR (B) MODIFICATION OR REPLACEMENT OF SOFTWARE THAT DOES NOT MEET THIS LIMITED WARRANTY, PROVIDED YOU HAVE OTHERWISE
UM-543
License Agreement
COMPLIED WITH THIS AGREEMENT. MENTOR GRAPHICS MAKES NO WARRANTIES WITH RESPECT TO: (A) SERVICES; (B) SOFTWARE WHICH IS LICENSED TO YOU FOR A LIMITED TERM OR LICENSED AT NO COST; OR (C) EXPERIMENTAL BETA CODE; ALL OF WHICH ARE PROVIDED AS IS. 5.2. THE WARRANTIES SET FORTH IN THIS SECTION 5 ARE EXCLUSIVE. NEITHER MENTOR GRAPHICS NOR ITS LICENSORS MAKE ANY OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, WITH RESPECT TO SOFTWARE OR OTHER MATERIAL PROVIDED UNDER THIS AGREEMENT. MENTOR GRAPHICS AND ITS LICENSORS SPECIFICALLY DISCLAIM ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT OF INTELLECTUAL PROPERTY. 6. LIMITATION OF LIABILITY. EXCEPT WHERE THIS EXCLUSION OR RESTRICTION OF LIABILITY WOULD BE VOID OR INEFFECTIVE UNDER APPLICABLE LAW, IN NO EVENT SHALL MENTOR GRAPHICS OR ITS LICENSORS BE LIABLE FOR I NDIRECT, SPECIAL, I NCIDENTAL, OR CONSEQUENTIAL DAMAGES (INCLUDING LOST PROFITS OR SAVINGS) WHETHER BASED ON CONTRACT, TORT OR ANY OTHER LEGAL THEORY, EVEN IF MENTOR GRAPHICS OR ITS LICENSORS HAVE BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. IN NO EVENT SHALL MENTOR GRAPHICS' OR ITS LICENSORS' LIABILITY UNDER THIS AGREEMENT EXCEED THE AMOUNT PAID BY YOU FOR THE SOFTWARE OR SERVICE GIVING RISE TO THE CLAIM. IN THE CASE WHERE NO AMOUNT WAS PAID, MENTOR GRAPHICS AND ITS LICENSORS SHALL HAVE NO LIABILITY FOR ANY DAMAGES WHATSOEVER. LIFE ENDANGERING ACTIVITIES. NEITHER MENTOR GRAPHICS NOR ITS LICENSORS SHALL BE LIABLE FOR ANY DAMAGES RESULTING FROM OR IN CONNECTION WITH THE USE OF SOFTWARE IN ANY APPLICATION WHERE THE FAILURE OR INACCURACY OF THE SOFTWARE MIGHT RESULT IN DEATH OR PERSONAL INJURY. INDEMNIFICATION. YOU AGREE TO INDEMNIFY AND HOLD HARMLESS MENTOR GRAPHICS AND ITS LICENSORS FROM ANY CLAIMS, LOSS, COST, DAMAGE, EXPENSE, OR LIABILITY, INCLUDING ATTORNEYS' FEES, ARISING OUT OF OR IN CONNECTION WITH YOUR USE OF SOFTWARE AS DESCRIBED IN SECTION 7. INFRINGEMENT. 9.1. Mentor Graphics will defend or settle, at its option and expense, any action brought against you alleging that Software infringes a patent or copyright or misappropriates a trade secret in the United States, Canada, Japan, or member state of the European Patent Office. Mentor Graphics will pay any costs and damages finally awarded against you that are attributable to the infringement action. You understand and agree that as conditions to Mentor Graphics' obligations under this section you must: (a) notify Mentor Graphics promptly in writing of the action; (b) provide Mentor Graphics all reasonable information and assistance to defend or settle the action; and (c) grant Mentor Graphics sole authority and control of the defense or settlement of the action. 9.2. If an infringement claim is made, Mentor Graphics may, at its option and expense: (a) replace or modify Software so that it becomes noninfringing; (b) procure for you
7.
8.
9.
UM-544
License Agreement
the right to continue using Software; or (c) require the return of Software and refund to you any license fee paid, less a reasonable allowance for use. 9.3. Mentor Graphics has no liability to you if infringement is based upon: (a) the combination of Software with any product not furnished by Mentor Graphics; (b) the modification of Software other than by Mentor Graphics; (c) the use of other than a current unaltered release of Software; (d) the use of Software as part of an infringing process; (e) a product that you make, use or sell; (f) any Beta Code contained in Software; (g) any Software provided by Mentor Graphics licensors who do not provide such indemnification to Mentor Graphics customers; or (h) infringement by you that is deemed willful. In the case of (h) you shall reimburse Mentor Graphics for its attorney fees and other costs related to the action upon a final judgment. 9.4. THIS SECTION 9 STATES THE ENTIRE LIABILITY OF MENTOR GRAPHICS AND ITS LICENSORS AND YOUR SOLE AND EXCLUSIVE REMEDY WITH RESPECT TO ANY ALLEGED PATENT OR COPYRIGHT INFRINGEMENT OR TRADE SECRET MISAPPROPRIATION BY ANY SOFTWARE LICENSED UNDER THIS AGREEMENT. 10. TERM. This Agreement remains effective until expiration or termination. This Agreement will immediately terminate upon notice if you exceed the scope of license granted or otherwise fail to comply with the provisions of Sections 1, 2, or 4. For any other material breach under this Agreement, Mentor Graphics may terminate this Agreement upon 30 days written notice if you are in material breach and fail to cure such breach within the 30-day notice period. If Software was provided for limited term use, this Agreement will automatically expire at the end of the authorized term. Upon any termination or expiration, you agree to cease all use of Software and return it to Mentor Graphics or certify deletion and destruction of Software, including all copies, to Mentor Graphics reasonable satisfaction. 11. EXPORT. Software is subject to regulation by local laws and United States government agencies, which prohibit export or diversion of certain products, information about the products, and direct products of the products to certain countries and certain persons. You agree that you will not export any Software or direct product of Software in any manner without first obtaining all necessary approval from appropriate local and United States government agencies. 12. RESTRICTED RIGHTS NOTICE. Software was developed entirely at private expense and is commercial computer software provided with RESTRICTED RIGHTS. Use, duplication or disclosure by the U.S. Government or a U.S. Government subcontractor is subject to the restrictions set forth in the license agreement under which Software was obtained pursuant to DFARS 227.7202-3(a) or as set forth in subparagraphs (c)(1) and (2) of the Commercial Computer Software - Restricted Rights clause at FAR 52.227-19, as applicable. Contractor/manufacturer is Mentor Graphics Corporation, 8005 SW Boeckman Road, Wilsonville, Oregon 97070-7777 USA. 13. THIRD PARTY BENEFICIARY. For any Software under this Agreement licensed by Mentor Graphics from Microsoft or other licensors, Microsoft or the applicable licensor is a third party beneficiary of this Agreement with the right to enforce the obligations set forth herein. 14. AUDIT RIGHTS. With reasonable prior notice, Mentor Graphics shall have the right to audit during your normal business hours all records and accounts as may contain information regarding your compliance with the terms of this Agreement. Mentor Graphics shall keep in confidence all information gained as a result of any audit. Mentor
UM-545
License Agreement
Graphics shall only use or disclose such information as necessary to enforce its rights under this Agreement. 15. CONTROLLING LAW AND JURISDICTION. THIS AGREEMENT SHALL BE GOVERNED BY AND CONSTRUED UNDER THE LAWS OF THE STATE OF OREGON, USA, IF YOU ARE LOCATED IN NORTH OR SOUTH AMERICA, AND THE LAWS OF IRELAND IF YOU ARE LOCATED OUTSIDE OF NORTH AND SOUTH AMERICA. All disputes arising out of or in relation to this Agreement shall be submitted to the exclusive jurisdiction of Dublin, Ireland when the laws of Ireland apply, or Wilsonville, Oregon when the laws of Oregon apply. This section shall not restrict Mentor Graphics right to bring an action against you in the jurisdiction where your place of business is located. The United Nations Convention on Contracts for the International Sale of Goods does not apply to this Agreement. 16. SEVERABILITY. If any provision of this Agreement is held by a court of competent jurisdiction to be void, invalid, unenforceable or illegal, such provision shall be severed from this Agreement and the remaining provisions will remain in full force and effect. 17. PAYMENT TERMS AND MISCELLANEOUS. You will pay amounts invoiced, in the currency specified on the applicable invoice, within 30 days from the date of such invoice. This Agreement contains the parties' entire understanding relating to its subject matter and supersedes all prior or contemporaneous agreements, including but not limited to any purchase order terms and conditions, except valid license agreements related to the subject matter of this Agreement (which are physically signed by you and an authorized agent of Mentor Graphics) either referenced in the purchase order or otherwise governing this subject matter. This Agreement may only be modified in writing by authorized representatives of the parties. Waiver of terms or excuse of breach must be in writing and shall not constitute subsequent consent, waiver or excuse. The prevailing party in any legal action regarding the subject matter of this Agreement shall be entitled to recover, in addition to other relief, reasonable attorneys' fees and expenses. Rev. 040401, Part Number 221417
UM-546
Index
CR = Command Reference, UM = Users Manual, GR = GUI Reference add wave command CR-49 add_cmdhelp command CR-53 aggregates, SystemC UM-159 alias command CR-54 analog signal formatting CR-50, GR-221 supported signal types GR-221 annotating differences, wave compare UM-268 annotating interconnect delays, v2k_int_delays CR-319 api_version in error message UM-167 architecture simulator state variable UM-455 archives described UM-55 archives, library CR-292 argc simulator state variable UM-455 argument CR-296 arguments passing to a DO file UM-429 arguments, accessing commandl-line UM-163 arithmetic package warnings, disabling UM-452 array of sc_signal<T> UM-159 arrays indexes CR-12 slices CR-13, CR-16 AssertFile .ini file variable UM-444 AssertionFormat .ini file variable UM-444 AssertionFormatBreak .ini file variable UM-444 AssertionFormatError .ini file variable UM-444 AssertionFormatFail .ini file variable UM-444 AssertionFormatFatal .ini file variable UM-445 AssertionFormatNote .ini file variable UM-445 AssertionFormatWarning .ini file variable UM-445 assertions configuring from the GUI GR-86 file and line number UM-444 message display GR-86 messages turning off UM-452 setting format of messages UM-444 testing for with onbreak command CR-170 warnings, locating UM-444 attributes, of signals, using in expressions CR-25 auto find bp command UM-326 auto step mode, C Debug UM-327
Symbols
#, comment character UM-418 $disable_signal_spy UM-369 $enable_signal_spy UM-370 +typdelays CR-299 .so, shared object file loading PLI/VPI C applications UM-484 loading PLI/VPI C++ applications UM-491 {} CR-16 hasX, hasX CR-25
Numerics
0-In tools setting environment variable UM-434 1076, IEEE Std UM-27 differences between versions UM-72 1364, IEEE Std UM-27, UM-102 2001, keywords, disabling CR-299 64-bit libraries UM-62 64-bit time now variable UM-456 Tcl time commands UM-423 64-bit vsim, using with 32-bit FLI apps UM-513
A
abort command CR-42 absolute time, using @ CR-19 ACC routines UM-508 accelerated packages UM-61 access hierarchical objects UM-355 limitations in mixed designs UM-173 Active Processes pane GR-107 see also windows, Active Processes pane Add file to Project dialog GR-51 Add Folder dialog GR-53 add list command CR-44 add log command CR-148 add memory command CR-47 add watch command CR-48
Index
B
bad magic number error message UM-213 balloon dialog, toggling on/off GR-238 balloon popup C Debug GR-100 base (radix) List window UM-247 Memory window GR-166 Wave window UM-243 batch_mode command CR-55 batch-mode simulations UM-26 halting CR-330 bd (breakpoint delete) command CR-56 binary radix, mapping to std_logic values CR-30 BindAtCompile .ini file variable UM-441 binding, VHDL, default UM-76 bitwise format UM-267 blocking assignments UM-119 bookmark add wave command CR-57 bookmark delete wave command CR-58 bookmark goto wave command CR-59 bookmark list wave command CR-60 bookmarks Source window GR-187 Wave window UM-238 bp (breakpoint) command CR-61 brackets, escaping CR-16 break on signal value CR-327 stop simulation run GR-41 BreakOnAssertion .ini file variable UM-445 breakpoints C code UM-323 conditional CR-327 continuing simulation after CR-197 deleting CR-56, GR-186, GR-240 listing CR-61 setting CR-61, GR-186 setting automatically in C code UM-327 signal breakpoints (when statements) CR-327 Source window, viewing in GR-182 time-based in when statements CR-331 .bsm file UM-287 buffered/unbuffered output UM-448 busses escape characters in CR-16 RTL-level, reconstructing UM-223
C
C applications compiling and linking UM-484 debugging UM-319 C callstack moving down CR-186 moving up CR-174 C Debug UM-319 auto find bp UM-326 auto step mode UM-327 debugging functions during elaboration UM-330 debugging functions when exiting UM-334 function entry points, finding UM-326 initialization mode UM-330 menu reference GR-36, GR-37 registered function calls, identifying UM-327 running from a DO file UM-322 Stop on quit mode UM-334 C Debug setup dialog GR-100 C debugging CR-65 C++ applications compiling and linking UM-491 cancelling scheduled events, performance UM-98 case choice, must be locally static CR-249 case sensitivity named port associations UM-192 VHDL vs. Verilog CR-16 causality, tracing in Dataflow window UM-280 cd (change directory) command CR-64 cdbg command CR-65 cdbg_wait_for_starting command UM-322 cell libraries UM-123 cells hiding in Dataflow window GR-133, GR-134 change command CR-67 change directory, disabled GR-24 Change Memory dialog GR-162 Change Selected Variable dialog GR-149 chasing X UM-281 -check_synthesis argument CR-247 warning message UM-464 CheckPlusargs .ini file variable (VLOG) UM-445 CheckpointCompressMode .ini file variable UM-445 CheckSynthesis .ini file variable UM-441 class member selection, syntax CR-13
Index
class of sc_signal<T> UM-159 cleanup SystemC state-based code UM-154 clean-up of SystemC state-based code UM-154 clock change, sampling signals at UM-256 clocked comparison UM-264 Code Coverage $coverage_save system function UM-128 by instance UM-292 columns in workspace GR-109 condition coverage UM-292, UM-316 coverage clear command CR-102 coverage exclude command CR-103 coverage reload command CR-105 coverage report command CR-106 coverage save command CR-110 Current Exclusions pane GR-114 data types supported UM-293 Details pane GR-116 display filter toolbar GR-120 enabling with vcom or vlog UM-295 enabling with vsim UM-296 excluding lines/files UM-305 exclusion filter files UM-306 expression coverage UM-292, UM-317 important notes UM-294 Instance Coverage pane GR-115 Main window coverage data UM-297 merge utility UM-315 merging report files CR-105 merging reports CR-255 missed branches GR-113 missed coverage GR-113 pragma exclusions UM-305 reports UM-309 Source window data UM-298 source window details GR-117 statistics in Main window UM-297 toggle coverage UM-292 excluding signals CR-218 toggle coverage in Signals window UM-300 toggle details GR-116 vcover report command CR-258 vcover utility UM-315 Workspace pane GR-109 code profiling UM-337 collapsing ports, and coverage reporting UM-302 collapsing time and delta steps UM-221 colorization, in Source window GR-188 columns
hide/showing in GUI GR-249 moving GR-249 sorting by GR-249 Combine Selected Signals dialog GR-144 combining signals, busses CR-50, UM-252 command history GR-33 command line args, accessing vsim sc_arg command CR-320 CommandHistory .ini file variable UM-445 command-line arguments, accessing UM-163 command-line mode UM-25 commands CR-33CR-350 abort CR-42 add list CR-44 add memory CR-47 add watch CR-48 add wave CR-49 alias CR-54 batch_mode CR-55 bd (breakpoint delete) CR-56 bookmark add wave CR-57 bookmark delete wave CR-58 bookmark goto wave CR-59 bookmark list wave CR-60 bp (breakpoint) CR-61 cd (change directory) CR-64 cdbg CR-65 change CR-67 compare add CR-69 compare annotate CR-73, CR-76 compare clock CR-74 compare close CR-80 compare delete CR-79 compare info CR-81 compare list CR-82 compare open CR-94 compare options CR-83 compare reload CR-87 compare savediffs CR-90 compare saverules CR-91 compare see CR-92 compare start CR-89 configure CR-98 coverage clear CR-102 coverage exclude CR-103 coverage reload CR-105 coverage report CR-106 coverage save CR-110 dataset alias CR-111 dataset clear CR-112
Index
dataset close CR-113 dataset config CR-114 dataset info CR-115 dataset list CR-116 dataset open CR-117 dataset rename CR-118, CR-119 dataset snapshot CR-120 delete CR-122 describe CR-123 disablebp CR-124 do CR-125 drivers CR-126 dumplog64 CR-127 echo CR-128 edit CR-129 enablebp CR-130 environment CR-131 event watching in DO file UM-429 examine CR-132 exit CR-136 find CR-137 force CR-141 gdb dir CR-144 help CR-145 history CR-146 layout CR-147 log CR-148 lshift CR-150 lsublist CR-151 mem compare CR-152 mem display CR-153 mem list CR-155 mem load CR-156 mem save CR-159 mem search CR-161 noforce CR-164 nolog CR-165 notation conventions CR-10 notepad CR-167 noview CR-168 nowhen CR-169 onbreak CR-170 onElabError CR-171 onerror CR-172 pause CR-173 pop CR-174 printenv CR-175, CR-176 profile clear CR-177 profile interval CR-178 profile off CR-179
profile on CR-180 profile option CR-181 profile reload CR-182 profile report CR-183 push CR-186 pwd CR-187 quietly CR-188 quit CR-189 radix CR-190 readers CR-191 report CR-192 restart CR-194 resume CR-196 run CR-197 sccom CR-199 scgenmod CR-203 searchlog CR-205 setenv CR-207 shift CR-208 show CR-209 status CR-212 step CR-213 stop CR-214 system UM-421 tb (traceback) CR-215 toggle add CR-216 toggle disable CR-218 toggle enable CR-219 toggle report CR-220 toggle reset CR-222 transcript CR-223 transcript file CR-224 TreeUpdate CR-342 tssi2mti CR-225 unsetenv CR-226 variables referenced in CR-18 vcd add CR-227 vcd checkpoint CR-228 vcd comment CR-229 vcd dumpports CR-230 vcd dumpportsall CR-232 vcd dumpportsflush CR-233 vcd dumpportslimit CR-234 vcd dumpportsoff CR-235 vcd dumpportson CR-236 vcd file CR-237 vcd files CR-239 vcd flush CR-241 vcd limit CR-242 vcd off CR-243
Index
vcd on CR-244 vcom CR-246 vcover convert CR-254 vcover merge CR-255 vcover rank CR-257 vcover report CR-258 vdel CR-263 vdir CR-264 verror CR-265 vgencomp CR-266 view CR-268 virtual count CR-270 virtual define CR-271 virtual delete CR-272 virtual describe CR-273 virtual expand CR-274 virtual function CR-275 virtual hide CR-278 virtual log CR-279 virtual nohide CR-281 virtual nolog CR-282 virtual region CR-284 virtual save CR-285 virtual show CR-286 virtual signal CR-287 virtual type CR-290 vlib CR-292 vlog CR-293 vmake CR-302 vmap CR-304 vsim CR-305 VSIM Tcl commands UM-422 vsimDate CR-322 vsimId CR-322 vsimVersion CR-322 wave CR-324 WaveActivateNextPane CR-342 WaveRestoreCursors CR-342 WaveRestoreZoom CR-342 when CR-327 where CR-332 wlf2log CR-333 wlf2vcd CR-335 wlfman CR-336 wlfrecover CR-340 write format CR-341 write list CR-343 write preferences CR-344 write report CR-345 write timing CR-346
write transcript CR-347 write tssi CR-348 write wave CR-350 comment character Tcl and DO files UM-418 comment characters in VSIM commands CR-10 compare add region UM-263 add signals UM-262 by signal UM-262 clocked UM-264 difference markers UM-267 displayed in List window UM-269 icons UM-269 method UM-264 options UM-266 pathnames UM-267 reference dataset UM-260 reference region UM-263 tab UM-261 test dataset UM-261 timing differences UM-267 tolerance UM-264 values UM-268 wave window display UM-267 compare add command CR-69 compare annotate command CR-73, CR-76 compare by region UM-263 compare clock command CR-74 compare close command CR-80 compare delete command CR-79 compare info command CR-81 compare list command CR-82 Compare Memory dialog GR-164 compare open command CR-94 compare options command CR-83 compare reload command CR-87 compare savediffs command CR-90 compare saverules command CR-91 compare see command CR-92 compare signal, virtual restrictions UM-252 compare simulations UM-211 compare start command CR-89 compatibility, of vendor libraries CR-264 compile order auto generate UM-44 changing UM-44 SystemVerilog packages UM-105 Compile Order dialog GR-75
Index
Compile Source Files dialog dialogs Compile Source Files GR-65 compiler directives UM-132 IEEE Std 1364-2000 UM-132 XL compatible compiler directives UM-134 Compiler Options dialog GR-66 compiling overview UM-23 changing order in the GUI UM-44 gensrc errors during UM-168 graphic interface to GR-65 grouping files UM-45 order, changing in projects UM-44 properties, in projects UM-50 range checking in VHDL CR-251, UM-71 SystemC CR-199, CR-203, UM-143 converting sc_main() UM-143 exporting top level module UM-144 for source level debug UM-146 invoking sccom UM-146 linking the compiled source UM-151 modifying source code UM-143 replacing sc_start() UM-143 using sccom vs. raw C++ compiler UM-149 Verilog CR-293, UM-103 incremental compilation UM-105 XL uselib compiler directive UM-110 XL compatible options UM-109 VHDL CR-246, UM-70 at a specified line number CR-248 selected design units (-just eapbc) CR-248 standard package (-s) CR-251 VITAL packages UM-86 compiling C code, gcc UM-485 component declaration generating SystemC from Verilog or VHDL UM208 generating VHDL from Verilog UM-189 vgencomp for SystemC UM-208 vgencomp for VHDL UM-189 component, default binding rules UM-76 Compressing files VCD tasks UM-403 compressing files VCD files CR-230, CR-239 concatenation directives CR-29 of signals CR-28, CR-287 ConcurrentFileLimit .ini file variable UM-445
conditional breakpoints CR-327 configuration simulator state variable UM-455 configurations instantiation in mixed designs UM-188 Verilog UM-112 configurations, simulating CR-305 configure command CR-98 connectivity, exploring UM-277 constants in case statements CR-249 values of, displaying CR-123, CR-132 construction parameters, SystemC UM-164 context menu List window GR-138 context menus Library tab UM-57 context sensitivity UM-257 control function, SystemC UM-175 control_foreign_signal() function UM-173 conversion, radix CR-190 convert real to time UM-90 convert time to real UM-89 coverage merging data UM-314 saving raw data UM-314 see also Code Coverage setting default mode UM-310 coverage clear command CR-102 coverage exclude command CR-103 coverage reload command CR-105 coverage report command CR-106 Coverage Report dialog GR-90 coverage reports UM-309 reporting all signals UM-302 sample reports UM-311 xml format UM-310 coverage save command CR-110 $coverage_save system function UM-128 covreport.xsl UM-310 CppOptions .ini file variable (sccom) UM-442 CppPath .ini file variable (sccom) UM-442 Create a New Library dialog GR-45 Create Project dialog GR-44 Create Project File dialog GR-50 current exclusions pragmas UM-305 Current Exclusions pane GR-114 cursors adding, deleting, locking, naming UM-233 link to Dataflow window UM-276
Index
measuring time with UM-233 trace events with UM-280 Wave window UM-233 customizing via preference variables GR-251
D
deltas explained UM-77 data types Code Coverage UM-293 Dataflow Options dialog GR-133 Dataflow Page Setup dialog GR-131 Dataflow window UM-274, GR-121 automatic cell hiding GR-133, GR-134 menu bar GR-122 options GR-133, GR-134 pan UM-279 zoom UM-279 see also windows, Dataflow window dataflow.bsm file UM-287 dataset alias command CR-111 Dataset Browser UM-218, GR-55 dialog GR-55 dataset clear command CR-112 dataset close command CR-113 dataset config command CR-114 dataset info command CR-115 dataset list command CR-116 dataset open command CR-117 dataset rename command CR-118, CR-119 Dataset Snapshot UM-220 dataset snapshot command CR-120 datasets UM-211 environment command, specifying with CR-131 managing UM-218 openingdialogs Open File GR-46 reference UM-260 restrict dataset prefix display UM-219 test UM-261 DatasetSeparator .ini file variable UM-445 debuggable SystemC objects UM-155 debugging C code UM-319 debugging the design, overview UM-24 declarations, hiding implicit with explicit CR-252 default binding
BindAtCompile .ini file variable UM-441 disabling UM-76 default binding rules UM-76 default coverage mode, setting UM-310 Default editor, changing UM-434 default SystemC parameter values, overriding UM-164 DefaultForceKind .ini file variable UM-446 DefaultRadix .ini file variable UM-446 DefaultRestartOptions variable UM-446, UM-453 +define+ CR-294 Define Clock dialog GR-171 delay delta delays UM-77 interconnect CR-309 modes for Verilog models UM-123 SDF files UM-381 stimulus delay, specifying GR-170 +delay_mode_distributed CR-294 +delay_mode_path CR-294 +delay_mode_unit CR-294 +delay_mode_zero CR-294 delayed CR-25 DelayFileOpen .ini file variable UM-446 delaying test signal, Waveform Comparison GR-226 delete command CR-122 deleting library contents UM-57 delta collapsing UM-221 delta simulator state variable UM-455 deltas collapsing in the List window GR-146 collapsing in WLF files CR-313 hiding in the List window CR-99, GR-146 in List window UM-253 referencing simulator iteration as a simulator state variable UM-455 dependencies, checking CR-264 dependent design units UM-70 describe command CR-123 descriptions of HDL items GR-186 design library creating UM-56 logical name, assigning UM-58 mapping search rules UM-59 resource type UM-54 VHDL design units UM-70 working type UM-54 design loading, interrupting CR-305 design object icons, described GR-14 design portability and SystemC UM-147 design units UM-54
Index
report of units simulated CR-345 Verilog adding to a library CR-293 details code coverage GR-116 dialogs GR-55 Add file to Project GR-51 Add Folder GR-53 C Debug setup GR-100 Change Memory GR-162 Change Selected Variable GR-149 Combine Selected Signals GR-144 Compare Memory GR-164 Compile Order GR-75 Compiler Options GR-66 Coverage Report GR-90 Create a New Library GR-45 Create Project GR-44 Create Project File GR-50 Dataflow Options GR-133 Dataflow Page Setup GR-131 Define Clock GR-171 Export Memory GR-160 File Breakpoint GR-99 Filter instance list GR-93 Find in dataflow GR-132 Find in List GR-139 Find in Locals GR-150 Find in memory GR-165 Find in Process GR-108 Force Selected Signal GR-169 List Signal Properties GR-142 List Signal Search GR-140 Load Coverage Data GR-89 Modify Breakpoints GR-96 Modify Display Properties GR-145 Preferences GR-103 Print GR-128 Print Postscript GR-130 Profile Report GR-94, GR-180 Project Compiler Settings GR-56 Project Settings GR-63 Properties (memory) GR-166 Restart GR-88 Runtime Options GR-85 Signal Breakpoints GR-98 Simulation Configuration GR-52 Start Simulation GR-76 SystemC Link dialog GR-74 directories
mapping libraries CR-304 moving libraries UM-59 directory, changing, disabled GR-24 disable_signal_spy UM-357 disablebp command CR-124 DisableOpt .ini file variable UM-439, UM-441 distributed delay mode UM-124 dividers adding from command line CR-49 Wave window UM-244 DLL files, loading UM-484, UM-491 do command CR-125 DO files (macros) CR-125 error handling UM-431 executing at startup UM-434, UM-448 parameters, passing to UM-429 Tcl source command UM-432 docking window panes GR-245 documentation UM-31 DOPATH environment variable UM-434 DPI export TFs UM-463 DPI export TFs UM-463 DPI use flow UM-481 drag & drop preferences GR-102 drivers Dataflow Window UM-277 show in Dataflow window UM-257 Wave window UM-257 drivers command CR-126 drivers, multiple on unresolved signal GR-59, GR-68 dump files, viewing in the simulator CR-245 dumplog64 command CR-127 dumpports tasks, VCD files UM-402
E
echo command CR-128 edit command CR-129 Editing in notepad windows UM-519 in the Main window UM-519 in the Source window UM-519 EDITOR environment variable UM-434 editor, default, changing UM-434 embedded wave viewer UM-278 empty port name warning UM-463 enable_signal_spy UM-358
Index
enablebp command CR-130 encryption +protect argument CR-298 protect compiler directive UM-133 -nodebug argument (vcom) CR-249 -nodebug argument (vlog) CR-296 securing pre-compiled libraries UM-66 end_of_construction() function UM-163 end_of_simulation() function UM-163 ENDFILE function UM-82 ENDLINE function UM-82 endprotect compiler directive UM-133 entities default binding rules UM-76 entities, specifying for simulation CR-320 entity simulator state variable UM-455 enumerated types user defined CR-290 environment command CR-131 environment variables UM-434 accessed during startup UM-527 reading into Verilog code CR-294 referencing from command line UM-436 referencing with VHDL FILE variable UM-436 setting in Windows UM-435 specifying library locations in modelsim.ini file UM-439 specifying UNIX editor CR-129 state of CR-176 TranscriptFile, specifying location of UM-448 used in Solaris linking for FLI UM-484, UM-491 using in pathnames CR-16 using with location mapping UM-63 variable substitution using Tcl UM-421 environment, displaying or changing pathname CR-131 error cant locate C compiler UM-463 Error .ini file variable UM-449 errors "api_version" in UM-167 bad magic number UM-213 getting details about messages CR-265 getting more information UM-458 libswift entry not found UM-467 multiple definition UM-168 onerror command CR-172 out-of-line function UM-168 SDF, disabling CR-311 severity level, changing UM-458 SystemC loading UM-166
SystemVerilog, missing declaration UM-440 Tcl_init error UM-464 void function UM-168 VSIM license lost UM-467 escape character CR-16 event order changing in Verilog CR-293 in Verilog simulation UM-117 event queues UM-117 event watching commands, placement of UM-429 events, tracing UM-280 examine command CR-132 examine tooltip toggling on/off GR-238 exclusion filter files UM-306 excluding udp truth table rows UM-307 exclusions lines and files UM-305 exit codes UM-461 exit command CR-136 expand net UM-277 Explicit .ini file variable UM-441 Export Memory dialog GR-160 export TFs, in DPI UM-463 Exporting SystemC modules to Verilog UM-199 exporting SystemC modules to VHDL UM-209 exporting top SystemC module UM-144 Expression Builder UM-241 configuring a List trigger with UM-254 saving expressions to Tcl variable UM-241 extended identifiers CR-17 in mixed designs UM-188, UM-208
F
-f CR-295 F8 function key UM-521 features, new UM-255 field descriptions coverage reports UM-311 FIFOs, viewing SystemC UM-161 File Breakpoint dialog GR-99 File compression VCD tasks UM-403 file compression SDF files UM-381 VCD files CR-230, CR-239
Index
file format MTI memory data GR-161 file I/O TextIO package UM-79 VCD files UM-397 file-line breakpoints GR-186 files opening in GUI GR-46 files, grouping for compile UM-45 filter processes GR-107 Filter instance list dialog GR-93 filtering signals in Objects window GR-168 filters for Code Coverage UM-306 find command CR-137 Find in dataflow dialog GR-132 Find in List dialog GR-139 Find in Locals dialog GR-150 Find in memory dialog GR-165 Find in Process dialog GR-108 Find in Transcript dialog dialogs Find in Transcript GR-54 fixed-point types, in SystemC compiling for support UM-162 construction parameters for UM-164 FLI debugging UM-319 folders, in projects UM-48 font scaling for dual monitors GR-33 fonts controlling in X-sessions GR-15 scaling GR-15 force command CR-141 defaults UM-453 Force Selected Signal dialog GR-169 foreign model loading SmartModels UM-532 foreign module declaration Verilog example CR-204, UM-195 VHDL example UM-204 foreign module declaration, SystemC UM-194 format file UM-249 List window CR-341 Wave window CR-341, UM-249 FPGA libraries, importing UM-65 function calls, identifying with C Debug UM-327
Functional coverage merging databases offline CR-255 functions SystemC control UM-175 observe UM-175 unsupported UM-162
G
-g C++ compiler option UM-157 g++, alternate installations UM-147 gdb setting source directory CR-144 gdb debugger UM-320 gdb dir command CR-144 generate statements, Veilog UM-113 GenerateFormat .ini file variable UM-446 GenerateLoopIterationMax .ini file variable UM-439 GenerateRecursionDepthMax .ini variable UM-439 generics assigning or overriding values with -g and -G CR307 examining generic values CR-132 limitation on assigning composite types CR-307 SystemC instantiating VHDL UM-204 VHDL UM-178 get_resolution() VHDL function UM-87 glitches disabling generation from command line CR-315 from GUI GR-78 global visibility PLI/FLI shared objects CR-308, UM-498 GlobalSharedObjectsList .ini file variable UM-446 graphic interface UM-225, UM-273, GR-11 grayed-out menu options UM-257 grouping files for compile UM-45 grouping objects, Monitor window GR-192 GUI preferences, saving GR-252 GUI_expression_format CR-23 GUI expression builder UM-241 syntax CR-24
Index
H
hasX CR-25 Hazard .ini file variable (VLOG) UM-439 hazards -hazards argument to vlog CR-295 -hazards argument to vsim CR-316 limitations on detection UM-120 help command CR-145 hierarchical references SystemC/HDL designs UM-175 hierarchical references, mixed-language UM-173 hierarchy driving signals in UM-359, UM-371 forcing signals in UM-88, UM-365, UM-377 referencing signals in UM-88, UM-362, UM-374 releasing signals in UM-88, UM-367, UM-379 viewing signal names without GR-237 highlighting, in Source window GR-188 history of commands shortcuts for reuse CR-20, UM-517 history command CR-146 HOME environment variable UM-434 HOME_0IN environment variable UM-434 HP aCC, restrictions on compiling with UM-148
I
I/O TextIO package UM-79 VCD files UM-397 icons shapes and meanings GR-14 ieee .ini file variable UM-439 IEEE libraries UM-61 IEEE Std 1076 UM-27 differences between versions UM-72 IEEE Std 1364 UM-27, UM-102 IgnoreError .ini file variable UM-446 IgnoreFailure .ini file variable UM-446 IgnoreNote .ini file variable UM-446 IgnoreVitalErrors .ini file variable UM-441 IgnoreWarning .ini file variable UM-446 implicit operator, hiding with vcom -explicit CR-252 importing FPGA libraries UM-65 importing memory patterns GR-157 +incdir+ CR-295 Incremental .ini file variable UM-440
incremental compilation automatic UM-106 manual UM-106 with Verilog UM-105 index checking UM-71 indexed arrays, escaping square brackets CR-16 $init_signal_driver UM-371 init_signal_driver UM-359 $init_signal_spy UM-374 init_signal_spy UM-88, UM-362 init_usertfs function UM-332, UM-476 initialization of SystemC state-based code UM-154 initialization sequence UM-529 inlining VHDL subprograms UM-71 instance code coverage UM-292 instantiation in mixed-language design Verilog from VHDL UM-188 VHDL from Verilog UM-192 instantiation in SystemC-Verilog design SystemC from Verilog UM-199 Verilog from SystemC UM-194 instantiation in SystemC-VHDL design VHDL from SystemC UM-202 instantiation in VHDL-SystemC design SystemC from VHDL UM-208 interconnect delays CR-309, UM-393 annotating per Verilog 2001 CR-319 internal signals, adding to a VCD file CR-227 interrupting design loading CR-305 IOPATH matching to specify path delays UM-387 iteration_limit, infinite zero-delay loops UM-78 IterationLimit .ini file variable UM-446
K
keyboard shortcuts List window UM-522 Main window UM-519 Source window UM-519 Wave window UM-523 keywords disabling 2001 keywords CR-299 enabling SystemVerilog keywords CR-298 SystemVerilog UM-103
Index
L
-L work UM-108 language templates GR-184 language versions, VHDL UM-72 layout command CR-147 libraries 64-bit and 32-bit in same library UM-62 archives CR-292 creating UM-56 dependencies, checking CR-264 design libraries, creating CR-292, UM-56 design library types UM-54 design units UM-54 group use, setting up UM-59 IEEE UM-61 importing FPGA libraries UM-65 including precompiled modules GR-80 listing contents CR-264 mapping from the command line UM-58 from the GUI UM-58 hierarchically UM-451 search rules UM-59 modelsim_lib UM-87 moving UM-59 multiple libraries with common modules UM-108 naming UM-58 predefined UM-60 refreshing library images CR-251, CR-298, UM-62 resource libraries UM-54 std library UM-60 Synopsys UM-61 vendor supplied, compatibility of CR-264 Verilog CR-316, UM-107, UM-177 VHDL library clause UM-60 working libraries UM-54 working vs resource UM-22 working with contents of UM-57 library map file, Verilog configurations UM-112 library mapping, overview UM-23 library maps, Verilog 2001 UM-112 library simulator state variable UM-455 library, definition UM-22 libsm UM-532 libswift UM-532 entry not found error UM-467 License .ini file variable UM-447 licensing
License variable in .ini file UM-447 linking SystemC source UM-151 lint-style checks CR-296 List pane see also pane, List pane List Signal Properties dialog GR-142 List Signal Search dialog GR-140 List window UM-231, GR-135 adding items to CR-44 context menu GR-138 GUI changes UM-265 setting triggers UM-254 waveform comparison UM-269 see also windows, List window LM_LICENSE_FILE environment variable UM-434 Load Coverage Data dialog GR-89 loading designs, interrupting CR-305 loading the design, overview UM-24 Locals window GR-148 see also windows, Locals window location maps, referencing source files UM-63 locations maps specifying source files with UM-63 lock message UM-463 locking cursors UM-233 log command CR-148 log file log command CR-148 nolog command CR-165 overview UM-211 QuickSim II format CR-333 redirecting with -l CR-308 virtual log command CR-279 virtual nolog command CR-282 see also WLF files Logic Modeling SmartModel command channel UM-536 SmartModel Windows lmcwin commands UM-537 memory arrays UM-538 long simulations saving at intervals UM-220 lshift command CR-150 lsublist command CR-151
Index
M
MacroNestingLevel simulator state variable UM-455 macros (DO files) UM-429 breakpoints, executing at CR-62 creating from a saved transcript GR-19 depth of nesting, simulator state variable UM-455 error handling UM-431 executing CR-125 forcing signals, nets, or registers CR-141 parameters as a simulator state variable (n) UM-455 passing CR-125, UM-429 total number passed UM-455 relative directories CR-125 shifting parameter values CR-208 startup macros UM-452 Main window GR-16 code coverage UM-297 GUI changes UM-256 see also windows, Main window manuals UM-31 mapping data types UM-176 libraries from the command line UM-58 hierarchically UM-451 symbols Dataflow window UM-287 SystemC in mixed designs UM-187 SystemC to Verilog UM-183 SystemC to VHDL UM-187 Verilog states in mixed designs UM-177 Verilog states in SystemC designs UM-182 Verilog to SytemC, port and data types UM-182 Verilog to VHDL data types UM-176 VHDL to SystemC UM-179 VHDL to Verilog data types UM-178 mapping libraries, library mapping UM-58 master slave library (SystemC), including CR-201 math_complex package UM-61 math_real package UM-61 +maxdelays CR-296 mc_scan_plusargs, PLI routine CR-318 MDI frame GR-20, UM-257 MDI pane tab groups GR-20 mem compare command CR-152 mem display command CR-153
mem list command CR-155 mem load command CR-156 mem save command CR-159 mem search command CR-161 memories displaying the contents of GR-151 initializing GR-157 loading memory patterns GR-157 MTI memory data file GR-161 navigating to memory locations GR-165 navigation GR-154 saving formats GR-153 saving memory data to a file GR-160 selecting memory instances GR-153 viewing contents GR-153 viewing multiple instances GR-153 memory modeling in VHDL UM-91 memory allocation profiler UM-338 Memory Declaration, View menu UM-273 memory leak, cancelling scheduled events UM-98 Memory pane GR-151 pane Memory pane see also Memory pane memory tab memories you can view GR-152 Memory window GR-151 GUI changes UM-270 modifying display GR-166 see also windows, Memory window memory window add memory command CR-47 adding items to CR-47 memory, comparing contents CR-152 memory, displaying contents CR-153 memory, listing CR-155 memory, loading contents CR-156 memory, saving contents CR-159 memory, searching for patterns CR-161 menu options grayed-out UM-257 menus Dataflow window GR-122 List window GR-137 Main window GR-23 Profiler windows GR-178 Source window GR-189 Wave window GR-199 merging coverage data UM-314 merging coverage reports CR-255
Index
message system UM-458 messages UM-457 bad magic number UM-213 echoing CR-128 empty port name warning UM-463 exit codes UM-461 getting more information CR-265, UM-458 loading, disabling with -quiet CR-298 loading, disbling with -quiet CR-251 lock message UM-463 long description UM-458 message system variables UM-449 metavalue detected UM-464 redirecting UM-448 sensitivity list warning UM-464 suppressing warnings from arithmetic packages UM-452 Tcl_init error UM-464 too few port connections UM-466 turning off assertion messages UM-452 VSIM license lost UM-467 warning, suppressing UM-460 metavalue detected warning UM-464 -mfcu CR-296 MGC_LOCATION_MAP env variable UM-63 MGC_LOCATION_MAP variable UM-434 +mindelays CR-296 MinGW gcc UM-485, UM-492 missed coverage branches GR-113 Missed Coverage pane GR-113 mixed-language simulation UM-172 access limitations UM-173 mnemonics, assigning to signal values CR-290 mode, setting default coverage UM-310 MODEL_TECH environment variable UM-434 MODEL_TECH_TCL environment variable UM-434 modeling memory in VHDL UM-91 MODELSIM environment variable UM-435 modelsim.ini found by the tool UM-529 default to VHDL93 UM-453 delay file opening with UM-453 environment variables in UM-451 force command default, setting UM-453 hierarchical library mapping UM-451 opening VHDL files UM-453 restart command defaults, setting UM-453 startup file, specifying with UM-452 transcript file created from UM-451
turning off arithmetic package warnings UM-452 turning off assertion messages UM-452 modelsim.tcl GR-253 modelsim_lib UM-87 path to UM-439 MODELSIM_PREFERENCES variable UM-435 MODELSIM_TCL environment variable UM-435 modes of operation UM-25 Modified field, Project tab UM-43 Modify Breakpoints dialog GR-96 Modify Display Properties dialog GR-145 modules handling multiple, common names UM-108 with unnamed ports UM-191 Monitor window grouping/ungrouping objects GR-192 monitor window GR-191 monitors, dual, font scaling GR-33 mouse shortcuts Main window UM-519 Source window UM-519 Wave window UM-523 .mpf file UM-36 loading from the command line UM-52 order of access during startup UM-526 MTI memory data file GR-161 mti_cosim_trace environment variable UM-435 mti_inhibit_inline attribute UM-71 MTI_SYSTEMC macro UM-147 MTI_TF_LIMIT environment variable UM-435 MultiFileCompilationUnit .ini file variable UM-440 multiple document interface GR-20, UM-257 multiple drivers on unresolved signal GR-59, GR-68 Multiple simulations UM-211 multi-source interconnect delays CR-309
N
n simulator state variable UM-455 name case sensitivity, VHDL vs. Verilog CR-16 Name field Project tab UM-43 name visibility in Verilog generates UM-113 names, modules with the same UM-108 negative pulses driving an error state CR-319 negative timing $setuphold/$recovery UM-130 algorithm for calculating delays UM-121
Index
check limits UM-121 extending check limits CR-316 nets Dataflow window, displaying in UM-274, GR-121 drivers of, displaying CR-126 readers of, displaying CR-191 stimulus CR-141 values of displaying in Objects window GR-167 examining CR-132 saving as binary log file UM-212 waveforms, viewing GR-194 new features UM-255 next and previous edges, finding UM-524 Nlview widget Symlib format UM-287 no space in time literal GR-59, GR-68 -no_risefall_delaynets CR-317 NoCaseStaticError .ini file variable UM-441 NoDebug .ini file variable (VCOM) UM-441 NoDebug .ini file variable (VLOG) UM-440 -nodebug argument (vcom) CR-249 -nodebug argument (vlog) CR-296 noforce command CR-164 NoIndexCheck .ini file variable UM-441 +nolibcell CR-297 nolog command CR-165 NOMMAP environment variable UM-435 non-blocking assignments UM-119 NoOthersStaticError .ini file variable UM-441 NoRangeCheck .ini file variable UM-441 Note .ini file variable UM-450 notepad command CR-167 Notepad windows, text editing UM-519 -notrigger argument UM-256 noview command CR-168 NoVital .ini file variable UM-441 NoVitalCheck .ini file variable UM-441 Now simulator state variable UM-455 now simulator state variable UM-455 +nowarn<CODE> CR-297 nowhen command CR-169 numeric_bit package UM-61 numeric_std package UM-61 disabling warning messages UM-452 NumericStdNoWarnings .ini file variable UM-447
O
object defined UM-30 object_list_file, WLF files CR-336 Objects window GR-167 see also windows, Objects window observe function, SystemC UM-175 observe_foreign_signal() function UM-173 onbreak command CR-170 onElabError command CR-171 onerror command CR-172 Open File dialog GR-46 opening files GR-46 operating systems supported, See Installation Guide optimizations disabling for Verilog designs CR-297 disabling for VHDL designs CR-250 disabling process merging CR-246 VHDL subprogram inlining UM-71 optimize for std_logic_1164 GR-59, GR-68 Optimize_1164 .ini file variable UM-441 OptionFile entry in project files GR-62, GR-71 order of events changing in Verilog CR-293 ordering files for compile UM-44 organizing projects with folders UM-48 organizing windows, MDI pane GR-20 OSCI simulator, differences with vsim UM-162 others .ini file variable UM-439 overview, simulation tasks UM-21
P
packages standard UM-60 textio UM-60 util UM-87 VITAL 1995 UM-84 VITAL 2000 UM-84 page setup Dataflow window UM-286 Wave window UM-250, GR-212 pan, Dataflow window UM-279 panes docking and undocking GR-245 Memory panes GR-151 parameter support SystemC instantiating Verilog UM-196
Index
Verilog instantiating SystemC UM-199 parameters making optional UM-430 using with macros CR-125, UM-429 path delay mode UM-124 path delays,matching to IOPATH statements UM-387 pathnames comparisons UM-267 hiding in Wave window UM-243 in VSIM commands CR-12 spaces in CR-11 PathSeparator .ini file variable UM-447 pause command CR-173 PedanticErrors .ini file variable UM-441 performance cancelling scheduled events UM-98 platforms supported, See Installation Guide PLI loading shared objects with global symbol visibility CR-308, UM-498 specifying which apps to load UM-477 Veriuser entry UM-477 PLI/VPI UM-135, UM-475 debugging UM-319 tracing UM-514 PLIOBJS environment variable UM-435, UM-477 pop command CR-174 popup toggling waveform popup on/off UM-268, GR-238 port collapsing, toggle coverage UM-302 Port driver data, capturing UM-408 ports, unnamed, in mixed designs UM-191 ports, VHDL and Verilog UM-176 Postscript saving a waveform in UM-250 saving the Dataflow display in UM-284 pragmas UM-305 precedence of variables UM-454 precision, simulator resolution UM-114, UM-174 PrefCoverage(DefaultCoverageMode) UM-310 PrefCoverage(pref_InitFilterFrom) UM-307 Preference dialog GR-103 preference variables .ini files, located in UM-438 editing GR-251 saving GR-251 preferences drag and drop GR-102 saving GR-251 PrefMain(EnableCommandHelp) GR-19
PrefMain(ShowFilePane) preference variable GR-18 PrefMemory(ExpandPackedMem) variable GR-152 primitives, symbols in Dataflow window UM-287 Print dialog GR-128 Print Postscript dialog GR-130 printenv command CR-175, CR-176 printing waveforms in the Wave window UM-250 processes optimizations, disabling merging CR-246 without wait statements GR-59, GR-68 profile clear command CR-177 profile interval command CR-178 profile off command CR-179 profile on command CR-180 profile option command CR-181 profile reload command CR-182 profile report command CR-183, UM-352 Profile Report dialog GR-94, GR-180 Profiler UM-337 %parent fields UM-345 clear profile data UM-341 enabling memory profiling UM-339 enabling statistical sampling UM-341 getting started UM-339 handling large files UM-340 Hierarchical View UM-345 interpreting data UM-343 memory allocation UM-338 memory allocation profiling UM-341 profile report command UM-352 Profile Report dialog UM-353, GR-94 Ranked View UM-344 report option UM-352 reporting GR-94 results, viewing UM-344 statistical sampling UM-338 Structural View UM-347 unsupported on Opteron UM-337 view_profile command UM-344 viewing profile details UM-348 Programming Language Interface UM-135, UM-475 Project Compiler Settings dialog GR-56 Project Settings dialog GR-63 project tab information in UM-43 sorting UM-43 projects UM-35 accessing from the command line UM-52 adding files to UM-39
Index
benefits UM-36 close UM-42 code coverage settings UM-295 compile order UM-44 changing UM-44 compiler properties in UM-50 compiling files UM-41 creating UM-38 creating simulation configurations UM-46 delete UM-42 folders in UM-48 grouping files in UM-45 loading a design UM-42 MODELSIM environment variable UM-435 open and existing UM-42 override mapping for work directory with vcom CR201, CR-252 override mapping for work directory with vlog CR299 overview UM-36 propagation, preventing X propagation CR-310 Properties (memory) dialog GR-166 Protect .ini file variable (VLOG) UM-440 protect compiler directive UM-133 protected types UM-91 pulse error state CR-319 push command CR-186 pwd command CR-187
Q
quick reference table of simulation tasks UM-21 QuickSim II logfile format CR-333 Quiet .ini file variable VCOM UM-441 Quiet .ini file variable (VLOG) UM-440 quietly command CR-188 quit command CR-189
R
race condition, problems with event order UM-117 radix changing in Objects, Locals, Dataflow, List, and Wave windows CR-190 character strings, displaying CR-290 default, DefaultRadix variable UM-446 List window UM-247
of signals being examined CR-133 of signals in Wave window CR-51 specifying in Memory window GR-166 Wave window UM-243 radix command CR-190 range checking UM-71 disabling CR-250 enabling CR-251 readers and drivers UM-277 readers command CR-191 real type, converting to time UM-90 rebuilding supplied libraries UM-61 reconstruct RTL-level design busses UM-223 record field selection, syntax CR-13 records, values of, changing GR-149 $recovery UM-130 redirecting messages, TranscriptFile UM-448 reference region UM-263 refreshing library images CR-251, CR-298, UM-62 registered function calls UM-327 registers values of displaying in Objects window GR-167 saving as binary log file UM-212 waveforms, viewing GR-194 report simulator control UM-434 simulator state UM-434 report command CR-192 reporting code coverage UM-309 variable settings CR-18 RequireConfigForAllDefaultBinding variable UM-441 resolution in SystemC simulation UM-153 mixed designs UM-174 returning as a real UM-87 specifying with -t argument CR-312 verilog simulation UM-114 VHDL simulation UM-75 Resolution .ini file variable UM-447 resolution simulator state variable UM-455 resource libraries UM-60 restart command CR-194 defaults UM-453 in GUI GR-31 toolbar button GR-41, GR-120, GR-205 Restart dialog GR-88 results, saving simulations UM-211 resume command CR-196
Index
RTL-level design busses reconstructing UM-223 run command CR-197 RunLength .ini file variable UM-447 Runtime Options dialog GR-85
S
saving simulation options in a project UM-46 waveforms UM-211 saving GUI preferences GR-252 saving memory, dialog GR-160 sc_argc() function UM-163 sc_argv() function UM-163 sc_clock() functions, moving UM-143 sc_cycle() function UM-162 sc_fifo UM-161 sc_fix and sc_ufix UM-164 sc_fixed and sc_ufixed UM-164 sc_foreign_module UM-203 and parameters UM-196 sc_initialize(), removing calls UM-162 sc_main() function UM-162 sc_main() function, converting UM-143 SC_MODULE_EXPORT macro UM-144 sc_signed and sc_unsigned UM-164 sc_start() function UM-162 sc_start() function, replacing in SystemC UM-162 sc_start(), replacing UM-143 scaling fonts GR-15 sccom using sccom vs. raw C++ compiler UM-149 sccom command CR-199 sccom -link command UM-151, UM-209 sccomLogfile .ini file variable (sccom) UM-442 sccomVerbose .ini file variable (sccom) UM-442 scgenmod command CR-203 scgenmod, using UM-194, UM-202 -sclib command CR-319 scope, setting region environment CR-131 ScTimeUnit .ini file variable UM-447 SCV library, including CR-201 SDF controlling missing instance messages CR-311 disabling timing checks UM-393 errors and warnings UM-383 errors on loading, disabling CR-311 instance specification UM-382
interconnect delays UM-393 mixed VHDL and Verilog designs UM-392 specification with the GUI UM-383 troubleshooting UM-394 Verilog $sdf_annotate system task UM-386 optional conditions UM-391 optional edge specifications UM-390 rounded timing values UM-391 SDF to Verilog construct matching UM-387 VHDL resolving errors UM-385 SDF to VHDL generic matching UM-384 warning messages, disabling CR-311 $sdf_done UM-129 search libraries CR-316, GR-80 searching binary signal values in the GUI CR-30 Expression Builder UM-241 in the source window GR-187 List window signal values, transitions, and names CR-23 Verilog libraries UM-107, UM-192 Wave window signal values, edges and names GR-215 searchlog command CR-205 sensitivity list warning UM-464 setenv command CR-207 $setuphold UM-130 severity, changing level for errors UM-458 shared library building in SystemC UM-151, GR-30 shared objects loading FLI applications see FLI Reference manual loading PLI/VPI C applications UM-484 loading PLI/VPI C++ applications UM-491 loading with global symbol visibility CR-308, UM498 shift command CR-208 Shortcuts text editing UM-519 shortcuts command history CR-20, UM-517 command line caveat CR-19, UM-517 List window UM-522 Main window UM-519 Source window UM-519 Wave window UM-523 show command CR-209
Index
show drivers Dataflow window UM-277 Wave window UM-257 show source lines with errors GR-58, GR-67 Show_ WarnMatchCadence .ini file variable UM-440 Show_BadOptionWarning .ini file variable UM-440 Show_Lint .ini file variable VCOM UM-441 Show_Lint .ini file variable (VLOG) UM-440 Show_source .ini file variable VCOM UM-441 Show_source .ini file variable (VLOG) UM-440 Show_VitalChecksOpt .ini file variable UM-441 Show_VitalChecksWarning .ini file variable UM-442 Show_WarnCantDoCoverage .ini file variable UM-440 Show_WarnCantDoCoverage variable UM-442 Show_Warning1 .ini file variable UM-442 Show_Warning10 .ini file variable UM-442 Show_Warning2 .ini file variable UM-442 Show_Warning3 .ini file variable UM-442 Show_Warning4 .ini file variable UM-442 Show_Warning5 .ini file variable UM-442 Show_Warning9 .ini file variable UM-442 Show_WarnLocallyStaticError variable UM-442 ShowUnassociatedScNameWarning variable UM-447 ShowUndebuggableScTypeWarning variable UM-448 Signal Breakpoints dialog GR-98 signal interaction Verilog and SystemC UM-179 Signal Spy UM-88, UM-362 disable UM-357, UM-369 enable UM-358, UM-370 overview UM-356 $signal_force UM-377 signal_force UM-88, UM-365 $signal_release UM-379 signal_release UM-88, UM-367 signals alternative names in the Wave window (-label) CR50 applying stimulus to GR-169 attributes of, using in expressions CR-25 breakpoints CR-327 combining into a user-defined bus CR-50, UM-252 Dataflow window, displaying in UM-274, GR-121 drivers of, displaying CR-126 driving in the hierarchy UM-359 environment of, displaying CR-131 filtering in the Objects window GR-168 finding CR-137
force time, specifying CR-142 hierarchy driving in UM-359, UM-371 referencing in UM-88, UM-362, UM-374 releasing anywhere in UM-367 releasing in UM-88, UM-379 log file, creating CR-148 names of, viewing without hierarchy GR-237 pathnames in VSIM commands CR-12 radix specifying for examine CR-133 specifying in List window CR-45 specifying in Wave window CR-51 readers of, displaying CR-191 sampling at a clock change UM-256 states of, displaying as mnemonics CR-290 stimulus CR-141 transitions, searching for UM-237 types, selecting which to view GR-168 unresolved, multiple drivers on GR-59, GR-68 values of displaying in Objects window GR-167 examining CR-132 forcing anywhere in the hierarchy UM-88, UM-365, UM-377 replacing with text CR-290 saving as binary log file UM-212 waveforms, viewing GR-194 Signals (Objects) window UM-274 simulating batch mode UM-25 command-line mode UM-25 Comparing simulations UM-211 default run length GR-86 delays, specifying time units for CR-19 design unit, specifying CR-305 graphic interface to GR-76 iteration limit GR-86 mixed language designs compilers UM-173 libraries UM-173 resolution limit in UM-174 mixed Verilog and SystemC designs channel and port type mapping UM-179 SystemC sc_signal data type mapping UM-180 Verilog port direction UM-182 Verilog state mapping UM-182 mixed Verilog and VHDL designs Verilog parameters UM-176 Verilog state mapping UM-177
Index
VHDL and Verilog ports UM-176 VHDL generics UM-178 mixed VHDL and SystemC designs SystemC state mapping UM-187 VHDL port direction UM-186 VHDL port type mapping UM-184 VHDL sc_signal data type mapping UM-184 saving dataflow display as a Postscript file UM-284 saving options in a project UM-46 saving simulations CR-148, CR-313, UM-211 saving waveform as a Postscript file UM-250 speeding-up with the Profiler UM-337 stepping through a simulation CR-213 stimulus, applying to signals and nets GR-169 stopping simulation in batch mode CR-330 SystemC UM-137, UM-152 usage flow for SystemC only UM-142 time resolution GR-77 Verilog UM-114 delay modes UM-123 hazard detection UM-120 resolution limit UM-114 XL compatible simulator options UM-121 VHDL UM-75 viewing results in List pane GR-135 viewing results in List window UM-231 VITAL packages UM-86 simulating the design, overview UM-24 simulation basic steps for UM-22 Simulation Configuration creating UM-46 dialog GR-52 simulation task overview UM-21 simulations event order in UM-117 saving results CR-119, CR-120, UM-211 saving results at intervals UM-220 simulator resolution mixed designs UM-174 returning as a real UM-87 SystemC UM-153 Verilog UM-114 VHDL UM-75 vsim -t argument CR-312 simulator state variables UM-455 simulator version CR-312, CR-322 simulator, difference from OSCI UM-162 simultaneous events in Verilog changing order CR-293
sizetf callback function UM-504 sm_entity UM-533 SmartModels creating foreign architectures with sm_entity UM533 invoking SmartModel specific commands UM-536 linking to UM-532 lmcwin commands UM-537 memory arrays UM-538 Verilog interface UM-539 VHDL interface UM-532 so, shared object file loading PLI/VPI C applications UM-484 loading PLI/VPI C++ applications UM-491 software version GR-39 source balloon C Debug GR-100 source code pragmas UM-305 source code, security UM-66, UM-133 source directory, setting GR-24, GR-189 source files, referencing with location maps UM-63 source files, specifying with location maps UM-63 source highlighting, customizing GR-188 source libraries arguments supporting UM-109 source lines with errors showing GR-58, GR-67 Source window GR-182 code coverage data UM-298 colorization GR-188 tab stops in GR-188 see also windows, Source window source-level debug SystemC, enabling UM-157 spaces in pathnames CR-11 sparse memories listing with write report CR-345 specify path delays CR-319 matching to IOPATH statements UM-387 speeding-up the simulation UM-337 square brackets, escaping CR-16 Standard Developers Kit User Manual UM-31 standards supported UM-27 Start Simulation dialog GR-76 start_of_simulation() function UM-163 startup alternate to startup.do (vsim -do) CR-306 environment variables access during UM-527 files accessed during UM-526 macro in the modelsim.ini file UM-448
Index
macros UM-452 startup macro in command-line mode UM-25 using a startup file UM-452 Startup .ini file variable UM-448 state variables UM-455 statistical sampling profiler UM-338 status bar Main window GR-22 status command CR-212 Status field Project tab UM-43 std .ini file variable UM-439 std_arith package disabling warning messages UM-452 std_developerskit .ini file variable UM-439 Std_logic mapping to binary radix CR-30 std_logic_arith package UM-61 std_logic_signed package UM-61 std_logic_textio UM-61 std_logic_unsigned package UM-61 StdArithNoWarnings .ini file variable UM-448 STDOUT environment variable UM-435 step command CR-213 steps for simulation, overview UM-22 stimulus applying to signals and nets GR-169 stop command CR-214 struct of sc_signal<T> UM-159 subprogram inlining UM-71 subprogram write is ambiguous error, fixing UM-81 Support UM-32 Suppress .ini file variable UM-450 symbol mapping Dataflow window UM-287 symbolic constants, displaying CR-290 symbolic link to design libraries (UNIX) UM-59 symbolic names, assigning to signal values CR-290 synopsys .ini file variable UM-439 Synopsys libraries UM-61 syntax highlighting GR-188 synthesis rule compliance checking CR-247, UM-441, GR58, GR-67 system calls VCD UM-402 Verilog UM-125 system commands UM-421 system tasks proprietary UM-128
VCD UM-402 Verilog UM-125 Verilog-XL compatible UM-129 SystemC aggregates of signals/ports UM-159 class and structure member naming syntax CR-13 compiling for source level debug UM-146 compiling optimized code UM-146 component declaration for instantiation UM-208 construction parameters UM-164 control function UM-175 converting sc_main() UM-143 exporting sc_main, example UM-144 exporting top level module UM-144 fixed-point types UM-164 foreign module declaration UM-194 generic support, instantiating VHDL UM-204 hierarchical references in mixed designs UM-175 instantiation criteria in Verilog design UM-199 instantiation criteria in VHDL design UM-208 Link dialog GR-74 linking the compiled source UM-151 maintaining design portability UM-147 mapping states in mixed designs UM-187 VHDL UM-187 master slave library, including CR-201 mixed designs with Verilog UM-172 mixed designs with VHDL UM-172 observe function UM-175 parameter support, Verilog instances UM-196 prim channel aggregates UM-159 replacing sc_start() UM-143 sc_clock(), moving to SC_CTOR UM-143 sc_fifo UM-161 simulating UM-152 source code, modifying for vsim UM-143 specifying shared library path, command CR-319 stack space for threads UM-166 state-based code, initializing and cleanup UM-154 troubleshooting UM-166 unsupported functions UM-162 verification library, including CR-201 viewable/debuggable objects UM-155 viewing FIFOs UM-161 virtual functions UM-154 SystemC modules exporting for use in Verilog UM-199 exporting for use in VHDL UM-209 SystemVerilog enabling with -sv argument CR-298
Index
keyword considerations UM-103 multiple files on vlog command line CR-296 suppported implementation details UM-27 SystemVerilog DPI registering DPIapplications UM-480 specifying the DPI file to load UM-497
T
tab groups GR-20 tab stops Source window GR-188 tb command CR-215 Tcl UM-414UM-424 command separator UM-420 command substitution UM-418 command syntax UM-416 evaluation order UM-420 Man Pages in Help menu GR-39 preference variables GR-251 relational expression evaluation UM-420 time commands UM-423 variable in when commands CR-328 substitution UM-421 VSIM Tcl commands UM-422 Tcl_init error message UM-464 Technical support and updates UM-32 temp files, VSOUT UM-437 test signal delaying GR-226 testbench, accessing internal objectsfrom UM-355 text and command syntax UM-30 Text editing UM-519 TEXTIO buffer, flushing UM-83 TextIO package alternative I/O files UM-83 containing hexadecimal numbers UM-82 dangling pointers UM-82 ENDFILE function UM-82 ENDLINE function UM-82 file declaration UM-79 implementation issues UM-81 providing stimulus UM-83 standard input UM-80 standard output UM-80 WRITE procedure UM-81 WRITE_STRING procedure UM-81
TF routines UM-510, UM-512 TFMPC disabling warning CR-317 explanation UM-466 time absolute, using @ CR-19 measuring in Wave window UM-233 resolution in SystemC UM-153 simulation time units CR-19 time resolution as a simulator state variable UM-455 time collapsing CR-313, UM-221 time literal, missing space GR-59, GR-68 time resolution in mixed designs UM-174 in Verilog UM-114 in VHDL UM-75 setting with the GUI GR-77 with vsim command CR-312 time type converting to real UM-89 time unit in SystemC UM-153 time, time units, simulation time CR-19 timescale directive warning disabling CR-317 investigating UM-115 timing $setuphold/$recovery UM-130 annotation UM-381 differences shown by comparison UM-267 disabling checks CR-297, UM-393 disabling checks for entire design CR-310 negative check limits described UM-121 extending CR-316 title, Main window, changing CR-312 TMPDIR environment variable UM-435 to_real VHDL function UM-89 to_time VHDL function UM-90 toggle add command CR-216 toggle coverage UM-300 enabling UM-300 excluding enum signals UM-303 excluding signals CR-218 max VHDL integer values UM-448 port collapsing UM-302 reporting UM-301 viewing in Signals window UM-300 toggle disable command CR-218
Index
toggle enable command CR-219 toggle report command CR-220 toggle reset command CR-222 toggle statistics enabling CR-216 reporting CR-220 resetting CR-222 toggling waveform popup on/off UM-268, GR-238 tolerance leading edge UM-264 trailing edge UM-264 too few port connections, explanation UM-466 tool structure UM-20 toolbar Dataflow window GR-125 Main window GR-40 Wave window GR-203 tooltip, toggling waveform popup GR-238 tracing events UM-280 source of unknown UM-281 transcript disable file creation UM-451, GR-19 file name, specifed in modelsim.ini UM-451 redirecting with -l CR-308 reducing file size CR-224 saving GR-19 using as a DO file GR-19 transcript command CR-223 transcript file command CR-224 TranscriptFile .ini file variable UM-448 TreeUpdate command CR-342 triggers, in the List window UM-254 triggers, in the List window, setting UM-253, GR-146 troubleshooting SystemC UM-166 unexplained behaviors, SystemC UM-166 TSCALE, disabling warning CR-317 TSSI CR-348 in VCD files UM-408 tssi2mti command CR-225 type converting real to time UM-90 converting time to real UM-89 Type field, Project tab UM-43 types, fixed-point in SystemC UM-162
U
-u CR-299 unbound component GR-59, GR-68 UnbufferedOutput .ini file variable UM-448 undeclared nets, reporting an error CR-296 undefined symbol, error UM-166 unexplained behavior during simulation UM-166 unexplained simulation behavior UM-166 ungrouping objects, Monitor window GR-192 unit delay mode UM-124 unknowns, tracing UM-281 unnamed ports, in mixed designs UM-191 unresolved signals, multiple drivers on GR-59, GR-68 unsetenv command CR-226 unsupported functions in SystemC UM-162 use 1076-1993 language standard GR-57, GR-67 use clause, specifying a library UM-60 use explicit declarations only GR-58, GR-67 use flow Code Coverage UM-292 SystemC-only designs UM-142 UseCsupV2 .ini file variable UM-448 user-defined bus CR-50, UM-222, UM-252 UserTimeUnit .ini file variable UM-448 UseScv .ini file variable (sccom) UM-443 util package UM-87
V
-v CR-299 v2k_int_delays CR-319 values describe HDL items CR-123 examine HDL item values CR-132 of HDL items GR-186 replacing signal values with strings CR-290 variable settings report CR-18 variables describing CR-123 environment variables UM-434 LM_LICENSE_FILE UM-434 precedence between .ini and .tcl UM-454 referencing in commands CR-18 setting environment variables UM-434 simulator state variables current settings report UM-434 iteration number UM-455 name of entity or module as a variable UM-455
Index
resolution UM-455 simulation time UM-455 value of changing from command line CR-67 changing with the GUI GR-149 examining CR-132 values of displaying in Objects window GR-167 saving as binary log file UM-212 Variables (Locals) window UM-278 vcd add command CR-227 vcd checkpoint command CR-228 vcd comment command CR-229 vcd dumpports command CR-230 vcd dumpportsall command CR-232 vcd dumpportsflush command CR-233 vcd dumpportslimit command CR-234 vcd dumpportsoff command CR-235 vcd dumpportson command CR-236 vcd file command CR-237 VCD files UM-397 adding items to the file CR-227 capturing port driver data CR-230, UM-408 case sensitivity UM-398 converting to WLF files CR-245 creating CR-227, UM-398 dumping variable values CR-228 dumpports tasks UM-402 flushing the buffer contents CR-241 from VHDL source to VCD output UM-404 generating from WLF files CR-335 inserting comments CR-229 internal signals, adding CR-227 specifying maximum file size CR-242 specifying name of CR-239 specifying the file name CR-237 state mapping CR-237, CR-239 stimulus, using as UM-399 supported TSSI states UM-408 turn off VCD dumping CR-243 turn on VCD dumping CR-244 VCD system tasks UM-402 viewing files from another tool CR-245 vcd files command CR-239 vcd flush command CR-241 vcd limit command CR-242 vcd off command CR-243 vcd on command CR-244 vcd2wlf command CR-245 vcom
enabling code coverage UM-295 vcom command CR-246 vcover command UM-315 vcover convert command CR-254 vcover merge command CR-255 vcover rank command CR-257 vcover report command CR-258 vcover utility UM-315 vdel command CR-263 vdir command CR-264 vector elements, initializing CR-67 vendor libraries, compatibility of CR-264 Verilog ACC routines UM-508 capturing port driver data with -dumpports CR-237, UM-408 cell libraries UM-123 compiler directives UM-132 compiling and linking PLI C applications UM-484 compiling and linking PLI C++ applications UM491 compiling design units UM-103 compiling with XL uselib compiler directive UM110 component declaration UM-189 configurations UM-112 event order in simulation UM-117 generate statements UM-113 instantiation criteria in mixed-language design UM188 instantiation criteria in SystemC design UM-194 instantiation of VHDL design units UM-192 language templates GR-184 library usage UM-107 mapping states in mixed designs UM-177 mapping states in SystemC designs UM-182 mixed designs with SystemC UM-172 mixed designs with VHDL UM-172 parameter support, instantiating SystemC UM-199 parameters UM-176 port direction UM-182 sc_signal data type mapping UM-180 SDF annotation UM-386 sdf_annotate system task UM-386 simulating UM-114 delay modes UM-123 XL compatible options UM-121 simulation hazard detection UM-120 simulation resolution limit UM-114 SmartModel interface UM-539
Index
source code viewing GR-182 standards UM-27 system tasks UM-125 TF routines UM-510, UM-512 to SystemC, channel and port type mapping UM179 XL compatible compiler options UM-109 XL compatible routines UM-512 XL compatible system tasks UM-129 verilog .ini file variable UM-439 Verilog 2001 disabling support CR-299, UM-440 Verilog PLI/VPI 64-bit support in the PLI UM-513 compiling and linking PLI/VPI C applications UM484 compiling and linking PLI/VPI C++ applications UM-491 debugging PLI/VPI code UM-514 PLI callback reason argument UM-502 PLI support for VHDL objects UM-507 registering PLI applications UM-476 registering VPI applications UM-478 specifying the PLI/VPI file to load UM-497 Verilog-XL compatibility with UM-101, UM-473 Veriuser .ini file variable UM-448, UM-477 Veriuser, specifying PLI applications UM-477 veriuser.c file UM-506 verror command CR-265 version obtaining via Help menu GR-39 obtaining with vsim command CR-312 obtaining with vsim<info> commands CR-322 vgencomp command CR-266 VHDL compiling design units UM-70 creating a design library UM-70 delay file opening UM-453 dependency checking UM-70 field naming syntax CR-13 file opening delay UM-453 instantiation criteria in SystemC design UM-202 instantiation from Verilog UM-192 instantiation of Verilog UM-176 language templates GR-184 language versions UM-72 library clause UM-60 mixed designs with SystemC UM-172 mixed designs with Verilog UM-172
object support in PLI UM-507 optimizations inlining UM-71 port direction UM-186 port type mapping UM-184 sc_signal data type mapping UM-184 simulating UM-75 SmartModel interface UM-532 source code viewing GR-182 standards UM-27 timing check disabling UM-75 VITAL package UM-61 VHDL utilities UM-87, UM-88, UM-362, UM-374 get_resolution() UM-87 to_real() UM-89 to_time() UM-90 VHDL-1987, compilation problems UM-72 VHDL-1993, enabling support for CR-246, UM-442 VHDL-2002, enabling support for CR-246, UM-442 VHDL93 .ini file variable UM-442 view command CR-268 view_profile command UM-344 viewing library contents UM-57 waveforms CR-313, UM-211 viewing FIFOs UM-161 virtual compare signal, restrictions UM-252 virtual count commands CR-270 virtual define command CR-271 virtual delete command CR-272 virtual describe command CR-273 virtual expand commands CR-274 virtual function command CR-275 virtual functions in SystemC UM-154 virtual hide command CR-278, UM-223 virtual log command CR-279 virtual nohide command CR-281 virtual nolog command CR-282 virtual objects UM-222 virtual functions UM-223 virtual regions UM-224 virtual signals UM-222 virtual types UM-224 virtual region command CR-284, UM-224 virtual regions reconstruct the RTL hierarchy in gate-level design UM-224 virtual save command CR-285, UM-223 virtual show command CR-286 virtual signal command CR-287, UM-222
Index
virtual signals reconstruct RTL-level design busses UM-223 reconstruct the original RTL hierarchy UM-223 virtual hide command UM-223 virtual type command CR-290 VITAL compiling and simulating with accelerated VITAL packages UM-86 disabling optimizations for debugging UM-86 specification and source code UM-84 VITAL packages UM-84 vital95 .ini file variable UM-439 vlib command CR-292 vlog enabling code coverage UM-295 multiple file compilation CR-296 vlog command CR-293 vlog.opt file GR-62, GR-71 vlog95compat .ini file variable UM-440 vmake command CR-302 vmap command CR-304 VPI, registering applications UM-478 VPI/PLI UM-135, UM-475 compiling and linking C applications UM-484 compiling and linking C++ applications UM-491 vsim build date and version CR-322 vsim command CR-305 VSIM license lost UM-467 vsim, differences with OSCI simulator UM-162 VSOUT temp file UM-437
W
WarnConstantChange .ini file variable UM-448 Warning .ini file variable UM-450 WARNING[8], -lint argument to vlog CR-296 warnings empty port name UM-463 exit codes UM-461 getting more information UM-458 messages, long description UM-458 metavalue detected UM-464 SDF, disabling CR-311 severity level, changing UM-458 suppressing VCOM warning messages CR-250, CR-297, UM-460 suppressing VLOG warning messages CR-297, UM-460 suppressing VSIM warning messages CR-317, UM-
460 Tcl initialization error 2 UM-464 too few port connections UM-466 turning off warnings from arithmetic packages UM452 waiting for lock UM-463 watch window add watch command CR-48 adding items to CR-48 watching a signal value GR-191 watching signal values CR-48 wave commands CR-324 Wave Log Format (WLF) file UM-211 wave log format (WLF) file CR-313 of binary signal values CR-148 see also WLF files wave viewer, Dataflow window UM-278 Wave window UM-228, GR-194 adding items to CR-49 compare waveforms UM-267 docking and undocking UM-229, GR-195 in the Dataflow window UM-278 saving layout UM-249 toggling waveform popup on/off UM-268, GR-238 values column UM-268 see also windows, Wave window WaveActivateNextPane command CR-342 Waveform Comparison CR-69 add region UM-263 adding signals UM-262 annotating differences UM-268 clocked comparison UM-264 compare by region UM-263 compare by signal UM-262 compare options UM-266 compare tab UM-261 comparison method UM-264 comparison method tab UM-264 delaying the test signal GR-226 difference markers UM-267 flattened designs UM-271 hierarchical designs UM-271 icons UM-269 introduction UM-258 leading edge tolerance UM-264 List window display UM-269 pathnames UM-267 reference dataset UM-260 reference region UM-263 test dataset UM-261
Index
timing differences UM-267 trailing edge tolerance UM-264 values column UM-268 Wave window display UM-267 waveform logfile log command CR-148 overview UM-211 see also WLF files waveform popup UM-268, GR-238 waveforms UM-211 optimize viewing of UM-449 optimizing viewing of CR-314 saving and viewing CR-148, UM-212 viewing GR-194 WaveRestoreCursors command CR-342 WaveRestoreZoom command CR-342 WaveSignalNameWidth .ini file variable UM-448 when command CR-327 when statement time-based breakpoints CR-331 where command CR-332 wildcard characters for pattern matching in simulator commands CR-18 windows Active Processes pane GR-107 code coverage statistics UM-297 Dataflow window UM-274, GR-121 toolbar GR-125 zooming UM-279 List window UM-231, GR-135 display properties of UM-247 formatting HDL items UM-247 output file CR-343 saving data to a file UM-251 saving the format of CR-341 setting triggers UM-253, UM-254, GR-146 Locals window GR-148 Main window GR-16 status bar GR-22 text editing UM-519 time and delta display GR-22 toolbar GR-40 Memory window GR-151 monitor GR-191 Objects window GR-167 opening from command line CR-268 with the GUI GR-28 Signals window VHDL and Verilog items viewed in GR-167
Source window GR-182 text editing UM-519 viewing HDL source code GR-182 Variables window VHDL and Verilog items viewed in GR-148 Wave window UM-228, GR-194 adding HDL items to UM-232 cursor measurements UM-233 display properties UM-243 display range (zoom), changing UM-237 format file, saving UM-249 path elements, changing CR-100, UM-448 time cursors UM-233 zooming UM-237 WLF files collapsing deltas CR-313 collapsing events UM-221 collapsing time steps CR-313 converting to VCD CR-335 creating from VCD CR-245 filtering, combining CR-336 limiting size CR-314 log command CR-148 optimizing waveform viewing CR-314, UM-449 overview UM-212 repairing CR-340 saving CR-119, CR-120, UM-213 saving at intervals UM-220 specifying name CR-313 wlf2log command CR-333 wlf2vcd command CR-335 WLFCacheSize .ini file variable UM-449 WLFCollapseMode .ini file variable UM-449 WLFFilename .ini file variable UM-449 wlfman command CR-336 wlfrecover command CR-340 work library UM-54 creating UM-56 workspace GR-17 code coverage GR-109 Files tab GR-109 write format command CR-341 write list command CR-343 write preferences command CR-344 WRITE procedure, problems with UM-81 write report command CR-345 write timing command CR-346 write transcript command CR-347 write tssi command CR-348 write wave command CR-350
Index
X
X tracing unknowns UM-281 .Xdefaults file, controlling fonts GR-15 X propagation disabling for entire design CR-310 xml format coverage reports UM-310 X-session controlling fonts GR-15
Y
-y CR-299
Z
zero delay elements UM-77 zero delay mode UM-124 zero-delay loop, infinite UM-78 zero-delay oscillation UM-78 zero-delay race condition UM-117 zoom Dataflow window UM-279 from Wave toolbar buttons UM-237 saving range with bookmarks UM-238 wave window returning current range CR-324 with the mouse UM-237 zooming window panes GR-247