Skip to content

Commit 3b91a93

Browse files
aditya23788jnikula
authored andcommitted
drm/i915/cnl: Fix CNL macros for Voltage Swing programming
CNL macros for register groups CNL_PORT_TX_DW2_* / CNL_PORT_TX_DW5_* are configured incorrectly wrt definition of _CNL_PORT_TX_DW_GRP. v2: Jani suggested to keep the macros organized semantically i.e., by function, secondarily by port/pipe/transcoder.->(dw, port) Fixes: 4e53840 ("drm/i915/icl: Introduce new macros to get combophy registers") Cc: Clint Taylor <clinton.a.taylor@intel.com> Cc: Imre Deak <imre.deak@intel.com> Cc: Jani Nikula <jani.nikula@linux.intel.com> Signed-off-by: Aditya Swarup <aditya.swarup@intel.com> Signed-off-by: Jani Nikula <jani.nikula@intel.com> Link: https://patchwork.freedesktop.org/patch/msgid/20190110230844.9213-1-aditya.swarup@intel.com (cherry picked from commit b14c06e) Signed-off-by: Jani Nikula <jani.nikula@intel.com>
1 parent 9659c1a commit 3b91a93

File tree

1 file changed

+7
-7
lines changed

1 file changed

+7
-7
lines changed

drivers/gpu/drm/i915/i915_reg.h

Lines changed: 7 additions & 7 deletions
Original file line numberDiff line numberDiff line change
@@ -1790,15 +1790,15 @@ enum i915_power_well_id {
17901790
#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
17911791
#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
17921792
#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
1793-
#define _CNL_PORT_TX_DW_GRP(port, dw) (_PICK((port), \
1793+
#define _CNL_PORT_TX_DW_GRP(dw, port) (_PICK((port), \
17941794
_CNL_PORT_TX_AE_GRP_OFFSET, \
17951795
_CNL_PORT_TX_B_GRP_OFFSET, \
17961796
_CNL_PORT_TX_B_GRP_OFFSET, \
17971797
_CNL_PORT_TX_D_GRP_OFFSET, \
17981798
_CNL_PORT_TX_AE_GRP_OFFSET, \
17991799
_CNL_PORT_TX_F_GRP_OFFSET) + \
18001800
4 * (dw))
1801-
#define _CNL_PORT_TX_DW_LN0(port, dw) (_PICK((port), \
1801+
#define _CNL_PORT_TX_DW_LN0(dw, port) (_PICK((port), \
18021802
_CNL_PORT_TX_AE_LN0_OFFSET, \
18031803
_CNL_PORT_TX_B_LN0_OFFSET, \
18041804
_CNL_PORT_TX_B_LN0_OFFSET, \
@@ -1834,9 +1834,9 @@ enum i915_power_well_id {
18341834

18351835
#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
18361836
#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
1837-
#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 4))
1838-
#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4))
1839-
#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4) + \
1837+
#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(4, (port)))
1838+
#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)))
1839+
#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \
18401840
((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
18411841
_CNL_PORT_TX_DW4_LN0_AE)))
18421842
#define ICL_PORT_TX_DW4_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(4, port))
@@ -1864,8 +1864,8 @@ enum i915_power_well_id {
18641864
#define RTERM_SELECT(x) ((x) << 3)
18651865
#define RTERM_SELECT_MASK (0x7 << 3)
18661866

1867-
#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 7))
1868-
#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 7))
1867+
#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(7, (port)))
1868+
#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(7, (port)))
18691869
#define ICL_PORT_TX_DW7_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(7, port))
18701870
#define ICL_PORT_TX_DW7_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(7, port))
18711871
#define ICL_PORT_TX_DW7_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(7, 0, port))

0 commit comments

Comments
 (0)