Ada 2200
Ada 2200
Ada 2200
Data Sheet
FEATURES
ADA2200
INP
INN
LPF
OUTP
PROGRAM
FILTER
OUTN
fM
CLKIN
XOUT
2m
fSI
VOCM
90
fSO
2n+1
CLOCK
GEN
CONTROL
REGISTERS
SYNCO
GND
RCLK/SDO
SPI/I2C
MASTER
RST
VCM
SCLK/SCL
SDIO/SDA
CS/A0
BOOT
12295-001
Figure 1.
APPLICATIONS
Synchronous demodulation
Sensor signal conditioning
Lock-in amplifiers
Phase detectors
Precision tunable filters
Signal recovery
Control systems
GENERAL DESCRIPTION
The ADA2200 is a sampled analog technology1 synchronous
demodulator for signal conditioning in industrial, medical, and
communications applications. The ADA2200 is an analog input,
sampled analog output device. The signal processing is performed
entirely in the analog domain by charge sharing among capacitors,
which eliminates the effects of quantization noise and rounding
errors. The ADA2200 includes an analog domain, low-pass
decimation filter, a programmable infinite impulse response
(IIR) filter, and a mixer. This combination of features reduces
ADC sample rates and lowers the downstream digital signal
processing requirements.
The ADA2200 acts as a precision filter when the demodulation
function is disabled. The filter has a programmable bandwidth
and tunable center frequency. The filter characteristics are highly
stable over temperature, supply, and process variation.
Single-ended and differential signal interfaces are possible on both
input and output terminals, simplifying the connection to other
1
Patent pending.
Rev. 0
Document Feedback
ADA2200
Data Sheet
TABLE OF CONTENTS
Features .............................................................................................. 1
Applications ....................................................................................... 1
Phase Measurements.................................................................. 16
Specifications..................................................................................... 3
Power Dissipation....................................................................... 18
Terminology .................................................................................... 10
Decimation Filter........................................................................ 12
IIR Filter....................................................................................... 13
Mixer ............................................................................................ 13
Ordering Guide............................................................................... 24
REVISION HISTORY
8/14Revision 0: Initial Version
Rev. 0 | Page 2 of 24
Data Sheet
ADA2200
SPECIFICATIONS
VDD = 3.3 V, VOCM = VDD/2, fCLKIN = fSI = 500 kHz, default register configuration, differential input/output, RL = 1 M to GND, TA = 25C,
unless otherwise noted.
Table 1.
Parameter
SYNCHRONOUS DEMODULATION
Conversion Gain1
Average Temperature Drift
Output Offset, Shorted Inputs
Average Temperature Drift
Power Supply Sensitivity
Measurement Noise
Phase Delay (DELAY)1
Average Temperature Drift
Phase Measurement Noise
Shorted Input Noise
Common-Mode Rejection2
Demodulation Signal Bandwidth
INPUT CHARACTERISTICS
Input Voltage Range
Common-Mode Input Voltage Range
Single-Ended Input Voltage Range
Reference Input
Signal Input
Input Impedance3
Input Signal Bandwidth (3 dB)
OUTPUT CHARACTERISTICS
Output Voltage Range
Short-Circuit Current
Common-Mode Output (VOCM)
Voltage
Average Temperature Drift
Output Settling Time, to 0.1% of Final
Value
DEFAULT FILTER CHARACTERISTICS
Center Frequency (fC)
Quality Factor (Q)
Pass Band Gain
TOTAL HARMONIC DISTORTION (THD)
Second Through Fifth Harmonics
CLOCKING CHARACTERISTICS
CLKIN Frequency Range (fCLKIN)
Test Conditions/Comments
Measurements are cycle mean values,1
4 V p-p differential, fIN = 7.8125 kHz
Min
Typ
Max
Unit
1.02
1.055
5
1.09
V/V rms
ppm/C
mV
V/C
mV/V
V rms
39
Change in output over change in VDD
Input signal at 83REL1
Input signal relative to RCLK
Input signal at 83REL
0.1 Hz to 10 Hz
0 kHz to 1 kHz offset from fMOD
fCLKIN = 1 MHz
INP or INN to GND
4 V p-p differential input
+39
6.5
0.5
240
83
70
9.3
300
75
30
0.3
VOCM 0.2
VDD 0.3
VOCM + 0.2
V
V
VOCM 0.2
VOCM 1.0
VOCM + 0.2
VOCM + 1.0
V
V
k
MHz
VDD 0.3
V
mA
1.67
V
V/C
s
INP to INN
Input sample and hold circuit
Each output, RL = 10 k to GND
80
4
0.3
15
1.63
TA = 40C to +85C
CLKIN DIV[2:0] = 256
CLKIN DIV[2:0] = 64
CLKIN DIV[2:0] = 16
CLKIN DIV[2:0] = 1
While booting from EEPROM
Rev. 0 | Page 3 of 24
REL
REL/C
mREL rms
V p-p
dB
kHz
2.56
0.64
0.16
0.01
1.65
9
15
7.8125
1.9
1.05
kHz
Hz/Hz
V/V
80
dBc
20
20
16
1
12.8
MHz
MHz
MHz
MHz
MHz
ADA2200
Data Sheet
Parameter
DIGITAL I/O
Logic Thresholds
Input Voltage
Low
High
Output Voltage
Low
High
Maximum Output Current
Input Leakage
Internal Pull-Up Resistance
Test Conditions/Comments
Min
Typ
Max
Unit
0.8
V
V
0.4
40
V
V
mA
A
k
500
2
2
k
pF
pF
All inputs/outputs
2.0
While sinking 200 A
While sourcing 200 A
Sink or source
VDD 0.4
8
1
CRYSTAL OSCILLATOR
Internal Feedback Resistor
CLKIN Capacitance
XOUT Capacitance
POWER REQUIREMENTS
Power Supply Voltage Range
Total Supply Current Consumption
2.7
395
3.6
485
V
A
Test Conditions/Comments
50% 5% duty cycle
CS to SCLK edge
tSL
tSH
tDAV
tDSU
tDHD
tDF
tDR
tSR
tSF
tDOCS
tSFS
Min
Typ
Max
20
2
10
10
20
2
2
1
1
10
10
1
2
Rev. 0 | Page 4 of 24
Unit
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Data Sheet
ADA2200
CS
tCS
tSFS
tSL
SCLK
tSH
tSF
tDAV
tDF
SDO
(MISO)
MSB
SDIO
(MOSI)
tSR
tDR
DATA BITS
MSB IN
LSB
DATA BITS
LSB IN
12295-003
tDSU
tDHD
Figure 2. SPI Read Timing Diagram (SPI Master Read from the ADA2200)
CS
tSFS
tCS
SCLK
tSL
tSH
tSF
SDIO
(MOSI)
MSB IN
DATA BITS
tSR
LSB IN
12295-004
tDSU
tDHD
Figure 3. SPI Write Timing Diagram (SPI Master Write to the ADA2200)
t2
t3
RESET
Minimum RST Pulse Width
t1
START CONDITION
BOOT Low Transition to Start Condition
t4
Symbol
Rev. 0 | Page 5 of 24
Min
Typical
Max
Unit
9600
2
1
CLKIN cycles
CLKIN cycles
CLKIN cycles
25
ns
3
CLKIN cycles
ADA2200
Data Sheet
t1
RST
t2
BOOT
t3
t4
SDA
START
ADDR
[1:0] R/W ACK
b10001
REGISTER ADDR
ACK
DATA
ACK
STOP
12295-005
SCL
OUTPUT
PHASE90 = 0
OUTPUT
PHASE90 = 1
HOLD SAMPLES
SAMPLE 0
SAMPLE 0
SAMPLE 1
SAMPLE 1
SAMPLE 2
SAMPLE 2
SAMPLE 0
SAMPLE 1
CLKIN
SYNCO
30
40
50
60
70
80
90
100
Min
Typ
50
Max
40
1/fSI
70
INN/INP
t1
INx, OUTx
OUTN/OUTP
t2
SYNCO
t3
t4
RCLK
CLKIN
Rev. 0 | Page 6 of 24
12295-007
Parameter
t1
t2
t3
t4
Unit
ns
ns
ns
ns
12295-006
RCLK
Data Sheet
ADA2200
Table 5.
Parameter
Supply Voltage
Output Short-Circuit Current Duration
Maximum Voltage at Any Input
Minimum Voltage at Any Input
Operational Temperature Range
Storage Temperature Range
Package Glass Transition Temperature
ESD Ratings
Human Body Model (HBM)
Device Model (FICDM)
Machine Model (MM)
Rating
3.9 V
Indefinite
VDD + 0.3 V
GND 0.3 V
40C to +125C
65C to +150C
150C
Table 6.
Package
16-Lead TSSOP
ESD CAUTION
1000 V
500 V
50 V
Rev. 0 | Page 7 of 24
JA
100
JC
14.8
Unit
C/W
ADA2200
Data Sheet
15
SCLK/SCL
CS/A0 3
14
SDIO/SDA
13
RCLK/SDO
12
VDD
BOOT 4
ADA2200
TOP VIEW
(Not to Scale)
GND
INP
11
OUTP
INN
10
OUTN
VOCM
RST
12295-008
16 XOUT
SYNCO
Mnemonic
CLKIN
SYNCO
CS/A0
BOOT
GND
INP
INN
VOCM
RST
OUTN
OUTP
VDD
RCLK/SDO
SDIO/SDA
SCLK/SCL
XOUT
Description
System Clock Input.
Synchronization Signal Output.
Serial Interface Chip Select Input/Boot EEPROM Address 0 Input.
Boot from EEPROM Control Input.
Power Supply Ground.
Noninverting Signal Input.
Inverting Signal Input.
Common-Mode Voltage Output.
Reset Control Input.
Inverting Output.
Noninverting Output.
Positive Supply Input.
Reference Clock Output/Serial Interface Data Output (in 4-Wire SPI Mode).
Bidirectional Serial Data (Input Only in 4-Wire SPI Mode)/I2C Bidirectional Data.
Serial Interface Clock Input/I2C Clock Output.
Crystal Driver Output. Place a crystal between this pin and CLKIN, or leave this pin disconnected.
Rev. 0 | Page 8 of 24
200
35
150
25
20
15
50
0
50
10
100
150
0
78
79
80
81
82
83
84
200
0
10
TIME (Seconds)
12295-112
100
12295-109
NUMBER OF HITS
30
0.05
0.10
0.15
10
20
30
40
50
60
TIME (s)
25
20
15
10
5
10
270 240 210 180 150 120 90 60 30
30
60
90
12295-114
MAGNITUDE ERROR
MAGNITUDE ERROR, OFFSET REMOVED
10
100
1k
10k
100k
FREQUENCY (Hz)
1.0
30
CLKIN = 500kHz
1
35
1k
100
12295-110
0.20
10k
0.8
12295-113
0.05
PHASE ERROR
PHASE ERROR, OFFSET REMOVED
0.6
0.4
0.2
0
0.2
0.4
0.6
0.8
1.0
270 240 210 180 150 120 90 60 30
RELATIVE PHASE (Degrees)
30
60
90
12295-111
0.10
ADA2200
Data Sheet
TERMINOLOGY
Cycle Mean
The cycle mean is the average of all the output samples
(OUTP/OUTN) over one RCLK period. In the default
configuration, there are eight output samples per RCLK cycle;
thus, the cycle mean is the average of eight consecutive output
samples. If the device is reconfigured such that the frequency of
RCLK is fSO/4, then the cycle mean is the average of four
consecutive output samples.
Conversion Gain
Conversion gain is calculated as follows:
2
+Q2
0.8
0.6
V IN
where:
I is the offset corrected cycle mean, PHASE90 bit = 0.
Q is the offset corrected cycle mean, PHASE90 bit = 1.
VIN is the rms value of the input voltage.
The offset corrected cycle mean = cycle mean output offset.
100
150
200
250
0.4
1.0
1.2
0
45
90
135
180
225
270
315
360
Figure 15. Phase Transfer Function with Phase Delay of 83, 1 V rms Input
300
350
INP/INN
12295-009
PHASE (Degrees)
RELATIVE
PHASE = 37
0
0.2
0.6
RCLK
50
83
0.2
0.8
0.4
12295-010
Conversion Gain =
Rev. 0 | Page 10 of 24
Data Sheet
ADA2200
THEORY OF OPERATION
A carrier signal (fMOD) excites the sensor. This shifts the signal
generated by the physical parameter being measured by the
sensor to the carrier frequency. This shift allows the desired signal
to be placed in a frequency band with lower noise, improving
the accuracy of the measurement. A band-pass filter (BPF)
removes some of the out of band noise. A synchronous
demodulator (or mixer) shifts the signal frequency back to dc.
The last stage low-pass filter removes much of the remaining
noise. Figure 17 and Figure 18 show the frequency spectrum of
the signal at different points in the synchronous demodulator.
NOISE AT A
NOISE AT B
SENSOR
SIGNAL AT A, B
PHYSICAL
PARAMETER
12295-018
fREF
SENSOR
SIGNAL AT C, D
NOISE AT C
fREF
fMOD
BPF
SENSOR
fREF
LPF
NOISE
12295-017
PHYSICAL
PARAMETER
12295-019
NOISE AT D
Rev. 0 | Page 11 of 24
ADA2200
Data Sheet
DECIMATION FILTER
f 0.5fSO
10
VDD
ADA2200
10
PROGRAM
FILTER
fMOD
2n+1
fSO
VOCM
90
VCM
RCLK/SDO
CLOCK
GEN
CONTROL
REGISTERS
SYNCO
GND
SPI
BOOT FROM
EEPROM (I2C)
RST
BOOT
30
40
50
60
SCLK/SCL
SDIO/SDA
CS/A0
70
12295-020
XOUT
fSI
20
OUTN
80
90
0
fSO/4
fSO/2
3fSO/4
FREQUENCY
Rev. 0 | Page 12 of 24
fSO
12295-022
8
LPF
OUTP
GAIN (dB)
INP
2m
7.5fSO
8.5fSO
8fSO = fSI
The signal path for the ADA2200 consists of a high impedance input
buffer followed by a fixed low-pass filter (FIR decimation filter),
a programmable IIR filter, a mixer function, and a differential pin
driver. Figure 19 shows a detailed block diagram of the ADA2200.
The signal processing blocks are all implemented using a charge
sharing technique.
CLKIN
2fSO
ADA2200 ARCHITECTURE
INN
fSO
12295-021
fSI f fSI + f
Data Sheet
ADA2200
IIR FILTER
The IIR block operates at the output sample rate, fSO, which is at
1/8th of the input sample rate (fSI). By default, the IIR filter is
configured as a band-pass filter with a center frequency at fSO/8
(fSI/64). This frequency corresponds to the default mixing
frequency and assures that input signals in the center of the pass
band mix down to dc.
Register
0x0011
0x0012
0x0013
0x0014
0x0015
0x0016
0x0017
0x0018
0x0019
0x001A
0x001B
0x001C
0x001D
0x001E
0x001F
0x0020
0x0021
0x0022
0x0023
0x0024
0x0025
0x0026
0x0027
GAIN (dB)
10
20
30
50
0
0.25
0.50
0.75
1.00
12295-023
40
Value
0xC0
0x0F
0x1D
0xD7
0xC0
0x0F
0xC0
0x0F
0x1D
0x97
0x7E
0x88
0xC0
0x0F
0xC0
0x0F
0xC0
0x0F
0x00
0x0E
0x23
0x02
0x24
MIXER
The ADA2200 performs the mixing function by holding the
output samples constant for of the RCLK period. This is
similar to a half-wave rectification function except that the
output does not return to zero for the output period, but
retains the value of the previous sample.
In the default configuration, there are eight output sample periods
during each RCLK cycle. There are four updated output samples
while the RCLK signal is high. While RCLK is low, the fourth
updated sample is held constant for four additional output
sample periods. The timing of the output samples in the default
configuration is shown in Table 4.
The RCLK divider, RCLK DIV[1:0], can be set to divide fSO by 4.
When this mode is selected, four output sample periods occur
during each RCLK cycle. Two output samples occur while the
RCLK signal is high. While RCLK is low, the second updated
sample is held constant for two additional output sample periods.
The mixer can be bypassed. When the mixer is bypassed, the output
produces an updated sample value every output sample period.
Rev. 0 | Page 13 of 24
ADA2200
Data Sheet
Phase Shifter
CLOCKING OPTIONS
Clock Dividers
The ADA2200 has a pair of on-chip clock dividers to generate
the system clocks. The input clock divider, CLKIN DIV[2:0], sets
the input sample rate of the decimator (fSI) by dividing the CLKIN
signal. The value of CLKIN DIV[2:0] can be set to 1, 16, 64, or 256.
(A)
INx, OUTx
SYNCO (0)
SYNCO (13)
SYNCO (14)
SYNCO (15)
CLKIN
0
10
12
Rev. 0 | Page 14 of 24
12295-025
(B)
12295-024
SYNCO (1)
Data Sheet
ADA2200
Single-Ended Configurations
If a single-ended input configuration is desired, the input signal
must have a common-mode voltage near midsupply. Decouple the
other inputs to the common-mode voltage of the input signal.
Note that differences between the common-mode levels
between the INP and INN inputs result in an offset voltage
inside the device. Even though the BPF removes the offset,
minimize the offset to avoid reducing the available signal swing
internal to the device.
Differential Configurations
Using the ADA2200 in differential mode utilizes the full
dynamic range of the device and provides the best noise
performance and common-mode rejection.
Rev. 0 | Page 15 of 24
ADA2200
Data Sheet
APPLICATIONS INFORMATION
The signal present at the output of the ADA2200 depends on
the amplitude and relative phase of the signal applied at it inputs.
When the amplitude or phase is known and constant, any
output variations can be attributed to the modulated parameter.
Therefore, when the relative phase of the input is constant, the
ADA2200 performs amplitude demodulation. When the amplitude
is constant, the ADA2200 performs phase demodulation.
The sampling and demodulation processes introduce additional
frequency components onto the output signal. If the output
signal of the ADA2200 is used in the analog domain or if it is
sampled asynchronously to the ADA2200 sample clock, these high
frequency components can be removed by following the
ADA2200 with a reconstruction filter.
If the ADA2200 output is sampled synchronously to the
ADA2200 output sample rate, an analog reconstruction filter is
not required because the ADC inherently rejects sampling
artifacts. The frequency artifacts introduced by the
demodulation process can be removed by digital filtering.
AMPLITUDE MEASUREMENTS
If the relative phase of the input signal to the ADA2200 remains
constant, the output amplitude is directly proportional to the
amplitude of the input signal. Note that the signal gain is a
function of the relative phase of the input signal. Figure 15 shows
the relationship between the cycle mean output and the relative
phase. The cycle mean output voltage is
I
A
Q
PHASE MEASUREMENTS
If the amplitude of the input signal to the ADA2200 remains
constant, the output amplitude is a function of the relative
phase of the input signal. The relative phase can be measured as
III
IV
12295-026
A=
I 2 + Q2
Or alternatively
Rev. 0 | Page 16 of 24
Data Sheet
ADA2200
Figure 26 shows an 8-channel system with a 1 MHz aggregate
throughput rate. The ADA2200 samples each channel at 1 MSPS
and produces filtered samples at an output sample rate of 125 kHz
each. The AD7091R-8 is an 8-channel, 1 MHz ADC with
multiplexed inputs, which cycle through the eight channels at
125 kHz, producing an aggregate output sample rate of 1 MHz.
1MHz
SAMPLE
CLOCK
CLKIN
AD7091R-8
INTERFACING TO ADCS
Settling Time Considerations
If the ADC is coherently sampling the ADA2200 outputs,
design the output filter to ensure that the output samples settle
prior to ADC sampling. The output filter does not need to
remove the sampling images generated by the ADA2200. The
images are inherently rejected by the ADC sampling process.
Clock Synchronization
12-BIT
ADC
CS
SCLK
DOUT
DIN
CS
SCLK
MISO
MOSI
MICROCONTROLLER
SEQUENCER
8 CHANNELS
SIMULTANEOUSLY
SAMPLED
AT 125kHz EACH
SIMULTANEOUS
SAMPLING AND
FILTERING
MASTER
CLOCK
VDD
CLKIN SYNCO
RCLK/SDO
ADA2200
SENSOR
EXCITATION
CONDITIONING
AD8227
Multichannel ADCs
ADA2200
CH8
8:1
MUX
12295-028
ADA2200
CH2
Reconstruction Filters
IRQ
ADA2200
CH1
CLK0
SYNCO
DUT
OR
SENSOR
INP
INN
VOCM
OUTP
AD7170
OUTN
GND
REF
AD8613
Rev. 0 | Page 17 of 24
12295-029
ADA2200
Data Sheet
INTERFACING TO MICROCONTROLLERS
3.3V
INN
OUTN
AIN1
P1.2
P0.6/IRQ2
RST
BOOT
P1.1
P1.0
475
VREF
AGND
ADA2200
VOCM CLKIN
XOUT SYNCO
450
425
DVDD_REG
AVDD_REG
0.47F
2
P1.7/CS0
P0.3/CS1
P1.6/MOSI0 P0.0/MISO1
P1.4/MISO0 P0.2/MOSI1
P1.5/SCLK0 P0.1/SCLK1
CS/A0
SDIO/SDA
RCLK/SDO
SCLK/SCL
500
TO HOST,
MEMORY
OR
INTERFACE
350
275
250
0
VDD
OUTPUT
EXCITATION
3.3V
RST
EEPROM*
SCL A0
SDA A1
A2
*AT24C02 OR EQUIVALENT
12295-031
CS/A0
BOOT
CLKIN SCLK/SCL
SDIO/SDA
XOUT
GND
400
600
800
1000
Figure 30. Typical Current Draw vs. CLKIN Frequency at VDD = 2.7 V and 3.3 V
3.3V
3.3V
200
OUTP
INP
OUTN
INN
VOCM RCLK/SDO
2.7V
300
INPUT
375
325
NOTES
1. SOME PIN NAMES OF THE ADuCM361 HAVE BEEN SIMPLIFIED FOR CLARITY.
ADA2200
3.3V
400
IDD (A)
VDD
OUTP
12295-030
INP
+VS
0.47F
VREF+
AVDD
IOVDD
12295-032
ADuCM361
GND
POWER DISSIPATION
Rev. 0 | Page 18 of 24
Data Sheet
ADA2200
DEVICE CONFIGURATION
The ADA2200 has several registers that can be programmed to
customize the device operation. There are two methods for
programming the registers: the device can be programmed over
the serial port interface, or the I2C master can be used to read
the configuration from a serial EEPROM.
DATA FORMAT
The instruction byte contains the information shown in Table 9.
Table 9. Serial Port Instruction Byte
MSB
I15
R/W
I14
A14
I13
A13
I12
A12
I2
A2
I1
A1
LSB
I0
A0
Rev. 0 | Page 19 of 24
ADA2200
Data Sheet
INSTRUCTION CYCLE
CS
SDIO
A3
A2 A1
12295-033
SCLK
CS
A0
A1
A2
12295-034
SCLK
SDIO
Rev. 0 | Page 20 of 24
Data Sheet
ADA2200
0x0010
0x0011 to
0x0027
0x0028
Register
Name
Serial
interface
Chip type
Filter strobe
Filter
configuration
Analog pin
configuration
Bit 7
Reset
Bit 6
LSB first
0
Bit 5
Address
increment
0
Bit 4
SDO
active
0
SYNCO
invert
Mixer
enable
Bit 3
SDO
active
0
Coefficient[7:0]
X
Bit 2
Bit 1
Address
LSB first
increment
Die revision[3:0]
INP gain
Sync control
0x002A
Demod
control
Clock
configuration
Digital pin
configuration
PHASE90
SYNCO output
enable
X
Core reset
Checksum
X
X
Checksum value[7:0]
EEPROM
status
0x002C
0x002D
0x002E
0x002F
1
2
Default2
0x00
0x00
(read
only)
0x00
See
Table 11
0x00
Load coefficients[1:0]
0x0029
0x002B
Bit 0
Reset
Clock
source
select
Checksum
failed
0x2D
VOCM select[2:0]
0x18
RCLK DIV[1:0]
Checksum
passed
0x02
RCLK/SDO
output
enable
Core reset
0x01
0x00
N/A
(read
only)
N/A
(read
only)
Boot from
EEPROM
complete
Chip Type
Address
(Hex)
0x0000
0x0006
Bits
7
Bit Name
Reset
Description
Writing a 1 to this bit places the device in reset. The device
remains in reset until a 0 is written to this bit. All of the
configuration registers return to their default values.
Default1
0
LSB first
Address increment
SDO active
3
2
1
0
[3:0]
SDO active
Address increment
LSB first
Reset
Die revision[3:0]
0
0
0
0
0000
ADA2200
Name
Filter Strobe
Filter
Configuration
Analog Pin
Configuration
Data Sheet
Address
(Hex)
0x0010
Bits
[7:0]
Bit Name
Load coefficients[1:0]
0x0011
0x0012
0x0013
0x0014
0x0015
0x0016
0x0017
0x0018
0x0019
0x001A
0x001B
0x001C
0x001D
0x001E
0x001F
0x0020
0x0021
0x0022
0x0023
0x0024
0x0025
0x0026
0x0027
0x0028
[7:0]
[7:0]
[7:0]
[7:0]
[7:0]
[7:0]
[7:0]
[7:0]
[7:0]
[7:0]
[7:0]
[7:0]
[7:0]
[7:0]
[7:0]
[7:0]
[7:0]
[7:0]
[7:0]
[7:0]
[7:0]
[7:0]
[7:0]
1
Coefficient[7:0]
Coefficient[7:0]
Coefficient[7:0]
Coefficient[7:0]
Coefficient[7:0]
Coefficient[7:0]
Coefficient[7:0]
Coefficient[7:0]
Coefficient[7:0]
Coefficient[7:0]
Coefficient[7:0]
Coefficient[7:0]
Coefficient[7:0]
Coefficient[7:0]
Coefficient[7:0]
Coefficient[7:0]
Coefficient[7:0]
Coefficient[7:0]
Coefficient[7:0]
Coefficient[7:0]
Coefficient[7:0]
Coefficient[7:0]
Coefficient[7:0]
INP gain
Sync Control
0x0029
5
4
[3:0]
Demod
Control
0x002A
PHASE90
Mixer enable
RCLK select
[2:0]
VOCM select
Description
When toggled from 0 to 1, the filter coefficients in configuration
Register 0x0011 through Register 0x0027 are loaded into the IIR filter.
Programmable filter coefficients.
Programmable filter coefficients.
Programmable filter coefficients.
Programmable filter coefficients.
Programmable filter coefficients.
Programmable filter coefficients.
Programmable filter coefficients.
Programmable filter coefficients.
Programmable filter coefficients.
Programmable filter coefficients.
Programmable filter coefficients.
Programmable filter coefficients.
Programmable filter coefficients.
Programmable filter coefficients.
Programmable filter coefficients.
Programmable filter coefficients.
Programmable filter coefficients.
Programmable filter coefficients.
Programmable filter coefficients.
Programmable filter coefficients.
Programmable filter coefficients.
Programmable filter coefficients.
Programmable filter coefficients.
1 = only the INP input signal is sampled. An additional 6 dB of
gain is applied to the signal path.
Default1
00
Rev. 0 | Page 22 of 24
0xC022
0x0F2
0x1D2
0xD72
0xC02
0x0F2
0xC02
0x0F2
0x1D2
0x972
0x7E2
0x882
0xC02
0x0F2
0xC02
0x0F2
0xC02
0x0F2
0x002
0xE02
0x232
0x022
0x242
0
1
0
1101
0
1
1
000
Data Sheet
Name
Clock
Configuration
Address
(Hex)
0x002B
ADA2200
Bits
[4:2]
Bit Name
CLKIN DIV[2:0]
[1:0]
RCLK DIV[1:0]
Description
The division factor between fCLKIN and fSI.
000 = divide by 1.
001 = divide by 16.
010 = divide by 64.
100 = divide by 256.
These bits set the division factor between fSO and fM.
00 = reserved.
01 = the frequency of RCLK is fSO/4.
10 = the frequency of RCLK is fSO/8.
11 = reserved.
1 = RCLK/SDO output pad driver is enabled.
Digital Pin
Configuration
Core Reset
0x002C
0x002D
RCLK/SDO output
enable
Core reset
Checksum
0x002E
[7:0]
Checksum value[7:0]
EEPROM
Status
0x002F
Checksum failed
Checksum passed
VDD
ADA2200
BPF
INP
OUTP
0x0028[1]
INN
S/H
fNYQ/4
LPF
0x0024
TO
0x0027
OUTN
VOCM
0x002A[4]
VOCM
GEN
0x002A[6]
0x002B[4:2]
CLKIN
fCLKIN
{000,001,010,100}
fSI
{1,16,64,256}
TRI
SYNC
GEN
fSO
{1,0}
{4,8}
0x002A[2:0]
0
0x002B[0]
90
fM
EN
RCLK/SDO
RCLK
0x002C[0]
0x002A[3]
0x0029[3:0]
0x0029[4]
0x0028[0]
CLKIN
XOUT
32
SDO
EN
0
EN
SPI/I2C
MASTER
CONTROL
REGISTERS
SCLK/SCL
SDIO/SDA
CS/A0
0x0029[5]
SYNCO
RST
Rev. 0 | Page 23 of 24
BOOT
12295-037
1 = puts the device core into reset. The values of the SPI registers
are preserved. This does not initiate a boot from the EEPROM.
0 = core reset is deasserted.
This is the 8-bit checksum calculated by the ADA2200, performed
on the data it reads from the EEPROM.
1 = calculated checksum does not match the checksum byte read
from the EEPROM.
1 = calculated checksum matches the checksum byte read from
the EEPROM.
1 = boot from the EEPROM has completed.
0 = boot from the EEPROM has timed out. Wait 10,000 clock
cycles after the boot is initiated to check for boot completion.
Default1
000
10
1
0
N/A
N/A
N/A
N/A
ADA2200
Data Sheet
OUTLINE DIMENSIONS
5.10
5.00
4.90
16
4.50
4.40
4.30
6.40
BSC
1
PIN 1
1.20
MAX
0.15
0.05
0.20
0.09
0.30
0.19
0.65
BSC
COPLANARITY
0.10
SEATING
PLANE
8
0
0.75
0.60
0.45
ORDERING GUIDE
Model1
ADA2200ARUZ
ADA2200ARUZ-REEL7
ADA2200-EVALZ
ADA2200SDP-EVALZ
1
Temperature Range
40C to +85C
40C to +85C
Package Description
16-Lead Thin Shrink Small Outline Package [TSSOP]
16-Lead Thin Shrink Small Outline Package [TSSOP]
Evaluation board with EEPROM boot
Evaluation board with SDP-B interface option
Z = RoHS-Compliant Part.
I2C refers to a communications protocol originally developed by Philips Semiconductors (now NXP Semiconductors).
Rev. 0 | Page 24 of 24
Package Option
RU-16
RU-16