EC6304 Notes PDF
EC6304 Notes PDF
EC6304 Notes PDF
net
A hot bias can lower the tube life span, but a "cool" bias can induce
crossover distortion.
www.padeepz.net
www.padeepz.net
Bias is also the term used for a high-frequency signal added to the
audio signal recorded on magnetic tape. See tape bias.
For bipolar junction transistors the bias point is chosen to keep the
transistor operating in the active mode, using a variety of circuit
techniques, establishing the Q-point DC voltage and current. A small
signal is then applied on top of the Q-point bias voltage, thereby
either modulating or switching the current, depending on the purpose
of the circuit.
www.padeepz.net
www.padeepz.net
Load line
The example at right shows how a load line is used to determine the
current and voltage in a simple diode circuit. The diode, a nonlinear
device, is in series with a linear circuit consisting of a resistor, R and
a voltage source, VDD. The characteristic curve (curved line),
representing current I through the diode versus voltage across the
diode VD, is an exponential curve. The load line (diagonal line)
represents the relationship between current and voltage due to
Kirchhoff's voltage law applied to the resistor and voltage source, is
www.padeepz.net
www.padeepz.net
Since the current going through the three elements in series must be
the same, and the voltage at the terminals of the diode must be the
same, the operating point of the circuit will be at the intersection of
the curve with the load line.
www.padeepz.net
www.padeepz.net
The point on the load line where it intersects the collector current axis
is referred to as saturation point.[2] At this point, the transistor current
is maximum and voltage across collector is minimum, for a given
load. For this circuit, IC-SAT= VCC/RC.[3]
The cutoff point is the point where the load line intersects with the
collector voltage axis. Here the transistor current is minimum
(approximately zero) and emitter is grounded. Hence VCE-CUTOFF=Vcc.
www.padeepz.net
www.padeepz.net
Thermal considerations
www.padeepz.net
www.padeepz.net
1. Fixed bias
2. Collector-to-base bias
3. Fixed bias with emitter resistor
4. Voltage divider bias
5. Emitter bias
www.padeepz.net
www.padeepz.net
This form of biasing is also called base bias. In the example image on
the right, the single power source (for example, a battery) is used for
both collector and base of a transistor, although separate batteries can
also be used.
Therefore,
IB = (Vcc - Vbe)/RB
For a given transistor, Vbe does not vary significantly during use. As
Vcc is of fixed value, on selection of RB, the base current IB is fixed.
Therefore this type is called fixed bias type of circuit.
Therefore,
www.padeepz.net
www.padeepz.net
Because
IC = βIB
Merits:
Demerits:
Usage:
www.padeepz.net
www.padeepz.net
Collector-to-base bias
From Kirchhoff's voltage law, the voltage across the base resistor
is
www.padeepz.net
www.padeepz.net
Merits:
Demerits:
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
Merits:
Demerits:
www.padeepz.net
www.padeepz.net
Usage:
Collector-Stabilized Biasing
www.padeepz.net
www.padeepz.net
The voltage divider is formed using external resistors R1 and R2. The
voltage across R2 forward biases the emitter junction. By proper
selection of resistors R1 and R2, the operating point of the transistor
can be made independent of β. In this circuit, the voltage divider
holds the base voltage fixed independent of base current provided the
divider current is large compared to the base current. However, even
with a fixed base voltage, collector current varies with temperature
(for example) so an emitter resistor is added to stabilize the Q-point,
similar to the above circuits with emitter resistor.
voltage across
provided .
Also
Merits:
Demerits:
www.padeepz.net
www.padeepz.net
Usage:
The circuit's stability and merits as above make it widely used for
linear circuits.
www.padeepz.net
www.padeepz.net
Emitter bias
www.padeepz.net
www.padeepz.net
Emitter bias
We know that,
VB - VE = Vbe
IE = (VEE - Vbe)/RE
Merit:
Demerit:
This type can only be used when a split (dual) power supply is
available.
Signal requirements
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
Bias compensation
Thermal stability
www.padeepz.net
www.padeepz.net
Structure
www.padeepz.net
www.padeepz.net
form the source (S) and drain (D). A pn-junction is formed on one or
both sides of the channel, or surrounding it, using a region with
doping opposite to that of the channel, and biased using an ohmic gate
contact (G).
Function
When the depletion layer spans the width of the conduction channel,
"pinch-off" is achieved and drain to source conduction stops. Pinch-
off occurs at a particular reverse bias (VGS) of the gate-source
junction. The pinch-off voltage (Vp) varies considerably, even among
devices of the same type. For example, VGS(off) for the Temic J202
device varies from −0.8 V to −4 V.[2] Typical values vary from −0.3 V
to −10 V.
www.padeepz.net
www.padeepz.net
Some JFET devices are symmetrical with respect to the source and
drain.
Schematic symbols
Officially, the style of the symbol should show the component inside
a circle (representing the envelope of a discrete device). This is true in
both the US and Europe. The symbol is usually drawn without the
circle when drawing schematics of integrated circuits. More recently,
the symbol is often drawn without its circle even for discrete devices.
www.padeepz.net
www.padeepz.net
In every case the arrow head shows the polarity of the P-N junction
formed between the channel and gate. As with an ordinary diode, the
arrow points from P to N, the direction of conventional current when
forward-biased. An English mnemonic is that the arrow of an N-
channel device "points in".
The JFET was predicted by Julius Lilienfeld in 1925 and by the mid-
1930s its theory of operation was sufficiently well known to justify a
patent. However, it was not possible for many years to make doped
crystals with enough precision to show the effect. In 1947, researchers
John Bardeen, Walter Houser Brattain, and William Shockley were
trying to make a JFET when they discovered the point-contact
transistor. The first practical JFETs were made many years later, in
spite of their conception long before the junction transistor. To some
extent it can be treated as a hybrid of a MOSFET (metal–oxide–
semiconductor field-effect transistor) and a BJT though an IGBT
resembles more of the hybrid features.
Mathematical model
The current in N-JFET due to a small voltage VDS (that is, in the
linear ohmic region) is given by treating the channel as a rectangular
bar of material of electrical conductivity :[3]
www.padeepz.net
www.padeepz.net
where
ID = drain–source current
b = channel thickness for a given gate voltage
W = channel width
L = channel length
q = electron charge = 1.6 x 10−19 C
μn = electron mobility
Nd = n-type doping (donor) concentration
where
where
www.padeepz.net
www.padeepz.net
Then the drain current in the linear ohmic region can be expressed as:
MOSFET
From Wikipedia, the free encyclopedia
MOSFET showing gate (G), body (B), source (S) and drain (D)
terminals. The gate is separated from the body by an insulating layer
(white)
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
Composition
www.padeepz.net
www.padeepz.net
When a voltage is applied between the gate and body terminals, the
electric field generated penetrates through the oxide and creates an
"inversion layer" or "channel" at the semiconductor-insulator
interface. The inversion channel is of the same type, p-type or n-type,
as the source and drain, thus it provides a channel through which
current can pass. Varying the voltage between the gate and body
modulates the conductivity of this layer and thereby controls the
current flow between drain and source.
Circuit symbols
A variety of symbols are used for the MOSFET. The basic design is
generally a line for the channel with the source and drain leaving it at
right angles and then bending back at right angles into the same
direction as the channel. Sometimes three line segments are used for
enhancement mode and a solid line for depletion mode. (see
Depletion and enhancement modes) Another line is drawn parallel to
the channel for the gate.
www.padeepz.net
www.padeepz.net
P-
channel
N-
channel
www.padeepz.net
www.padeepz.net
which. However, these symbols are often drawn with a "T" shaped
gate (as elsewhere on this page), so it is the triangle which must be
relied upon to indicate the source terminal.
www.padeepz.net
www.padeepz.net
In this circuit the base terminal of the transistor serves as the input,
the collector is the output, and the emitter is common to both (for
example, it may be tied to ground reference or a power supply rail),
hence its name. The analogous field-effect transistor circuit is the
common source amplifier, and the analogous tube circuit is the
common cathode amplifier.
Emitter degeneration
www.padeepz.net
www.padeepz.net
Other problems associated with the circuit are the low input dynamic
range imposed by the small-signal limit; there is high distortion if this
limit is exceeded and the transistor ceases to behave like its small-
signal model. One common way of alleviating these issues is with the
use of negative feedback, which is usually implemented with emitter
degeneration. Emitter degeneration refers to the addition of a small
resistor (or any impedance) between the emitter and the common
signal source (e.g., the ground reference or a power supply rail). This
impedance reduces the overall transconductance of the
circuit by a factor of , which makes the voltage gain
Characteristics
www.padeepz.net
www.padeepz.net
RE = 0)
Current
gain
Voltage
gain
Input
impedance
Output
impedance
Bandwidth
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
addition, higher voltage and power gains are usually obtained for
common- emitter (CE) operation.
Current gain in the common emitter circuit is obtained from the base
and the collector circuit currents. Because a very small change in base
current produces a large change in collector current, the current gain
(β) is always greater than unity for the common-emitter circuit, a
typical value is about 50.
In this circuit the base terminal of the transistor serves as the input,
the emitter is the output, and the collector is common to both (for
example, it may be tied to ground reference or a power supply rail),
hence its name. The analogous field-effect transistor circuit is the
common drain amplifier
Basic circuit
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
Figure 3: PNP version of the emitter follower circuit, all polarities are
reversed.
Applications
www.padeepz.net
www.padeepz.net
Characteristics
Approxima
Definiti
Expression te Conditions
on
expression
Current
gain
Voltage
www.padeepz.net
www.padeepz.net
gain
Input
resistan
ce
Output
resistan
ce
In this circuit the emitter terminal of the transistor serves as the input,
the collector the output, and the base is connected to ground, or
"common", hence its name. The analogous field-effect transistor
circuit is the common gate amplifier
www.padeepz.net
www.padeepz.net
Simplified Operation
Applications
Low-frequency characteristics
www.padeepz.net
www.padeepz.net
Definitio Approximate
Expression Conditions
n expression
Open
-
circui
t
voltag
e gain
Short
-
circui
t
curre
nt
gain
Input
resist
ance
Outp
ut
resist
ance
Active loads
www.padeepz.net
www.padeepz.net
For use as a current buffer, gain is not affected by RC, but output
resistance is. Because of the current division at the output, it is
desirable to have an output resistance for the buffer much larger than
the load RL being driven so large signal currents can be delivered to a
load. If a resistor RC is used, as in Figure 1, a large output resistance
is coupled to a large RC, again limiting the signal swing at the output.
(Even though current is delivered to the load, usually a large current
signal into the load implies a large voltage swing across the load as
well.) An active load provides high AC output resistance with much
less serious impact upon the amplitude of output signal swing.
AC LOADLINE
www.padeepz.net
www.padeepz.net
DIFFERENTIAL AMP
www.padeepz.net
www.padeepz.net
Theory
Where and are the input voltages and is the differential gain.
In practice, however, the gain is not quite equal for the two inputs.
This means, for instance, that if and are equal, the output will
not be zero, as it would be in the ideal case. A more realistic
expression for the output of a differential amplifier thus includes a
second term.
www.padeepz.net
www.padeepz.net
Long-tailed pair
Historical background
www.padeepz.net
www.padeepz.net
Configurations
Differential output
With two inputs and two outputs, this forms a differential amplifier
stage (Fig. 2). The two bases (or grids or gates) are inputs which are
differentially amplified (subtracted and multiplied) by the pair; they
can be fed with a differential (balanced) input signal, or one input
could be grounded to form a phase splitter circuit. An amplifier with
differential output can drive floating load or another stage with
differential input.
www.padeepz.net
www.padeepz.net
Single-ended output
If the differential output is not desired, then only one output can be
used (taken from just one of the collectors (or anodes or drains),
disregarding the other output without a collector inductor; this
configuration is referred to as single-ended output. The gain is half
that of the stage with differential output. To avoid sacrificing gain, a
differential to single-ended converter can be utilized. This is often
implemented as a current mirror (Fig. 3).
Operation
Biasing
In contrast with classic amplifying stages that are biased from the side
of the base (and so they are highly β-dependent), the differential pair
is directly biased from the side of the emitters by sinking/injecting the
total quiescent current. The series negative feedback (the emitter
degeneration) makes the transistors act as voltage stabilizers; it forces
them to adjust their VBE voltages (base currents) to pass the quiescent
current through their collector-emitter junctions.[nb 3] So, due to the
negative feedback, the quiescent current depends slightly on the
transistor's β.
www.padeepz.net
www.padeepz.net
Common mode
Differential mode
www.padeepz.net
www.padeepz.net
CMRR
Theory
www.padeepz.net
www.padeepz.net
DARLINGTON AMPLIFIER
www.padeepz.net
www.padeepz.net
Behavior
www.padeepz.net
www.padeepz.net
Disadvantages
www.padeepz.net
www.padeepz.net
The Darlington pair has more phase shift at high frequencies than a
single transistor and hence can more easily become unstable with
negative feedback (i.e., systems that use this configuration can have
poor phase margin due to the extra transistor delay).
BOOTS STRAP
www.padeepz.net
www.padeepz.net
operating system which will then take care of loading other software
as needed.
The term appears to have originated in the early 19th century United
States (particularly in the phrase "pull oneself over a fence by one's
bootstraps"), to mean an absurdly impossible action, an
adynaton.[1][2][3]
Cascade amplifier
From Wikipedia, the free encyclopedia
www.padeepz.net
www.padeepz.net
of the second stage forms a voltage divider with the output resistance
of the first stage, the total gain is not the product of the individual
(separated) stages.
Cascode
From Wikipedia, the free encyclopedia
Operation
www.padeepz.net
www.padeepz.net
If the upper FET stage were operated alone using its source as input
node (i.e. common gate (CG) configuration), it would have good
voltage gain and wide bandwidth. However, its low input impedance
would limit its usefulness to very low impedance voltage drivers.
Adding the lower FET results in a high input impedance, allowing the
cascode stage to be driven by a high impedance source.
www.padeepz.net
www.padeepz.net
Stability
Biasing
Advantages
www.padeepz.net
www.padeepz.net
The cascode arrangement offers high gain, high bandwidth, high slew
rate, high stability, and high input impedance. The parts count is very
low for a two-transistor circuit.
Disadvantages
www.padeepz.net
www.padeepz.net
ANALYSIS OF JFET
Variable notation
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
COMMON SOURCE
Common source
From Wikipedia, the free encyclopedia
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
Characteristics
Definition Expression
Current gain
Voltage gain
Input impedance
Output impedance
Bandwidth
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
The gain gm (rO || RL) is large for large RL, so even a small parasitic
capacitance Cgd can become a large influence in the frequency
response of the amplifier, and many circuit tricks are used to
counteract this effect. One trick is to add a common-gate (current-
follower) stage to make a cascode circuit. The current-follower stage
presents a load to the common-source stage that is very small, namely
the input resistance of the current follower (RL ≈ 1 / gm ≈ Vov / (2ID) ;
see common gate). Small RL reduces CM.[2] The article on the
common-emitter amplifier discusses other solutions to this problem.
The bandwidth (also called the 3dB frequency) is the frequency where
the signal drops to 1/ √ 2 of its low-frequency value. (In decibels,
dB(√ 2) = 3.01 dB). A reduction to 1/ √ 2 occurs when ωCM RA = 1,
making the input signal at this value of ω (call this value ω3dB, say) vG
= VA / (1+j). The magnitude of (1+j) = √ 2. As a result the 3dB
frequency f3dB = ω3dB / (2π) is:
www.padeepz.net
www.padeepz.net
COMMON GATE
Common gate
From Wikipedia, the free encyclopedia
www.padeepz.net
www.padeepz.net
at node Vin and output is taken from node Vout; output can be current
or voltage
Applications
Low-frequency characteristics
www.padeepz.net
www.padeepz.net
Approximate
Table 1 Definition Expression
expression
Short-
circuit
current
gain
Open-
circuit
voltage
gain
Input
resistance
Output
resistance
www.padeepz.net
www.padeepz.net
Taking input and output loading into consideration, the closed circuit
voltage gain (that is, the gain with load RL and source with resistance
RS both attached) of the common gate can be written as:
In the second case RS << 1/gm and the Thévenin representation of the
source is useful, producing the second form for the gain, typical of
voltage amplifiers.
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
Gate, ( G ) Base, ( B )
Drain, ( D ) Collector, ( C )
Source, ( S ) Emitter, ( E )
www.padeepz.net
www.padeepz.net
Note that this equation only determines the ratio of the resistors R1
and R2, but in order to take advantage of the very high input
impedance of the JFET as well as reducing the power dissipation
within the circuit, we need to make these resistor values as high as
possible, with values in the order of 1 to 10MΩ being common.
www.padeepz.net
www.padeepz.net
included in the source lead with the same drain current flowing
through this resistor. Resistor, Rs is also used to set the JFET
amplifiers “Q-point”.
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
BiCMOS Cascode
www.padeepz.net
www.padeepz.net
Miller effect
From Wikipedia, the free encyclopedia
www.padeepz.net
www.padeepz.net
Derivation
www.padeepz.net
www.padeepz.net
Effects
Mitigation
A current buffer stage may be added at the output to lower the gain
between the input and output terminals of the amplifier (though not
necessarily the overall gain). For example, a common base may be
used as a current buffer at the output of a common emitter stage,
www.padeepz.net
www.padeepz.net
forming a cascode. This will typically reduce the Miller effect and
increase the bandwidth of the amplifier.
www.padeepz.net
www.padeepz.net
In order that the Miller capacitance draw the same current in Figure
2B as the coupling capacitor in Figure 2A, the Miller transformation
is used to relate CM to CC. In this example, this transformation is
equivalent to setting the currents equal, that is
and rolls off with frequency once frequency is high enough that ω
CMRA ≥ 1. It is a low-pass filter. In analog amplifiers this curtailment
of frequency response is a major implication of the Miller effect. In
this example, the frequency ω3dB such that ω3dB CMRA = 1 marks the
end of the low-frequency response region and sets the bandwidth or
cutoff frequency of the amplifier.
www.padeepz.net
www.padeepz.net
Miller approximation
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
1 1
H
C gs C gd 1 g m RL ' Rs CT Rs
The term gain alone is ambiguous, and can refer to the ratio of output
to input voltage, (voltage gain), current (current gain) or electric
power (power gain). In the field of audio and general purpose
amplifiers, especially operational amplifiers, the term usually refers to
voltage gain, but in radio frequency amplifiers it usually refers to
power gain. Furthermore, the term gain is also applied in systems
such as sensors where the input and output have different units; in
such cases the gain units must be specified, as in "5 microvolts per
photon" for the responsivity of a photosensor. The "gain" of a bipolar
transistor normally refers to forward current transfer ratio, either hFE
("Beta", the static ratio of Ic divided by Ib at some operating point), or
www.padeepz.net
www.padeepz.net
sometimes hfe (the small-signal current gain, the slope of the graph of
Ic against Ib at a point).
Power gain
where Pin and Pout are the input and output powers respectively.
Voltage gain
In many cases, the input and output impedances are equal, so the
above equation can be simplified to:
www.padeepz.net
www.padeepz.net
Current gain
In the same way, when power gain is calculated using current instead
of power, making the substitution (P = I 2R), the formula is:
In many cases, the input and output impedances are equal, so the
above equation can be simplified to:
and then:
www.padeepz.net
www.padeepz.net
CUT-OFF FREQUENCY
his article is about signal processing. For other uses, see Cutoff
(disambiguation).
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
Overall gain
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
Op-amps are among the most widely used electronic devices today,
being used in a vast array of consumer, industrial, and scientific
devices. Many standard IC op-amps cost only a few cents in moderate
production volume; however some integrated or hybrid operational
amplifiers with special performance specifications may cost over
$100 US in small quantities.[3] Op-amps may be packaged as
components, or used as elements of more complex integrated circuits.
www.padeepz.net
www.padeepz.net
Operation
where AOL is the open-loop gain of the amplifier (the term "open-
loop" refers to the absence of a feedback loop from the output to the
input).
Open loop
www.padeepz.net
www.padeepz.net
Closed loop
www.padeepz.net
www.padeepz.net
The input signal Vin appears at both (+) and (−) pins, resulting in a
current i through Rg equal to Vin/Rg.
Since Kirchhoff's current law states that the same current must leave a
node as enter it, and since the impedance into the (−) pin is near
infinity, we can assume practically all of the same current i flows
through Rf, creating an output voltage
www.padeepz.net
www.padeepz.net
Qref Q1 Q2 Q3
A: NO!!
Recall that the current mirror simply ensures that the gate to source
voltages of each transistor is equal to the gate to source voltage of the
reference:
www.padeepz.net
www.padeepz.net
2
Kn VGSref Vt ref
I
Kn ref
K
ref
K
n Iref
K
ref
www.padeepz.net
www.padeepz.net
Kn
1 k W
2
L n
W
L n
Kref 1 k W
2
L ref
W L ref
Qref Q1 Q2 Q3
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
Also, PMOS circuits are slow to transition from high to low. When
transitioning from low to high, the transistors provide low resistance,
and the capacitative charge at the output accumulates very quickly
(similar to charging a capacitor through a very low resistor). But the
resistance between the output and the negative supply rail is much
greater, so the high to low transition takes longer (similar to discharge
a capacitor through a high resistor value). Using a resistor of lower
value will speed up the process but also increases static power
dissipation.
www.padeepz.net
www.padeepz.net
Enhancement Loads
+ +
v v
i i
- -
www.padeepz.net
www.padeepz.net
i
v
i
R
v
Now consider the same curve for an enhancement load.
Since the gate is tied to the drain, we find vG vD , and thus vGS vDS
. As a result, we find that vDS vGS Vt always.
0 for v Vt
i
K v Vt
2
for v Vt
www.padeepz.net
www.padeepz.net
i K (v Vt )2
v
Vt
So, resistors and enhancement loads are far from exactly the same,
but:
i
Resistor
Enhancement
Load
www.padeepz.net
www.padeepz.net
vO vO
vI vI
For the enhancement load amplifier, the load line is replaced with a
load curve (v VDD vDS )!
iD
ID ,VDS
vDS
VDD Vt VDD
www.padeepz.net
www.padeepz.net
vO
Q in saturation
dvO
1
dvI
vI
Step 1 - DC Analysis
If V Vt , then
+
I K V Vt or:
2
V
I
V Vt
K -
I
www.padeepz.net
www.padeepz.net
1 1 1
ro
ID I K V Vt
2
i id
G
+ D
v =vgs
gm v gs ro
-
S
Redrawing this circuit, we get:
i
G
+ D
v ro
- gm v
www.padeepz.net
www.padeepz.net
v ro
gm v
-
Enhancement Load
Small-Signal Model
www.padeepz.net
www.padeepz.net
Depletion Loads
For the depletion load shown above, VGS 0 Vt , so that the
MOSFET can never be in cutoff—the channel is always conducting!
www.padeepz.net
www.padeepz.net
and since v vDS and vGS 0 , we find that the depletion load
MOSFET is in triode if:
v Vt
Note that since the threshold voltage for a depletion NMOS device is
negative, the value Vt is a positive number!
i K 2Vt v v 2
K 2Vt v v
Now, if v Vt (i.e., vDS vGS Vt ), we find that the depletion
MOSFET in the load will be in saturation, and thus
iD K vGS Vt . Since for the depletion load i iD , v vDS and
2
www.padeepz.net
www.padeepz.net
i K Vt 2
A constant!
i K Vt 2
v
i K Vt 2
ro
i K (2Vt v )v
(saturation)
(triode)
Vt
www.padeepz.net
www.padeepz.net
Q2
vO
vI vO
vI Q1
iD
Depletion Load (Q2) NMOS (Q1)
ID
Resistor Load
vDS
VDS is:
And the circuit transfer function
www.padeepz.net
www.padeepz.net
vO
Both Q1 and Q2
in saturation
dvO
1
dvI
vI
We can likewise determine the small signal circuit for this load.
Vt
Step1 – DC Analysis
In saturation:
+
I KVt 2
V
and:
-
VGS 0
I
1 1
ro
I K Vt 2
www.padeepz.net
www.padeepz.net
S
Note that the dependent current source is zero !!! Redrawing this
circuit, we get:
i id
D
G
vds v
ro
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net
www.padeepz.net