EDI Lab @AzDOCUMENTS - in
EDI Lab @AzDOCUMENTS - in
EDI Lab @AzDOCUMENTS - in
1. Attracting quality Students and preparing them with a strong foundation in fundamentals so as
to achieve distinctions in various walks of life leading to outstanding contributions.
2. Imparting value based, need based, and choice based and skill based professional education to
the aspiring youth and carving them into disciplined, World class Professionals with social
responsibility.
3. Promoting excellence in Teaching, Research and Consultancy that galvanizes academic
consciousness among Faculty and Students.
4. Exposing Students to emerging frontiers of knowledge in various domains and make them
suitable for Industry, Entrepreneurship, Higher studies, and Research & Development.
5. Providing freedom of action and choice for all the Stake holders with better visibility.
PSO2: Demonstrate competence in using Modern hardware languages and IT tools for the
design and analysis of complex electronic systems as per industry standards along with
analytical and managerial skills to arrive at appropriate solutions, either independently or in
team.
Course Outcomes
After studying this course, students will be able to:
Design and Test rectifiers, clipping circuits, clamping circuits and voltage
CO1
regulators.
Compute the parameters from the characteristics of JFET and MOSFET
CO2 devices.
CO mapping to PO/PSOs
CO / PO & PSO PO1 PO2 PO3 PO4 PO5 PO6 PO7 PO8 PO9 PO10 PO11 PO12 PSO1 PSO2
17ECL37.1 3 3 3 3 1 1 1 3 3
17ECL37.2 3 3 3 3 1 1 3 3
17ECL37.3 3 3 3 3 1 1 3 3
17ECL37.4 3 3 3 3 1 1 1 3 3
17ECL37.5 3 3 3 3 1 1 3 3
17ECL37.6 3 3 3 3 1 1 1 3 3
for
Conduction , if
the student
fails to
conduct the
experiment
successfully
Scheme Record Viva (2M) Unit test (5M) Observation Lab internal
(5M) Will be scaled to (1M) test
(2M) marks(10M)
1 Design and set up the following rectifiers with and L1, L2,
without filters and to determine ripple factor and L3, L4
rectifier efficiency:
(a) Full Wave Rectifier (b) Bridge Rectifier
Cycle 1 Experiments
Experiment No 1:-
Diode Clipping and clamping Circuits
1. Diode (1N4001) - 02
2. Resistor As per design -
3. Multimeter - 01
4. CRO Probes - 3 set
5. Spring board & wires - -
Theory:
A clipper is a circuit that removes either positive or negative
portion of a waveform. This kind of processing is useful for signal
shaping, circuit protection and communications. The clippers are
usually constructed by using diodes and resistors and sometimes to
adjust the clipping level DC power supplies are also used. There are
two types of clippers namely series clippers and shunt clippers. If the
clipping element (diode) is in series with the source then we call such
clippers as series clippers.
Theory:
Clamper is a circuit that "clamps" a signal to a
different DC level without changing the shape of the applied signal
Clamping circuit introduces a DC level into an AC signal The
different types of clampers are positive, negative and biased
clampers A clamping network must have a capacitor, a diode and a
load resistor. The magnitude R and C must be chosen such that the
time constant RC is large enough to ensure that the voltage across
the capacitor does not discharge significantly during the interval
when the diode is non- conducting. By connecting suitable DC
voltage in series with the diode, clamping level can be varied.
Design of R & C:
Assume C, and for the clamping to occur select R such that RC ≫ T, where T is
the period of the input signal.
RC ≫10T; Assume f = 1 KHz, hence T = 1ms. Choose C = 1µF, then R =
10KΩ
Design:
Assume Vin = 10VP-P, Vref = 2V, VK = 0.6V
a. During the positive half of the input signal diode is forward
biased D = ON
Applying KVL to the loop
Vin – VC – VK – VR = 0
VC = Vin– VK – VR
VC = 5 – 0.6 – 2
VC = 2.4V
b. During the negative half of the input signal diode is reverse
biased D = OFF
Applying KVL to the loop
Vin – VC – VO = 0
VO = Vin – VC
When Vin = 0V VO = -2.6V
Vin = 5V VO = 2.6V
Vin = -5V VO = -7.4V
The output varies between +2.6V to -7.4V
Design:
Assume Vin = 10VP-P, Vref = 2V, VK = 0.6V
a. During the negative half of the input signal diode is forward biased
D = ON
Applying KVL to the loop
-Vin + VC + VK + VR = 0
VC = - (-Vin– VK – VR)
VC = - (-5V + 0.6V + 2V)
VC = 2.4V
b. During the positive half of the input signal diode is reverse biased
D = OFF
Applying KVL to the loop
Vin + VC – VO = 0
VO = Vin + VC
When Vin = 0V VO = 2.4V
Vin = 5V VO = 7.4V
Vin = -5V
VO = -2.4V The output
varies between -2.4V to
7.6V Result:
Viva Questions:
1. Define clipper, limiter and slicer?
Depending on the type of limiting action, the circuit is known as a
limiter or clipper. The limiter limits the maximum value of the input signal to a
specified level but keeps the shape of the input waveform intact. For example,
FM limiter. The clipper clips off a part of the input waveform. If the clipped
output is a slice of the input waveform with both clipping levels are either in
positive or negative half cycle, it is known as a slicer.
3. What is the need of the resistor used in the clipping circuits? Why is
it taken as
?
It is to limit the current through the diode in order to avoid the damage
due to excessive current through it. In clipping circuits, diode operates in two
modes, ‘ON’ and ‘OFF’ modes. When the diode is ON, the series resistor R
must be much higher than the forward resistance of the diode to protect the
diode from excess current. Let it be R = k , where k is a large value. When the
diode is OFF, series resistance must be much smaller than the reverse
resistance of the diode, i.e., R = . Otherwise, large amount of voltage
will get dropped across the series resistor. To suit to two conditions, the
resistance is taken as the geometrical mean of forward resistance and reverse
resistance. We get . Hence,
.
4. What is a Clamper?
A Clamper is an electronic circuit that fixes either the positive or the
negative peak of a signal to a defined value by shifting its DC value. The
Clamper moves the whole signal up or down so as to place to peaks to the
reference level.
In television receivers, the DC level of the video signals will be lost due
to coupling capacitances of amplifiers in it. This DC level has to be restored
since it corresponds to the brightness level of the picture. Clamping circuits are
used for the insertion of DC voltage.
i)
Positive
clippers.
ii)
Negative
clippers.
iii) Combination clippers.
DC restorer or re-inserter.
Experiment No 2:-
Series Voltage Regulator using Zener Diode and
Power Transistor
Theory:
Clarence Zener is the scientist who discovered this electrical property and the
device is named after him.
Zener Diode
Ordinary diodes will not have any significant current (only leakage current)
when reverse biased below its reverse breakdown voltage. When the reverse
bias is increased beyond reverse breakdown voltage its potential barrier breaks
down. This may damage the diode due to excess heat produced by the high
current flow through the diode unless the current is limited. Zener diode also
exhibits similar properties except that it is designed to have lower breakdown
voltage. Ordinary diodes have breakdown voltages in the order of 100 or above.
changes in zener current are reduced by a factor β. Therefore, the effect of zener
impedance is greatly reduced and much more stabilized output is obtained
Limitations:
(i) Although the changes in Zener current are much reduced, yet the output is
not absolutely constant. It is because both VBE and VZ decrease with the
increase in room temperature.
(ii) The output voltage cannot be changed easily as no such means is provided.
Circuit diagram:
Design:
The value of RS should be such that it supplies current for the base of transistor
Q1 and for the Zener diode to keep it in the regulating region. The worst
condition occurs at the minimum input voltage and maximum load current. This
means that under worst condition.
The current through RS must beat least IZ (min) = 1 mA and Maximum load
current ILmax = 1A
IB (max) = = 20 mA
𝐼𝑅𝑆= IZ (min) + IB (max) = 1 + 20 = 21 mA Now 21 mA must be drawn by R S
under all
Conditions of input voltage variations .Even when the input voltage falls to 12V
which causes the minimum voltage across RS and hence the lowest value of
Line Regulation:
Load Resistance RL = ____________ (K )
Load Regulation:
Input Supply Voltage VS = _________ Volts
IL(mA)
For Load regulation, % Voltage Regulation =
Precautions:
1. While doing the experiment do not exceed the readings of the diode.
This may lead to damaging of the diode.
2. Connect voltmeter and ammeter in correct polarities as shown in the
circuit diagram.
3. Do not switch ON the power supply unless you have checked the circuit
connections as per the circuit diagram.
Result: The characteristics and Voltage Regulation of Zener diode are studied.
Viva Questions:
Zener diodes are widely used as voltage references and as shunt regulators to
regulate the voltage across small circuits.
7. What is cut-in-voltage?
The forward voltage at which the current through the junction starts
increasing rapidly, is called the knee voltage or cut-in voltage. It is generally
0.6v for a Silicon diode.
8. What is voltage regulator?
In this type of regulation, series resistance and load resistance are fixed, only
input voltage is changing. Output voltage remains the same as long as the input
voltage is maintained above a minimum value. Percentage of line regulation can
be calculated by = (ΔV0/ΔVIN) x100
Where V0 is the output voltage and VIN is the input voltage and ΔV0 is the
change in output voltage for a particular change in input voltage ΔVIN.
In this type of regulation, input voltage is fixed and the load resistance is
varying. Output volt remains same, as long as the load resistance is maintained
above a minimum value.
11. Types of voltage regulators?
The unregulated DC voltage is the input to the circuit .The control element,
controls the amount of the input voltage that gets to the output.
For e.g. if the load voltage tries to increase, the comparator generates a control
signal based on the feedback information. This control signal causes the control
element to decrease the amount of the output voltage.
13. What is shunt voltage regulator?
VO = VL = VZ + VBE2 + VBE1
Experiment No 3:-
Rectifier Circuits
Aim: To design and verify the performance of Center tap full wave rectifier
and Bridge rectifier with and without ‘C’ filter.
Components required:
SI. No. Components Range Quantity
Theory:
Full Wave Rectifier Working & Operation
The working & operation of a full wave bridge rectifier is pretty
simple. The circuit diagrams and wave forms we have given below
will help you understand the operation of a bridge rectifier perfectly.
In the circuit diagram, 4 diodes are arranged in the form of a bridge.
The transformer secondary is connected to two diametrically
opposite points of the bridge at points A & C. The load resistance
RL is connected to bridge through points B and D.
During first
half cycle of
the input
voltage, the
upper end of
the
transformer
secondary
winding is
positive with
respect to the
lower end.
Thus during
the first half
cycle diodes
D1 and D3
are forward
biased and
current flows
through arm
AB, enters
the load
resistance RL,
and returns
back flowing
through arm
DC. During
this half of
each input
cycle, the
diodes D2
and D4 are
reverse
biased and
current is not allowed to flow in arms AD and BC. The flow of
current is indicated by solid arrows in the figure above. We have
developed another diagram below to help you understand the
current flow quickly. See the diagram below – the green arrows
indicate
230V / 50Hz
In the case of center-tap full wave rectifier, only two diodes are
used, and are connected to the opposite ends of a center-tapped
secondary transformer as shown in the figure below. The center-tap
is usually considered as the ground point or the zero voltage
reference point.
When comparing the current flow in the positive and negative half
cycles, we can conclude that the direction of the current flow is the
same (through load resistance 𝑅𝐿). When compared to the Half-
Wave Rectifier, both the half cycles are used to produce the
corresponding output. The frequency of the rectified output voltage
is twice the input frequency. The output that is rectified, consists of
a dc component and a lot of ac components of minute amplitudes.
Full-wave Rectifier with Shunt Capacitor Filter
The circuit diagram of a full-wave rectifier with capacitor filter is shown below.
Circuit Diagram
The filter capacitor C is placed across the resistance load 𝑅𝐿𝑜𝑎 . The
whole working is pretty much similar to that of a half-wave
rectifier with shunt capacitor. The only difference is that two pulses
of current will charge the capacitor during alternate positive (D1)
and negative (D2) half cycles.
Similarly capacitor C discharges twice through 𝑅𝐿𝑜𝑎𝑑 during one full
cycle. This
is shown in
the
waveform
below.
Full-wave
Rectifier with
Capacitor Filter
- Waveform
The load
current
reduces by
a smaller
amount
before the
next pulse
is received
as there are
2 current
pulses per
cycle.
This causes a good reduction in ripples and a further increase in
the average dc load current.
Design:
For Centre tap full wave rectifier / Bridge rectifier:
= for FWR (both center tap and bridge rectifier)
b) With filter:
Circuits 𝑉𝑟 ,𝑟𝑚𝑠
𝛾=
𝑉𝐷𝐶
Center tapped
FWR
Bridge FWR
Result:
a) Without filter: 1)
2)
b) With filter: 1)
2)
Viva Questions:
1. What is a rectifier?
A rectifier is an electrical device that converts alternating current (AC) to
pulsating direct current (DC).
4. What is the peak value of the wave form that can be observed if the
output of a 6V transformer is fed to a CRO?
√2x 6 =8.49 V
TUF =
= = 20.26%
7. What is the TUF for full wave rectifier and bridge rectifier?
TUF for FWR = 0.693; TUF for bridge rectifier = 0.812.
8. What are different types of filters used? C Filter ii) L Filter iii) LC
Filter
iv) π Filter
Cycle II Experiments
Experiment No. 4:
Drain and Transfer characteristics of JFET
Aim: Plot the input and output characteristics of a JFET. Calculate its
parameters, namely; drain dynamic resistance, mutual conductance and
amplification factor from the plot.
COMPONENTS REQUIRED:
Sl. No. Components Details Specification Qty
1. Transistor BFW10/BFW11 1 No.
2. Resistors 22 K 1 No
3. Digital Ammeters ( 0 - 200 mA) 1 NO
4. Digital Voltmeter (0 - 20V) 2 NO
5. Dual DC Regulated Power supply (0 - 30 V) 1 NO
THEORY:
A field effect transistor (FET) is a unipolar device, which
conducts current using only one kind of charge carriers. FET uses the
Gate voltage that is applied to input terminal to control the current
flowing through it resulting in the output current being proportional to
the input voltage. As their operation depends on an electric field (hence
the name field effect) generated by the input Gate voltage, this makes
the Field Effect Transistor a “VOLTAGE” operated device.
There are two main types of field effect transistor, the Junction
Field Effect Transistor (JFET) and Metal Oxide Semiconductor Field
Effect Transistor (MOSFET).
source S. The gate is used to control the flow of carrier from source To
drain. Source is the terminal that emits carrier and the drain is the
terminal that receives carrier.
In normal operation, the gate of JFET is always reverse-biased. Thus, in n-
channel type, the gate is biased with negative voltage i.e. gate voltage is less
than zero volt VG < 0, whilst for p channel type, the gate is biased with positive
voltage i.e. gate voltage is greater than zero voltage VG > 0. The source and
drain are biased according to the channel type or carrier type. If it is an nchannel
JFET (electron as carrier), the source is biased with negative voltage while the
drain is biased with positive voltage. Alternatively, it can be biased such that the
drain voltage VD is greater than the source voltage VS. i.e., VD > VS. If it is a p-
channel JFET (hole as carrier), the source is biased with positive voltage while
the drain is biased with negative voltage. Alternatively, it can be biased such
that the drain voltage VD is less than the source voltage VS. i.e., VD < VS
Circuit Diagram:
Expected Waveforms:
Procedure:
a) Transfer Characteristics:
b) Drain Characteristics:
1. Connect the circuit as shown in the figure above.
2. Keep VGS = 0V by varying VGG.
3. Varying VDD gradually in steps of 1V up to 10V note down
drain current ID and drain to source voltage (VDS).
4. Repeat above procedure for VGS = -1V, -2V, up to VGS = VP;
OBSERVATION:
Drain Characteristics:
2
3
Transfer Characteristics:
Operation:
The circuit diagram for studying drain and transfer characteristics is
shown in the figure1.
RESULTS:
1. 𝒓𝒅 =
2. g𝒎 =
3. 𝝁 =
Viva Questions:
Q1. Why is JFET called as a unipolar device?
JFETs can be called UNIPOLAR devices because the charge carriers that carry the current
through the device are all of the same type i.e. either holes or electrons, but not both. This
distinguishes JFETs from the bipolar devices in which both holes and electrons are responsible
for current flow in any one device.
A JFET is voltage controlled device because its output characteristics are determined by the
Field which depends on Voltage applied.
It is a voltage−controlled device in which current flows from the SOURCE terminal (equivalent
to the emitter in a bipolar transistor) to the DRAIN (equivalent to the collector). A voltage
applied between the source terminal and a GATE terminal (equivalent to the base) is used to
control the source − drain current.
Pinch-off voltage is the drain to source voltage after which the drain to source current
becomes almost constant and JFET enters into saturation region and is defined only when gate
to source voltage is zero.
• Differential amplifier
• Analog switch
Q8. When the JFET is no longer able to control the current, this point is called as? Breakdown
region
Q9. What is transfer characteristics? Give the relation between µ, 𝒈𝒎 and 𝒓𝒅?
The transfer characteristic for a JFET can be determined by keeping drain-source voltage, VDS
constant and determining drain current ID for various values of gate-source voltage VGS. The
curve is plotted between gate-source voltage VGS and drain current ID.
µ = 𝒈𝒎 × 𝒓𝒅
The reason for the phase shift can be seen easily by observing the operation of the N-channel
JFET. On the positive alternation of the input signal, the amount of reverse bias on the P-type
gate material is reduced, thus increasing the effective cross-sectional area of the channel and
decreasing source-to-drain resistance. When resistance decreases, current flow through the
JFET increases. This increase causes the voltage drop to increase, which in turn causes the
drain voltage to decrease. On the negative alternation of the cycle, the amount of reverse bias
on the gate of the JFET is increased and the action of the circuit is reversed. The result is an
output signal, which is an amplified 180-degree-out-of-phase version of the input signal.
Common-drain
Q12. Why JFET apparatus must be handled with care while performing the experiment?
Because transistors are damaged by excess of heat while soldering or when there is a sudden
urge of current due to accidental shorting of leads while measuring voltages on transistors, in
operation.
Experiment No. 5:
Characteristics of MOSFET:
Aim: To design and plot the input and output characteristics of n-channel
MOSFET and to
Calculate drain dynamic resistance, mutual conductance and amplification
factor
COMPONENTS REQUIRED:
THEORY:
EMOSFET-Enhancement MOSFET
Working of an EMOSFET
When the gate is made positive with respect to the source and the
substrate, negative (i.e. minority) charge carriers within the substrate
are attracted to the positive gate and accumulate close to the-surface of
the substrate. As the gate voltage is increased, more and more electrons
accumulate under the gate. Since these electrons can not flow across the
insulated layer of silicon dioxide to the gate, so they accumulate at the
surface of the substrate just below the gate. These accumulated minority
charge carriers N -type channel stretching from drain to source. When
this occurs, a channel is induced by forming what is termed an inversion
layer (N-type). Now a drain current start flowing. The strength of the
drain current depends upon the channel resistance which, in turn,
depends upon the number of charge carriers attracted to the positive
gate. Thus drain current is controlled by the gate potential.
JFETs
and DE- MOSFETs
are classified as the depletion-mode devices because their conductivity
depends on the action of depletion layers. E-MOSFET is classified as an
enhancement-mode device because its conductivity depends on the action
of the inversion layer. Depletion-mode devices are normally ON when
the gate-source voltage VGS = 0, whereas the enhancement-mode devices
are normally OFF when VGS = 0.
Characteristics of an EMOSFET.
Drain Characteristics-EMOSFET
characteristic curves have almost vertical and almost horizontal parts. The
almost vertical components of the curves correspond to the ohmic region,
and the horizontal components correspond to the constant current region.
Thus E-MOSFET can be operated in either of these regions i.e. it can be
used as a variable-voltage resistor (WR) or as a constant current source.
EMOSFET-Transfer Characteristics
Figure shows a typical transconductance curve. The current IDSS
at VGS <=0 is very small, being of the order of a few nano-amperes.
When the VGS is made positive, the drain current ID increases slowly at
first, and then much more rapidly with an increase in VGS. The
manufacturer sometimes indicates the gate-source threshold voltage
VGST at which the drain current ID attains some defined small value,
say 10 u A. A current ID (0N,corresponding approximately to the
maximum value given on the drain characteristics and the values of VGS
required to give this current VGs QN are also usually given on the
manufacturers data sheet.
ID=K(VGS-VGST)2
EMOSFET-Schematic symbols
CIRCUIT DIAGRAM:
Expected Graph:
Result:
1. g𝒎 =
Viva Questions:
2. Expand MOSFET
Metal Oxide Semiconductor Field Effect Transistor
3. What is a MOSFET?
It is a special type of FET in which there is a thin layer of silicon
dioxide between gate and the channel that works by electronically varying the
width of a channel along which charge carriers flow.
6. What is biasing?
Biasing is a method of applying a suitable potential across any
electronic equipment in order to make it operate as we require.
Experiment No. 6:
Class B Push-Pull Amplifier
Aim: Set-up and study the working of complementary symmetry class B push
pull power amplifier and calculate the efficiency.
Theory:
A push pull amplifier is an amplifier which has an output stage that
can drive a current in either direction through the load. The output stage of a
typical push pull amplifier consists of two identical BJTs or MOSFETs one
sourcing current through the load while the other one sinking the current from
the load. Push pull amplifiers are superior over single ended amplifiers (using a
single transistor at the output for driving the load) in terms of distortion and
performance. A single ended amplifier, how well it may be designed will surely
introduce some distortion due to the non-linearity of its dynamic transfer
characteristics. Push pull amplifiers are commonly used in situations where low
distortion, high efficiency and high output power are required. The basic
operation of a push pull amplifier is as follows: The signal to be amplified is
first split into two identical signals 180° out of phase. Generally this splitting is
done using an input coupling transformer. The input coupling transformer is so
arranged that one signal in applied to the input of one transistor and the other
signal is applied to the input of the other transistor. Advantages of push pull
amplifier are low distortion, absence of magnetic saturation in the coupling
transformer core, and cancellation of power supply ripples which results in the
absence of hum while the disadvantages are the need of two identical transistors
and the requirement of bulky and costly coupling transformers.
input wave form that are below 0.7V (cut in voltage) will be cancelled and so
the corresponding portions will be absent in the output wave form too. Have a
look at the figure
Procedure:-
4. Gradually increase the input signal until the output signal gets
distorted. When this happens slightly reduce the input signal
amplitude such that output is maximum undistorted signal. Note
down the Vpeak of the output waveform and VCC.
Tabular column:
Result:
Maximum Efficiency = _____________
Viva Questions:
1. What is an amplifier?
An amplifier is one which strengthens the signal i.e. it increases its
amplitude.
Theory:
A single stage common emitter RC coupled amplifier is a simple
and elementary amplifier circuit. The main purpose of this circuit is pre-
amplification that is to make weak signals to be stronger enough for further
amplification. If designed properly, this RC coupled amplifier can provide
excellent signal characteristics.
The capacitor Cin at the input acts as a filter which is used to block the DC
voltage and allow only AC voltage to the transistor. If any external DC voltage
reaches the base of the transistor, it will alter the biasing conditions and affects
the performance of the amplifier. R1 and R2 resistors are used for providing
proper biasing to the bipolar transistor. R1 and R2 form a biasing network
which provides necessary base voltage to drive the transistor in active region.
The region between cut off and saturation region is known as active region. The
region where the bipolar transistor operation is completely switched off is
known as cut off region and the region where the transistor is completely
switched on is known as saturation region. Resistors Rc and Re are used to drop
voltage of Vcc. Resistor Rc are a collector resistor and Re is emitter resistor.
Both are selected in such a way that both should drop Vcc voltage by 50% in
the above circuit. The emitter capacitor Ce and emitter resistor Re makes a
negative feedback for making the circuit operation more stable. The Frequency
Response of an amplifier is presented in a form of a graph that shows output
amplitude (or, more often, voltage gain) plotted versus frequency. Typical plot
of the voltage gain of an amplifier versus frequency is shown in the figure. The
gain is null at zero frequency, then rises as frequency increases, level off for
further
PROCEDURE:
1. Connections are made as shown in circuit diagram.
2. Measure the D.C. condition. VBE = ________Volts. VCE
=_______Volts.
3. The input voltage Vin is adjusted to a convenient value (Approximately
20 to 40 mV) within the distortion less limit and value must be kept
constant throughout the experiment.
4. Frequency of the input signal is varied from 100Hz to 2MHz in steps
and at each step, corresponding output Vo is noted down.
5. All readings are tabulated and graph of Voltage gain in dB V/s
frequency is drawn on a semi-log sheet.
6. 3dB bandwidth is determined from the frequency response curve.
Circuit Diagram:
Design:
Let 𝑉𝐶𝐸 = 5V, 𝛽=100 and 𝐼𝑐 = 2mA, for maximum output swing 𝑐𝑐 = 2𝑉𝐶𝐸 ∴
𝑉𝑐𝑐 = 10𝑉;
VB ;
1.7V =
10R2 = 1.7R1 + 1.7 R2; R1 = 4.8R2;
R2 is less than or equal to (βRe/10);
Choose R2 = 4.7KΩ. Therefore 𝑅1 is chosen approximately as 22KΩ.
Viva Questions:
BWf = BW (1+Aβ)
Hence as there is change OR decrease in gain with the factor (1+Aβ), there is an
increase in BW with (1+Aβ) factor. Hence Gain-BW product remains constant.
Aim: Design a BJT Darlington emitter follower and determine the gain input
and output impedances.
Theory:
A very popular connection of two BJTs for operation as one super
beta transistor is the Darlington connection. The main feature of Darlington
connection is that the composite transistor acts, as a single unit with a current
gain is equal to product of individual current gains. i.e. βD=β1xβ2 if β1= β2= β
Then βD= β2 To make the two transistors Darlington pair, the emitter terminal
of the first transistor is connected to the base of the second transistor and the
collector terminals of the two transistors are connected together. The result is
that emitter current of the first transistor is the base current of the second
transistor.
Bootstrapping: In the field of electronics, a bootstrap circuit is one where part of
the output of an amplifier stage is applied to the input, so as to alter the input
impedance of the amplifier. When applied deliberately, the intention is usually to
increase rather than decrease the impedance. Generally, any technique where
part of the output of a system is used at startup is described as bootstrapping. In
analog circuit designs a bootstrap circuit is an arrangement of components
deliberately intended to alter the input impedance of a circuit. Usually it is
intended to increase the impedance, by using a small amount of positive
feedback, usually over two stages.
Procedure:
1. Study the circuit and draw the required tables.
2. Place the components on bread board and connect them as per given fig.
3. DC Conditions: - Connect the circuit without AC supply. Set V𝐶𝐶 = 12V.
Measure the DC voltage (using CRO /multimeter) at the Base (𝑉B2), Collector
(𝑉C2), Emitter (𝑉E2) w.r.t ground. Then determine 𝑉CE2 = C2 – 𝑉E2 and 𝐼C2 =
IE2 = VE2 / RE. Then Q point is (𝑉CE2, IC2).
DRB
Darlington Emitter
𝑉𝑜
𝑉𝑖𝑛 Follower Circuit
Fig a1
\
1. Adjust the input sinusoidal peak to peak in such a way that the
output sine wave is not clipped.
2. Note down this value of the input Vin (Let the frequency of the input
be around 2kHZ).
3. Note down the peak to peak amplitude of the corresponding output
Vo. Let Vo = Va;
4. Connect a DRB (with zero resistance included) in series with the
Function generator.
5. Increase the resistance in DRB and observe the magnitude of the
output Vo simultaneously on the Oscilloscope.
6. When the magnitude of the output Vo is reduced to half of its
original value, stop varying the potentiometer further and remove
the DRB from the circuit. Vo=Va/2
7. Measure the value of the resistance in DRB and this measured value
will be the input impedance ( Ri) of the circuit.
To measure Zo:
Vin
Darlington Emitter
Follower Circuit DRB Vo
Fig a2
1. Adjust the input sinusoidal peak to peak in such a way that the
output sine wave is not clipped.
2. Note down this value of the input Vin. (Let the frequency of the
input be around 2KHz)
3. Note down the peak to peak amplitude of the corresponding output
Vo . Let Vo=Va
4. Connect a DRB (with maximum resistance included) in parallel with
the load as shown in fig c.
5. Decrease the DRB and observe the magnitude of the output Vo
simultaneously on the Oscilloscope.
6. When the magnitude of the output Vo is reduced to half of its
original value, stop varying the resistance further and remove the
DRB from the circuit. Vo=Va/2
7. Measure the value of the DRB and this measured value will be the
output impedance ( Ro) of the circuit.
Design:
Let VCEq = 6V and IEq = 10mA;
We choose VCEq to be usually half VCC for maximum output swing (placing the Q
point exactly at the center of the dc load line).
So, VCC = 12V, VRE = VCC − VCE = 6V; RE = (VCE /IE) = 0.6KΩ. Choose 560Ω.
τ =(RB x CB)/D (Eq. 10) This relationship between the duty cycle and the step
response of the system allows us to understand that for lower duty cycles, the
time constant (τ) becomes larger (and thus the response is slower) and that for
higher duty cycles, the response is faster
To satisfy this equation, there are
lot of criterion We choose RB =
100KΩ and CB = 47𝜇𝐹.
Result:
Thus the Darlington’s Emitter follower was designed and studied. It is
proved that, by connecting bootstrap circuit, input impedance increases.
Without Bootstrap
With bootstrap
Viva Questions:
1. What are the differences between CE,CB and CC amplifier?
4. What is the effect in the output waveform if the base resistance RB has
been increased?
The base current will decrease and hence slope will also decrease.
5. What is the need of -VEE supply?
It provides bias for keeping transistor Q2 in active region. It also improves the
recovery time and linearity of the output.
6. Justify that the potential difference across R is constant?
Consider the situation at which the capacitor is charging. The potential at lower
end of the resistance R is increasing. At the same time the potential at the upper
end of the resistor is also increasing, since the emitter follower feeds back the
voltage to the capacitor C2 to the upper end of the resistor. As a result the
potential difference across the resistor remains constant.
Aim: Wiring of R-C coupled Single stage FET amplifier and Determination of
the gain- frequency response.
Theory:
The FET is based around the concept that charge on a nearby object
can attract charges within a semiconductor channel. The FET consists of a
semiconductor channel with electrodes at either end referred to as the drain and
the source. A control electrode called the gate is placed in very close proximity
to the channel so that its electric charge is able to affect the channel. In this way,
the gate of the FET controls the flow of carriers (electrons or holes) flowing
from the source to drain. It does this by controlling the size and shape of the
conductive channel. The semiconductor channel where the current flow occurs
may be either P-type or Ntype. This gives rise to two types or categories of FET
known as P-Channel and N-Channel FETs.
Procedure:
Circuit Diagram:
820Ω
.47uF
.47uF
2M 330Ω 47uF
Design:
VDD = 10V; VP = −4V; IDSS = 12mA; RG = 2MΩ (Given).
The almost vertical part of the drain characteristics curve is called Ohmic
Region, there
RDS = (−VP/IDSS );
For a self-bias circuit, there is a medium value of RS at which VGS is half the
cutoff voltage, there RS = RDS ;
OBSERVATIONS:
VGS= VDS=
TABULAR COLUMN:
Result:
AV = ______
BW = ______
Viva Questions:
First we have to find voltage gain Av, then we have to divide by then we
will get half power frequency.
2. What is bandwidth?
Bandwidth is a difference between higher frequency to the lower frequency.
Loading refers to the phenomena that occurs when a load circuit having low
effective impedance is connected to a supply circuit having higher effective
impedance. This happens because the net parallel resistance is lower than any
individual resistors making up the parallel combination.
Cycle IV experiments
Experiment No. 10
RF Oscillators (Hartley & Collpit’s)
Aim: To design and test Hartley and Colpitt’s oscillator for the given
frequency of oscillations
crystal oscillator.
Components required:
Sl.
Particulars Range Quantity
No.
1. Transistor SL 100 - 01
2. Resistors & Capacitors As per design -
3. CRO Probes - 3 Set
4. Multi meter - 01
5. DCB, DIB - 2 each
6. Spring board and connecting wires - -
Theory:
An oscillator is an electronic circuit that produces a repetitive electronic
signal, often a sine wave or a square wave. The Hartley oscillator is an LC
electronic oscillator that derives its feedback from a tapped coil in parallel with
a capacitor (the tank circuit). A Hartley oscillator is essentially any
configuration that uses a pair of series-connected coils and a single capacitor. It
was invented by Ralph Hartley.
A Colpitts oscillator, named after its inventor Edwin H. Colpitts, is one
of a number of designs for electronic oscillator circuits using the combination of
an inductance (L) with a capacitor (C) for frequency determination, thus also
called LC oscillator. One of the key features of this type of oscillator is its
simplicity (needs only a single inductor) and robustness. A Colpitts oscillator is
the electrical dual of a Hartley oscillator. Fig. 1 shows the basic Colpitts circuit,
where two capacitors and one inductor determine the frequency of oscillation.
The feedback needed for oscillation is taken from a voltage divider made by the
two capacitors, where in the Hartley
oscillator the feedback is taken from a voltage divider made by two inductors (or a
The basic CE amplifier provides 180 phase shift and the feedback
network provides the remaining 180 phase shift so that the overall phase shift
is 360 to satisfy the Barkhausen criteria. The Barkhausen criteria states that in
a positive feedback amplifier to obtain sustained oscillations, the overall loop
gain must be unity (1) and the overall phase shift must be 0 or 360 .
When the power supply is switched on, due to random motion of
electrons in passive components like resistor, capacitor a noise voltage of
different frequencies will be developed at the collector terminal of transistor, out
of these the designed frequency signal is fed back to the amplifier by the
feedback network and the process repeats to give suitable oscillation at output
terminal.
Design:
Select the transistor having the following parameters,
IE = IC = 2mA, 𝛽 = 100, VCE = 5V;
Selection of RE:
Selection of 𝑅𝐶:
Taking 𝑉𝐶𝐸 = 𝑉𝐶𝐶/2 and applying KVL to output loop we have, 𝑅𝐶 = (𝑉𝐶𝐶 −
𝑉𝐶𝐸 − 𝑉𝐸)/𝐼𝐸. By substituting the values we have 𝑅𝐶 = 2.2𝐾Ω.
In the basic series feedback circuit above, the emitter resistor, R E performs two
functions: DC negative feedback for stable biasing and AC negative feedback
for signal trans conductance and voltage gain specification. But as the emitter
resistance is a feedback resistor, it will also reduce the amplifiers gain due to
fluctuations in the emitter current IE owing to the AC input signal.
To overcome this problem a capacitor, called an “Emitter Bypass Capacitor”, CE
is connected across the emitter resistance as shown. This bypass capacitor
causes the frequency response of the amplifier to break at a designated cut-off
frequency, ƒc, by-passing (hence its name) signal currents to ground.
Being a capacitor it appears as an open circuit for the DC bias and therefore, the
biased currents and voltages are unaffected by the addition of the bypass
capacitor. Over the amplifiers operating range of frequencies, the capacitors
reactance, XC will be extremely high at low frequencies producing a negative
feedback effect, reducing the amplifiers gain.
The value of this bypass capacitor CE is generally chosen to provide a capacitive
reactance of, at most one-tenth (1/10th) of the value of the emitter resistor RE at
the lowest cut-off frequency point. Then assuming that the lowest signal
frequency to be amplified is 100 Hz. The value of the bypass capacitor C E is
calculated as:
, At f = 100Hz, by substituting the values we get C= 33 .
Choose C = 47µF.
(Select Coupling capacitors to be 0.47µF).
Circuit for Hartley oscillator:
Let ; WKT,
Procedure:
1. Components / equipment are tested for their good working condition.
2. Connections are made as shown in the diagram.
3. By disconnecting the AC source measure the quiescent point (VCE and
IC = VRC / RC) and VBE.
4. Observe the output wave form on CRO and measure the frequency.
5. Verify the frequency with the crystal frequency.
Result:
Hartley Oscillator:
Q Point: VCE = _____ V, 𝐼𝐶 = ______ mA
Colpitt’s Oscillator:
Q Point: VCE = _____ V, 𝐼𝐶 = ______ mA
Viva Questions:
i) Loop gain =
1 ; i.e., Aβ = 1; ii)
Loop phase shift =
0⁰ (or) 360⁰ .
Aim: Testing for the performance of BJT -Crystal oscillator for f0 > 100 KHz.
COMPONENTS REQUIRED:
Transistor, Crystal 2MHz, Capacitors, Resistors, POT, CRO, Power supply,
Connecting wire Multimeter, CRO probes etc.
Theory:
A crystal oscillator is an electronic circuit that uses the mechanical
resonance of a vibrating crystal of piezoelectric material to create an electrical
signal with a very precise frequency. This frequency is commonly used to keep
track of time, to provide a stable clock signal for digital integrated circuits and
to stabilize frequencies for radio transmitters and receivers, the most common
type of piezoelectric resonator used is the quartz crystal, so the oscillator
designed using this crystal us called as the Crystal Oscillator.
Circuit diagram:
Design:
Select the transistor having the following parameters,
IE = IC = 2mA, 𝛽 = 100, VCE = 5V;
Selection of RE:
Selection of 𝑅𝐶:
Taking 𝑉𝐶𝐸 = 𝑉𝐶𝐶/2 and applying KVL to output loop we have, 𝑅𝐶 = (𝑉𝐶𝐶 −
𝑉𝐶𝐸 − 𝑉𝐸)/𝐼𝐸. By substituting the values we have 𝑅𝐶 = 2.2𝐾Ω.
In the basic series feedback circuit above, the emitter resistor, R E performs two
functions: DC negative feedback for stable biasing and AC negative feedback
for signal trans conductance and voltage gain specification. But as the emitter
resistance is a feedback resistor, it will also reduce the amplifiers gain due to
fluctuations in the emitter current IE owing to the AC input signal. To overcome
this problem a capacitor, called an “Emitter Bypass Capacitor”, CE is connected
across the emitter resistance as shown. This bypass capacitor causes the
frequency response of the amplifier to break at a designated cut-off frequency,
ƒC, by-passing (hence its name) signal currents to ground.
Being a capacitor it appears as an open circuit for the DC bias and therefore, the
biased currents and voltages are unaffected by the addition of the bypass
capacitor. Over the amplifiers operating range of frequencies, the capacitors
reactance, XC will be extremely high at low frequencies producing a negative
feedback effect, reducing the amplifiers gain.
The value of this bypass capacitor CE is generally chosen to provide a capacitive
reactance of, at most one-tenth (1/10th) of the value of the emitter resistor RE at
the lowest cut-off frequency point. Then assuming that the lowest signal
frequency to be amplified is 100 Hz. The value of the bypass capacitor C E is
calculated as:
𝑋𝐶𝐸 = 𝑅𝐸/10, At f = 100Hz, by substituting the values we get C= 33𝜇𝐹. Choose
C = 47µF.
(Select Coupling capacitors to be 0.47µF).
OBSERVATIONS:
PROCEDURE:
RESULT:
Frequency = __________Hz.
Amplitude
=__________Hz
Viva Questions:
1. What is Crystal oscillator?
A crystal oscillator is an electronic circuit that uses mechanical
resonance of a vibrating crystal of piezoelectric material to create an electrical
signal with precise frequency.
i) Parallel
resonance
ii) Series
resonance
Aim: To design and test an RC phase shift oscillator for the given
frequency of oscillations.
Components Required:
Sl.
Particulars Range Quantity
No.
1. Transistor SL 100 - 01
2. Resistors & Capacitors As per design -
3. CRO Probes - 3 Set
4. Multi meter - 01
5. DRB - 01
6. Spring board and connecting wires - -
Theory:
An oscillator is an Electronic circuit that produces a repetitive electronic
signal, often a sine wave or a square wave. RC-phase shift oscillator is used
generally at low frequencies (Audio frequency). It consists of a CE amplifier as
basic amplifier circuit and three identical RC networks for feedback, each
section of RC network introduces a phase shift of 60 and the total phase shift
by feedback network is 180 . The CE amplifier introduces 180 phase shift
hence the overall phase shift is 360 . The feedback factor for an RC phase shift
oscillator is 1/29, hence the gain of amplifier (A) should be 29 to satisfy
Barkhausen criteria.
The Barkhausen criteria states that in a positive feedback amplifier to
obtain sustained oscillations, the overall loop gain must be unity (1) and the
overall phase shift must be 0 or 360 . The amount of phase shift in the circuit
depends upon the values of the resistor and the capacitor and the chosen
frequency of oscillations with the phase angle being given as
tan 1 XRC
Circuit diagram:
Design:
Now,
Applying KVL to output
side, we have
𝑉𝐷𝐷 = 𝑉𝐷𝑆 + 𝐼(𝑅𝐷
+ 𝑅𝑆) For better
amplification select 𝑉𝐷𝑆
such that it is greater than
Vp.
; (We know that the gain of the amplifier has to be greater than 29. So
we have
chosen RD such that the loss occurred in the tank circuit is compensated and
sustained oscillations are obtained)
Now,
;
If 1m , then gain
= 1m × 47K ;
For RC network:
PROCEDURE:
Result:
Viva Questions:
[8] What is the other name for p-type and N-type semiconductors?
[14] What is a diode? Name different types of diodes and name its
applications
[15] What is biasing? Name different types w.r.t. Diode biasing
[16] How does a diode behave in its forward and reverse biased
conditions?
[17] What is static and dynamic resistance of diode?
[18] Why the current in the forward biased diode takes exponential
path?
[19] What do you understand 1?y Avalanche breakdown and zener
breakdown?
[20] Why diode is called unidirectional device.
[30] What are the three different regions in which the transistor works?
[44] What are gain, Bandwidth, lower cutoff frequency and upper cutoff
frequency?
[45] What is the figure of merit of an amplifier circuit?
[51] Mention the type number of the devices used in your lab.
[54] Define FET parameters and write the relation between them.
[64] Write symbols of various passive and active components [65] How
[72] What are clamping circuits? Classify them [73] What is the other
[86] In a Transistor type No. SL 100 and in Diode BY 127, what does
SL and BY stands for?
[87] Classify Amplifiers based on: operating point selection.
[96] What is the efficiency of half wave and full wave rectifier?
4. Design and set up a FWR with and without filter to determine ripple factor and
rectifier efficiency.
5. Design and set up a Bridge Rectifier with and without filter to determine ripple
factor and rectifier efficiency.
9. Realize BJT Darlington Emitter Follower with and without Bootstrapping and
determine the gain, input and output impedances at f=10KHz.
10. Plot the transfer and drain characteristics of a JFET and calculate its drain
resistance, transconductance and amplification factor.
11. Design, setup and plot the frequency response of a common source JFET amplifier
and obtain the BW.
12. Plot the transfer and drain characteristics of an n-channel MOSFET and calculate
its drain resistance, transconductance and amplification factor.
13. Rig up the circuit of a complementary symmetry Class B Push-Pull amplifier and
calculate the efficiency.
14. Design and set up the Hartley’s Oscillator using BJT and determine the frequency
of oscillations
15. Design and set up the Colpitt’s Oscillator using BJT and determine the frequency
of oscillations
16. Design and set up the crystal oscillator and determine the frequency of
oscillations.
17. Design and set up the RC phase shift Oscillator using FET and calculate frequency
of output waveform.
18. Design and test the working of clipping circuit for the following transfer
characteristics:
19. Design and test clamping circuits which changes the positive peak to a level of: (i)
+2V
(ii) -2V
(iii) Vγ
20. Design and test clamping circuits which changes the negative peak to a level of: (iv)
+3V
(v) -3V
(vi) Vγ