CD74HC4060, CD74HCT4060: High Speed CMOS Logic 14-Stage Binary Counter With Oscillator
CD74HC4060, CD74HCT4060: High Speed CMOS Logic 14-Stage Binary Counter With Oscillator
CD74HC4060, CD74HCT4060: High Speed CMOS Logic 14-Stage Binary Counter With Oscillator
Features
• Onboard Oscillator
Pinout
CD74HC4060, CD74HCT4060
(PDIP, SOIC)
TOP VIEW
Q12 1 16 VCC
Q13 2 15 Q10
Q14 3 14 Q8
Q6 4 13 Q9
Q5 5 12 MR
Q7 6 11 φI
Q4 7 10 φO
GND 8 9 φO
CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures. File Number 1654.1
Copyright © Harris Corporation 1998
1
CD74HC4060, CD74HCT4060
Functional Diagram
7
Q4
5
Q5
12 4
MR Q6
6
Q7
14-STAGE 14
RIPPLE Q8
11 COUNTER 13
φI AND Q9
OSCILLATOR 15
Q10
1
Q12
2
Q13
3
Q14
9
φO GND = 8
10 VCC = 16
φO
2
CD74HC4060, CD74HCT4060
9
øO ø1 Q1 ø4 Q4 ø5 Q13 ø14 Q14
10
øO
11 FF1 FF4 FF5 - FF13 FF14
ø1 ø1 Q1 ø4 Q4 ø5 Q13 ø14Q14
R R R R
12
MR
7 2 3
Q4 5, 4, 6, 14, 13, 15, 1 Q13 Q14
Q5 - Q10, Q12
TRUTH TABLE
øI MR OUTPUT STATE
↑ L No Change
↓ L Advance to Next State
X H All Outputs are Low
3
CD74HC4060, CD74HCT4060
Operating Conditions
Temperature Range, TA . . . . . . . . . . . . . . . . . . . . . . -55oC to 125oC
Supply Voltage Range, VCC
HC Types . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .2V to 6V
HCT Types . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .4.5V to 5.5V
DC Input or Output Voltage, VI, VO . . . . . . . . . . . . . . . . . 0V to VCC
Input Rise and Fall Time
2V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1000ns (Max)
4.5V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 500ns (Max)
6V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 400ns (Max)
CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation
of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
NOTE:
3. θJA is measured with the component mounted on an evaluation PC board in free air.
DC Electrical Specifications
TEST
CONDITIONS 25oC -40oC TO 85oC -55oC TO 125oC
VCC
PARAMETER SYMBOL VI (V) IO (mA) (V) MIN TYP MAX MIN MAX MIN MAX UNITS
HC TYPES
High Level Input VIH - - 2 1.5 - - 1.5 - 1.5 - V
Voltage
4.5 3.15 - - 3.15 - 3.15 - V
6 4.2 - - 4.2 - 4.2 - V
Low Level Input VIL - - 2 - - 0.5 - 0.5 - 0.5 V
Voltage
4.5 - - 1.35 - 1.35 - 1.35 V
6 - - 1.8 - 1.8 - 1.8 V
High Level Output VOH VIH or VIL -0.02 2 1.9 - - 1.9 - 1.9 - V
Voltage Q Outputs
-0.02 4.5 4.4 - - 4.4 - 4.4 - V
CMOS Loads
-0.02 6 5.9 - - 5.9 - 5.9 - V
High Level Output - - - - - - - - - V
Voltage Q Outputs
-4 4.5 3.98 - - 3.84 - 3.7 - V
TTL Loads
-5.2 6 5.48 - - 5.34 - 5.2 - V
Low Level Output VOL VIH or VIL 0.02 2 - - 0.1 - 0.1 - 0.1 V
Voltage Q Outputs
0.02 4.5 - - 0.1 - 0.1 - 0.1 V
CMOS Loads
0.02 6 - - 0.1 - 0.1 - 0.1 V
Low Level Output - - - - - - - - - V
Voltage Q Outputs
4 4.5 - - 0.26 - 0.33 - 0.4 V
TTL Loads
5.2 6 - - 0.26 - 0.33 - 0.4 V
High-Level Output VOH VCC or -0.02 2 1.9 - - 1.9 - 1.9 - V
Voltage φO Output GND
-0.02 4.5 4.4 - - 4.4 - 4.4 - V
(Pin 10)
CMOS Loads -0.02 6 5.9 - - 5.9 - 5.9 - V
4
CD74HC4060, CD74HCT4060
TEST
CONDITIONS 25oC -40oC TO 85oC -55oC TO 125oC
VCC
PARAMETER SYMBOL VI (V) IO (mA) (V) MIN TYP MAX MIN MAX MIN MAX UNITS
High-Level Output VOH VCC or -2.6 4.5 3.98 - - 3.84 - 3.7 - V
Voltage φO Output GND
-3.3 6 5.48 - - 5.34 - 5.2 - V
(Pin 10)
TTL Loads
Note 6
Low-Level Output VOL VCC or 0.02 2 - - 0.1 - 0.1 - 0.1 V
Voltage φO Output GND
0.02 4.5 - - 0.1 - 0.1 - 0.1 V
(Pin 10)
CMOS Loads 0.02 6 - - 0.1 - 0.1 - 0.1 V
Low-Level Output VOL VCC or 2.6 4.5 - - 0.26 - 0.33 - 0.4 V
Voltage φO Output GND
3.3 6 - - 0.26 - 0.33 - 0.4 V
(Pin 10)
TTL Loads
High-Level Output VOH VIL or VIH -3.2 4.5 3.98 - - 3.84 - 3.7 - V
Voltage φO Output
-4.2 6 5.48 - - 5.34 - 5.2 - V
(Pin 9)
TTL Loads
Low-Level Output VOL VIL or VIH -2.6 4.5 - - 0.26 - 0.33 - 0.4 V
Voltage φO Output
-3.3 6 - - 0.26 - 0.33 - 0.4 V
(Pin 9)
TTL Loads
Input Leakage II VCC or - 6 - - ±0.1 - ±1 - ±1 µA
Current GND
Quiescent Device ICC VCC or 0 6 - - 8 - 80 - 160 µA
Current GND
HCT TYPES
High Level Input VIH - - 4.5 to 2 - - 2 - 2 - V
Voltage 5.5
Low Level Input VIL - - 4.5 to - - 0.8 - 0.8 - 0.8 V
Voltage 5.5
High Level Output VOH VIH or VIL -0.02 4.5 4.4 - - 4.4 - 4.4 - V
Voltage Q Outputs Note 5
CMOS Loads
High Level Output -4 4.5 3.98 - - 3.84 - 3.7 - V
Voltage Q Outputs
TTL Loads
Low Level Output VOL VIH or VIL 0.02 4.5 - - 0.1 - 0.1 - 0.1 V
Voltage Q Outputs Note 5
CMOS Loads
Low Level Output 4 4.5 - - 0.26 - 0.33 - 0.4 V
Voltage Q Outputs
TTL Loads
High-Level Output VOH VCC or -0.02 4.5 4.4 - - 4.4 - 4.4 - V
Voltage φO Output GND
(Pin 10)
CMOS Loads
High-Level Output VOH VCC or -2.6 4.5 3.98 - - 3.84 - 3.7 - V
Voltage φO Output GND
(Pin 10)
TTL Loads Note 6
Low-Level Output VOL VCC or 0.02 4.5 - - 0.1 - 0.1 - 0.1 V
Voltage φO Output GND
(Pin 10)
CMOS Loads
5
CD74HC4060, CD74HCT4060
TEST
CONDITIONS 25oC -40oC TO 85oC -55oC TO 125oC
VCC
PARAMETER SYMBOL VI (V) IO (mA) (V) MIN TYP MAX MIN MAX MIN MAX UNITS
Low-Level Output VOL VCC or 2.6 4.5 - - 0.26 - 0.33 - 0.4 V
Voltage φO Output GND
(Pin 10)
TTL Loads
High-Level Output VOH VIL or VIH -3.2 4.5 3.98 - - 3.84 - 3.7 - V
Voltage φO Output
(Pin 9)
TTL Loads
Low-Level Output VOL VIH or VIL 3.2 4.5 - 0.26 - 0.33 - 0.4 V
Voltage φO Output Note 5
(Pin 9)
TTL Loads
Input Leakage II Any 0 5.5 - ±0.1 - ±1 - ±1 µA
Current Voltage
Between
VCC and
GND
Quiescent Device ICC VCC or 0 5.5 - - 8 - 80 - 160 µA
Current GND
Additional Quiescent ∆ICC VCC - 4.5 to - 100 360 - 450 - 490 µA
Device Current Per (Note 4) -2.1 5.5
Input Pin: 1 Unit Load
NOTES:
4. For dual-supply systems theoretical worst case (VI = 2.4V, VCC = 5.5V) specification is 1.8mA.
5. For pin 11 VIH = 3.15V, VIL = 0.9V.
6. Limits not valid when pin 12 (instead of pin 11) is used as control input.
MR 0.35
PARAMETER SYMBOL VCC (V) MIN TYP MAX MIN TYP MAX MIN TYP MAX UNITS
HC TYPES
6 35 - - 29 - - 23 - - MHz
4.5 16 - - 20 - - 24 - - ns
6 14 - - 17 - - 20 - - ns
4.5 20 - - 25 - - 30 - - ns
6 17 - - 21 - - 26 - - ns
6
CD74HC4060, CD74HCT4060
PARAMETER SYMBOL VCC (V) MIN TYP MAX MIN TYP MAX MIN TYP MAX UNITS
4.5 16 - - 20 - - 24 - - ns
6 14 - - 17 - - 20 - - ns
HCT TYPES
Maximum Input, tMAX 4.5 30 - - 25 - - 20 - - MHz
Pulse Frequency
-40oC TO -55oC TO
25oC 85oC 125oC
TEST
PARAMETER SYMBOL CONDITIONS VCC (V) MIN TYP MAX MIN MAX MIN MAX UNITS
HC TYPES
φI to Q4 4.5 - - 60 - 75 - 90 ns
CL = 15pF 5 - 25 - - - - - ns
CL = 50pF 6 - - 51 - 64 - 78 ns
4.5 - - 16 - 20 - 24 ns
CL = 15pF 5 - 6 - - - - - ns
CL = 50pF 6 - - 14 - 17 - 20 ns
4.5 - - 35 - 44 - 53 ns
CL = 15pF 5 - 14 - - - - - ns
CL = 50pF 6 - - 30 - 37 - 45 ns
4.5 - - 15 - 19 - 22 ns
6 - - 13 - 16 - 19 ns
Input Capacitance CI
(TBD)
HCT TYPES
CL = 15pF 5 - 25 - - - - - -ns
CL = 50pF 6 - - - - - - - -ns
7
CD74HC4060, CD74HCT4060
-40oC TO -55oC TO
25oC 85oC 125oC
TEST
PARAMETER SYMBOL CONDITIONS VCC (V) MIN TYP MAX MIN MAX MIN MAX UNITS
4.5 - - 16 - 20 - 24 ns
CL = 15pF 5 - 6 - - - - - ns
CL = 50pF 6 - - - - - - - ns
MR to Qn tPHL CL = 50pF 2 - - - - - - - ns
4.5 - - 44 - 55 - 66 ns
CL = 15pF 5 - 17 - - - - - ns
CL = 50pF 6 - - - - - - - ns
4.5 - - 15 - 19 - 22 ns
6 - - - - - - - ns
Input Capacitance CI
(TBD)
NOTES:
7. CPD is used to determine the dynamic power consumption, per package.
8. PD = CPD VCC2 fi ∑(CL VCC2 fi/M) where M = 21, 22, 23, ...214, fi = input frequency, CL = output load capacitance.
TYPICAL
TEST MAXIMUM 102
TA = 25oC
PARAMETER CONDITIONS VOLTAGE LIMITS RX = 1KΩ
RX Minimum CX > 1000pF 2 1KΩ 10 10KΩ
100KΩ
CX > 10pF 4.5 1 1MΩ
10MΩ
CX > 10pF 6
10-1
CX (µF)
8
Typical Performance Curves
I
I tWL + tWH =
tWL + tWH = trCL = 6ns fCL
trCL tfCL fCL tfCL = 6ns
VCC 3V
90% 2.7V
CLOCK 50% CLOCK 1.3V
50% 50% 1.3V 1.3V
10% 10% GND 0.3V 0.3V GND
NOTE: Outputs should be switching from 10% VCC to 90% VCC in NOTE: Outputs should be switching from 10% VCC to 90% VCC in
accordance with device truth table. For fMAX, input duty cycle = 50%. accordance with device truth table. For fMAX, input duty cycle = 50%.
FIGURE 3. HC CLOCK PULSE RISE AND FALL TIMES AND FIGURE 4. HCT CLOCK PULSE RISE AND FALL TIMES AND
PULSE WIDTH PULSE WIDTH
90% 90%
50% 1.3V
INVERTING 10% INVERTING
10%
OUTPUT OUTPUT
tPHL tPLH tPHL tPLH
FIGURE 5. HC AND HCT TRANSITION TIMES AND PROPAGA- FIGURE 6. HCT TRANSITION TIMES AND PROPAGATION
TION DELAY TIMES, COMBINATION LOGIC DELAY TIMES, COMBINATION LOGIC
9
IMPORTANT NOTICE
Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue
any product or service without notice, and advise customers to obtain the latest version of relevant information
to verify, before placing orders, that information being relied on is current and complete. All products are sold
subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those
pertaining to warranty, patent infringement, and limitation of liability.
TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in
accordance with TI’s standard warranty. Testing and other quality control techniques are utilized to the extent
TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily
performed, except those mandated by government requirements.
In order to minimize risks associated with the customer’s applications, adequate design and operating
safeguards must be provided by the customer to minimize inherent or procedural hazards.
TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent
that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other
intellectual property right of TI covering or relating to any combination, machine, or process in which such
semiconductor products or services might be or are used. TI’s publication of information regarding any third
party’s products or services does not constitute TI’s approval, warranty or endorsement thereof.