ADS1298 FE User Guide
ADS1298 FE User Guide
ADS1298 FE User Guide
User's Guide
List of Figures
1 ADS1x98ECG-FE Kit ........................................................................................................ 9
2 ADS1x98ECG-FE Default Jumper Locations ........................................................................... 10
3 Software Start Screen/About Tab ........................................................................................ 12
4 User Menu - File Item ...................................................................................................... 13
5 User Menu - Help Item .................................................................................................... 13
6 Top Level Controls ......................................................................................................... 13
7 Lead-Off Status Registers Display Window............................................................................. 14
8 Channel Registers Tab .................................................................................................... 15
9 Internal Reference and Buffer Connections ............................................................................ 16
10 Lead-Off Excitation Options ............................................................................................... 17
11 Input Multiplexer for a Single Channel .................................................................................. 17
12 LOFF and RLD Tab ........................................................................................................ 18
13 LOFF_STATP and LOFF_STATN Comparators ....................................................................... 19
14 GPIO and OTHER Register Tab ......................................................................................... 20
15 Wilson Central and Augmented Lead Routing Diagrams ............................................................. 21
16 Device Registers Settings ................................................................................................. 22
17 Scope Tool Features ....................................................................................................... 23
18 Scope Analysis Tab (Noise Levels for Each Channel Shown) ....................................................... 23
19 Zoom Tool Options ......................................................................................................... 24
20 Histogram Bins for 12-Lead ECG Signal ................................................................................ 25
21 Statistics for the Signal Amplitude of Eight ECG Channels .......................................................... 25
22 FFT Graph of Normal Electrode Configuration ......................................................................... 26
23 AC Analysis Parameters: Windowing Options.......................................................................... 26
24 FFT Analysis: Input Short Condition ..................................................................................... 27
25 Changing the User-Defined Dynamic Range for Channel 1 .......................................................... 27
26 FFT Plot Using Zoom Tool ................................................................................................ 28
27 ECG Display Tab Showing LEAD I-III and Augmented Leads ....................................................... 29
28 ECG Signal Zoom Feature for Six Leads ............................................................................... 30
29 ECG Signal Zoom Feature for Lead 1 ................................................................................... 30
30 Save Tab .................................................................................................................... 32
31 Example of Internal Test Signals Viewed on the ECG Display Tab ................................................. 33
32 Internal Temperature Sensor ............................................................................................. 34
33 Eight-Channel Read of Internal Temperature .......................................................................... 34
34 Normal Electrode ECG Connection in ECG Display Tab ............................................................. 35
35 Digitization of PACE Signal Using ADS1298 ........................................................................... 38
36 ADS1298ECG-FE Front-End Block Diagram ........................................................................... 39
37 Fluke Simulator Configuration ............................................................................................ 44
38 Top Component Placement ............................................................................................... 48
39 Top Layer.................................................................................................................... 48
40 Bottom Component Placement ........................................................................................... 48
41 Bottom Layer ................................................................................................................ 48
42 Internal Ground Plane (Layer 2) .......................................................................................... 48
43 Internal Power Plane (Layer 3) ........................................................................................... 48
44 ECG Cable Schematic ..................................................................................................... 50
45 15-Pin, Shielded Connector from Biometric Cables ................................................................... 51
46 15-Pin, Twisted Wire Cable to Banana Jacks .......................................................................... 51
47 15-Pin, Twisted Wire Cable ............................................................................................... 51
List of Tables
1 ADS1x98ECG-FE Default Jumper/Switch Configuration ............................................................. 11
2 ADS1298 Lead Measurements ........................................................................................... 36
3 RLD Jumper Options ...................................................................................................... 37
4 ADS1x98ECG-FE Default Jumper/Switch Configuration ............................................................. 40
5 Power-Supply Test Points ................................................................................................. 41
6 Analog Supply Configurations (AVDD/AVSS) .......................................................................... 42
7 Digital Supply Configurations (DVDD/DGND) .......................................................................... 42
8 CLK Jumper Options ....................................................................................................... 42
9 External Reference Jumper Options ..................................................................................... 43
10 Test Signals ................................................................................................................. 43
11 Serial Interface Pinout ..................................................................................................... 43
12 Bill of Materials: ADS1x98ECG-FE ..................................................................................... 46
ADS1298ECG-FE/ADS1198ECG-FE
This user's guide describes the characteristics, operation, and use of the ADS1298ECG-FE and
ADS1198ECG-FE. The ADS1298ECG-FE and ADS1198ECG-FE are evaluation modules for the
ADS1298, an eight-channel, 24-bit, and ADS1198, an eight-channel, 16-bit, analog-to digital converter
(ADC). Both devices provide low-power, integrated analog front-end (AFE) designs for patient monitoring
and portable and high-end electrocardiogram (ECG) and electroencephalogram (EEG) applications. This
user's guide includes a complete circuit description, schematic diagram, and bill of materials.
The following related documents are available through the Texas Instruments web site at www.ti.com.
1 ADS1298ECG-FE/ADS1198ECG-FE Overview
CAUTION
NOTICE: The ADS1298ECG-FE and ADS1198ECG-FE are intended for
feasibility and evaluation testing only in laboratory and development
environments. This product is not for diagnostic use. This product is not for use
with a defibrillator.
1.2 Introduction
The ADS1x98ECG-FE is intended for evaluating the ADS1298 and ADS1198 for ECG and EEG
applications. The digital SPI control interface is provided by the MMB0 Modular EVM motherboard that
connects to the ADS1x98ECG FE evaluation board. The ADS1x98ECG-FE (see Figure 1) is NOT a
reference design for ECG and EEG applications; rather, its purpose is to expedite evaluation and system
development. The output of the ADS1298 yields a raw, unfiltered ECG signal.
The MMB0 motherboard allows the ADS1x98 to be connected to the computer via an available USB port.
This manual shows how to use the MMB0 as part of the ADS1x98ECG-FE, but does not provide technical
details about the MMB0 itself.
This document covers the operation of the ADS1x98ECG-FE evaluation system. Throughout the
document, the abbreviation EVM and the term evaluation module are synonymous with the
ADS1x98ECG-FE. For clarity of reading, this manual will refer only to the ADS1298ECG-FE or
ADS1x98ECG-FE, but operation of the ADS1198ECG-FE is identical, unless otherwise noted.
CAUTION
Many of the components on the ADS1x98ECG-FE are susceptible to damage
by electrostatic discharge (ESD). Customers are advised to observe proper
ESD handling precautions when unpacking and handling the EVM, including
the use of a grounded wrist strap, bootstraps, or mats at an approved ESD
workstation. An electrostatic smock and safety glasses should also be worn.
2 Quick Start
This section provides a QuickStart guide to quickly begin evaluating the EVM using the ADS1x98ECG-FE
software.
Table 1 lists the jumpers and switches and the factory default conditions.
The user can adjust the settings when the software is not acquiring data. During acquisition, all controls
are disabled and settings may not be changed. When a setting is changed via a control, the settings are
immediately updated on the device and EVM. Settings in the software correspond to settings described in
the ADS1298 product data sheet.
The Data Rate indicator displays the current data rate of the ADS1298. The data rate can be configured in
CONFIG1 control register (see Section 3.4.2.1).
The Progress indicator will display the current progress of data transfer to the PC during acquisition
cycles.
The Samples/CH control allows for the selection of the number of points, per channel, to collect during an
acquisition cycle. Keep in mind the value entered into this control in relation to the current data rate. Large
numbers of samples, coupled with slower data rates, can take time to acquire.
The ACQUIRE control starts the acquisition process. When pressed, the software will collect the
requested number of samples from the ADS1298. All points collected during an acquisition process will be
contiguous points.
The CONTINUOUS control starts a repeated acquisition process. This function acquires the requested
samples and repeats the data acquisition until the button is turned off. Within a single acquisition cycle,
the points will be contiguous, but from acquisition to acquisition, there may be points missing.
The Analysis Data input referred checkbox changes the displayed data that is read from the ADC.
Checking the box displays the data input referred, while not checking displays the data as converted.
The Show/Poll Lead Off Status displays a window (see Figure 7) that shows the status of the Lead-Off
status registers, LOFF STATP and LOFF STATN, of the ADS1298. When the lead for the channel is
disconnected, the corresponding channel LED changes from green to red.
NOTE: Since the HR bit is not available in the ADS1198, the Configuration Register 1 control will not
show this control when testing the ADS1198.
Configuration Register 2 enables the user to select an internal square wave test source amplitude of
1mV or 2mV and a frequency of DC, 2Hz (fCLK/221), or 4Hz (fCLK/220).
Configuration Register 3 controls the bandgap reference (illustrated in Figure 9) and right leg drive
(RLD) options. This register enables the user to select between an external or internal reference voltage,
enable/disable the internal reference buffer, toggle between a 2.4V or a 4.0V output voltage, and to
enable/disable the RLD as well as choose whether the RLD voltage is provided internally or externally.
22mF
VCAP1
(1)
R1
Bandgap
2.4V or 4V VREFP
(1)
R3
10mF
(1)
R2
VREFN
AVSS
To ADC Reference Inputs
The Lead-Off Control Register allows the user to configure the threshold for the lead-off comparator,
resistive pull-up or current-source excitation, the lead-off current magnitude, and DC or AC detection.
Figure 10 illustrates a simplified diagram of the resistive pull-up and excitation options for the lead-off
detect feature.
AVDD AVDD
ADS129x ADS129x
10MW
INP INP
PGA PGA
INN INN
10MW
ADS129x
INT_TEST
MUX
TESTP_PACE_OUT1
INT_TEST
MUX[2:0] = 101
TestP
MUX[2:0] = 100
TempP
(1) MUX[2:0] = 011
MvddP
From LoffP
MUX[2:0] = 000
VINP To PgaP
MUX[2:0] = 110
MUX[2:0] = 010 AND
RLD_MEAS MUX[2:0] = 001 (AVDD + AVSS)
EMI
Filter 2
MUX[2:0] = 111
RLDIN
MUX[2:0] = 010 AND
From LoffN RLD_MEAS
RLD_REF
(1) MUX[2:0] = 011
MvddN
MUX[2:0] = 100
TempN
MUX[2:0] = 101
TestN
INT_TEST
TESTN_PACE_OUT2
INT_TEST
Figure 10 describes the mode for Lead-Off Detection (that is, resistive or current source) and the 4-bit
DAC settings to configure the lead-off threshold. Figure 13 illustrates the connections from the positive
and negative inputs to the lead-off comparators. The output of the comparators is viewed by using
Show/Poll Lead Off Status control as described in Section 3.2
LOFF_STATP
VINP
LOFF_STATN
4-Bit
DAC COMP_TH[2:0]
The General-Purpose I/O Register (GPIO) controls the four general-purpose I/O pins. Each GPIO can be
set as an input or an output via GPIOCx controls. If the output is selected, the GPIODx control is enabled
allowing the user to set the value to output. If the GPIO is selected as an input, the GPIODx control is
disabled and shows the value of the GPIO. If any of the GPIOs are selected as inputs, the Read GPIO
control is enabled which allows the GPIODx values to be updated to the current GPIO value.
The PACE Detect Register does not enable a special PACE measurement mode. The register allows for
enabling and configuration of the PACE amplifiers. PACE Amplifier 1 can connect to input channels 1-4
and Pace Amplifier 2 can connect to input channels 5-8.
The Configuration 4 Register allows control over the Respiration Frequency, WCT connection to the
RLD and lead-off comparator enable status.
NOTE: The Respiration Frequency control is disable since the functionality is not available on the
ADS1298 and ADS1198.
The Respiration Control Register is disabled for the ADS1298 and not available for the ADS1198.
IN1P IN1P
IN1N IN1N
IN2P IN2P
IN2N To Channel IN2N To Channel
IN3P PGAs IN3P PGAs
IN3N IN3N
IN4P IN4P
IN4N IN4N
8:1 MUX 8:1 MUX 8:1 MUX 8:1 MUX 8:1 MUX 8:1 MUX
WCT1[2:0]
WCT2[5:3]
WCT2[2:0]
WCT1[2:0]
WCT2[5:3]
WCT2[2:0]
Wcta Wctb Wctc Wcta Wctb Wctc
avF_ch4
WCT ADS1298
80pF
IN5P
IN5N
IN6P To Channel
IN6N PGAs
IN7P
IN7N
NOTE: Figure 16 shows registers for ADS1298. The RESP register is not present for the ADS1198.
In the Scope Analysis window, as Figure 18 illustrates, the different noise levels are displayed when the
MUX is selected as Input Short, PGA gain is set to 6 (default), and the sample rate is set to 500 samples
per second (SPS).
Figure 18. Scope Analysis Tab (Noise Levels for Each Channel Shown)
Figure 21 shows the Histogram Analysis window that is displayed when the Histogram Analysis button
(at the bottom of the screen in Figure 20) is clicked. The analysis window shows the mean, VRMS, and VPP
channel amplitude bins.
Figure 21. Statistics for the Signal Amplitude of Eight ECG Channels
3 - FFT Analysis
Pressing the FFT Analysis button pulls up the FFT Analysis window shown in Figure 24. This window
provides calculated parameters obtained from the collected data that may be useful during evaluation.
One of the values included in this analysis is the channel-to-channel noise.
5 - Input Amplitude
This field is a user input that is important for accurately calculating the CMRR of each channel.
6 - Zoom Tool
As with the Analysis, Histogram, and Scope tool, this zoom function allows a closer examination of the
FFT at frequencies of interest, as shown in Figure 26.
Figure 27. ECG Display Tab Showing LEAD I-III and Augmented Leads
NOTE: For display that shows 6 leads combined, the ECG signals have any DC offset removed and
a different offset added to the signal to display the signals as shown. To see the raw ECG
data, you can select the individual signals as described below in the Zoom feature (box 4).
The low-pass filter controls a digital low-pass filter, whose order and cutoff frequency are controlled
using the Filter Order and Cutoff Freq controls in the low-pass filter part of the Post Processing
Filters group (left side of the box).
The notch filter provides a 50Hz/60Hz notch filter, whose order and 50Hz/60Hz notch selection are
controlled using the Filter Order and Notch Freq controls in the low-pass filter part of the Post
Processing Filters group (center of the box).
The high-pass filter controls a digital high-pass filter, whose order and cutoff frequency are
controlled using the Filter Order and Cutoff Freq controls in the high-pass filter part of the Post
Processing Filters group (right side of the box).
NOTE: The digital filters are not part of the ADS1298. These are digital filters implemented in the UI
to aid in the evaluation of the ADS1298ECG-FE.
4 - Zoom Feature
The zoom feature is available to allow the user to navigate and view all signals at the same time, as
shown in Figure 28. This tool allows the user to zoom in/out on the horizontal or vertical axis and pan
left or right while viewing all ECG signals simultaneously.
Additionally, each ECG signal can be zoomed individually by moving the mouse (which appears as a plus
icon) over the lead of interest and clicking on it. A new window opens showing the raw ECG data as read
from the ADS1298. This window provides controls in the lower right corner to zoom in/out or pan right/left
to provide a more detailed inspection of the individual ECG signal.
NOTE: Before evaluating specific ECG functions, it is recommended that the user acquire data with
inputs shorted internally. This configuration ensures that the board is operating properly.
Figure 31. Example of Internal Test Signals Viewed on the ECG Display Tab
1x 2x
8x 1x
AVSS
4.4 MVDD Input, RLD Measurement, RLD Positive Electrode Driver, and RLD Negative
Electrode Driver
The MVDD input option allows the measurement of the supply voltage VS = (AVDD + AVSS)/2 for channels 1,
2, 5, 6, 7, and 8; however, the supply voltage for channel 3 will be DVDD/2. As an example, in bipolar
supply mode, AVDD = 3.0V and AVSS = 2.5V. Therefore, with the PGA gain = 1, the output voltage
measured by the ADC will be approximately 0.25V.
The RLD measurement takes the voltage at the RLDIN pin and measures it on the PGA with respect to
(AVDD + AVSS)/2. This feature is beneficial if the user would like to optimize the gain of the RLD loop.
The voltage used to derive the right leg drive for both the positive and negative electrodes may also be
measured with respect to (AVDD + AVSS)/2.
NOTE: The ADS1298ECG-FE does not include software PACE detection algorithms.
The ADS1298 provides the user the flexibility of doing hardware PACE detection with external circuitry.
PACE detection can be done simultaneously on two channels: one from the odd channels and one from
the even channels. Refer to the ADS1298 product data sheet or ADS1198 product data sheet for
additional details.
To turn on the PACE buffer and select the channels, set the PACE Register from the GPIO and OTHER
Registers tab. The PGA outputs of the selected channels are available at connector J5, pins 1 and 2.
Figure 35 shows an example waveform created by a Fluke Medsim 300B processed by the ADS1298 at a
data rate of 8kSPS. Using higher data rates increases power consumption because all channels must
sample at this data rate simultaneously; thus, the PACE buffers offer the flexibility to process PACE
signals separately from the ADS1298. The signal must be AC coupled to obtain the waveform\ shown
below.
Jumper Description
Table 4 shows the jumpers on the ADS1298ECG-FE and options available for each jumper.
(1)
Requires installation of JP25 and references U3/U4
(2)
Requires installation of U2
(3)
Requires installation of JP3 and references U3/U4
The front-end board must be properly configured in order to achieve the various power-supply schemes.
The default power-supply setting for the ADS1298ECG-FE is a bipolar analog supply of 2.5V and DVDD
of either +3V or +1.8V. Table 6 shows the board and component configurations for each analog power-
supply scheme and Table 7 shows the board configurations for the digital supply.
5.2 Clock
The ADS1298 has an on-chip oscillator circuit that generates a 2.048MHz clock (nominal). This clock can
vary by 5% over temperature. For applications that require higher accuracy, the ADS1298 also accepts
an external clock signal. The ADS1298ECG-FE provides an option to test both internal and external clock
configurations. For the external signal, circuitry is available to generate the external clock from an on-
board oscillator or from an externally connected source.
The external oscillator included on the EVM is powered from DVDD, the same supply as the ADS1298.
Care must be taken to ensure that the externally supplied clock oscillator can operate either with +1.8V or
+3.0V, depending on the DVDD supply configuration. Table 8 shows the jumper settings for the three
options for the ADS1298 clocks.
A 2.048MHz oscillator installed on the EVM for +3V DVDD operation is FXO-HC735-2.048MHz. If
operation at +1.8V DVDD is desired, the oscillator will need to be replaced. SiT8002AC-34-18E-2.048 is a
possible oscillator for +1.8V DVDD operation. The EVM is shipped with the external oscillator enabled.
5.3 Reference
The ADS1298 has an on-chip internal reference circuit that provides reference voltages to the device.
Alternatively, the internal reference can be powered down and VREFP can be applied externally. This
configuration is achieved with the external reference generators (U3 and U4) and driver buffer. NOTE: U3,
U4, and driver buffer are not installed. The externally provided reference voltage can be set to either
4.096V or 2.5V, depending on the analog supply voltage. Measure TP3 to make sure the external
reference is correct. The settings for the external reference is described in Table 9.
The software uses the VREF value from the Reference Voltage control (CONFIG3 register) in
Section 3.4.2.1) to calculate the input-referred voltage value for all the tests. The default value is 2.5V. If
the user is using an alternative value, the control must be updated to display the collected data to the
proper scale.
NOTE: Ensure that the single-ended signal has an offset equal to the voltage supplied at the
negative input of the channel.
This section contains the complete bill of materials, printed circuit board (PCB) layouts, and schematic
diagrams for the ADS1x98ECG-FE.
NOTE: Board layouts are not to scale. These are intended to show how the board is laid out; they
are not intended to be used for manufacturing ADS1298ECG-FE PCBs.
SBAU171D May 2010 Revised January 2016 Schematics, BOM, Layout, and ECG Cable Details 45
Submit Documentation Feedback
Copyright 20102016, Texas Instruments Incorporated
Bill of Materials www.ti.com
46 Schematics, BOM, Layout, and ECG Cable Details SBAU171D May 2010 Revised January 2016
Submit Documentation Feedback
Copyright 20102016, Texas Instruments Incorporated
www.ti.com Bill of Materials
(1)
Installed device is determined by Installed Device checkbox located near lower left corner of the board.
SBAU171D May 2010 Revised January 2016 Schematics, BOM, Layout, and ECG Cable Details 47
Submit Documentation Feedback
Copyright 20102016, Texas Instruments Incorporated
Printed Circuit Board Layout www.ti.com
48 Schematics, BOM, Layout, and ECG Cable Details SBAU171D May 2010 Revised January 2016
Submit Documentation Feedback
Copyright 20102016, Texas Instruments Incorporated
www.ti.com Printed Circuit Board Layout
Figure 42. Internal Ground Plane (Layer 2) Figure 43. Internal Power Plane (Layer 3)
SBAU171D May 2010 Revised January 2016 Schematics, BOM, Layout, and ECG Cable Details 49
Submit Documentation Feedback
Copyright 20102016, Texas Instruments Incorporated
ECG Cable Details www.ti.com
50 Schematics, BOM, Layout, and ECG Cable Details SBAU171D May 2010 Revised January 2016
Submit Documentation Feedback
Copyright 20102016, Texas Instruments Incorporated
Appendix B
SBAU171D May 2010 Revised January 2016
Software Installation
CAUTION
Do not connect the ADS1x98ECG-FE before installing the software on a
suitable PC. Failure to observe this caution may cause Microsoft Windows to
not recognize the ADS1x98ECG-FE.
The latest software is available from the ADS1x98ECGFE-PDK product folder on the TI web site. Check
the TI web site regularly for updated versions.
To install the ADS1298 software:
Download the software from the ADS1298ECG-FE product page
Click on the executable file ads129xecg-fe-y.y.y.exe, where y.y.y represents the version number of
the software installer.
To install the ADS1198 software:
Download the software from the ADS1198ECG-FE product page
Click on the executable file ads1198ecg-fe-y.y.y.exe, where y.y.y represents the version number of
the software installer.
Then follow the prompts illustrated in Figure 50 through Figure 53.
You must accept the license agreement (shown in Figure 51) before proceeding with the installation.
AVDD
AVDD AVSS AVDD AVDD
AVDD AVSS AVDD AVSS
R15
D2 NI R23 R31
NI D6 NI D9 NI
NI NI
R13 R14 C81 NI
R21 R22 C83 NI R29 R30 C85 NI
22.1k 10k
C80 JP10 22.1k 10k 22.1k 10k
C73 R16 ECG_V3 JP8 JP7
47pF 47pF ECG_V3 C82 C29 C84 C75
NI NI R24 ECG_V5 R32 ECG_V1
47pF 47pF ECG_V5 47pF 47pF ECG_V1
NI NI NI
NI
C AGND AGND C
J1 AVSS
AGND AGND AGND AGND
ELEC_V2 AVSS AVSS
1
ELEC_V3
2
ELEC_V4
3
ELEC_V5
4
ELEC_V6
5
ELEC_SHD
6
7
8
ELEC_RA
9
ELEC_LA
10
ELEC_LL
11
ELEC_V1
12
13
ELEC_RL
14
15
DB15_F-RA
AVDD AVDD
AVDD AVSS AVDD AVSS
R41 R35
D3 NI D7 NI
NI NI
ECG_SHD_DRV R39 R40 R33 R34
C87 NI C89 NI
JP15
B 22.1k 10k 22.1k 10k B
JP14 JP12
AGND C86 C74 C88 C30
R42 ECG_RA R36 ECG_LL
47pF 47pF ECG_RA 47pF 47pF ECG_LL
NI NI NI
NI
AVDD
AVDD AVSS AVDD AVSS
R45
D4 NI D10
NI NI
R43 R44 C25 NI R37 R38 ECG_RL
ECG_RL
22.1k 10k 22.1k 10k
JP13
C24 C23 R46 ECG_LA C92 C31
47pF 47pF ECG_LA 47pF 47pF
NI NI
ti
AGND AGND AGND AGND
A AVSS A
Engineer:
ADS1298 ECG FE
Tom Hendrick DOCUMENTCONTROL #
Drawn By:
Tom Hendrick
REV:
C
FILE: DATE: 25-Aug-2010 SIZE: SHEET: OF:
1 5
1 2 3 4 5 6
1 2 3 4 5 6
AVDD
C21 NI
AVDD
AGND
5
U2 R4
1
NI R1
ECG_SHD_DRV 4 NI
ECG_SHD_DRV
3 JP17
D NI D
NI
2
R5 NI
C22 NI
JP1
AGND R2
AVSS
ECG_RL R3 0
ECG_RL NI
C20 C3
R8
0.01uF 392K
AVDD AVSS
1uF
AVSS
C13
RLDOUT
JP16
RLDINV
WCT AVSS VCAP3
RLDIN
R59 R60 R61 R62 R63 R64 R65 R66 AVDD
JP26 C90
NI NI NI NI NI NI NI NI 0.1uF
1 2
3 4 100pF
AVSS
JP27
C76 C77
61
63
62
60
21
19
58
57
20
23
56
59
22
55
54
53
1 2 1uF 1uF
3 4
DVDD
U1
VCAP3
RLDOUT
RLDREF
RLDIN
AVDD1
RLDINV
AVDD
AVDD
AVDD
AVDD
AVDD
AVSS1
AVSS
AVSS
AVSS
AVSS
JP28
C ECG_V6 ADS1198 C
ECG_V6 AGND
1 2
ECG_V1 3 4
ECG_V1
64 52 CLKSEL
WCT CLKSEL CLKSEL
ECG_V5 JP29 1 49
ECG_V5 IN8N DGND
2 50
1 2 IN8P DVDD
ECG_V4 3 32
ECG_V4 3 4 IN7N AVSS
4 51
IN7P DGND
ECG_V3 5 48
ECG_V3 JP30 IN6N DVDD
6 47 SPI_DRDY DVDD
IN6P /DRDY SPI_DRDY
ECG_V2 1 2 7 46 GPIO4
ECG_V2 IN5N GPIO4 GPIO4
3 4 8 43 SPI_OUT
IN5P DOUT SPI_OUT R75
ECG_LL 9 44 GPIO2
ECG_LL IN4N GPIO2 GPIO2
ECG_RA JP31 10 45 GPIO3
ECG_RA IN4P GPIO3 GPIO3 10K
ECG_LA 11 40 SPI_CLK
ECG_LA 1 2 IN3N SCLK SPI_CLK
12 39 SPI_CS
3 4 IN3P /CS SPI_CS
13 37
IN2N CLK
PACE_OUT2
PACE_OUT1
R58 14 38 SPI_START DVDD
JP32 IN2P START SPI_START
RESV3/NC
RESV2/NC
NI 15 34 SPI_IN
DAISY_IN
IN1N DIN SPI_IN
1 2 16 33
/RESET
VREFN
VREFP
/PWDN
VCAP4
VCAP1
VCAP2
IN1P DGND
GPIO1
3 4 31 C11
RESV1
AVSS JP33 1uF OSC1
AGND
1 2 AGND JP19
4 1
18
17
26
24
29
25
27
35
28
42
41
30
36
3 4 AGND VDD E/D
DVDD
B AVDD AVDD AVDD B
3 2
Output GND
R6 R7
C6 C16 C7 C19 C8 C15 CLK
10K 10K JP18
PACEOUT2 HC735-2.048MHZ
PACEOUT2 AGND
1uF 0.1uF NI NI NI NI PACEOUT1
PACEOUT1
VREFP /RESET
VREFP /RESET
GPIO1 EXT_CLK
AVSS AVSS C10 C95 GPIO1 EXT_CLK
VCAP4
AGND
/PWDN
TP3 10uF 0.1uF /PWDN
DAISY_IN
DAISY_IN
VCAP2
AVSS
AVDD AVDD DVDD
C1 JP5
VBG
C4 C14 C17 C18 C12 C5 1uF
ti
GPIO3 8 7 DAISY_IN
A 10 9 A
NI
AGND
12500 TI Boulevard. Dallas, Texas 75243
Title:
Engineer:
ADS1298 ECG FE
Tom Hendrick DOCUMENTCONTROL #
Drawn By:
Tom Hendrick
REV:
C
FILE: DATE: 25-Aug-2010 SIZE: SHEET: OF:
2 5
1 2 3 4 5 6
1 2 3 4 5 6
D D
External Reference
External Reference Drivers
7
U3
NI
N/C
N/C
AVDD 1
N/C R50 NI
2 6
VIN OUT
C35 C40 NI
3
C34 TEMP NI AVDD
4 5
NI GND TRIM C43 AVSS C41 NI
7
NI
AGND
8
AVSS 2 U5 R51 JP3
6
VREFP
R49 3
NI NI NI
7
U4 NI
C NI JP25 C
R47 R48
4
N/C
N/C
AVDD 1 NI NI
N/C
NI
2 6 C38 C39 C42 NI
VIN OUT NI NI
C37
3
C36 TEMP NI AGND
4 5
NI GND TRIM C44 AVSS
AVSS
NI
AVSS
NOT INSTALLED
B B
Title:
ti
12500 TI Boulevard. Dallas, Texas 75243
A
Engineer:
ADS1298 ECG FE
Tom Hendrick DOCUMENTCONTROL #
Drawn By:
Tom Hendrick
REV:
C
FILE: DATE: 25-Aug-2010 SIZE: SHEET: OF:
3 5
1 2 3 4 5 6
1 2 3 4 5 6
C48
D D
1uF
3
TP4
VCC_5v U6
CFLY+
CFLY-
L1 2 1 L2
IN OUT VCC_-5v
3.3uH 3.3uH
C45 C46 C47 C49 C50 C51
GND
AGND AGND TPS60403 AGND AGND
4
AGND
TP5
U7
1 5 L3 +3.0V
IN OUT
3.3uH JP2
C52 C53 C54 C55
AVDD
C C
1uF 3 R54 2.2uF 10uF 10uF
EN
NI
AGND AGND
AGND
2 4
GND NR/FB C57
C56
TPS73230 R55 0.1uF
AGND
NI NI
AGND
AGND
TP13
U9
1 5 L5 +2.5V
IN OUT
3.3uH
C58 C59 C60 C61
B C62 B
TPS73201
AGND
R57 NI
46.4K
AGND
AGND
TP6
U8
VCC_-5v
2 5 L4 -2.5V
IN OUT
3.3uH
C63 C64 C65 C66 JP20
Title:
ti
12500 TI Boulevard. Dallas, Texas 75243
A
Engineer:
ADS1298 ECG FE
Tom Hendrick DOCUMENTCONTROL #
Drawn By:
Tom Hendrick
REV:
C
FILE: DATE: 25-Aug-2010 SIZE: SHEET: OF:
4 5
1 2 3 4 5 6
1 2 3 4 5 6
D D
DVDD
C71 100uF
R67
10K C70
AGND
J4 0.1uF
JP23 CLKSEL 2 1 TP9
J2 J3
TP7 4 3
1 2 1 2
6 5 JP24
3 4 JP21 3 4 VCC_5v VCC_1.8V
SPI_CLK JP4 8 7 TP10
5 6 SPI_CS 5 6 VCC_3.3V
GPIO1 10 9
7 8 7 8
/RESET
9 10 9 10
C68 C69 TP8
11 12 11 12
SPI_IN GPIO2
13 14 13 14
SPI_OUT 100uF 0.1uF
C 15 16 15 16 C
SPI_DRDY VCC_3.3V
17 18 17 18
EXT_CLK
19 20 19 20
C94 0.1uF
VCC_3.3V
U10
Dummy Connector SPI_START
JP22
SCL
8
6
VCC A0
1
2
R68 NI
SCL A1 R69 NI
AGND SDA 5 3 R70 NI
SDA A2
7 4
WP GND R74 0
24AA256-I/ST R71 R72 R73
0 0 0
AGND
NOTE: J2, J3, J4 female connectors should be populated from the bottom side !
B B
Title:
ti
12500 TI Boulevard. Dallas, Texas 75243
A
Engineer:
ADS1298 ECG FE
Tom Hendrick DOCUMENTCONTROL #
Drawn By:
Tom Hendrick C
REV:
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All semiconductor products (also referred to herein as components) are sold subject to TIs terms and conditions of sale
supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TIs terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TIs goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or enhanced plastic are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of
non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.
Products Applications
Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive
Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications
Data Converters dataconverter.ti.com Computers and Peripherals www.ti.com/computers
DLP Products www.dlp.com Consumer Electronics www.ti.com/consumer-apps
DSP dsp.ti.com Energy and Lighting www.ti.com/energy
Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial
Interface interface.ti.com Medical www.ti.com/medical
Logic logic.ti.com Security www.ti.com/security
Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense
Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video
RFID www.ti-rfid.com
OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com
Wireless Connectivity www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright 2016, Texas Instruments Incorporated