TLC 274
TLC 274
TLC 274
1OUT
4OUT
1IN −
4IN −
D
NC
Low Noise . . . Typically 25 nV/√Hz
at f = 1 kHz
D Output Voltage Range Includes Negative 1IN + 4
3 2 1 20 19
18 4IN +
Rail NC 17 NC
5
D High Input Impedance . . . 1012 Ω Typ VDD 6 16 GND
D ESD-Protection Circuitry NC 7 15 NC
D Small-Outline Package Option Also 2IN + 8 14
9 10 11 12 13
3IN +
Available in Tape and Reel
D
2IN −
3IN −
2OUT
NC
3OUT
Designed-In Latch-Up Immunity
description
NC − No internal connection
The TLC274 and TLC279 quad operational
amplifiers combine a wide range of input offset DISTRIBUTION OF TLC279
voltage grades with low offset voltage drift, high INPUT OFFSET VOLTAGE
input impedance, low noise, and speeds 30
approaching that of general-purpose BiFET 290 Units Tested From 2 Wafer Lots
devices. VDD = 5 V
25 TA = 25°C
These devices use Texas Instruments silicon- N Package
Percentage of Units − %
description (continued)
In general, many features associated with bipolar technology are available on LinCMOS operational
amplifiers, without the power penalties of bipolar technology. General applications such as transducer
interfacing, analog calculations, amplifier blocks, active filters, and signal buffering are easily designed with the
TLC274 and TLC279. The devices also exhibit low voltage single-supply operation, making them ideally suited
for remote and inaccessible battery-powered applications. The common-mode input voltage range includes the
negative rail.
A wide range of packaging options is available, including small-outline and chip-carrier versions for high-density
system applications.
The device inputs and outputs are designed to withstand −100-mA surge currents without sustaining latch-up.
The TLC274 and TLC279 incorporate internal ESD-protection circuits that prevent functional failures at voltages
up to 2000 V as tested under MIL-STD-883C, Method 3015.2; however, care should be exercised in handling
these devices as exposure to ESD may result in the degradation of the device parametric performance.
The C-suffix devices are characterized for operation from 0°C to 70°C. The I-suffix devices are characterized
for operation from − 40°C to 85°C. The M-suffix devices are characterized for operation over the full military
temperature range of −55°C to 125°C.
AVAILABLE OPTIONS
PACKAGED DEVICES
CHIP
VIOmax SMALL CHIP CERAMIC PLASTIC
TA TSSOP FORM
AT 25°C OUTLINE CARRIER DIP DIP
(PW) (Y)
(D) (FK) (J) (N)
900 µV TLC279CD — — TLC279CN — —
2 mV TLC274BCD — — TLC274BCN — —
0°C to 70°C
5 mV TLC274ACD — — TLC274ACN — —
10 mV TLC274CD — — TLC274CN TLC274CPW TLC274Y
900 µV TLC279ID — — TLC279IN — —
2 mV TLC274BID — — TLC274BIN — —
−40°C to 85°C
5 mV TLC274AID — — TLC274AIN — —
10 mV TLC274ID — — TLC274IN — —
900 µV TLC279MD TLC279MFK TLC279MJ TLC279MN — —
−55°C to 125°C
10 mV TLC274MD TLC274MFK TLC274MJ TLC274MN — —
The D package is available taped and reeled. Add R suffix to the device type (e.g., TLC279CDR).
P3 P4
R6
R1 R2 N5
IN −
P5 P6
P1 P2
IN + C1
R5
OUT
N3
N1 N2 N4 N6 N7
R3 D1 R4 D2 R7
GND
108
CHIP THICKNESS: 15 TYPICAL
BONDING PADS: 4 × 4 MINIMUM
TJmax = 150°C
TOLERANCES ARE ± 10%.
ALL DIMENSIONS ARE IN MILS.
PIN (11) IS INTERNALLY CONNECTED
TO BACK SIDE OF CHIP.
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†
Supply voltage, VDD (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 V
Differential input voltage, VID (see Note 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ± VDD
Input voltage range, VI (any input) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −0.3 V to VDD
Input current, II . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ± 5 mA
Output current, lO (each output) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ± 30 mA
Total current into VDD . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 mA
Total current out of GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 mA
Duration of short-circuit current at (or below) 25°C (see Note 3) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . unlimited
Continuous total dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . See Dissipation Rating Table
Operating free-air temperature, TA: C suffix . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0°C to 70°C
I suffix . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −40°C to 85°C
M suffix . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −55°C to 125°C
Storage temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −65°C to 150°C
Case temperature for 60 seconds: FK package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 260°C
Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: D, N, or PW package . . . . . . . . . . . . 260°C
Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds: J package . . . . . . . . . . . . . . . . . . . . . 300°C
† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. All voltage values, except differential voltages, are with respect to network ground.
2. Differential voltages are at the noninverting input with respect to the inverting input.
3. The output may be shorted to either supply. Temperature and/or supply voltages must be limited to ensure that the maximum
dissipation rating is not exceeded (see application section).
φm Phase margin
VI = 10 mV, f = B1, CL = 20 PF,
46°
See Figure 3
φm Phase margin
VI = 10 mV, f = B1, CL = 20 PF,
49°
See Figure 3
VDD VDD +
− −
VO VO
+ +
VI VI
CL RL CL RL
VDD −
2 kΩ 2 kΩ
VDD VDD +
20 Ω − −
1/2 VDD VO VO
20 Ω + +
20 Ω 20 Ω
VDD −
10 kΩ 10 kΩ
VDD VDD +
100 Ω − 100 Ω −
VI VI
VO VO
+ +
1/2 VDD
CL CL
VDD −
V = VIC
8 14
full-power response
Full-power response, the frequency above which the operational amplifier slew rate limits the output voltage
swing, is often specified two ways: full-linear response and full-peak response. The full-linear response is
generally measured by monitoring the distortion level of the output while increasing the frequency of a sinusoidal
input signal until the maximum frequency is found above which the output contains significant distortion. The
full-peak response is defined as the maximum output frequency, without regard to distortion, above which full
peak-to-peak output swing cannot be maintained.
Because there is no industry-wide accepted value for significant distortion, the full-peak response is specified
in this data sheet and is measured using the circuit of Figure 1. The initial setup involves the use of a sinusoidal
input to determine the maximum peak-to-peak output of the device (the amplitude of the sinusoidal wave is
increased until clipping occurs). The sinusoidal wave is then replaced with a square wave of the same
amplitude. The frequency is then increased until the maximum peak-to-peak output can no longer be maintained
(Figure 5). A square wave is used to allow a more accurate determination of the point at which the maximum
peak-to-peak output is reached.
(a) f = 1 kHz (b) BOM > f > 1 kHz (c) f = BOM (d) f > BOM
test time
Inadequate test time is a frequent problem, especially when testing CMOS devices in a high-volume,
short-test-time environment. Internal capacitances are inherently higher in CMOS than in bipolar and BiFET
devices and require longer test times than their bipolar and BiFET counterparts. The problem becomes more
pronounced with reduced supply levels and lower temperatures.
TYPICAL CHARACTERISTICS
Table of Graphs
FIGURE
VIO Input offset voltage Distribution 6, 7
αVIO Temperature coefficient of input offset voltage Distribution 8, 9
vs High-level output current 10, 11
VOH High-level output voltage vs Supply voltage 12
vs Free-air temperature 13
vs Common-mode input voltage 14, 15
vs Differential input voltage 16
VOL Low-level output voltage
vs Free-air temperature 17
vs Low-level output current 18, 19
vs Supply voltage 20
AVD Large-signal differential voltage amplification vs Free-air temperature 21
vs Frequency 32, 33
IIB Input bias current vs Free-air temperature 22
IIO Input offset current vs Free-air temperature 22
VIC Common-mode input voltage vs Supply voltage 23
vs Supply voltage 24
IDD Supply current
vs Free-air temperature 25
vs Supply voltage 26
SR Slew rate
vs Free-air temperature 27
Normalized slew rate vs Free-air temperature 28
VO(PP) Maximum peak-to-peak output voltage vs Frequency 29
vs Free-air temperature 30
B1 Unity-gain bandwidth
vs Supply voltage 31
vs Supply voltage 34
φm Phase margin vs Free-air temperature 35
vs Load capacitance 36
Vn Equivalent input noise voltage vs Frequency 37
Phase shift vs Frequency 32, 33
TYPICAL CHARACTERISTICS
50 ÑÑÑÑÑÑÑÑÑÑÑÑ
753 Amplifiers Tested From 6 Wafer Lots
VDD = 5 V
TA= 25°C
ÑÑÑÑÑÑÑÑÑÑÑÑ
50
753 Amplifiers Tested From 6 Wafer Lots
VDD = 10 V
TA = 25°C
N Package N Package
Percentage of Units − %
Percentage of Units − %
40 40
30 30
20 20
10 10
0 0
−5 −4 −3 −2 −1 0 1 2 3 4 5 −5 −4 −3 −2 −1 0 1 2 3 4 5
VIO − Input Offset Voltage − mV VIO − Input Offset Voltage − mV
Figure 6 Figure 7
50
ÑÑÑÑÑÑÑÑÑÑÑÑ
324 Amplifiers Tested From 8 Wafer Lots
VDD = 5 V
TA = 25°C to 125°C
ÑÑÑÑÑÑÑÑÑÑÑÑ
50
324 Amplifiers Tested From 8 Wafer Lots
VDD = 10 V
TA = 25°C to 125°C
N Package N Package
Percentage of Units − %
Percentage of Units − %
Outliers: Outliers:
40 (1) 20.5 V/°C 40 (1) 21.2 V/C
30 30
20 20
10 10
0 0
−10 −8 −6 −4 −2 0 2 4 6 8 10 −10 −8 −6 −4 −2 0 2 4 6 8 10
αVIO − Temperature Coefficient − µV/°C αVIO − Temperature Coefficient − µV/°C
Figure 8 Figure 9
TYPICAL CHARACTERISTICS†
VDD = 16 V
4
12
VDD = 5 V 10
3
VDD = 4 V
8
VDD = 10 V
2 VDD = 3 V
6
4
1
2
0 0
0 −2 −4 −6 −8 −10 0 −5 −10 −15 −20 −25 −30 −35 −40
IOH − High-Level Output Current − mA IOH − High-Level Output Current − mA
Figure 10 Figure 11
16 VDD −1.6
RL = 10 kΩ
VOH − High-Level Output Voltage − V
VDD = 5 V
TA = 25°C
12 VDD −1.8
10 VDD −1.9
8 VDD −2
VDD = 10 V
6 VDD −2.1
4 VDD −2.2
2 VDD −2.3
0 VDD −2.4
0 2 4 6 8 10 12 14 16 −75 −50 −25 0 25 50 75 100 125
VDD − Supply Voltage − V TA − Free-Air Temperature − °C
Figure 12 Figure 13
† Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.
TYPICAL CHARACTERISTICS†
550
400
VID = − 100 mV
500 VID = − 100 mV
VID = − 1 V
350
450 VID = − 2.5 V
400
VID = − 1 V 300
350
300 250
0 1 2 3 4 0 1 2 3 4 5 6 7 8 9 10
VIC − Common-Mode Input Voltage − V VIC − Common-Mode Input Voltage − V
Figure 14 Figure 15
100 100
0 0
0 −1 −2 −3 −4 −5 −6 −7 −8 −9 −10 −75 −50 −25 0 25 50 75 100 125
VID − Differential Input Voltage − V TA − Free-Air Temperature − °C
Figure 16 Figure 17
† Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.
TYPICAL CHARACTERISTICS†
ÑÑÑÑÑ
VID = − 1 V
0.9 VIC = 0.5 V VIC = 0.5 V
ÑÑÑÑÑ
TA = 25°C 2.5 TA = 25°C
VOL − Low-Level Output Voltage − V
0.4
1
0.3
0.2
0.5
0.1
0 0
0 1 2 3 4 5 6 7 8 0 5 10 15 20 25 30
IOL − Low-Level Output Current − mA IOL − Low-Level Output Current − mA
Figure 18 Figure 19
LARGE-SIGNAL LARGE-SIGNAL
DIFFERENTIAL VOLTAGE AMPLIFICATION DIFFERENTIAL VOLTAGE AMPLIFICATION
vs vs
SUPPLY VOLTAGE FREE-AIR TEMPERATURE
60 50
TA = − 55°C
ÑÑÑ
RL = 10 kΩ 45 RL = 10 kΩ
50 TA = 0°C
AVD − Large-Signal Differential
40
Voltage Amplification − V/mV
VDD = 10 V
35
40
30
ÑÑÑÑ
30 25
ÁÁ ÑÑÑÑ ÁÁ
TA = 25°C 20 VDD = 5 V
ÁÁ ÑÑÑÑ ÁÁ
20 TA = 85°C
15
AVD
AVD
ÁÁ ÁÁ
TA = 125°C
10
10
5
0 0
0 2 4 6 8 10 12 14 16 −75 −50 −25 0 25 50 75 100 125
VDD − Supply Voltage − V TA − Free-Air Temperature − °C
Figure 20 Figure 21
† Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.
TYPICAL CHARACTERISTICS†
VDD = 10 V 16
VIC = 5 V
See Note A TA = 25°C
ÑÑÑ
ÑÑÑ
IIB 12
100
ÑÑ
ÑÑ
10
IIO
8
10
6
1 4
2
0.1
25 45 65 85 105 125 0
TA − Free-Air Temperature − °C 0 2 4 6 8 10 12 14 16
VDD − Supply Voltage − V
NOTE A: The typical values of input bias current and input offset
current below 5 pA were determined mathematically.
Figure 22 Figure 23
9 VO = VDD/2 VO = VDD/2
7
No Load No Load
8 TA = − 55°C
I DD − Supply Current − mA
I DD − Supply Current − mA
6
7
ÑÑÑÑ ÑÑÑ 5
ÑÑÑÑ
6 TA = 0°C
TA = 25°C VDD = 10 V
5 4
4
3
3 VDD = 5 V
ÑÑÑÑ
2
ÑÑÑÑ
ÑÑÑÑÑ
2
TA = 70°C
1
ÑÑÑÑÑ
1
TA = 125°C
0 0
0 2 4 6 8 10 12 14 16 −75 −50 −25 0 25 50 75 100 125
VDD − Supply Voltage − V TA − Free-Air Temperature − °C
Figure 24 Figure 25
† Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.
TYPICAL CHARACTERISTICS†
ÑÑÑÑÑ
8 8
AV = 1 AV = 1
ÑÑÑÑÑ
VIPP = 1 V RL = 10 k Ω
7 7 VDD = 10 V
RL = 10 k Ω CL = 20 pF
VIPP = 5.5 V
CL = 20 pF See Figure 1
6 6
TA = 25°C
SR − Slew Rate − V/ µs
SR − Slew Rate − V/ µs
See Figure 1 VDD = 10 V
5 5 VIPP = 1 V
4 4
3 3
VDD = 5 V
2 2 VIPP = 1 V
1 1 VDD = 5 V
VIPP = 2.5 V
0 0
0 2 4 6 8 10 12 14 16 −75 −50 −25 0 25 50 75 100 125
VDD − Supply Voltage − V TA − Free-Air Temperature − °C
Figure 26 Figure 27
1.5 10
AV = 1
1.4 9 VDD = 10 V
VIPP = 1 V
RL = 10 kΩ
1.3 VDD = 10 V 8
CL = 20 pF TA = 125°C
TA = 25°C
Normalized Slew Rate
1.2 7
TA = − 55°C
1.1 VDD = 5 V 6
1 5
VDD = 5 V
0.9 4
0.8 3
0.7 2 RL = 10 k Ω
See Figure 1
0.6 1
0.5 0
−75 −50 −25 0 25 50 75 100 125 10 100 1000 10000
TA − Free-Air Temperature − °C f − Frequency − kHz
Figure 28 Figure 29
† Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.
TYPICAL CHARACTERISTICS†
1.5
1.5
1 1
−75 −50 −25 0 25 50 75 100 125 0 2 4 6 8 10 12 14 16
TA − Free-Air Temperature − °C VDD − Supply Voltage − V
Figure 30 Figure 31
TA = 25°C
105 0°
Voltage Amplification
104 30°
AVD
Phase Shift
103 60°
102 90°
ÁÁ Phase Shift
ÁÁ
AVD
10 120°
1 150°
0.1 180°
10 100 1k 10 k 100 k 1M 10 M
f − Frequency − Hz
Figure 32
† Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.
TYPICAL CHARACTERISTICS†
105 0°
Voltage Amplification
104 30°
AVD
103
Phase Shift
60°
ÁÁ
102 90°
ÁÁ
Phase Shift
AVD
10 120°
ÁÁ 1 150°
0.1 180°
10 100 1k 10 k 100 k 1M 10 M
f − Frequency − Hz
Figure 33
52° VDD = 5 V
VI = 10 mV
48°
51° CL = 20 pF
See Figure 3
φ m − Phase Margin
φ m − Phase Margin
50°
46°
49°
44°
48°
47° VI = 10 mV
CL = 20 pF 42°
TA = 25°C
46°
See Figure 3
45° 40°
0 2 4 6 8 10 12 14 16 −75 −50 −25 0 25 50 75 100 125
VDD − Supply Voltage − V TA − Free-Air Temperature − °C
Figure 34 Figure 35
† Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.
TYPICAL CHARACTERISTICS
40°
200
35°
100
30°
25° 0
0 10 20 30 40 50 60 70 80 90 100 1 10 100 1000
CL − Capacitive Load − pF f − Frequency − Hz
Figure 36 Figure 37
APPLICATION INFORMATION
single-supply operation
While the TLC274 and TLC279 perform well using dual power supplies (also called balanced or split supplies),
the design is optimized for single-supply operation. This design includes an input common-mode voltage range
that encompasses ground as well as an output voltage range that pulls down to ground. The supply voltage
range extends down to 3 V (C-suffix types), thus allowing operation with supply levels commonly available for
TTL and HCMOS; however, for maximum dynamic range, 16-V single-supply operation is recommended.
Many single-supply applications require that a voltage be applied to one input to establish a reference level that
is above ground. A resistive voltage divider is usually sufficient to establish this reference level (see Figure 38).
The low input bias current of the TLC274 and TLC279 permits the use of very large resistive values to implement
the voltage divider, thus minimizing power consumption.
The TLC274 and TLC279 work well in conjunction with digital logic; however, when powering both linear devices
and digital logic from the same power supply, the following precautions are recommended:
1. Power the linear devices from separate bypassed supply lines (see Figure 39); otherwise the linear
device supply rails can fluctuate due to voltage drops caused by high switching currents in the digital
logic.
2. Use proper bypass techniques to reduce the probability of noise-induced errors. Single capacitive
decoupling is often adequate; however, high-frequency applications may require RC decoupling.
VDD
R4
R1 VREF = VDD R3
R2 R1 + R3
VI −
VO R4 + V
+ VO = (VREF − VI ) REF
R2
VREF
R3 C
0.01 µF
−
Power
VO + Logic Logic Logic Supply
−
Power
VO Logic Logic Logic
+ Supply
APPLICATION INFORMATION
input characteristics
The TLC274 and TLC279 are specified with a minimum and a maximum input voltage that, if exceeded at either
input, could cause the device to malfunction. Exceeding this specified range is a common problem, especially
in single-supply operation. Note that the lower range limit includes the negative rail, while the upper range limit
is specified at VDD − 1 V at TA = 25°C and at VDD − 1.5 V at all other temperatures.
The use of the polysilicon-gate process and the careful input circuit design gives the TLC274 and TLC279 very
good input offset voltage drift characteristics relative to conventional metal-gate processes. Offset voltage drift
in CMOS devices is highly influenced by threshold voltage shifts caused by polarization of the phosphorus
dopant implanted in the oxide. Placing the phosphorus dopant in a conductor (such as a polysilicon gate)
alleviates the polarization problem, thus reducing threshold voltage shifts by more than an order of magnitude.
The offset voltage drift with time has been calculated to be typically 0.1 µV/month, including the first month of
operation.
Because of the extremely high input impedance and resulting low bias current requirements, the TLC274 and
TLC279 are well suited for low-level signal processing; however, leakage currents on printed-circuit boards and
sockets can easily exceed bias current requirements and cause a degradation in device performance. It is good
practice to include guard rings around inputs (similar to those of Figure 4 in the Parameter Measurement
Information section). These guards should be driven from a low-impedance source at the same voltage level
as the common-mode input (see Figure 40).
Unused amplifiers should be connected as grounded unity-gain followers to avoid possible oscillation.
noise performance
The noise specifications in operational amplifier circuits are greatly dependent on the current in the first-stage
differential amplifier. The low input bias current requirements of the TLC274 and TLC279 result in a very low
noise current, which is insignificant in most applications. This feature makes the devices especially favorable
over bipolar devices when using values of circuit impedance greater than 50 kΩ, since bipolar devices exhibit
greater noise currents.
− − −
VI
+ VO VO VO
+
VI +
VI
output characteristics
The output stage of the TLC274 and TLC279 is designed to sink and source relatively high amounts of current
(see typical characteristics). If the output is subjected to a short-circuit condition, this high current capability can
cause device damage under certain conditions. Output current capability increases with supply voltage.
All operating characteristics of the TLC274 and TLC279 were measured using a 20-pF load. The devices drive
higher capacitive loads; however, as output load capacitance increases, the resulting response pole occurs at
lower frequencies, thereby causing ringing, peaking, or even oscillation (see Figure 41). In many cases, adding
a small amount of resistance in series with the load capacitance alleviates the problem.
APPLICATION INFORMATION
2.5 V
−
VO
+
VI
CL TA = 25°C
f = 1 kHz
VIPP = 1 V
−2.5 V
(c) CL = 150 pF, RL = NO LOAD (d) TEST CIRCUIT
Although the TLC274 and TLC279 possess excellent high-level output voltage and current capability, methods
for boosting this capability are available, if needed. The simplest method involves the use of a pullup resistor
(RP) connected from the output to the positive supply rail (see Figure 42). There are two disadvantages to the
use of this circuit. First, the NMOS pulldown transistor N4 (see equivalent schematic) must sink a comparatively
large amount of current. In this circuit, N4 behaves like a linear resistor with an on-resistance between
approximately 60 Ω and 180 Ω, depending on how hard the op amp input is driven. With very low values of RP,
a voltage offset from 0 V at the output occurs. Second, pullup resistor RP acts as a drain load to N4 and the gain
of the operational amplifier is reduced at output voltage levels where N5 is not supplying the output current.
APPLICATION INFORMATION
VI + IP RP
− VO −
IF VO
+
R2
R1 IL RL
feedback
Operational amplifier circuits nearly always employ feedback, and since feedback is the first prerequisite for
oscillation, some caution is appropriate. Most oscillation problems result from driving capacitive loads
(discussed previously) and ignoring stray input capacitance. A small-value capacitor connected in parallel with
the feedback resistor is an effective remedy (see Figure 43). The value of this capacitor is optimized empirically.
latch-up
Because CMOS devices are susceptible to latch-up due to their inherent parasitic thyristors, the TLC274 and
TLC279 inputs and outputs were designed to withstand − 100-mA surge currents without sustaining latch-up;
however, techniques should be used to reduce the chance of latch-up whenever possible. Internal protection
diodes should not, by design, be forward biased. Applied input and output voltage should not exceed the supply
voltage by more than 300 mV. Care should be exercised when using capacitive coupling on pulse generators.
Supply transients should be shunted by the use of decoupling capacitors (0.1 µF typical) located across the
supply rails as close to the device as possible.
The current path established if latch-up occurs is usually between the positive supply rail and ground and can
be triggered by surges on the supply lines and/or voltages on either the output or inputs that exceed the supply
voltage. Once latch-up occurs, the current flow is limited only by the impedance of the power supply and the
forward resistance of the parasitic thyristor and usually results in the destruction of the device. The chance of
latch-up occurring increases with increasing temperature and supply voltages.
APPLICATION INFORMATION
10 kΩ
10 kΩ
0.016 µF 0.016 µF
10 kΩ −
VI
1/4 10 kΩ −
TLC274 5V
+ 1/4 10 kΩ −
TLC274
+ 1/4
TLC274 Low Pass
+
HIgh Pass
5 kΩ
Band Pass
R = 5 kΩ (3/d−1)
(see Note A)
12 V
VI + H.P.
5082 - 2835
1/4
TLC274 +
1/4
− TLC274 VO
0.5 µF N.O. −
Mylar Reset 100 kΩ
APPLICATION INFORMATION
VI
(see Note A)
1.2 kΩ 100 kΩ
0.47 µF
4.7 kΩ −
TL431
20 kΩ 1/4 1 kΩ TIP31
0.1 µF
TLC274 15 Ω
+
TIS193 +
250 µF,
25 V − VO
(see Note B)
10 kΩ
47 kΩ
0.01 µF
22 kΩ 110 Ω
NOTES: B. VI = 3.5 V to 15 V
C. VO = 2 V, 0 to 1 A
9V VO (see Note A)
0.1 µF
10 kΩ 9V
C
1/4 100 kΩ −
TLC274
R2 1/4
10 kΩ TLC274 VO (see Note B)
+
100 kΩ
1 R1
R1 fO =
4C(R2) R2
47 kΩ
R3
NOTES: A. VO(PP) = 8 V
B. VO(PP) = 4 V
APPLICATION INFORMATION
5V
VI − +
1/4 10 kΩ 100 kΩ
TLC279
−
−
1/4
TLC279 VO
+
10 kΩ
− R1, 10 kΩ
1/4 10 kΩ 95 kΩ (see Note A)
TLC279
+
VI +
−5 V
5V
1/4
R R TLC274 VO
10 MΩ 10 MΩ
+
VI
2C
540 pF
1
f NOTCH + 2pRC
R/2
5 MΩ
C C
270 pF 270 pF
www.ti.com 2-Nov-2023
PACKAGING INFORMATION
Orderable Device Status Package Type Package Pins Package Eco Plan Lead finish/ MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) Ball material (3) (4/5)
(6)
TLC274ACD LIFEBUY SOIC D 14 50 RoHS & Green Call TI | NIPDAU Level-1-260C-UNLIM 0 to 70 TLC274AC
TLC274ACDR ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 TLC274AC Samples
TLC274ACN LIFEBUY PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type 0 to 70 TLC274ACN
TLC274ACNE4 LIFEBUY PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type 0 to 70 TLC274ACN
TLC274AID LIFEBUY SOIC D 14 50 RoHS & Green Call TI | NIPDAU Level-1-260C-UNLIM -40 to 85 TLC274AI
TLC274AIDR ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 TLC274AI Samples
TLC274AIN LIFEBUY PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type -40 to 85 TLC274AIN
TLC274BCD LIFEBUY SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 TLC274BC
TLC274BCDG4 LIFEBUY SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 TLC274BC
TLC274BCDR ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 TLC274BC Samples
TLC274BCN LIFEBUY PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type 0 to 70 TLC274BCN
TLC274BCNE4 LIFEBUY PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type 0 to 70 TLC274BCN
TLC274BCNS LIFEBUY SO NS 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 TLC274B
TLC274BID LIFEBUY SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 TLC274BI
TLC274BIDR ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 TLC274BI Samples
TLC274BIN LIFEBUY PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type -40 to 85 TLC274BIN
TLC274CD LIFEBUY SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 TLC274C
TLC274CDB LIFEBUY SSOP DB 14 80 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 P274
TLC274CDBR LIFEBUY SSOP DB 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 P274
TLC274CDG4 LIFEBUY SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 TLC274C
TLC274CDR ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 TLC274C Samples
TLC274CN LIFEBUY PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type 0 to 70 TLC274CN
TLC274CNE4 LIFEBUY PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type 0 to 70 TLC274CN
TLC274CNS LIFEBUY SO NS 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 TLC274
TLC274CNSR LIFEBUY SO NS 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 TLC274
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com 2-Nov-2023
Orderable Device Status Package Type Package Pins Package Eco Plan Lead finish/ MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) Ball material (3) (4/5)
(6)
TLC274ID LIFEBUY SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 TLC274I
TLC274IDG4 LIFEBUY SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 TLC274I
TLC274IDR ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 TLC274I Samples
TLC274IN LIFEBUY PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type -40 to 85 TLC274IN
TLC274INE4 LIFEBUY PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type -40 to 85 TLC274IN
TLC274IPW LIFEBUY TSSOP PW 14 90 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 P274
TLC274IPWR ACTIVE TSSOP PW 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 Y274 Samples
TLC274MD LIFEBUY SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM -55 to 125 TLC274M
TLC274MDG4 LIFEBUY SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM -55 to 125 TLC274M
TLC274MDRG4 ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM -55 to 125 TLC274M Samples
TLC279CN LIFEBUY PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type 0 to 70 TLC279CN
TLC279ID LIFEBUY SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 TLC279I
TLC279IDR ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 TLC279I Samples
TLC279IN LIFEBUY PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type -40 to 85 TLC279IN
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Addendum-Page 2
PACKAGE OPTION ADDENDUM
www.ti.com 2-Nov-2023
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 3
PACKAGE MATERIALS INFORMATION
www.ti.com 10-Jan-2024
B0 W
Reel
Diameter
Cavity A0
A0 Dimension designed to accommodate the component width
B0 Dimension designed to accommodate the component length
K0 Dimension designed to accommodate the component thickness
W Overall width of the carrier tape
P1 Pitch between successive cavity centers
Sprocket Holes
Q1 Q2 Q1 Q2
Pocket Quadrants
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com 10-Jan-2024
Width (mm)
H
W
Pack Materials-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com 10-Jan-2024
TUBE
T - Tube
height L - Tube length
W - Tube
width
Pack Materials-Page 3
PACKAGE MATERIALS INFORMATION
www.ti.com 10-Jan-2024
Device Package Name Package Type Pins SPQ L (mm) W (mm) T (µm) B (mm)
TLC274ID D SOIC 14 50 505.46 6.76 3810 4
TLC274IDG4 D SOIC 14 50 505.46 6.76 3810 4
TLC274IDG4 D SOIC 14 50 506.6 8 3940 4.32
TLC274IN N PDIP 14 25 506 13.97 11230 4.32
TLC274INE4 N PDIP 14 25 506 13.97 11230 4.32
TLC274IPW PW TSSOP 14 90 530 10.2 3600 3.5
TLC274MD D SOIC 14 50 505.46 6.76 3810 4
TLC274MDG4 D SOIC 14 50 505.46 6.76 3810 4
TLC279CD D SOIC 14 50 505.46 6.76 3810 4
TLC279CDG4 D SOIC 14 50 505.46 6.76 3810 4
TLC279CN N PDIP 14 25 506 13.97 11230 4.32
TLC279ID D SOIC 14 50 505.46 6.76 3810 4
TLC279IN N PDIP 14 25 506 13.97 11230 4.32
Pack Materials-Page 4
MECHANICAL DATA
0,38
0,65 0,15 M
0,22
28 15
0,25
0,09
5,60 8,20
5,00 7,40
Gage Plane
1 14 0,25
A 0°–ā8° 0,95
0,55
Seating Plane
PINS **
14 16 20 24 28 30 38
DIM
4040065 /E 12/01
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2024, Texas Instruments Incorporated