2 A Step-Down Switching Regulator: Applications
2 A Step-Down Switching Regulator: Applications
2 A Step-Down Switching Regulator: Applications
Applications
Consumer: STB, DVD, DVD recorder, car
audio, LCD TV and monitors
Industrial: PLD, PLA, FPGA, chargers
VFDFPN10 3 x 3 mm Networking: XDSL, modems, DC-DC modules
&
5 5 &
5
*1' *1'
$09
Contents
1 Pin settings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
1.1 Pin connection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
1.2 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
2 Maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
3 Thermal data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
4 Electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
5 Functional description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
5.1 Oscillator and synchronization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
5.2 Soft-start . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .11
5.3 Error amplifier and compensation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .11
5.4 Overcurrent protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
5.5 Enable function . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
5.6 Hysteretic thermal shutdown . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
6 Application information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
6.1 Input capacitor selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
6.2 Inductor selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
6.3 Output capacitor selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
6.4 Compensation network . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
6.4.1 Type III compensation network . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
6.4.2 Type II compensation network . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
6.5 Thermal considerations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
6.6 Layout considerations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
6.7 Application circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29
7 Application ideas . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33
7.1 Positive buck-boost . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33
7.2 Inverting buck-boost . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35
8 Package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37
8.1 VFDFPN10 (3 x 3 x 1.0 mm) package information . . . . . . . . . . . . . . . . . . 38
8.2 HSOP8 package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40
9 Ordering information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42
10 Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43
1 Pin settings
287 9&&
287 9&& 287 9&&
6<1&+ *1' 6<1&+ *1'
(1 )6: (1 )6:
&203 )% &203 )%
9)4)31 +623
2 Maximum ratings
3 Thermal data
4 Electrical characteristics
Oscillator
FSW (1)
Switching frequency 210 250 275 kHz
VFSW FSW pin voltage 1.254 V
D Duty cycle 0 100 %
FADJ Adjustable switching frequency RFSW = 33 kΩ 1000 kHz
Dynamic characteristics
DC characteristics
Enable
Soft-start
Error amplifier
Synchronization function
Protection
5 Functional description
The L7985 device is based on a “voltage mode” constant frequency control. The output
voltage VOUT is sensed by the feedback pin (FB) compared to an internal reference (0.6 V)
providing an error signal that, compared to a fixed frequency sawtooth, controls the on- and
off-time of the power switch.
The main internal blocks are shown in the block diagram in Figure 3. They are:
A fully integrated oscillator that provides sawtooth to modulate the duty cycle and the
synchronization signal. Its switching frequency can be adjusted by an external resistor.
The voltage and frequency feed-forward are implemented.
The soft-start circuitry to limit inrush current during the startup phase.
The voltage mode error amplifier.
The pulse width modulator and the relative logic circuitry necessary to drive the internal
power switch.
The high-side driver for embedded P-channel power MOSFET switch.
The peak current limit sensing block, to handle overload and short-circuit conditions.
A voltage regulator and internal reference. To supply the internal circuitry and provide
a fixed internal reference.
A voltage monitor circuitry (UVLO) that checks the input and internal voltages.
A thermal shutdown block, to prevent thermal runaway.
VCC
REGULATOR
TRIMMING UVLO
&
EN BANDGAP
EN PEAK
1.254V 3.3V CURRENT
LIMIT
0.6V
SOFT- THERMAL
START SHUTDOWN
COMP DRIVER
E/A S Q
PWM
R
OUT
SYNCH
&
OSCILLATOR PHASE SHIFT
Clock
FSW Clock
Synchronization SYNCH
Generator
Ramp
Sawtooth
Generator
The device can be synchronized to work at higher frequency feeding an external clock
signal. The synchronization changes the sawtooth amplitude, changing the PWM gain
(Figure 5.c). This change has to be taken into account when the loop stability is studied. To
minimize the change of PWM gain, the free-running frequency should be set (with a resistor
on the FSW pin) only slightly lower than the external clock frequency. This pre-adjusting of
the frequency changes the sawtooth slope in order to render the truncation of sawtooth
negligible, due to the external synchronization.
5.2 Soft-start
The soft-start is essential to assure correct and safe startup of the step-down converter. It
avoids inrush current surge and makes the output voltage increase monothonically.
The soft-start is performed by a staircase ramp on the non-inverting input (VREF) of the error
amplifier. So the output voltage slew rate is:
Equation 1
R1
SR OUT = SR VREF 1 + --------
R2
where SRVREF is the slew rate of the non-inverting input, while R1and R2 is the resistor
divider to regulate the output voltage (see Figure 7). The soft-start staircase consists of 64
steps of 9.5 mV each, from 0 V to 0.6 V. The time base of one step is of 32 clock cycles. So
the soft-start time and then the output voltage slew rate depend on the switching frequency.
Equation 2
32 64
SS TIME = -----------------
Fsw
For example, with a switching frequency of 250 kHz, the SSTIME is 8 ms.
In continuous conduction mode (CCM), the transfer function of the power section has two
poles due to the LC filter and one zero due to the ESR of the output capacitor. Different
kinds of compensation networks can be used depending on the ESR value of the output
capacitor. If the zero introduced by the output capacitor helps to compensate the double
pole of the LC filter, a type II compensation network can be used. Otherwise, a type III
compensation network must be used (see Section 6.4 on page 18 for details of the
compensation network selection).
Anyway, the methodology to compensate the loop is to introduce zeroes to obtain a safe
phase margin.
Equation 3
V IN – V OUT – R DSON I OUT – DCR I OUT V OUT + V F + R DSON I OUT + DCR I OUT
------------------------------------------------------------------------------------------------------------ D = ----------------------------------------------------------------------------------------------------------- 1 – D
L F SW L F SW
If the output voltage is shorted, VOUT 0, IOUT = ILIM, D/FSW = TON_MIN, (1 - D)/FSW 1/FSW.
So, from Equation 3, the maximum switching frequency that guarantees to limit the current
results:
Equation 4
V F + DCR I LIM 1
F *SW = ------------------------------------------------------------------------------- ----------------------
V IN – R DSON + DCR I LIM T ON_MIN
With RDSON = 300 mΩ, DCR = 0.08 Ω, the worst condition is with VIN = 38 V, ILIM = 2.5 A;
the maximum frequency to keep the output current limited during the short-circuit results
74 kHz.
The pulse-by-pulse mechanism, which reduces the switching frequency down to one eighth
of the maximum FSW, adjusted by the FSW pin, assures that a full effective output current
limitation is 74 kHz * 8 = 592 kHz.
If, with VIN = 38 V, the switching frequency is set higher than 592 kHz, during short-circuit
condition the system finds a different equilibrium with higher current. For example, with
FSW = 700 kHz and the output shorted to ground, the output current is limited around:
Equation 5
V IN F *SW – V F T ON_MIN
I OUT = ---------------------------------------------------------------------------------------------------------------- = 3.68A
DRC T ON_MIN + R DSON + DCR F *SW
6 Application information
Equation 6
2 2
2D D
I RMS = I O D – --------------- + ------2-
where IO is the maximum DC output current, D is the duty cycle, is the efficiency.
Considering , this function has a maximum of D = 0.5 and it is equal to IO/2.
In a specific application, the range of possible duty cycles must be considered in order to
find out the maximum RMS input current. The maximum and minimum duty cycles can be
calculated as:
Equation 7
V OUT + V F
D MAX = -------------------------------------
V INMIN – V SW
and
Equation 8
V OUT + V F
D MIN = --------------------------------------
V INMAX – V SW
where VF is the forward voltage on the freewheeling diode and VSW is the voltage drop
across the internal PDMOS.
The peak-to-peak voltage across the input capacitor can be calculated as:
Equation 9
IO D D
V PP = ------------------------- 1 – ---- D + ---- 1 – D + ESR I O
C IN F SW
Equation 10
IO D D
C IN = --------------------------- 1 – ---- D + ---- 1 – D
V PP F SW
Equation 11
IO
C IN_MIN = ------------------------------------------------
2 V PP_MAX F SW
Typically CIN is dimensioned to keep the maximum peak-peak voltage in the order of 1% of
VINMAX.
In Table 6 some multi-layer ceramic capacitors suitable for this device are reported.
UMK325BJ106MM-T 10 50
Taiyo Yuden
GMK325BJ106MN-T 10 35
Murata GRM32ER71H475K 4.7 50
A ceramic bypass capacitor, as close to the VCC and GND pins as possible, so that
additional parasitic ESR and ESL are minimized, is suggested in order to prevent instability
on the output voltage due to noise. The value of the bypass capacitor can go from 100 nF to
1 µF.
Equation 12
V IN – V OUT V OUT + V F
I L = ------------------------------ T ON = ---------------------------- T OFF
L L
where TON is the conduction time of the internal high-side switch and TOFF is the conduction
time of the external diode [in CCM, FSW = 1 / (TON + TOFF)]. The maximum current ripple, at
fixed VOUT, is obtained at maximum TOFF which is at minimum duty cycle (see Section 6.1 to
calculate minimum duty). So, by fixing IL = 20% to 30% of the maximum output current, the
minimum inductance value can be calculated:
Equation 13
V OUT + V F 1 – D MIN
L MIN = ---------------------------- -----------------------
I MAX F SW
Equation 14
I L
I L PK = I O + --------
2
So, if the inductor value decreases, then the peak current (that must be lower than the
minimum current limit of the device) increases. According to the maximum DC output
current for this product family (2 A), the higher the inductor value, the higher the average
output current that can be delivered, without triggering the overcurrent protection.
In Table 7 some inductor part numbers are listed.
Table 7. Inductors
Manufacturer Series Inductor value (µH) Saturation current (A)
Equation 15
I MAX
V OUT = ESR I MAX + -------------------------------------
8 C OUT f SW
Usually the resistive component of the ripple is much higher than the capacitive one, if the
output capacitor adopted is not a multi-layer ceramic capacitor (MLCC) with very low ESR
value.
The output capacitor is important also for loop stability: it fixes the double LC filter pole and
the zero due to its ESR. Section 6.4 illustrates how to consider its effect in the system
stability.
For example, with VOUT = 5 V, VIN = 24 V, IL = 0.6 A (resulting by the inductor value), in
order to have a VOUT = 0.01·VOUT, if the multi-layer ceramic capacitors are adopted, 10 µF
are needed and the ESR effect on the output voltage ripple can be neglected. In the case of
non-negligible ESR (electrolytic or tantalum capacitors), the capacitor is chosen taking into
account its ESR value. So, in the case of 330 µF with ESR = 70 mΩ, the resistive
component of the drop dominates and the voltage ripple is 43 mV
The output capacitor is also important to sustain the output voltage when a load transient
with high slew rate is required by the load. When the load transient slew rate exceeds the
system bandwidth, the output capacitor provides the current to the load. So, if the high slew
rate load transient is required by the application, the output capacitor and system bandwidth
must be chosen in order to sustain the load transient.
In Table 8 some capacitor series are listed.
Equation 16
V IN
G PW0 = ---------
Vs
where VS is the sawtooth amplitude. As seen in Section 5.1 on page 9, the voltage feed-
forward generates a sawtooth amplitude directly proportional to the input voltage, that is:
Equation 17
V S = K V IN
In this way the PWM modulator gain results constant and equal to:
Equation 18
V IN 1
G PW0 = --------- = ---- = 18
Vs K
The synchronization of the device with an external clock provided through the SYNCH pin
can modify the PWM modulator gain (see Section 5.1 on page 9 to understand how this gain
changes and how to keep it constant in spite of the external synchronization).
Figure 9. The error amplifier, the PWM modulator, and the LC output filter
VCC
VS
VREF
PWM
L
E/A OUT
FB COMP
ESR
Equation 19
s
1 + --------------------------
2 f zESR
G LC s = ------------------------------------------------------------------------2-
s s
1 + ---------------------------- + -------------------
2 Q f LC 2 f LC
where:
Equation 20
1 1
f LC = ------------------------------------------------------------------------ f zESR = --------------------------------------------
ESR 2 ESR C OUT
2 L C OUT 1 + ---------------
R OUT
Equation 21
As seen in Section 5.3 on page 11, two different kinds of network can compensate the loop.
In the following two paragraphs the guidelines to select the type II and type III compensation
network are illustrated.
Equation 22
1 1
f Z1 = ------------------------------------------------ f Z2 = ------------------------------
2 C 3 R 1 + R 3 2 R 4 C 4
Equation 23
1 1
f P0 = 0 f P1 = ------------------------------ f P2 = --------------------------------------------
2 R 3 C 3 C4 C5
2 R 4 --------------------
C4 + C5
In Figure 11 the Bode diagram of the PWM and LC filter transfer function (GPW0 · GLC(f))
and the open-loop gain (GLOOP(f) = GPW0 · GLC(f) · GTYPEIII(f)) are shown.
The guidelines for positioning the poles and the zeroes and for calculating the component
values can be summarized as follows:
1. Choose a value for R1, usually between 1 kΩ and 5 kΩ.
2. Choose a gain (R4/R1) in order to have the required bandwidth (BW), that means:
Equation 24
BW
R 4 = ---------- K R 1
f LC
Equation 25
1
C 4 = ---------------------------
R 4 f LC
4. Calculate C5 by placing the second pole at four times the system bandwidth (BW):
Equation 26
C4
C 5 = --------------------------------------------------------------
2 R 4 C 4 4 BW – 1
5. Set also the first pole at four times the system bandwidth and also the second zero at
the output filter double pole:
Equation 27
R1 1
R 3 = --------------------------- C 3 = -----------------------------------------
4 BW 2 R 3 4 BW
----------------- – 1
f LC
The suggested maximum system bandwidth is equal to the switching frequency divided by
3.5 (FSW / 3.5), anyhow, lower than 100 kHz if the FSW is set higher than 500 kHz.
In Figure 12 the module and phase of the open-loop gain is shown. The bandwidth is about
32 kHz and the phase margin is 51 °.
Figure 12. Open-loop gain Bode diagram with ceramic output capacitor
Equation 28
1 1
f Z1 = ------------------------------ f P0 = 0 f P1 = --------------------------------------------
2 R 4 C 4 C4 C5
2 R 4 --------------------
C4 + C5
In Figure 14 the Bode diagram of the PWM and LC filter transfer function (GPW0 · GLC(f))
and the open-loop gain (GLOOP(f) = GPW0 · GLC(f) · GTYPEII(f)) are shown.
The guidelines for positioning the poles and the zeroes and for calculating the component
values can be summarized as follows:
1. Choose a value for R1, usually between 1 kΩ and 5 kΩ, in order to have values of C4
and C5 not comparable with parasitic capacitance of the board.
2. Choose a gain (R4/R1) in order to have the required bandwidth (BW), that means:
Equation 29
f ESR 2 BW V S
R 4 = ------------ ------------ --------- R 1
f LC f ESR V IN
Equation 30
1
f ESR = --------------------------------------------
2 ESR C OUT
and VS is the sawtooth amplitude. The voltage feed-forward keeps the ratio VS/VIN constant.
3. Calculate C4 by placing the zero one decade below the output filter double pole:
Equation 31
10
C 4 = -------------------------------
2 R 4 f LC
4. Then calculate C3 in order to place the second pole at four times the system bandwidth
(BW):
Equation 32
C4
C 5 = --------------------------------------------------------------
2 R 4 C 4 4 BW – 1
For example with VOUT = 5 V, VIN = 24 V, IO = 2 A, L = 22 µH, COUT = 330 F, ESR = 70 mΩ
the type II compensation network is:
R 1 = 1.1k R 2 = 150 R 4 = 4.99k C 4 = 180nF C 5 = 180pF
In Figure 15 the module and phase of the open-loop gain is shown. The bandwidth is about
36 kHz and the phase margin is 53 °.
Figure 15. Open-loop gain Bode diagram with electrolytic/tantalum output capacitor
Equation 33
2
P ON = R DSON I OUT D
where D is the duty cycle of the application and the maximum RDSON overtemperature is
220 m. Note that the duty cycle is theoretically given by the ratio between VOUT and VIN,
but actually it is quite higher to compensate the losses of the regulator. So the conduction
losses increase compared with the ideal case.
b) switching losses due to power MOSFET turn ON and OFF; these can be
calculated as:
Equation 34
T RISE + T FALL
P SW = V IN I OUT ------------------------------------------- Fsw = V IN I OUT T SW F SW
2
where TRISE and TFALL are the overlap times of the voltage across the power switch (VDS)
and the current flowing into it during turn ON and turn OFF phases, as shown in Figure 16.
TSW is the equivalent switching time. For this device the typical value for the equivalent
switching time is 40 ns.
c) Quiescent current losses, calculated as:
Equation 35
P Q = V IN I Q
Equation 36
T J = T A + Rth JA P TOT
where TA is the ambient temperature and PTOT is the sum of the power losses just seen.
RthJA is the equivalent thermal resistance junction to ambient of the device; it can be
calculated as the parallel of many paths of heat conduction from the junction to the ambient.
For this device the path through the exposed pad is the one conducting the largest amount
of heat. The RthJA, measured on the demonstration board described in the following
paragraph, is about 60 °C/W for the VFDFPN package and about 40 °C/W for the HSOP
package.
Figure 22. Junction temperature vs. output Figure 23. Junction temperature vs. output
current VIN = 24 V current VIN = 12 V
VOUT=5V VOUT=5V
VOUT=3.3V VOUT=3.3V
VOUT=1.8V VOUT=1.8V
VIN=24V VIN=24V
FSW=250KHz FSW=250KHz
TAMB=25 C TAMB=25 C
Figure 24. Junction temperature vs. output Figure 25. Efficiency vs. output current
current VIN = 5 V VO = 1.8 V
85
Vo=1.8V
VQFN HSOP 80 FSW=250kHz
VOUT=3.3V
75
VOUT=1.8V
70
VOUT=1.2V
65
Eff [%]
60
55
VIN=5V
FSW=250KHz
50 Vin=5V
TAMB=25 C
Vin=12V
45 Vin=24V
40
0.100 0.600 1.100 1.600 2.100
Io [A]
Figure 26. Efficiency vs.output current Figure 27. Efficiency vs. output current
VO = 5.0 V VO = 3.3 V
95 95
Vo=5.0V Vo=3.3V
FSW=250kHz 90 FSW=250kHz
90
85
85
80
80 75
Eff [%]
Eff [%]
75 70
65
70 Vin=12V
Vin=18V 60 Vin=5V
65 Vin=24V Vin=12V
55
Vin=24V
60 50
0.100 0.600 1.100 1.600 2.100 0.100 0.600 1.100 1.600 2.100
Io [A] Io [A]
3.335
3.3400
3.330
VOUT [V]
VOUT [V]
3.3350
3.325
3.3300
3.320
3.3250
3.315
3.3200
3.310
5.0 10.0 15.0 20.0 25.0 30.0 35.0 40.0
0.00 0.50 1.00 1.50 2.00
Io [A]
VIN [V]
VOUT VOUT
IL 500mV/div
100mV/div
500mA/div
AC coupled
VIN=24V
VOUT=3.3V VFB
COUT=47uF 200mV/div
L=10uH
IL 500mA/div
FSW=520k
Time base 1ms/div
Time base 100us/div
Figure 32. Short-circuit behavior VIN = 12 V Figure 33. Short-circuit behavior VIN = 24 V
SYNCH SYNCH
5V/div 5V/div
OUT OUT
5V/div 5V/div
VOUT VOUT
1V/div 1V/div
IL IL
1A/div 0.5A/div
7 Application ideas
*1' *1'
$0
Equation 37
D
V OUT = V IN -------------
1–D
Equation 38
V OUT
D = ------------------------------
V OUT + V IN
The output voltage isn’t limited by the maximum operating voltage of the device (38 V),
because the output voltage is sensed only through the resistor divider. The external power
MOSFET maximum drain to source voltage, must be higher than output voltage; the
maximum gate to source voltage must be higher than the input voltage (in Figure 34, if VIN is
higher than 16 V, the gate must be protected through Zener diode and resistor).
The current flowing through the internal power MOSFET is transferred to the load only
during the off-time, so according to the maximum DC switch current (2.0 A), the maximum
output current for the buck-boost topology can be calculated from equation 39.
Equation 39
I OUT
I SW = ------------- 2 A
1–D
where ISW is the average current in the embedded power MOSFET in the on-time.
To chose the right value of the inductor and to manage transient output current, which can
exceed the maximum output current calculated by equation 39 for a short time, also the
peak current in the power MOSFET must be calculated. The peak current, shown in
equation 40, must be lower than the minimum current limit (2.5 A).
Equation 40
I OUT r
I SW,PK = ------------- 1 + --- 2.5A
1–D 2
V OUT 2
r = ------------------------------------ 1 – D
I OUT L F SW
where r is defined as the ratio between the inductor current ripple and the inductor DC
current:
So, in the buck-boost topology the maximum output current depends on the application
conditions (firstly input and output voltage, secondly switching frequency and inductor
value).
In Figure 35. the maximum output current for the above configuration is depicted varying the
input voltage from 4.5 V to 38 V.
The dashed line considers a more accurate estimation of the duty cycles given by equation
41, where power losses across diodes, external power MOSFET, and internal power
MOSFET are taken into account.
Figure 35. Maximum output current according to max. DC switch current (2.0 A):
VO= 12 V
Equation 41
V OUT + 2 V D
D = --------------------------------------------------------------------------------------------
V IN – V SW – V SWE + V OUT + 2 V D
where VD is the voltage drop across the diodes, VSW and VSWE across the internal and
external power MOSFET.
Equation 42
D
V OUT = – V IN -------------
1–D
Equation 43
V OUT
D = ------------------------------
V OUT – V IN
As in the positive one, in the inverting buck-boost the current flowing through the power
MOSFET is transferred to the load only during the off-time. So, according to the maximum
DC switch current (2.0 A), the maximum output current can be calculated from equation 38,
where the duty cycle is given by equation 42.
The GND pin of the device is connected to the output voltage so, given the output voltage,
the input voltage range is limited by the maximum voltage the device can withstand across
VCC and GND (38 V). Therefore, if the output is -5 V, the input voltage can range from 4.5 V
to 33 V.
As in the positive buck-boost, the maximum output current according to application
conditions is shown in Figure 37. The dashed line considers a more accurate estimation of
the duty cycles given by equation 44, where power losses across diodes and the internal
power MOSFET are taken into account.
Equation 44
V OUT – V D
D = -----------------------------------------------------------------
– V IN – V SW + V OUT – V D
Figure 37. Maximum output current according to switch max. peak current (2.0 A):
VO = - 5 V
8 Package information
' PP7\S
( PP7\S
A 1.70
A1 0.00 0.15
A2 1.25
b 0.31 0.51
c 0.17 0.25
D 4.80 4.90 5.00
E 5.80 6.00 6.20
E1 3.80 3.90 4.00
e 1.27
h 0.25 0.50
L 0.40 1.27
k 0.00 8.00
ccc 0.10
9 Ordering information
10 Revision history
STMicroelectronics NV and its subsidiaries (“ST”) reserve the right to make changes, corrections, enhancements, modifications, and
improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on
ST products before placing orders. ST products are sold pursuant to ST’s terms and conditions of sale in place at the time of order
acknowledgement.
Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or
the design of Purchasers’ products.
Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.
ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.
Information in this document supersedes and replaces information previously supplied in any prior versions of this document.